blob: 9c49a11363819940620e3cd916381cbba8b4b2bb [file] [log] [blame]
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00001//===-- X86AsmInstrumentation.cpp - Instrument X86 inline assembly C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "MCTargetDesc/X86BaseInfo.h"
11#include "X86AsmInstrumentation.h"
12#include "X86Operand.h"
Yuri Gorsheninc107d142014-09-01 12:51:00 +000013#include "X86RegisterInfo.h"
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000014#include "llvm/ADT/StringExtras.h"
Evgeniy Stepanov29865f72014-04-30 14:04:31 +000015#include "llvm/ADT/Triple.h"
Yuri Gorsheninc107d142014-09-01 12:51:00 +000016#include "llvm/CodeGen/MachineValueType.h"
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +000017#include "llvm/IR/Function.h"
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +000018#include "llvm/MC/MCAsmInfo.h"
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000019#include "llvm/MC/MCContext.h"
20#include "llvm/MC/MCInst.h"
21#include "llvm/MC/MCInstBuilder.h"
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +000022#include "llvm/MC/MCInstrInfo.h"
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +000023#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000024#include "llvm/MC/MCStreamer.h"
25#include "llvm/MC/MCSubtargetInfo.h"
David Blaikie960ea3f2014-06-08 16:18:35 +000026#include "llvm/MC/MCTargetAsmParser.h"
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +000027#include "llvm/MC/MCTargetOptions.h"
Evgeniy Stepanov3819f022014-05-07 07:54:11 +000028#include "llvm/Support/CommandLine.h"
Yuri Gorshenin46853b52014-10-13 09:37:47 +000029#include <algorithm>
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +000030#include <cassert>
31#include <vector>
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000032
Yuri Gorshenin3e22bb82014-10-27 08:38:54 +000033// Following comment describes how assembly instrumentation works.
34// Currently we have only AddressSanitizer instrumentation, but we're
35// planning to implement MemorySanitizer for inline assembly too. If
36// you're not familiar with AddressSanitizer algorithm, please, read
37// https://code.google.com/p/address-sanitizer/wiki/AddressSanitizerAlgorithm.
38//
39// When inline assembly is parsed by an instance of X86AsmParser, all
40// instructions are emitted via EmitInstruction method. That's the
41// place where X86AsmInstrumentation analyzes an instruction and
42// decides, whether the instruction should be emitted as is or
43// instrumentation is required. The latter case happens when an
44// instruction reads from or writes to memory. Now instruction opcode
45// is explicitly checked, and if an instruction has a memory operand
46// (for instance, movq (%rsi, %rcx, 8), %rax) - it should be
47// instrumented. There're also exist instructions that modify
48// memory but don't have an explicit memory operands, for instance,
49// movs.
50//
51// Let's consider at first 8-byte memory accesses when an instruction
52// has an explicit memory operand. In this case we need two registers -
53// AddressReg to compute address of a memory cells which are accessed
54// and ShadowReg to compute corresponding shadow address. So, we need
55// to spill both registers before instrumentation code and restore them
56// after instrumentation. Thus, in general, instrumentation code will
57// look like this:
58// PUSHF # Store flags, otherwise they will be overwritten
59// PUSH AddressReg # spill AddressReg
60// PUSH ShadowReg # spill ShadowReg
61// LEA MemOp, AddressReg # compute address of the memory operand
62// MOV AddressReg, ShadowReg
63// SHR ShadowReg, 3
64// # ShadowOffset(AddressReg >> 3) contains address of a shadow
65// # corresponding to MemOp.
66// CMP ShadowOffset(ShadowReg), 0 # test shadow value
67// JZ .Done # when shadow equals to zero, everything is fine
68// MOV AddressReg, RDI
69// # Call __asan_report function with AddressReg as an argument
70// CALL __asan_report
71// .Done:
72// POP ShadowReg # Restore ShadowReg
73// POP AddressReg # Restore AddressReg
74// POPF # Restore flags
75//
76// Memory accesses with different size (1-, 2-, 4- and 16-byte) are
77// handled in a similar manner, but small memory accesses (less than 8
78// byte) require an additional ScratchReg, which is used for shadow value.
79//
80// If, suppose, we're instrumenting an instruction like movs, only
81// contents of RDI, RDI + AccessSize * RCX, RSI, RSI + AccessSize *
82// RCX are checked. In this case there're no need to spill and restore
83// AddressReg , ShadowReg or flags four times, they're saved on stack
84// just once, before instrumentation of these four addresses, and restored
85// at the end of the instrumentation.
86//
87// There exist several things which complicate this simple algorithm.
88// * Instrumented memory operand can have RSP as a base or an index
89// register. So we need to add a constant offset before computation
90// of memory address, since flags, AddressReg, ShadowReg, etc. were
91// already stored on stack and RSP was modified.
92// * Debug info (usually, DWARF) should be adjusted, because sometimes
93// RSP is used as a frame register. So, we need to select some
94// register as a frame register and temprorary override current CFA
95// register.
96
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000097namespace llvm {
98namespace {
99
Evgeniy Stepanov3819f022014-05-07 07:54:11 +0000100static cl::opt<bool> ClAsanInstrumentAssembly(
101 "asan-instrument-assembly",
102 cl::desc("instrument assembly with AddressSanitizer checks"), cl::Hidden,
103 cl::init(false));
104
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000105const int64_t MinAllowedDisplacement = std::numeric_limits<int32_t>::min();
106const int64_t MaxAllowedDisplacement = std::numeric_limits<int32_t>::max();
107
Yuri Gorsheninab1b88a2014-10-13 11:44:06 +0000108int64_t ApplyDisplacementBounds(int64_t Displacement) {
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000109 return std::max(std::min(MaxAllowedDisplacement, Displacement),
110 MinAllowedDisplacement);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000111}
112
Yuri Gorsheninab1b88a2014-10-13 11:44:06 +0000113void CheckDisplacementBounds(int64_t Displacement) {
114 assert(Displacement >= MinAllowedDisplacement &&
115 Displacement <= MaxAllowedDisplacement);
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000116}
117
118bool IsStackReg(unsigned Reg) { return Reg == X86::RSP || Reg == X86::ESP; }
119
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000120bool IsSmallMemAccess(unsigned AccessSize) { return AccessSize < 8; }
121
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000122std::string FuncName(unsigned AccessSize, bool IsWrite) {
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000123 return std::string("__asan_report_") + (IsWrite ? "store" : "load") +
124 utostr(AccessSize);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000125}
126
127class X86AddressSanitizer : public X86AsmInstrumentation {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000128public:
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000129 struct RegisterContext {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000130 private:
131 enum RegOffset {
132 REG_OFFSET_ADDRESS = 0,
133 REG_OFFSET_SHADOW,
134 REG_OFFSET_SCRATCH
135 };
136
137 public:
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000138 RegisterContext(unsigned AddressReg, unsigned ShadowReg,
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000139 unsigned ScratchReg) {
NAKAMURA Takumi9ff272f2014-10-21 16:22:52 +0000140 BusyRegs.push_back(convReg(AddressReg, MVT::i64));
141 BusyRegs.push_back(convReg(ShadowReg, MVT::i64));
142 BusyRegs.push_back(convReg(ScratchReg, MVT::i64));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000143 }
144
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000145 unsigned AddressReg(MVT::SimpleValueType VT) const {
146 return convReg(BusyRegs[REG_OFFSET_ADDRESS], VT);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000147 }
148
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000149 unsigned ShadowReg(MVT::SimpleValueType VT) const {
150 return convReg(BusyRegs[REG_OFFSET_SHADOW], VT);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000151 }
152
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000153 unsigned ScratchReg(MVT::SimpleValueType VT) const {
154 return convReg(BusyRegs[REG_OFFSET_SCRATCH], VT);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000155 }
156
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000157 void AddBusyReg(unsigned Reg) {
158 if (Reg != X86::NoRegister)
159 BusyRegs.push_back(convReg(Reg, MVT::i64));
160 }
161
162 void AddBusyRegs(const X86Operand &Op) {
163 AddBusyReg(Op.getMemBaseReg());
164 AddBusyReg(Op.getMemIndexReg());
165 }
166
167 unsigned ChooseFrameReg(MVT::SimpleValueType VT) const {
168 static const unsigned Candidates[] = { X86::RBP, X86::RAX, X86::RBX,
169 X86::RCX, X86::RDX, X86::RDI,
170 X86::RSI };
171 for (unsigned Reg : Candidates) {
172 if (!std::count(BusyRegs.begin(), BusyRegs.end(), Reg))
173 return convReg(Reg, VT);
174 }
175 return X86::NoRegister;
176 }
177
178 private:
179 unsigned convReg(unsigned Reg, MVT::SimpleValueType VT) const {
180 return Reg == X86::NoRegister ? Reg : getX86SubSuperRegister(Reg, VT);
181 }
182
183 std::vector<unsigned> BusyRegs;
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000184 };
185
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000186 X86AddressSanitizer(const MCSubtargetInfo &STI)
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000187 : X86AsmInstrumentation(STI), RepPrefix(false), OrigSPOffset(0) {}
188
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000189 virtual ~X86AddressSanitizer() {}
190
191 // X86AsmInstrumentation implementation:
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000192 virtual void InstrumentAndEmitInstruction(const MCInst &Inst,
193 OperandVector &Operands,
194 MCContext &Ctx,
195 const MCInstrInfo &MII,
196 MCStreamer &Out) override {
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000197 InstrumentMOVS(Inst, Operands, Ctx, MII, Out);
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000198 if (RepPrefix)
199 EmitInstruction(Out, MCInstBuilder(X86::REP_PREFIX));
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000200
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +0000201 InstrumentMOV(Inst, Operands, Ctx, MII, Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000202
203 RepPrefix = (Inst.getOpcode() == X86::REP_PREFIX);
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000204 if (!RepPrefix)
205 EmitInstruction(Out, Inst);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000206 }
207
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000208 // Adjusts up stack and saves all registers used in instrumentation.
209 virtual void InstrumentMemOperandPrologue(const RegisterContext &RegCtx,
210 MCContext &Ctx,
211 MCStreamer &Out) = 0;
212
213 // Restores all registers used in instrumentation and adjusts stack.
214 virtual void InstrumentMemOperandEpilogue(const RegisterContext &RegCtx,
215 MCContext &Ctx,
216 MCStreamer &Out) = 0;
217
218 virtual void InstrumentMemOperandSmall(X86Operand &Op, unsigned AccessSize,
219 bool IsWrite,
220 const RegisterContext &RegCtx,
221 MCContext &Ctx, MCStreamer &Out) = 0;
222 virtual void InstrumentMemOperandLarge(X86Operand &Op, unsigned AccessSize,
223 bool IsWrite,
224 const RegisterContext &RegCtx,
225 MCContext &Ctx, MCStreamer &Out) = 0;
226
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000227 virtual void InstrumentMOVSImpl(unsigned AccessSize, MCContext &Ctx,
228 MCStreamer &Out) = 0;
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000229
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000230 void InstrumentMemOperand(X86Operand &Op, unsigned AccessSize, bool IsWrite,
231 const RegisterContext &RegCtx, MCContext &Ctx,
232 MCStreamer &Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000233 void InstrumentMOVSBase(unsigned DstReg, unsigned SrcReg, unsigned CntReg,
234 unsigned AccessSize, MCContext &Ctx, MCStreamer &Out);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000235
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000236 void InstrumentMOVS(const MCInst &Inst, OperandVector &Operands,
237 MCContext &Ctx, const MCInstrInfo &MII, MCStreamer &Out);
David Blaikie960ea3f2014-06-08 16:18:35 +0000238 void InstrumentMOV(const MCInst &Inst, OperandVector &Operands,
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +0000239 MCContext &Ctx, const MCInstrInfo &MII, MCStreamer &Out);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000240
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000241protected:
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000242 void EmitLabel(MCStreamer &Out, MCSymbol *Label) { Out.EmitLabel(Label); }
243
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000244 void EmitLEA(X86Operand &Op, MVT::SimpleValueType VT, unsigned Reg,
245 MCStreamer &Out) {
246 assert(VT == MVT::i32 || VT == MVT::i64);
247 MCInst Inst;
248 Inst.setOpcode(VT == MVT::i32 ? X86::LEA32r : X86::LEA64r);
249 Inst.addOperand(MCOperand::CreateReg(getX86SubSuperRegister(Reg, VT)));
250 Op.addMemOperands(Inst, 5);
251 EmitInstruction(Out, Inst);
252 }
253
254 void ComputeMemOperandAddress(X86Operand &Op, MVT::SimpleValueType VT,
255 unsigned Reg, MCContext &Ctx, MCStreamer &Out);
256
257 // Creates new memory operand with Displacement added to an original
258 // displacement. Residue will contain a residue which could happen when the
259 // total displacement exceeds 32-bit limitation.
260 std::unique_ptr<X86Operand> AddDisplacement(X86Operand &Op,
261 int64_t Displacement,
262 MCContext &Ctx, int64_t *Residue);
263
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000264 // True when previous instruction was actually REP prefix.
265 bool RepPrefix;
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000266
267 // Offset from the original SP register.
268 int64_t OrigSPOffset;
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000269};
270
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000271void X86AddressSanitizer::InstrumentMemOperand(
272 X86Operand &Op, unsigned AccessSize, bool IsWrite,
273 const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) {
David Blaikie960ea3f2014-06-08 16:18:35 +0000274 assert(Op.isMem() && "Op should be a memory operand.");
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000275 assert((AccessSize & (AccessSize - 1)) == 0 && AccessSize <= 16 &&
276 "AccessSize should be a power of two, less or equal than 16.");
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000277 // FIXME: take into account load/store alignment.
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000278 if (IsSmallMemAccess(AccessSize))
279 InstrumentMemOperandSmall(Op, AccessSize, IsWrite, RegCtx, Ctx, Out);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000280 else
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000281 InstrumentMemOperandLarge(Op, AccessSize, IsWrite, RegCtx, Ctx, Out);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000282}
283
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000284void X86AddressSanitizer::InstrumentMOVSBase(unsigned DstReg, unsigned SrcReg,
285 unsigned CntReg,
286 unsigned AccessSize,
287 MCContext &Ctx, MCStreamer &Out) {
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000288 // FIXME: check whole ranges [DstReg .. DstReg + AccessSize * (CntReg - 1)]
289 // and [SrcReg .. SrcReg + AccessSize * (CntReg - 1)].
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000290 RegisterContext RegCtx(X86::RDX /* AddressReg */, X86::RAX /* ShadowReg */,
291 IsSmallMemAccess(AccessSize)
292 ? X86::RBX
293 : X86::NoRegister /* ScratchReg */);
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000294 RegCtx.AddBusyReg(DstReg);
295 RegCtx.AddBusyReg(SrcReg);
296 RegCtx.AddBusyReg(CntReg);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000297
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000298 InstrumentMemOperandPrologue(RegCtx, Ctx, Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000299
300 // Test (%SrcReg)
301 {
302 const MCExpr *Disp = MCConstantExpr::Create(0, Ctx);
303 std::unique_ptr<X86Operand> Op(X86Operand::CreateMem(
304 0, Disp, SrcReg, 0, AccessSize, SMLoc(), SMLoc()));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000305 InstrumentMemOperand(*Op, AccessSize, false /* IsWrite */, RegCtx, Ctx,
306 Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000307 }
308
309 // Test -1(%SrcReg, %CntReg, AccessSize)
310 {
311 const MCExpr *Disp = MCConstantExpr::Create(-1, Ctx);
312 std::unique_ptr<X86Operand> Op(X86Operand::CreateMem(
313 0, Disp, SrcReg, CntReg, AccessSize, SMLoc(), SMLoc()));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000314 InstrumentMemOperand(*Op, AccessSize, false /* IsWrite */, RegCtx, Ctx,
315 Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000316 }
317
318 // Test (%DstReg)
319 {
320 const MCExpr *Disp = MCConstantExpr::Create(0, Ctx);
321 std::unique_ptr<X86Operand> Op(X86Operand::CreateMem(
322 0, Disp, DstReg, 0, AccessSize, SMLoc(), SMLoc()));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000323 InstrumentMemOperand(*Op, AccessSize, true /* IsWrite */, RegCtx, Ctx, Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000324 }
325
326 // Test -1(%DstReg, %CntReg, AccessSize)
327 {
328 const MCExpr *Disp = MCConstantExpr::Create(-1, Ctx);
329 std::unique_ptr<X86Operand> Op(X86Operand::CreateMem(
330 0, Disp, DstReg, CntReg, AccessSize, SMLoc(), SMLoc()));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000331 InstrumentMemOperand(*Op, AccessSize, true /* IsWrite */, RegCtx, Ctx, Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000332 }
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000333
334 InstrumentMemOperandEpilogue(RegCtx, Ctx, Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000335}
336
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000337void X86AddressSanitizer::InstrumentMOVS(const MCInst &Inst,
338 OperandVector &Operands,
339 MCContext &Ctx, const MCInstrInfo &MII,
340 MCStreamer &Out) {
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000341 // Access size in bytes.
342 unsigned AccessSize = 0;
343
344 switch (Inst.getOpcode()) {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000345 case X86::MOVSB:
346 AccessSize = 1;
347 break;
348 case X86::MOVSW:
349 AccessSize = 2;
350 break;
351 case X86::MOVSL:
352 AccessSize = 4;
353 break;
354 case X86::MOVSQ:
355 AccessSize = 8;
356 break;
357 default:
358 return;
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000359 }
360
361 InstrumentMOVSImpl(AccessSize, Ctx, Out);
362}
363
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000364void X86AddressSanitizer::InstrumentMOV(const MCInst &Inst,
365 OperandVector &Operands, MCContext &Ctx,
366 const MCInstrInfo &MII,
367 MCStreamer &Out) {
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000368 // Access size in bytes.
369 unsigned AccessSize = 0;
Evgeniy Stepanovb6c47a52014-04-24 09:56:15 +0000370
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000371 switch (Inst.getOpcode()) {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000372 case X86::MOV8mi:
373 case X86::MOV8mr:
374 case X86::MOV8rm:
375 AccessSize = 1;
376 break;
377 case X86::MOV16mi:
378 case X86::MOV16mr:
379 case X86::MOV16rm:
380 AccessSize = 2;
381 break;
382 case X86::MOV32mi:
383 case X86::MOV32mr:
384 case X86::MOV32rm:
385 AccessSize = 4;
386 break;
387 case X86::MOV64mi32:
388 case X86::MOV64mr:
389 case X86::MOV64rm:
390 AccessSize = 8;
391 break;
392 case X86::MOVAPDmr:
393 case X86::MOVAPSmr:
394 case X86::MOVAPDrm:
395 case X86::MOVAPSrm:
396 AccessSize = 16;
397 break;
398 default:
399 return;
Evgeniy Stepanovb6c47a52014-04-24 09:56:15 +0000400 }
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000401
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +0000402 const bool IsWrite = MII.get(Inst.getOpcode()).mayStore();
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000403
Evgeniy Stepanovb6c47a52014-04-24 09:56:15 +0000404 for (unsigned Ix = 0; Ix < Operands.size(); ++Ix) {
David Blaikie960ea3f2014-06-08 16:18:35 +0000405 assert(Operands[Ix]);
406 MCParsedAsmOperand &Op = *Operands[Ix];
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000407 if (Op.isMem()) {
408 X86Operand &MemOp = static_cast<X86Operand &>(Op);
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000409 RegisterContext RegCtx(
410 X86::RDI /* AddressReg */, X86::RAX /* ShadowReg */,
411 IsSmallMemAccess(AccessSize) ? X86::RCX
412 : X86::NoRegister /* ScratchReg */);
413 RegCtx.AddBusyRegs(MemOp);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000414 InstrumentMemOperandPrologue(RegCtx, Ctx, Out);
415 InstrumentMemOperand(MemOp, AccessSize, IsWrite, RegCtx, Ctx, Out);
416 InstrumentMemOperandEpilogue(RegCtx, Ctx, Out);
417 }
Evgeniy Stepanovb6c47a52014-04-24 09:56:15 +0000418 }
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000419}
420
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000421void X86AddressSanitizer::ComputeMemOperandAddress(X86Operand &Op,
422 MVT::SimpleValueType VT,
423 unsigned Reg, MCContext &Ctx,
424 MCStreamer &Out) {
425 int64_t Displacement = 0;
426 if (IsStackReg(Op.getMemBaseReg()))
427 Displacement -= OrigSPOffset;
428 if (IsStackReg(Op.getMemIndexReg()))
429 Displacement -= OrigSPOffset * Op.getMemScale();
430
431 assert(Displacement >= 0);
432
433 // Emit Op as is.
434 if (Displacement == 0) {
435 EmitLEA(Op, VT, Reg, Out);
436 return;
437 }
438
439 int64_t Residue;
440 std::unique_ptr<X86Operand> NewOp =
441 AddDisplacement(Op, Displacement, Ctx, &Residue);
442 EmitLEA(*NewOp, VT, Reg, Out);
443
444 while (Residue != 0) {
445 const MCConstantExpr *Disp =
Yuri Gorsheninab1b88a2014-10-13 11:44:06 +0000446 MCConstantExpr::Create(ApplyDisplacementBounds(Residue), Ctx);
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000447 std::unique_ptr<X86Operand> DispOp =
448 X86Operand::CreateMem(0, Disp, Reg, 0, 1, SMLoc(), SMLoc());
449 EmitLEA(*DispOp, VT, Reg, Out);
450 Residue -= Disp->getValue();
451 }
452}
453
454std::unique_ptr<X86Operand>
455X86AddressSanitizer::AddDisplacement(X86Operand &Op, int64_t Displacement,
456 MCContext &Ctx, int64_t *Residue) {
457 assert(Displacement >= 0);
458
459 if (Displacement == 0 ||
460 (Op.getMemDisp() && Op.getMemDisp()->getKind() != MCExpr::Constant)) {
461 *Residue = Displacement;
462 return X86Operand::CreateMem(Op.getMemSegReg(), Op.getMemDisp(),
463 Op.getMemBaseReg(), Op.getMemIndexReg(),
464 Op.getMemScale(), SMLoc(), SMLoc());
465 }
466
467 int64_t OrigDisplacement =
468 static_cast<const MCConstantExpr *>(Op.getMemDisp())->getValue();
Yuri Gorsheninab1b88a2014-10-13 11:44:06 +0000469 CheckDisplacementBounds(OrigDisplacement);
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000470 Displacement += OrigDisplacement;
471
Yuri Gorsheninab1b88a2014-10-13 11:44:06 +0000472 int64_t NewDisplacement = ApplyDisplacementBounds(Displacement);
473 CheckDisplacementBounds(NewDisplacement);
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000474
475 *Residue = Displacement - NewDisplacement;
476 const MCExpr *Disp = MCConstantExpr::Create(NewDisplacement, Ctx);
477 return X86Operand::CreateMem(Op.getMemSegReg(), Disp, Op.getMemBaseReg(),
478 Op.getMemIndexReg(), Op.getMemScale(), SMLoc(),
479 SMLoc());
480}
481
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000482class X86AddressSanitizer32 : public X86AddressSanitizer {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000483public:
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000484 static const long kShadowOffset = 0x20000000;
485
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +0000486 X86AddressSanitizer32(const MCSubtargetInfo &STI)
487 : X86AddressSanitizer(STI) {}
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000488
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000489 virtual ~X86AddressSanitizer32() {}
490
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +0000491 unsigned GetFrameReg(const MCContext &Ctx, MCStreamer &Out) {
492 unsigned FrameReg = GetFrameRegGeneric(Ctx, Out);
493 if (FrameReg == X86::NoRegister)
494 return FrameReg;
495 return getX86SubSuperRegister(FrameReg, MVT::i32);
496 }
497
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000498 void SpillReg(MCStreamer &Out, unsigned Reg) {
499 EmitInstruction(Out, MCInstBuilder(X86::PUSH32r).addReg(Reg));
500 OrigSPOffset -= 4;
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000501 }
502
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000503 void RestoreReg(MCStreamer &Out, unsigned Reg) {
504 EmitInstruction(Out, MCInstBuilder(X86::POP32r).addReg(Reg));
505 OrigSPOffset += 4;
506 }
507
508 void StoreFlags(MCStreamer &Out) {
509 EmitInstruction(Out, MCInstBuilder(X86::PUSHF32));
510 OrigSPOffset -= 4;
511 }
512
513 void RestoreFlags(MCStreamer &Out) {
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000514 EmitInstruction(Out, MCInstBuilder(X86::POPF32));
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000515 OrigSPOffset += 4;
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000516 }
517
518 virtual void InstrumentMemOperandPrologue(const RegisterContext &RegCtx,
519 MCContext &Ctx,
520 MCStreamer &Out) override {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000521 unsigned LocalFrameReg = RegCtx.ChooseFrameReg(MVT::i32);
522 assert(LocalFrameReg != X86::NoRegister);
523
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +0000524 const MCRegisterInfo *MRI = Ctx.getRegisterInfo();
525 unsigned FrameReg = GetFrameReg(Ctx, Out);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000526 if (MRI && FrameReg != X86::NoRegister) {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000527 SpillReg(Out, LocalFrameReg);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000528 if (FrameReg == X86::ESP) {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000529 Out.EmitCFIAdjustCfaOffset(4 /* byte size of the LocalFrameReg */);
530 Out.EmitCFIRelOffset(
531 MRI->getDwarfRegNum(LocalFrameReg, true /* IsEH */), 0);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000532 }
533 EmitInstruction(
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000534 Out,
535 MCInstBuilder(X86::MOV32rr).addReg(LocalFrameReg).addReg(FrameReg));
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000536 Out.EmitCFIRememberState();
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000537 Out.EmitCFIDefCfaRegister(
538 MRI->getDwarfRegNum(LocalFrameReg, true /* IsEH */));
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000539 }
540
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000541 SpillReg(Out, RegCtx.AddressReg(MVT::i32));
542 SpillReg(Out, RegCtx.ShadowReg(MVT::i32));
543 if (RegCtx.ScratchReg(MVT::i32) != X86::NoRegister)
544 SpillReg(Out, RegCtx.ScratchReg(MVT::i32));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000545 StoreFlags(Out);
546 }
547
548 virtual void InstrumentMemOperandEpilogue(const RegisterContext &RegCtx,
549 MCContext &Ctx,
550 MCStreamer &Out) override {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000551 unsigned LocalFrameReg = RegCtx.ChooseFrameReg(MVT::i32);
552 assert(LocalFrameReg != X86::NoRegister);
553
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000554 RestoreFlags(Out);
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000555 if (RegCtx.ScratchReg(MVT::i32) != X86::NoRegister)
556 RestoreReg(Out, RegCtx.ScratchReg(MVT::i32));
557 RestoreReg(Out, RegCtx.ShadowReg(MVT::i32));
558 RestoreReg(Out, RegCtx.AddressReg(MVT::i32));
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000559
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +0000560 unsigned FrameReg = GetFrameReg(Ctx, Out);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000561 if (Ctx.getRegisterInfo() && FrameReg != X86::NoRegister) {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000562 RestoreReg(Out, LocalFrameReg);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000563 Out.EmitCFIRestoreState();
564 if (FrameReg == X86::ESP)
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000565 Out.EmitCFIAdjustCfaOffset(-4 /* byte size of the LocalFrameReg */);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000566 }
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000567 }
568
569 virtual void InstrumentMemOperandSmall(X86Operand &Op, unsigned AccessSize,
570 bool IsWrite,
571 const RegisterContext &RegCtx,
572 MCContext &Ctx,
573 MCStreamer &Out) override;
574 virtual void InstrumentMemOperandLarge(X86Operand &Op, unsigned AccessSize,
575 bool IsWrite,
576 const RegisterContext &RegCtx,
577 MCContext &Ctx,
578 MCStreamer &Out) override;
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000579 virtual void InstrumentMOVSImpl(unsigned AccessSize, MCContext &Ctx,
580 MCStreamer &Out) override;
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000581
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000582private:
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000583 void EmitCallAsanReport(unsigned AccessSize, bool IsWrite, MCContext &Ctx,
584 MCStreamer &Out, const RegisterContext &RegCtx) {
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000585 EmitInstruction(Out, MCInstBuilder(X86::CLD));
586 EmitInstruction(Out, MCInstBuilder(X86::MMX_EMMS));
587
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000588 EmitInstruction(Out, MCInstBuilder(X86::AND64ri8)
589 .addReg(X86::ESP)
590 .addReg(X86::ESP)
591 .addImm(-16));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000592 EmitInstruction(
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000593 Out, MCInstBuilder(X86::PUSH32r).addReg(RegCtx.AddressReg(MVT::i32)));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000594
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000595 const std::string &Fn = FuncName(AccessSize, IsWrite);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000596 MCSymbol *FnSym = Ctx.GetOrCreateSymbol(StringRef(Fn));
597 const MCSymbolRefExpr *FnExpr =
598 MCSymbolRefExpr::Create(FnSym, MCSymbolRefExpr::VK_PLT, Ctx);
599 EmitInstruction(Out, MCInstBuilder(X86::CALLpcrel32).addExpr(FnExpr));
600 }
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000601};
602
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000603void X86AddressSanitizer32::InstrumentMemOperandSmall(
604 X86Operand &Op, unsigned AccessSize, bool IsWrite,
605 const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000606 unsigned AddressRegI32 = RegCtx.AddressReg(MVT::i32);
607 unsigned ShadowRegI32 = RegCtx.ShadowReg(MVT::i32);
608 unsigned ShadowRegI8 = RegCtx.ShadowReg(MVT::i8);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000609
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000610 assert(RegCtx.ScratchReg(MVT::i32) != X86::NoRegister);
611 unsigned ScratchRegI32 = RegCtx.ScratchReg(MVT::i32);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000612
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000613 ComputeMemOperandAddress(Op, MVT::i32, AddressRegI32, Ctx, Out);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000614
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000615 EmitInstruction(Out, MCInstBuilder(X86::MOV32rr).addReg(ShadowRegI32).addReg(
616 AddressRegI32));
617 EmitInstruction(Out, MCInstBuilder(X86::SHR32ri)
618 .addReg(ShadowRegI32)
619 .addReg(ShadowRegI32)
620 .addImm(3));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000621
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000622 {
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000623 MCInst Inst;
624 Inst.setOpcode(X86::MOV8rm);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000625 Inst.addOperand(MCOperand::CreateReg(ShadowRegI8));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000626 const MCExpr *Disp = MCConstantExpr::Create(kShadowOffset, Ctx);
627 std::unique_ptr<X86Operand> Op(
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000628 X86Operand::CreateMem(0, Disp, ShadowRegI32, 0, 1, SMLoc(), SMLoc()));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000629 Op->addMemOperands(Inst, 5);
630 EmitInstruction(Out, Inst);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000631 }
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000632
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000633 EmitInstruction(
634 Out, MCInstBuilder(X86::TEST8rr).addReg(ShadowRegI8).addReg(ShadowRegI8));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000635 MCSymbol *DoneSym = Ctx.CreateTempSymbol();
636 const MCExpr *DoneExpr = MCSymbolRefExpr::Create(DoneSym, Ctx);
637 EmitInstruction(Out, MCInstBuilder(X86::JE_4).addExpr(DoneExpr));
638
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000639 EmitInstruction(Out, MCInstBuilder(X86::MOV32rr).addReg(ScratchRegI32).addReg(
640 AddressRegI32));
641 EmitInstruction(Out, MCInstBuilder(X86::AND32ri)
642 .addReg(ScratchRegI32)
643 .addReg(ScratchRegI32)
644 .addImm(7));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000645
646 switch (AccessSize) {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000647 case 1:
648 break;
649 case 2: {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000650 const MCExpr *Disp = MCConstantExpr::Create(1, Ctx);
651 std::unique_ptr<X86Operand> Op(
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000652 X86Operand::CreateMem(0, Disp, ScratchRegI32, 0, 1, SMLoc(), SMLoc()));
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000653 EmitLEA(*Op, MVT::i32, ScratchRegI32, Out);
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000654 break;
655 }
656 case 4:
657 EmitInstruction(Out, MCInstBuilder(X86::ADD32ri8)
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000658 .addReg(ScratchRegI32)
659 .addReg(ScratchRegI32)
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000660 .addImm(3));
661 break;
662 default:
663 assert(false && "Incorrect access size");
664 break;
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000665 }
666
667 EmitInstruction(
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000668 Out,
669 MCInstBuilder(X86::MOVSX32rr8).addReg(ShadowRegI32).addReg(ShadowRegI8));
670 EmitInstruction(Out, MCInstBuilder(X86::CMP32rr).addReg(ScratchRegI32).addReg(
671 ShadowRegI32));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000672 EmitInstruction(Out, MCInstBuilder(X86::JL_4).addExpr(DoneExpr));
673
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000674 EmitCallAsanReport(AccessSize, IsWrite, Ctx, Out, RegCtx);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000675 EmitLabel(Out, DoneSym);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000676}
677
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000678void X86AddressSanitizer32::InstrumentMemOperandLarge(
679 X86Operand &Op, unsigned AccessSize, bool IsWrite,
680 const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000681 unsigned AddressRegI32 = RegCtx.AddressReg(MVT::i32);
682 unsigned ShadowRegI32 = RegCtx.ShadowReg(MVT::i32);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000683
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000684 ComputeMemOperandAddress(Op, MVT::i32, AddressRegI32, Ctx, Out);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000685
686 EmitInstruction(Out, MCInstBuilder(X86::MOV32rr).addReg(ShadowRegI32).addReg(
687 AddressRegI32));
688 EmitInstruction(Out, MCInstBuilder(X86::SHR32ri)
689 .addReg(ShadowRegI32)
690 .addReg(ShadowRegI32)
691 .addImm(3));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000692 {
693 MCInst Inst;
694 switch (AccessSize) {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000695 case 8:
696 Inst.setOpcode(X86::CMP8mi);
697 break;
698 case 16:
699 Inst.setOpcode(X86::CMP16mi);
700 break;
701 default:
702 assert(false && "Incorrect access size");
703 break;
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000704 }
705 const MCExpr *Disp = MCConstantExpr::Create(kShadowOffset, Ctx);
706 std::unique_ptr<X86Operand> Op(
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000707 X86Operand::CreateMem(0, Disp, ShadowRegI32, 0, 1, SMLoc(), SMLoc()));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000708 Op->addMemOperands(Inst, 5);
709 Inst.addOperand(MCOperand::CreateImm(0));
710 EmitInstruction(Out, Inst);
711 }
712 MCSymbol *DoneSym = Ctx.CreateTempSymbol();
713 const MCExpr *DoneExpr = MCSymbolRefExpr::Create(DoneSym, Ctx);
714 EmitInstruction(Out, MCInstBuilder(X86::JE_4).addExpr(DoneExpr));
715
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000716 EmitCallAsanReport(AccessSize, IsWrite, Ctx, Out, RegCtx);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000717 EmitLabel(Out, DoneSym);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000718}
719
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000720void X86AddressSanitizer32::InstrumentMOVSImpl(unsigned AccessSize,
721 MCContext &Ctx,
722 MCStreamer &Out) {
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000723 StoreFlags(Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000724
725 // No need to test when ECX is equals to zero.
726 MCSymbol *DoneSym = Ctx.CreateTempSymbol();
727 const MCExpr *DoneExpr = MCSymbolRefExpr::Create(DoneSym, Ctx);
728 EmitInstruction(
729 Out, MCInstBuilder(X86::TEST32rr).addReg(X86::ECX).addReg(X86::ECX));
730 EmitInstruction(Out, MCInstBuilder(X86::JE_4).addExpr(DoneExpr));
731
732 // Instrument first and last elements in src and dst range.
733 InstrumentMOVSBase(X86::EDI /* DstReg */, X86::ESI /* SrcReg */,
734 X86::ECX /* CntReg */, AccessSize, Ctx, Out);
735
736 EmitLabel(Out, DoneSym);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000737 RestoreFlags(Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000738}
739
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000740class X86AddressSanitizer64 : public X86AddressSanitizer {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000741public:
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000742 static const long kShadowOffset = 0x7fff8000;
743
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +0000744 X86AddressSanitizer64(const MCSubtargetInfo &STI)
745 : X86AddressSanitizer(STI) {}
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000746
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000747 virtual ~X86AddressSanitizer64() {}
748
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +0000749 unsigned GetFrameReg(const MCContext &Ctx, MCStreamer &Out) {
750 unsigned FrameReg = GetFrameRegGeneric(Ctx, Out);
751 if (FrameReg == X86::NoRegister)
752 return FrameReg;
753 return getX86SubSuperRegister(FrameReg, MVT::i64);
754 }
755
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000756 void SpillReg(MCStreamer &Out, unsigned Reg) {
757 EmitInstruction(Out, MCInstBuilder(X86::PUSH64r).addReg(Reg));
758 OrigSPOffset -= 8;
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000759 }
760
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000761 void RestoreReg(MCStreamer &Out, unsigned Reg) {
762 EmitInstruction(Out, MCInstBuilder(X86::POP64r).addReg(Reg));
763 OrigSPOffset += 8;
764 }
765
766 void StoreFlags(MCStreamer &Out) {
767 EmitInstruction(Out, MCInstBuilder(X86::PUSHF64));
768 OrigSPOffset -= 8;
769 }
770
771 void RestoreFlags(MCStreamer &Out) {
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000772 EmitInstruction(Out, MCInstBuilder(X86::POPF64));
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000773 OrigSPOffset += 8;
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000774 }
775
776 virtual void InstrumentMemOperandPrologue(const RegisterContext &RegCtx,
777 MCContext &Ctx,
778 MCStreamer &Out) override {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000779 unsigned LocalFrameReg = RegCtx.ChooseFrameReg(MVT::i64);
780 assert(LocalFrameReg != X86::NoRegister);
781
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +0000782 const MCRegisterInfo *MRI = Ctx.getRegisterInfo();
783 unsigned FrameReg = GetFrameReg(Ctx, Out);
784 if (MRI && FrameReg != X86::NoRegister) {
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000785 SpillReg(Out, X86::RBP);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000786 if (FrameReg == X86::RSP) {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000787 Out.EmitCFIAdjustCfaOffset(8 /* byte size of the LocalFrameReg */);
788 Out.EmitCFIRelOffset(
789 MRI->getDwarfRegNum(LocalFrameReg, true /* IsEH */), 0);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000790 }
791 EmitInstruction(
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000792 Out,
793 MCInstBuilder(X86::MOV64rr).addReg(LocalFrameReg).addReg(FrameReg));
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000794 Out.EmitCFIRememberState();
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000795 Out.EmitCFIDefCfaRegister(
796 MRI->getDwarfRegNum(LocalFrameReg, true /* IsEH */));
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000797 }
798
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000799 EmitAdjustRSP(Ctx, Out, -128);
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000800 SpillReg(Out, RegCtx.ShadowReg(MVT::i64));
801 SpillReg(Out, RegCtx.AddressReg(MVT::i64));
802 if (RegCtx.ScratchReg(MVT::i64) != X86::NoRegister)
803 SpillReg(Out, RegCtx.ScratchReg(MVT::i64));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000804 StoreFlags(Out);
805 }
806
807 virtual void InstrumentMemOperandEpilogue(const RegisterContext &RegCtx,
808 MCContext &Ctx,
809 MCStreamer &Out) override {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000810 unsigned LocalFrameReg = RegCtx.ChooseFrameReg(MVT::i64);
811 assert(LocalFrameReg != X86::NoRegister);
812
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000813 RestoreFlags(Out);
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000814 if (RegCtx.ScratchReg(MVT::i64) != X86::NoRegister)
815 RestoreReg(Out, RegCtx.ScratchReg(MVT::i64));
816 RestoreReg(Out, RegCtx.AddressReg(MVT::i64));
817 RestoreReg(Out, RegCtx.ShadowReg(MVT::i64));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000818 EmitAdjustRSP(Ctx, Out, 128);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000819
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +0000820 unsigned FrameReg = GetFrameReg(Ctx, Out);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000821 if (Ctx.getRegisterInfo() && FrameReg != X86::NoRegister) {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000822 RestoreReg(Out, LocalFrameReg);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000823 Out.EmitCFIRestoreState();
824 if (FrameReg == X86::RSP)
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000825 Out.EmitCFIAdjustCfaOffset(-8 /* byte size of the LocalFrameReg */);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000826 }
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000827 }
828
829 virtual void InstrumentMemOperandSmall(X86Operand &Op, unsigned AccessSize,
830 bool IsWrite,
831 const RegisterContext &RegCtx,
832 MCContext &Ctx,
833 MCStreamer &Out) override;
834 virtual void InstrumentMemOperandLarge(X86Operand &Op, unsigned AccessSize,
835 bool IsWrite,
836 const RegisterContext &RegCtx,
837 MCContext &Ctx,
838 MCStreamer &Out) override;
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000839 virtual void InstrumentMOVSImpl(unsigned AccessSize, MCContext &Ctx,
840 MCStreamer &Out) override;
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000841
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000842private:
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000843 void EmitAdjustRSP(MCContext &Ctx, MCStreamer &Out, long Offset) {
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000844 const MCExpr *Disp = MCConstantExpr::Create(Offset, Ctx);
Benjamin Kramer8bbadc02014-05-09 09:48:03 +0000845 std::unique_ptr<X86Operand> Op(
846 X86Operand::CreateMem(0, Disp, X86::RSP, 0, 1, SMLoc(), SMLoc()));
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000847 EmitLEA(*Op, MVT::i64, X86::RSP, Out);
848 OrigSPOffset += Offset;
Evgeniy Stepanov9661ec02014-05-08 09:55:24 +0000849 }
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000850
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000851 void EmitCallAsanReport(unsigned AccessSize, bool IsWrite, MCContext &Ctx,
852 MCStreamer &Out, const RegisterContext &RegCtx) {
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000853 EmitInstruction(Out, MCInstBuilder(X86::CLD));
854 EmitInstruction(Out, MCInstBuilder(X86::MMX_EMMS));
855
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000856 EmitInstruction(Out, MCInstBuilder(X86::AND64ri8)
857 .addReg(X86::RSP)
858 .addReg(X86::RSP)
859 .addImm(-16));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000860
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000861 if (RegCtx.AddressReg(MVT::i64) != X86::RDI) {
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000862 EmitInstruction(Out, MCInstBuilder(X86::MOV64rr).addReg(X86::RDI).addReg(
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000863 RegCtx.AddressReg(MVT::i64)));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000864 }
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000865 const std::string &Fn = FuncName(AccessSize, IsWrite);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000866 MCSymbol *FnSym = Ctx.GetOrCreateSymbol(StringRef(Fn));
867 const MCSymbolRefExpr *FnExpr =
868 MCSymbolRefExpr::Create(FnSym, MCSymbolRefExpr::VK_PLT, Ctx);
869 EmitInstruction(Out, MCInstBuilder(X86::CALL64pcrel32).addExpr(FnExpr));
870 }
871};
872
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000873void X86AddressSanitizer64::InstrumentMemOperandSmall(
874 X86Operand &Op, unsigned AccessSize, bool IsWrite,
875 const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000876 unsigned AddressRegI64 = RegCtx.AddressReg(MVT::i64);
877 unsigned AddressRegI32 = RegCtx.AddressReg(MVT::i32);
878 unsigned ShadowRegI64 = RegCtx.ShadowReg(MVT::i64);
879 unsigned ShadowRegI32 = RegCtx.ShadowReg(MVT::i32);
880 unsigned ShadowRegI8 = RegCtx.ShadowReg(MVT::i8);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000881
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000882 assert(RegCtx.ScratchReg(MVT::i32) != X86::NoRegister);
883 unsigned ScratchRegI32 = RegCtx.ScratchReg(MVT::i32);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000884
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000885 ComputeMemOperandAddress(Op, MVT::i64, AddressRegI64, Ctx, Out);
886
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000887 EmitInstruction(Out, MCInstBuilder(X86::MOV64rr).addReg(ShadowRegI64).addReg(
888 AddressRegI64));
889 EmitInstruction(Out, MCInstBuilder(X86::SHR64ri)
890 .addReg(ShadowRegI64)
891 .addReg(ShadowRegI64)
892 .addImm(3));
Evgeniy Stepanov9661ec02014-05-08 09:55:24 +0000893 {
894 MCInst Inst;
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000895 Inst.setOpcode(X86::MOV8rm);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000896 Inst.addOperand(MCOperand::CreateReg(ShadowRegI8));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000897 const MCExpr *Disp = MCConstantExpr::Create(kShadowOffset, Ctx);
Benjamin Kramer8bbadc02014-05-09 09:48:03 +0000898 std::unique_ptr<X86Operand> Op(
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000899 X86Operand::CreateMem(0, Disp, ShadowRegI64, 0, 1, SMLoc(), SMLoc()));
Evgeniy Stepanov9661ec02014-05-08 09:55:24 +0000900 Op->addMemOperands(Inst, 5);
901 EmitInstruction(Out, Inst);
902 }
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000903
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000904 EmitInstruction(
905 Out, MCInstBuilder(X86::TEST8rr).addReg(ShadowRegI8).addReg(ShadowRegI8));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000906 MCSymbol *DoneSym = Ctx.CreateTempSymbol();
907 const MCExpr *DoneExpr = MCSymbolRefExpr::Create(DoneSym, Ctx);
908 EmitInstruction(Out, MCInstBuilder(X86::JE_4).addExpr(DoneExpr));
909
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000910 EmitInstruction(Out, MCInstBuilder(X86::MOV32rr).addReg(ScratchRegI32).addReg(
911 AddressRegI32));
912 EmitInstruction(Out, MCInstBuilder(X86::AND32ri)
913 .addReg(ScratchRegI32)
914 .addReg(ScratchRegI32)
915 .addImm(7));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000916
917 switch (AccessSize) {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000918 case 1:
919 break;
920 case 2: {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000921 const MCExpr *Disp = MCConstantExpr::Create(1, Ctx);
922 std::unique_ptr<X86Operand> Op(
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000923 X86Operand::CreateMem(0, Disp, ScratchRegI32, 0, 1, SMLoc(), SMLoc()));
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000924 EmitLEA(*Op, MVT::i32, ScratchRegI32, Out);
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000925 break;
926 }
927 case 4:
928 EmitInstruction(Out, MCInstBuilder(X86::ADD32ri8)
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000929 .addReg(ScratchRegI32)
930 .addReg(ScratchRegI32)
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000931 .addImm(3));
932 break;
933 default:
934 assert(false && "Incorrect access size");
935 break;
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000936 }
937
938 EmitInstruction(
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000939 Out,
940 MCInstBuilder(X86::MOVSX32rr8).addReg(ShadowRegI32).addReg(ShadowRegI8));
941 EmitInstruction(Out, MCInstBuilder(X86::CMP32rr).addReg(ScratchRegI32).addReg(
942 ShadowRegI32));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000943 EmitInstruction(Out, MCInstBuilder(X86::JL_4).addExpr(DoneExpr));
944
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000945 EmitCallAsanReport(AccessSize, IsWrite, Ctx, Out, RegCtx);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000946 EmitLabel(Out, DoneSym);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000947}
948
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000949void X86AddressSanitizer64::InstrumentMemOperandLarge(
950 X86Operand &Op, unsigned AccessSize, bool IsWrite,
951 const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000952 unsigned AddressRegI64 = RegCtx.AddressReg(MVT::i64);
953 unsigned ShadowRegI64 = RegCtx.ShadowReg(MVT::i64);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000954
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000955 ComputeMemOperandAddress(Op, MVT::i64, AddressRegI64, Ctx, Out);
956
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000957 EmitInstruction(Out, MCInstBuilder(X86::MOV64rr).addReg(ShadowRegI64).addReg(
958 AddressRegI64));
959 EmitInstruction(Out, MCInstBuilder(X86::SHR64ri)
960 .addReg(ShadowRegI64)
961 .addReg(ShadowRegI64)
962 .addImm(3));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000963 {
964 MCInst Inst;
965 switch (AccessSize) {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000966 case 8:
967 Inst.setOpcode(X86::CMP8mi);
968 break;
969 case 16:
970 Inst.setOpcode(X86::CMP16mi);
971 break;
972 default:
973 assert(false && "Incorrect access size");
974 break;
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000975 }
976 const MCExpr *Disp = MCConstantExpr::Create(kShadowOffset, Ctx);
977 std::unique_ptr<X86Operand> Op(
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000978 X86Operand::CreateMem(0, Disp, ShadowRegI64, 0, 1, SMLoc(), SMLoc()));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000979 Op->addMemOperands(Inst, 5);
980 Inst.addOperand(MCOperand::CreateImm(0));
981 EmitInstruction(Out, Inst);
982 }
983
984 MCSymbol *DoneSym = Ctx.CreateTempSymbol();
985 const MCExpr *DoneExpr = MCSymbolRefExpr::Create(DoneSym, Ctx);
986 EmitInstruction(Out, MCInstBuilder(X86::JE_4).addExpr(DoneExpr));
987
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000988 EmitCallAsanReport(AccessSize, IsWrite, Ctx, Out, RegCtx);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000989 EmitLabel(Out, DoneSym);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000990}
991
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000992void X86AddressSanitizer64::InstrumentMOVSImpl(unsigned AccessSize,
993 MCContext &Ctx,
994 MCStreamer &Out) {
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000995 StoreFlags(Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000996
997 // No need to test when RCX is equals to zero.
998 MCSymbol *DoneSym = Ctx.CreateTempSymbol();
999 const MCExpr *DoneExpr = MCSymbolRefExpr::Create(DoneSym, Ctx);
1000 EmitInstruction(
1001 Out, MCInstBuilder(X86::TEST64rr).addReg(X86::RCX).addReg(X86::RCX));
1002 EmitInstruction(Out, MCInstBuilder(X86::JE_4).addExpr(DoneExpr));
1003
1004 // Instrument first and last elements in src and dst range.
1005 InstrumentMOVSBase(X86::RDI /* DstReg */, X86::RSI /* SrcReg */,
1006 X86::RCX /* CntReg */, AccessSize, Ctx, Out);
1007
1008 EmitLabel(Out, DoneSym);
Yuri Gorsheninc107d142014-09-01 12:51:00 +00001009 RestoreFlags(Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +00001010}
1011
Evgeniy Stepanov50505532014-08-27 13:11:55 +00001012} // End anonymous namespace
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00001013
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +00001014X86AsmInstrumentation::X86AsmInstrumentation(const MCSubtargetInfo &STI)
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +00001015 : STI(STI), InitialFrameReg(0) {}
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +00001016
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00001017X86AsmInstrumentation::~X86AsmInstrumentation() {}
1018
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +00001019void X86AsmInstrumentation::InstrumentAndEmitInstruction(
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +00001020 const MCInst &Inst, OperandVector &Operands, MCContext &Ctx,
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +00001021 const MCInstrInfo &MII, MCStreamer &Out) {
1022 EmitInstruction(Out, Inst);
1023}
1024
1025void X86AsmInstrumentation::EmitInstruction(MCStreamer &Out,
1026 const MCInst &Inst) {
1027 Out.EmitInstruction(Inst, STI);
1028}
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00001029
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +00001030unsigned X86AsmInstrumentation::GetFrameRegGeneric(const MCContext &Ctx,
1031 MCStreamer &Out) {
1032 if (!Out.getNumFrameInfos()) // No active dwarf frame
1033 return X86::NoRegister;
1034 const MCDwarfFrameInfo &Frame = Out.getDwarfFrameInfos().back();
1035 if (Frame.End) // Active dwarf frame is closed
1036 return X86::NoRegister;
1037 const MCRegisterInfo *MRI = Ctx.getRegisterInfo();
1038 if (!MRI) // No register info
1039 return X86::NoRegister;
1040
1041 if (InitialFrameReg) {
1042 // FrameReg is set explicitly, we're instrumenting a MachineFunction.
1043 return InitialFrameReg;
1044 }
1045
1046 return MRI->getLLVMRegNum(Frame.CurrentCfaRegister, true /* IsEH */);
1047}
1048
Evgeniy Stepanov50505532014-08-27 13:11:55 +00001049X86AsmInstrumentation *
1050CreateX86AsmInstrumentation(const MCTargetOptions &MCOptions,
1051 const MCContext &Ctx, const MCSubtargetInfo &STI) {
Evgeniy Stepanov29865f72014-04-30 14:04:31 +00001052 Triple T(STI.getTargetTriple());
1053 const bool hasCompilerRTSupport = T.isOSLinux();
Evgeniy Stepanov3819f022014-05-07 07:54:11 +00001054 if (ClAsanInstrumentAssembly && hasCompilerRTSupport &&
1055 MCOptions.SanitizeAddress) {
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00001056 if ((STI.getFeatureBits() & X86::Mode32Bit) != 0)
1057 return new X86AddressSanitizer32(STI);
1058 if ((STI.getFeatureBits() & X86::Mode64Bit) != 0)
1059 return new X86AddressSanitizer64(STI);
1060 }
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +00001061 return new X86AsmInstrumentation(STI);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00001062}
1063
Evgeniy Stepanov50505532014-08-27 13:11:55 +00001064} // End llvm namespace