blob: 32c107deb0625b174694cabb5158e6d5275abfda [file] [log] [blame]
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00001//===-- X86AsmInstrumentation.cpp - Instrument X86 inline assembly C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "MCTargetDesc/X86BaseInfo.h"
11#include "X86AsmInstrumentation.h"
12#include "X86Operand.h"
Yuri Gorsheninc107d142014-09-01 12:51:00 +000013#include "X86RegisterInfo.h"
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000014#include "llvm/ADT/StringExtras.h"
Evgeniy Stepanov29865f72014-04-30 14:04:31 +000015#include "llvm/ADT/Triple.h"
Yuri Gorsheninc107d142014-09-01 12:51:00 +000016#include "llvm/CodeGen/MachineValueType.h"
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +000017#include "llvm/IR/Function.h"
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +000018#include "llvm/MC/MCAsmInfo.h"
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000019#include "llvm/MC/MCContext.h"
20#include "llvm/MC/MCInst.h"
21#include "llvm/MC/MCInstBuilder.h"
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +000022#include "llvm/MC/MCInstrInfo.h"
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +000023#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000024#include "llvm/MC/MCStreamer.h"
25#include "llvm/MC/MCSubtargetInfo.h"
David Blaikie960ea3f2014-06-08 16:18:35 +000026#include "llvm/MC/MCTargetAsmParser.h"
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +000027#include "llvm/MC/MCTargetOptions.h"
Evgeniy Stepanov3819f022014-05-07 07:54:11 +000028#include "llvm/Support/CommandLine.h"
Yuri Gorshenin46853b52014-10-13 09:37:47 +000029#include <algorithm>
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +000030#include <cassert>
31#include <vector>
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000032
33namespace llvm {
34namespace {
35
Evgeniy Stepanov3819f022014-05-07 07:54:11 +000036static cl::opt<bool> ClAsanInstrumentAssembly(
37 "asan-instrument-assembly",
38 cl::desc("instrument assembly with AddressSanitizer checks"), cl::Hidden,
39 cl::init(false));
40
Yuri Gorshenin46853b52014-10-13 09:37:47 +000041const int64_t MinAllowedDisplacement = std::numeric_limits<int32_t>::min();
42const int64_t MaxAllowedDisplacement = std::numeric_limits<int32_t>::max();
43
Yuri Gorsheninab1b88a2014-10-13 11:44:06 +000044int64_t ApplyDisplacementBounds(int64_t Displacement) {
Yuri Gorshenin46853b52014-10-13 09:37:47 +000045 return std::max(std::min(MaxAllowedDisplacement, Displacement),
46 MinAllowedDisplacement);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000047}
48
Yuri Gorsheninab1b88a2014-10-13 11:44:06 +000049void CheckDisplacementBounds(int64_t Displacement) {
50 assert(Displacement >= MinAllowedDisplacement &&
51 Displacement <= MaxAllowedDisplacement);
Yuri Gorshenin46853b52014-10-13 09:37:47 +000052}
53
54bool IsStackReg(unsigned Reg) { return Reg == X86::RSP || Reg == X86::ESP; }
55
Yuri Gorsheninc107d142014-09-01 12:51:00 +000056bool IsSmallMemAccess(unsigned AccessSize) { return AccessSize < 8; }
57
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000058std::string FuncName(unsigned AccessSize, bool IsWrite) {
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +000059 return std::string("__asan_report_") + (IsWrite ? "store" : "load") +
60 utostr(AccessSize);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000061}
62
63class X86AddressSanitizer : public X86AsmInstrumentation {
Evgeniy Stepanov50505532014-08-27 13:11:55 +000064public:
Yuri Gorsheninc107d142014-09-01 12:51:00 +000065 struct RegisterContext {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +000066 private:
67 enum RegOffset {
68 REG_OFFSET_ADDRESS = 0,
69 REG_OFFSET_SHADOW,
70 REG_OFFSET_SCRATCH
71 };
72
73 public:
Yuri Gorsheninc107d142014-09-01 12:51:00 +000074 RegisterContext(unsigned AddressReg, unsigned ShadowReg,
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +000075 unsigned ScratchReg) {
NAKAMURA Takumi9ff272f2014-10-21 16:22:52 +000076 BusyRegs.push_back(convReg(AddressReg, MVT::i64));
77 BusyRegs.push_back(convReg(ShadowReg, MVT::i64));
78 BusyRegs.push_back(convReg(ScratchReg, MVT::i64));
Yuri Gorsheninc107d142014-09-01 12:51:00 +000079 }
80
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +000081 unsigned AddressReg(MVT::SimpleValueType VT) const {
82 return convReg(BusyRegs[REG_OFFSET_ADDRESS], VT);
Yuri Gorsheninc107d142014-09-01 12:51:00 +000083 }
84
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +000085 unsigned ShadowReg(MVT::SimpleValueType VT) const {
86 return convReg(BusyRegs[REG_OFFSET_SHADOW], VT);
Yuri Gorsheninc107d142014-09-01 12:51:00 +000087 }
88
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +000089 unsigned ScratchReg(MVT::SimpleValueType VT) const {
90 return convReg(BusyRegs[REG_OFFSET_SCRATCH], VT);
Yuri Gorsheninc107d142014-09-01 12:51:00 +000091 }
92
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +000093 void AddBusyReg(unsigned Reg) {
94 if (Reg != X86::NoRegister)
95 BusyRegs.push_back(convReg(Reg, MVT::i64));
96 }
97
98 void AddBusyRegs(const X86Operand &Op) {
99 AddBusyReg(Op.getMemBaseReg());
100 AddBusyReg(Op.getMemIndexReg());
101 }
102
103 unsigned ChooseFrameReg(MVT::SimpleValueType VT) const {
104 static const unsigned Candidates[] = { X86::RBP, X86::RAX, X86::RBX,
105 X86::RCX, X86::RDX, X86::RDI,
106 X86::RSI };
107 for (unsigned Reg : Candidates) {
108 if (!std::count(BusyRegs.begin(), BusyRegs.end(), Reg))
109 return convReg(Reg, VT);
110 }
111 return X86::NoRegister;
112 }
113
114 private:
115 unsigned convReg(unsigned Reg, MVT::SimpleValueType VT) const {
116 return Reg == X86::NoRegister ? Reg : getX86SubSuperRegister(Reg, VT);
117 }
118
119 std::vector<unsigned> BusyRegs;
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000120 };
121
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000122 X86AddressSanitizer(const MCSubtargetInfo &STI)
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000123 : X86AsmInstrumentation(STI), RepPrefix(false), OrigSPOffset(0) {}
124
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000125 virtual ~X86AddressSanitizer() {}
126
127 // X86AsmInstrumentation implementation:
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000128 virtual void InstrumentAndEmitInstruction(const MCInst &Inst,
129 OperandVector &Operands,
130 MCContext &Ctx,
131 const MCInstrInfo &MII,
132 MCStreamer &Out) override {
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000133 InstrumentMOVS(Inst, Operands, Ctx, MII, Out);
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000134 if (RepPrefix)
135 EmitInstruction(Out, MCInstBuilder(X86::REP_PREFIX));
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000136
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +0000137 InstrumentMOV(Inst, Operands, Ctx, MII, Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000138
139 RepPrefix = (Inst.getOpcode() == X86::REP_PREFIX);
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000140 if (!RepPrefix)
141 EmitInstruction(Out, Inst);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000142 }
143
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000144 // Adjusts up stack and saves all registers used in instrumentation.
145 virtual void InstrumentMemOperandPrologue(const RegisterContext &RegCtx,
146 MCContext &Ctx,
147 MCStreamer &Out) = 0;
148
149 // Restores all registers used in instrumentation and adjusts stack.
150 virtual void InstrumentMemOperandEpilogue(const RegisterContext &RegCtx,
151 MCContext &Ctx,
152 MCStreamer &Out) = 0;
153
154 virtual void InstrumentMemOperandSmall(X86Operand &Op, unsigned AccessSize,
155 bool IsWrite,
156 const RegisterContext &RegCtx,
157 MCContext &Ctx, MCStreamer &Out) = 0;
158 virtual void InstrumentMemOperandLarge(X86Operand &Op, unsigned AccessSize,
159 bool IsWrite,
160 const RegisterContext &RegCtx,
161 MCContext &Ctx, MCStreamer &Out) = 0;
162
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000163 virtual void InstrumentMOVSImpl(unsigned AccessSize, MCContext &Ctx,
164 MCStreamer &Out) = 0;
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000165
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000166 void InstrumentMemOperand(X86Operand &Op, unsigned AccessSize, bool IsWrite,
167 const RegisterContext &RegCtx, MCContext &Ctx,
168 MCStreamer &Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000169 void InstrumentMOVSBase(unsigned DstReg, unsigned SrcReg, unsigned CntReg,
170 unsigned AccessSize, MCContext &Ctx, MCStreamer &Out);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000171
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000172 void InstrumentMOVS(const MCInst &Inst, OperandVector &Operands,
173 MCContext &Ctx, const MCInstrInfo &MII, MCStreamer &Out);
David Blaikie960ea3f2014-06-08 16:18:35 +0000174 void InstrumentMOV(const MCInst &Inst, OperandVector &Operands,
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +0000175 MCContext &Ctx, const MCInstrInfo &MII, MCStreamer &Out);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000176
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000177protected:
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000178 void EmitLabel(MCStreamer &Out, MCSymbol *Label) { Out.EmitLabel(Label); }
179
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000180 void EmitLEA(X86Operand &Op, MVT::SimpleValueType VT, unsigned Reg,
181 MCStreamer &Out) {
182 assert(VT == MVT::i32 || VT == MVT::i64);
183 MCInst Inst;
184 Inst.setOpcode(VT == MVT::i32 ? X86::LEA32r : X86::LEA64r);
185 Inst.addOperand(MCOperand::CreateReg(getX86SubSuperRegister(Reg, VT)));
186 Op.addMemOperands(Inst, 5);
187 EmitInstruction(Out, Inst);
188 }
189
190 void ComputeMemOperandAddress(X86Operand &Op, MVT::SimpleValueType VT,
191 unsigned Reg, MCContext &Ctx, MCStreamer &Out);
192
193 // Creates new memory operand with Displacement added to an original
194 // displacement. Residue will contain a residue which could happen when the
195 // total displacement exceeds 32-bit limitation.
196 std::unique_ptr<X86Operand> AddDisplacement(X86Operand &Op,
197 int64_t Displacement,
198 MCContext &Ctx, int64_t *Residue);
199
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000200 // True when previous instruction was actually REP prefix.
201 bool RepPrefix;
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000202
203 // Offset from the original SP register.
204 int64_t OrigSPOffset;
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000205};
206
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000207void X86AddressSanitizer::InstrumentMemOperand(
208 X86Operand &Op, unsigned AccessSize, bool IsWrite,
209 const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) {
David Blaikie960ea3f2014-06-08 16:18:35 +0000210 assert(Op.isMem() && "Op should be a memory operand.");
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000211 assert((AccessSize & (AccessSize - 1)) == 0 && AccessSize <= 16 &&
212 "AccessSize should be a power of two, less or equal than 16.");
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000213 // FIXME: take into account load/store alignment.
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000214 if (IsSmallMemAccess(AccessSize))
215 InstrumentMemOperandSmall(Op, AccessSize, IsWrite, RegCtx, Ctx, Out);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000216 else
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000217 InstrumentMemOperandLarge(Op, AccessSize, IsWrite, RegCtx, Ctx, Out);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000218}
219
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000220void X86AddressSanitizer::InstrumentMOVSBase(unsigned DstReg, unsigned SrcReg,
221 unsigned CntReg,
222 unsigned AccessSize,
223 MCContext &Ctx, MCStreamer &Out) {
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000224 // FIXME: check whole ranges [DstReg .. DstReg + AccessSize * (CntReg - 1)]
225 // and [SrcReg .. SrcReg + AccessSize * (CntReg - 1)].
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000226 RegisterContext RegCtx(X86::RDX /* AddressReg */, X86::RAX /* ShadowReg */,
227 IsSmallMemAccess(AccessSize)
228 ? X86::RBX
229 : X86::NoRegister /* ScratchReg */);
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000230 RegCtx.AddBusyReg(DstReg);
231 RegCtx.AddBusyReg(SrcReg);
232 RegCtx.AddBusyReg(CntReg);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000233
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000234 InstrumentMemOperandPrologue(RegCtx, Ctx, Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000235
236 // Test (%SrcReg)
237 {
238 const MCExpr *Disp = MCConstantExpr::Create(0, Ctx);
239 std::unique_ptr<X86Operand> Op(X86Operand::CreateMem(
240 0, Disp, SrcReg, 0, AccessSize, SMLoc(), SMLoc()));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000241 InstrumentMemOperand(*Op, AccessSize, false /* IsWrite */, RegCtx, Ctx,
242 Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000243 }
244
245 // Test -1(%SrcReg, %CntReg, AccessSize)
246 {
247 const MCExpr *Disp = MCConstantExpr::Create(-1, Ctx);
248 std::unique_ptr<X86Operand> Op(X86Operand::CreateMem(
249 0, Disp, SrcReg, CntReg, AccessSize, SMLoc(), SMLoc()));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000250 InstrumentMemOperand(*Op, AccessSize, false /* IsWrite */, RegCtx, Ctx,
251 Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000252 }
253
254 // Test (%DstReg)
255 {
256 const MCExpr *Disp = MCConstantExpr::Create(0, Ctx);
257 std::unique_ptr<X86Operand> Op(X86Operand::CreateMem(
258 0, Disp, DstReg, 0, AccessSize, SMLoc(), SMLoc()));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000259 InstrumentMemOperand(*Op, AccessSize, true /* IsWrite */, RegCtx, Ctx, Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000260 }
261
262 // Test -1(%DstReg, %CntReg, AccessSize)
263 {
264 const MCExpr *Disp = MCConstantExpr::Create(-1, Ctx);
265 std::unique_ptr<X86Operand> Op(X86Operand::CreateMem(
266 0, Disp, DstReg, CntReg, AccessSize, SMLoc(), SMLoc()));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000267 InstrumentMemOperand(*Op, AccessSize, true /* IsWrite */, RegCtx, Ctx, Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000268 }
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000269
270 InstrumentMemOperandEpilogue(RegCtx, Ctx, Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000271}
272
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000273void X86AddressSanitizer::InstrumentMOVS(const MCInst &Inst,
274 OperandVector &Operands,
275 MCContext &Ctx, const MCInstrInfo &MII,
276 MCStreamer &Out) {
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000277 // Access size in bytes.
278 unsigned AccessSize = 0;
279
280 switch (Inst.getOpcode()) {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000281 case X86::MOVSB:
282 AccessSize = 1;
283 break;
284 case X86::MOVSW:
285 AccessSize = 2;
286 break;
287 case X86::MOVSL:
288 AccessSize = 4;
289 break;
290 case X86::MOVSQ:
291 AccessSize = 8;
292 break;
293 default:
294 return;
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000295 }
296
297 InstrumentMOVSImpl(AccessSize, Ctx, Out);
298}
299
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000300void X86AddressSanitizer::InstrumentMOV(const MCInst &Inst,
301 OperandVector &Operands, MCContext &Ctx,
302 const MCInstrInfo &MII,
303 MCStreamer &Out) {
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000304 // Access size in bytes.
305 unsigned AccessSize = 0;
Evgeniy Stepanovb6c47a52014-04-24 09:56:15 +0000306
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000307 switch (Inst.getOpcode()) {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000308 case X86::MOV8mi:
309 case X86::MOV8mr:
310 case X86::MOV8rm:
311 AccessSize = 1;
312 break;
313 case X86::MOV16mi:
314 case X86::MOV16mr:
315 case X86::MOV16rm:
316 AccessSize = 2;
317 break;
318 case X86::MOV32mi:
319 case X86::MOV32mr:
320 case X86::MOV32rm:
321 AccessSize = 4;
322 break;
323 case X86::MOV64mi32:
324 case X86::MOV64mr:
325 case X86::MOV64rm:
326 AccessSize = 8;
327 break;
328 case X86::MOVAPDmr:
329 case X86::MOVAPSmr:
330 case X86::MOVAPDrm:
331 case X86::MOVAPSrm:
332 AccessSize = 16;
333 break;
334 default:
335 return;
Evgeniy Stepanovb6c47a52014-04-24 09:56:15 +0000336 }
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000337
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +0000338 const bool IsWrite = MII.get(Inst.getOpcode()).mayStore();
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000339
Evgeniy Stepanovb6c47a52014-04-24 09:56:15 +0000340 for (unsigned Ix = 0; Ix < Operands.size(); ++Ix) {
David Blaikie960ea3f2014-06-08 16:18:35 +0000341 assert(Operands[Ix]);
342 MCParsedAsmOperand &Op = *Operands[Ix];
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000343 if (Op.isMem()) {
344 X86Operand &MemOp = static_cast<X86Operand &>(Op);
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000345 RegisterContext RegCtx(
346 X86::RDI /* AddressReg */, X86::RAX /* ShadowReg */,
347 IsSmallMemAccess(AccessSize) ? X86::RCX
348 : X86::NoRegister /* ScratchReg */);
349 RegCtx.AddBusyRegs(MemOp);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000350 InstrumentMemOperandPrologue(RegCtx, Ctx, Out);
351 InstrumentMemOperand(MemOp, AccessSize, IsWrite, RegCtx, Ctx, Out);
352 InstrumentMemOperandEpilogue(RegCtx, Ctx, Out);
353 }
Evgeniy Stepanovb6c47a52014-04-24 09:56:15 +0000354 }
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000355}
356
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000357void X86AddressSanitizer::ComputeMemOperandAddress(X86Operand &Op,
358 MVT::SimpleValueType VT,
359 unsigned Reg, MCContext &Ctx,
360 MCStreamer &Out) {
361 int64_t Displacement = 0;
362 if (IsStackReg(Op.getMemBaseReg()))
363 Displacement -= OrigSPOffset;
364 if (IsStackReg(Op.getMemIndexReg()))
365 Displacement -= OrigSPOffset * Op.getMemScale();
366
367 assert(Displacement >= 0);
368
369 // Emit Op as is.
370 if (Displacement == 0) {
371 EmitLEA(Op, VT, Reg, Out);
372 return;
373 }
374
375 int64_t Residue;
376 std::unique_ptr<X86Operand> NewOp =
377 AddDisplacement(Op, Displacement, Ctx, &Residue);
378 EmitLEA(*NewOp, VT, Reg, Out);
379
380 while (Residue != 0) {
381 const MCConstantExpr *Disp =
Yuri Gorsheninab1b88a2014-10-13 11:44:06 +0000382 MCConstantExpr::Create(ApplyDisplacementBounds(Residue), Ctx);
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000383 std::unique_ptr<X86Operand> DispOp =
384 X86Operand::CreateMem(0, Disp, Reg, 0, 1, SMLoc(), SMLoc());
385 EmitLEA(*DispOp, VT, Reg, Out);
386 Residue -= Disp->getValue();
387 }
388}
389
390std::unique_ptr<X86Operand>
391X86AddressSanitizer::AddDisplacement(X86Operand &Op, int64_t Displacement,
392 MCContext &Ctx, int64_t *Residue) {
393 assert(Displacement >= 0);
394
395 if (Displacement == 0 ||
396 (Op.getMemDisp() && Op.getMemDisp()->getKind() != MCExpr::Constant)) {
397 *Residue = Displacement;
398 return X86Operand::CreateMem(Op.getMemSegReg(), Op.getMemDisp(),
399 Op.getMemBaseReg(), Op.getMemIndexReg(),
400 Op.getMemScale(), SMLoc(), SMLoc());
401 }
402
403 int64_t OrigDisplacement =
404 static_cast<const MCConstantExpr *>(Op.getMemDisp())->getValue();
Yuri Gorsheninab1b88a2014-10-13 11:44:06 +0000405 CheckDisplacementBounds(OrigDisplacement);
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000406 Displacement += OrigDisplacement;
407
Yuri Gorsheninab1b88a2014-10-13 11:44:06 +0000408 int64_t NewDisplacement = ApplyDisplacementBounds(Displacement);
409 CheckDisplacementBounds(NewDisplacement);
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000410
411 *Residue = Displacement - NewDisplacement;
412 const MCExpr *Disp = MCConstantExpr::Create(NewDisplacement, Ctx);
413 return X86Operand::CreateMem(Op.getMemSegReg(), Disp, Op.getMemBaseReg(),
414 Op.getMemIndexReg(), Op.getMemScale(), SMLoc(),
415 SMLoc());
416}
417
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000418class X86AddressSanitizer32 : public X86AddressSanitizer {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000419public:
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000420 static const long kShadowOffset = 0x20000000;
421
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +0000422 X86AddressSanitizer32(const MCSubtargetInfo &STI)
423 : X86AddressSanitizer(STI) {}
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000424
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000425 virtual ~X86AddressSanitizer32() {}
426
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +0000427 unsigned GetFrameReg(const MCContext &Ctx, MCStreamer &Out) {
428 unsigned FrameReg = GetFrameRegGeneric(Ctx, Out);
429 if (FrameReg == X86::NoRegister)
430 return FrameReg;
431 return getX86SubSuperRegister(FrameReg, MVT::i32);
432 }
433
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000434 void SpillReg(MCStreamer &Out, unsigned Reg) {
435 EmitInstruction(Out, MCInstBuilder(X86::PUSH32r).addReg(Reg));
436 OrigSPOffset -= 4;
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000437 }
438
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000439 void RestoreReg(MCStreamer &Out, unsigned Reg) {
440 EmitInstruction(Out, MCInstBuilder(X86::POP32r).addReg(Reg));
441 OrigSPOffset += 4;
442 }
443
444 void StoreFlags(MCStreamer &Out) {
445 EmitInstruction(Out, MCInstBuilder(X86::PUSHF32));
446 OrigSPOffset -= 4;
447 }
448
449 void RestoreFlags(MCStreamer &Out) {
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000450 EmitInstruction(Out, MCInstBuilder(X86::POPF32));
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000451 OrigSPOffset += 4;
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000452 }
453
454 virtual void InstrumentMemOperandPrologue(const RegisterContext &RegCtx,
455 MCContext &Ctx,
456 MCStreamer &Out) override {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000457 unsigned LocalFrameReg = RegCtx.ChooseFrameReg(MVT::i32);
458 assert(LocalFrameReg != X86::NoRegister);
459
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +0000460 const MCRegisterInfo *MRI = Ctx.getRegisterInfo();
461 unsigned FrameReg = GetFrameReg(Ctx, Out);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000462 if (MRI && FrameReg != X86::NoRegister) {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000463 SpillReg(Out, LocalFrameReg);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000464 if (FrameReg == X86::ESP) {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000465 Out.EmitCFIAdjustCfaOffset(4 /* byte size of the LocalFrameReg */);
466 Out.EmitCFIRelOffset(
467 MRI->getDwarfRegNum(LocalFrameReg, true /* IsEH */), 0);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000468 }
469 EmitInstruction(
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000470 Out,
471 MCInstBuilder(X86::MOV32rr).addReg(LocalFrameReg).addReg(FrameReg));
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000472 Out.EmitCFIRememberState();
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000473 Out.EmitCFIDefCfaRegister(
474 MRI->getDwarfRegNum(LocalFrameReg, true /* IsEH */));
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000475 }
476
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000477 SpillReg(Out, RegCtx.AddressReg(MVT::i32));
478 SpillReg(Out, RegCtx.ShadowReg(MVT::i32));
479 if (RegCtx.ScratchReg(MVT::i32) != X86::NoRegister)
480 SpillReg(Out, RegCtx.ScratchReg(MVT::i32));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000481 StoreFlags(Out);
482 }
483
484 virtual void InstrumentMemOperandEpilogue(const RegisterContext &RegCtx,
485 MCContext &Ctx,
486 MCStreamer &Out) override {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000487 unsigned LocalFrameReg = RegCtx.ChooseFrameReg(MVT::i32);
488 assert(LocalFrameReg != X86::NoRegister);
489
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000490 RestoreFlags(Out);
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000491 if (RegCtx.ScratchReg(MVT::i32) != X86::NoRegister)
492 RestoreReg(Out, RegCtx.ScratchReg(MVT::i32));
493 RestoreReg(Out, RegCtx.ShadowReg(MVT::i32));
494 RestoreReg(Out, RegCtx.AddressReg(MVT::i32));
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000495
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +0000496 unsigned FrameReg = GetFrameReg(Ctx, Out);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000497 if (Ctx.getRegisterInfo() && FrameReg != X86::NoRegister) {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000498 RestoreReg(Out, LocalFrameReg);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000499 Out.EmitCFIRestoreState();
500 if (FrameReg == X86::ESP)
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000501 Out.EmitCFIAdjustCfaOffset(-4 /* byte size of the LocalFrameReg */);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000502 }
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000503 }
504
505 virtual void InstrumentMemOperandSmall(X86Operand &Op, unsigned AccessSize,
506 bool IsWrite,
507 const RegisterContext &RegCtx,
508 MCContext &Ctx,
509 MCStreamer &Out) override;
510 virtual void InstrumentMemOperandLarge(X86Operand &Op, unsigned AccessSize,
511 bool IsWrite,
512 const RegisterContext &RegCtx,
513 MCContext &Ctx,
514 MCStreamer &Out) override;
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000515 virtual void InstrumentMOVSImpl(unsigned AccessSize, MCContext &Ctx,
516 MCStreamer &Out) override;
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000517
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000518private:
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000519 void EmitCallAsanReport(unsigned AccessSize, bool IsWrite, MCContext &Ctx,
520 MCStreamer &Out, const RegisterContext &RegCtx) {
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000521 EmitInstruction(Out, MCInstBuilder(X86::CLD));
522 EmitInstruction(Out, MCInstBuilder(X86::MMX_EMMS));
523
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000524 EmitInstruction(Out, MCInstBuilder(X86::AND64ri8)
525 .addReg(X86::ESP)
526 .addReg(X86::ESP)
527 .addImm(-16));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000528 EmitInstruction(
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000529 Out, MCInstBuilder(X86::PUSH32r).addReg(RegCtx.AddressReg(MVT::i32)));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000530
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000531 const std::string &Fn = FuncName(AccessSize, IsWrite);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000532 MCSymbol *FnSym = Ctx.GetOrCreateSymbol(StringRef(Fn));
533 const MCSymbolRefExpr *FnExpr =
534 MCSymbolRefExpr::Create(FnSym, MCSymbolRefExpr::VK_PLT, Ctx);
535 EmitInstruction(Out, MCInstBuilder(X86::CALLpcrel32).addExpr(FnExpr));
536 }
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000537};
538
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000539void X86AddressSanitizer32::InstrumentMemOperandSmall(
540 X86Operand &Op, unsigned AccessSize, bool IsWrite,
541 const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000542 unsigned AddressRegI32 = RegCtx.AddressReg(MVT::i32);
543 unsigned ShadowRegI32 = RegCtx.ShadowReg(MVT::i32);
544 unsigned ShadowRegI8 = RegCtx.ShadowReg(MVT::i8);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000545
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000546 assert(RegCtx.ScratchReg(MVT::i32) != X86::NoRegister);
547 unsigned ScratchRegI32 = RegCtx.ScratchReg(MVT::i32);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000548
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000549 ComputeMemOperandAddress(Op, MVT::i32, AddressRegI32, Ctx, Out);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000550
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000551 EmitInstruction(Out, MCInstBuilder(X86::MOV32rr).addReg(ShadowRegI32).addReg(
552 AddressRegI32));
553 EmitInstruction(Out, MCInstBuilder(X86::SHR32ri)
554 .addReg(ShadowRegI32)
555 .addReg(ShadowRegI32)
556 .addImm(3));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000557
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000558 {
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000559 MCInst Inst;
560 Inst.setOpcode(X86::MOV8rm);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000561 Inst.addOperand(MCOperand::CreateReg(ShadowRegI8));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000562 const MCExpr *Disp = MCConstantExpr::Create(kShadowOffset, Ctx);
563 std::unique_ptr<X86Operand> Op(
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000564 X86Operand::CreateMem(0, Disp, ShadowRegI32, 0, 1, SMLoc(), SMLoc()));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000565 Op->addMemOperands(Inst, 5);
566 EmitInstruction(Out, Inst);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000567 }
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000568
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000569 EmitInstruction(
570 Out, MCInstBuilder(X86::TEST8rr).addReg(ShadowRegI8).addReg(ShadowRegI8));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000571 MCSymbol *DoneSym = Ctx.CreateTempSymbol();
572 const MCExpr *DoneExpr = MCSymbolRefExpr::Create(DoneSym, Ctx);
573 EmitInstruction(Out, MCInstBuilder(X86::JE_4).addExpr(DoneExpr));
574
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000575 EmitInstruction(Out, MCInstBuilder(X86::MOV32rr).addReg(ScratchRegI32).addReg(
576 AddressRegI32));
577 EmitInstruction(Out, MCInstBuilder(X86::AND32ri)
578 .addReg(ScratchRegI32)
579 .addReg(ScratchRegI32)
580 .addImm(7));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000581
582 switch (AccessSize) {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000583 case 1:
584 break;
585 case 2: {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000586 const MCExpr *Disp = MCConstantExpr::Create(1, Ctx);
587 std::unique_ptr<X86Operand> Op(
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000588 X86Operand::CreateMem(0, Disp, ScratchRegI32, 0, 1, SMLoc(), SMLoc()));
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000589 EmitLEA(*Op, MVT::i32, ScratchRegI32, Out);
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000590 break;
591 }
592 case 4:
593 EmitInstruction(Out, MCInstBuilder(X86::ADD32ri8)
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000594 .addReg(ScratchRegI32)
595 .addReg(ScratchRegI32)
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000596 .addImm(3));
597 break;
598 default:
599 assert(false && "Incorrect access size");
600 break;
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000601 }
602
603 EmitInstruction(
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000604 Out,
605 MCInstBuilder(X86::MOVSX32rr8).addReg(ShadowRegI32).addReg(ShadowRegI8));
606 EmitInstruction(Out, MCInstBuilder(X86::CMP32rr).addReg(ScratchRegI32).addReg(
607 ShadowRegI32));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000608 EmitInstruction(Out, MCInstBuilder(X86::JL_4).addExpr(DoneExpr));
609
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000610 EmitCallAsanReport(AccessSize, IsWrite, Ctx, Out, RegCtx);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000611 EmitLabel(Out, DoneSym);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000612}
613
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000614void X86AddressSanitizer32::InstrumentMemOperandLarge(
615 X86Operand &Op, unsigned AccessSize, bool IsWrite,
616 const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000617 unsigned AddressRegI32 = RegCtx.AddressReg(MVT::i32);
618 unsigned ShadowRegI32 = RegCtx.ShadowReg(MVT::i32);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000619
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000620 ComputeMemOperandAddress(Op, MVT::i32, AddressRegI32, Ctx, Out);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000621
622 EmitInstruction(Out, MCInstBuilder(X86::MOV32rr).addReg(ShadowRegI32).addReg(
623 AddressRegI32));
624 EmitInstruction(Out, MCInstBuilder(X86::SHR32ri)
625 .addReg(ShadowRegI32)
626 .addReg(ShadowRegI32)
627 .addImm(3));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000628 {
629 MCInst Inst;
630 switch (AccessSize) {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000631 case 8:
632 Inst.setOpcode(X86::CMP8mi);
633 break;
634 case 16:
635 Inst.setOpcode(X86::CMP16mi);
636 break;
637 default:
638 assert(false && "Incorrect access size");
639 break;
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000640 }
641 const MCExpr *Disp = MCConstantExpr::Create(kShadowOffset, Ctx);
642 std::unique_ptr<X86Operand> Op(
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000643 X86Operand::CreateMem(0, Disp, ShadowRegI32, 0, 1, SMLoc(), SMLoc()));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000644 Op->addMemOperands(Inst, 5);
645 Inst.addOperand(MCOperand::CreateImm(0));
646 EmitInstruction(Out, Inst);
647 }
648 MCSymbol *DoneSym = Ctx.CreateTempSymbol();
649 const MCExpr *DoneExpr = MCSymbolRefExpr::Create(DoneSym, Ctx);
650 EmitInstruction(Out, MCInstBuilder(X86::JE_4).addExpr(DoneExpr));
651
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000652 EmitCallAsanReport(AccessSize, IsWrite, Ctx, Out, RegCtx);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000653 EmitLabel(Out, DoneSym);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000654}
655
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000656void X86AddressSanitizer32::InstrumentMOVSImpl(unsigned AccessSize,
657 MCContext &Ctx,
658 MCStreamer &Out) {
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000659 StoreFlags(Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000660
661 // No need to test when ECX is equals to zero.
662 MCSymbol *DoneSym = Ctx.CreateTempSymbol();
663 const MCExpr *DoneExpr = MCSymbolRefExpr::Create(DoneSym, Ctx);
664 EmitInstruction(
665 Out, MCInstBuilder(X86::TEST32rr).addReg(X86::ECX).addReg(X86::ECX));
666 EmitInstruction(Out, MCInstBuilder(X86::JE_4).addExpr(DoneExpr));
667
668 // Instrument first and last elements in src and dst range.
669 InstrumentMOVSBase(X86::EDI /* DstReg */, X86::ESI /* SrcReg */,
670 X86::ECX /* CntReg */, AccessSize, Ctx, Out);
671
672 EmitLabel(Out, DoneSym);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000673 RestoreFlags(Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000674}
675
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000676class X86AddressSanitizer64 : public X86AddressSanitizer {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000677public:
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000678 static const long kShadowOffset = 0x7fff8000;
679
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +0000680 X86AddressSanitizer64(const MCSubtargetInfo &STI)
681 : X86AddressSanitizer(STI) {}
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000682
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000683 virtual ~X86AddressSanitizer64() {}
684
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +0000685 unsigned GetFrameReg(const MCContext &Ctx, MCStreamer &Out) {
686 unsigned FrameReg = GetFrameRegGeneric(Ctx, Out);
687 if (FrameReg == X86::NoRegister)
688 return FrameReg;
689 return getX86SubSuperRegister(FrameReg, MVT::i64);
690 }
691
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000692 void SpillReg(MCStreamer &Out, unsigned Reg) {
693 EmitInstruction(Out, MCInstBuilder(X86::PUSH64r).addReg(Reg));
694 OrigSPOffset -= 8;
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000695 }
696
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000697 void RestoreReg(MCStreamer &Out, unsigned Reg) {
698 EmitInstruction(Out, MCInstBuilder(X86::POP64r).addReg(Reg));
699 OrigSPOffset += 8;
700 }
701
702 void StoreFlags(MCStreamer &Out) {
703 EmitInstruction(Out, MCInstBuilder(X86::PUSHF64));
704 OrigSPOffset -= 8;
705 }
706
707 void RestoreFlags(MCStreamer &Out) {
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000708 EmitInstruction(Out, MCInstBuilder(X86::POPF64));
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000709 OrigSPOffset += 8;
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000710 }
711
712 virtual void InstrumentMemOperandPrologue(const RegisterContext &RegCtx,
713 MCContext &Ctx,
714 MCStreamer &Out) override {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000715 unsigned LocalFrameReg = RegCtx.ChooseFrameReg(MVT::i64);
716 assert(LocalFrameReg != X86::NoRegister);
717
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +0000718 const MCRegisterInfo *MRI = Ctx.getRegisterInfo();
719 unsigned FrameReg = GetFrameReg(Ctx, Out);
720 if (MRI && FrameReg != X86::NoRegister) {
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000721 SpillReg(Out, X86::RBP);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000722 if (FrameReg == X86::RSP) {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000723 Out.EmitCFIAdjustCfaOffset(8 /* byte size of the LocalFrameReg */);
724 Out.EmitCFIRelOffset(
725 MRI->getDwarfRegNum(LocalFrameReg, true /* IsEH */), 0);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000726 }
727 EmitInstruction(
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000728 Out,
729 MCInstBuilder(X86::MOV64rr).addReg(LocalFrameReg).addReg(FrameReg));
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000730 Out.EmitCFIRememberState();
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000731 Out.EmitCFIDefCfaRegister(
732 MRI->getDwarfRegNum(LocalFrameReg, true /* IsEH */));
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000733 }
734
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000735 EmitAdjustRSP(Ctx, Out, -128);
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000736 SpillReg(Out, RegCtx.ShadowReg(MVT::i64));
737 SpillReg(Out, RegCtx.AddressReg(MVT::i64));
738 if (RegCtx.ScratchReg(MVT::i64) != X86::NoRegister)
739 SpillReg(Out, RegCtx.ScratchReg(MVT::i64));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000740 StoreFlags(Out);
741 }
742
743 virtual void InstrumentMemOperandEpilogue(const RegisterContext &RegCtx,
744 MCContext &Ctx,
745 MCStreamer &Out) override {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000746 unsigned LocalFrameReg = RegCtx.ChooseFrameReg(MVT::i64);
747 assert(LocalFrameReg != X86::NoRegister);
748
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000749 RestoreFlags(Out);
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000750 if (RegCtx.ScratchReg(MVT::i64) != X86::NoRegister)
751 RestoreReg(Out, RegCtx.ScratchReg(MVT::i64));
752 RestoreReg(Out, RegCtx.AddressReg(MVT::i64));
753 RestoreReg(Out, RegCtx.ShadowReg(MVT::i64));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000754 EmitAdjustRSP(Ctx, Out, 128);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000755
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +0000756 unsigned FrameReg = GetFrameReg(Ctx, Out);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000757 if (Ctx.getRegisterInfo() && FrameReg != X86::NoRegister) {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000758 RestoreReg(Out, LocalFrameReg);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000759 Out.EmitCFIRestoreState();
760 if (FrameReg == X86::RSP)
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000761 Out.EmitCFIAdjustCfaOffset(-8 /* byte size of the LocalFrameReg */);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000762 }
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000763 }
764
765 virtual void InstrumentMemOperandSmall(X86Operand &Op, unsigned AccessSize,
766 bool IsWrite,
767 const RegisterContext &RegCtx,
768 MCContext &Ctx,
769 MCStreamer &Out) override;
770 virtual void InstrumentMemOperandLarge(X86Operand &Op, unsigned AccessSize,
771 bool IsWrite,
772 const RegisterContext &RegCtx,
773 MCContext &Ctx,
774 MCStreamer &Out) override;
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000775 virtual void InstrumentMOVSImpl(unsigned AccessSize, MCContext &Ctx,
776 MCStreamer &Out) override;
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000777
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000778private:
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000779 void EmitAdjustRSP(MCContext &Ctx, MCStreamer &Out, long Offset) {
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000780 const MCExpr *Disp = MCConstantExpr::Create(Offset, Ctx);
Benjamin Kramer8bbadc02014-05-09 09:48:03 +0000781 std::unique_ptr<X86Operand> Op(
782 X86Operand::CreateMem(0, Disp, X86::RSP, 0, 1, SMLoc(), SMLoc()));
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000783 EmitLEA(*Op, MVT::i64, X86::RSP, Out);
784 OrigSPOffset += Offset;
Evgeniy Stepanov9661ec02014-05-08 09:55:24 +0000785 }
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000786
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000787 void EmitCallAsanReport(unsigned AccessSize, bool IsWrite, MCContext &Ctx,
788 MCStreamer &Out, const RegisterContext &RegCtx) {
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000789 EmitInstruction(Out, MCInstBuilder(X86::CLD));
790 EmitInstruction(Out, MCInstBuilder(X86::MMX_EMMS));
791
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000792 EmitInstruction(Out, MCInstBuilder(X86::AND64ri8)
793 .addReg(X86::RSP)
794 .addReg(X86::RSP)
795 .addImm(-16));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000796
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000797 if (RegCtx.AddressReg(MVT::i64) != X86::RDI) {
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000798 EmitInstruction(Out, MCInstBuilder(X86::MOV64rr).addReg(X86::RDI).addReg(
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000799 RegCtx.AddressReg(MVT::i64)));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000800 }
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000801 const std::string &Fn = FuncName(AccessSize, IsWrite);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000802 MCSymbol *FnSym = Ctx.GetOrCreateSymbol(StringRef(Fn));
803 const MCSymbolRefExpr *FnExpr =
804 MCSymbolRefExpr::Create(FnSym, MCSymbolRefExpr::VK_PLT, Ctx);
805 EmitInstruction(Out, MCInstBuilder(X86::CALL64pcrel32).addExpr(FnExpr));
806 }
807};
808
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000809void X86AddressSanitizer64::InstrumentMemOperandSmall(
810 X86Operand &Op, unsigned AccessSize, bool IsWrite,
811 const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000812 unsigned AddressRegI64 = RegCtx.AddressReg(MVT::i64);
813 unsigned AddressRegI32 = RegCtx.AddressReg(MVT::i32);
814 unsigned ShadowRegI64 = RegCtx.ShadowReg(MVT::i64);
815 unsigned ShadowRegI32 = RegCtx.ShadowReg(MVT::i32);
816 unsigned ShadowRegI8 = RegCtx.ShadowReg(MVT::i8);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000817
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000818 assert(RegCtx.ScratchReg(MVT::i32) != X86::NoRegister);
819 unsigned ScratchRegI32 = RegCtx.ScratchReg(MVT::i32);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000820
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000821 ComputeMemOperandAddress(Op, MVT::i64, AddressRegI64, Ctx, Out);
822
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000823 EmitInstruction(Out, MCInstBuilder(X86::MOV64rr).addReg(ShadowRegI64).addReg(
824 AddressRegI64));
825 EmitInstruction(Out, MCInstBuilder(X86::SHR64ri)
826 .addReg(ShadowRegI64)
827 .addReg(ShadowRegI64)
828 .addImm(3));
Evgeniy Stepanov9661ec02014-05-08 09:55:24 +0000829 {
830 MCInst Inst;
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000831 Inst.setOpcode(X86::MOV8rm);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000832 Inst.addOperand(MCOperand::CreateReg(ShadowRegI8));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000833 const MCExpr *Disp = MCConstantExpr::Create(kShadowOffset, Ctx);
Benjamin Kramer8bbadc02014-05-09 09:48:03 +0000834 std::unique_ptr<X86Operand> Op(
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000835 X86Operand::CreateMem(0, Disp, ShadowRegI64, 0, 1, SMLoc(), SMLoc()));
Evgeniy Stepanov9661ec02014-05-08 09:55:24 +0000836 Op->addMemOperands(Inst, 5);
837 EmitInstruction(Out, Inst);
838 }
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000839
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000840 EmitInstruction(
841 Out, MCInstBuilder(X86::TEST8rr).addReg(ShadowRegI8).addReg(ShadowRegI8));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000842 MCSymbol *DoneSym = Ctx.CreateTempSymbol();
843 const MCExpr *DoneExpr = MCSymbolRefExpr::Create(DoneSym, Ctx);
844 EmitInstruction(Out, MCInstBuilder(X86::JE_4).addExpr(DoneExpr));
845
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000846 EmitInstruction(Out, MCInstBuilder(X86::MOV32rr).addReg(ScratchRegI32).addReg(
847 AddressRegI32));
848 EmitInstruction(Out, MCInstBuilder(X86::AND32ri)
849 .addReg(ScratchRegI32)
850 .addReg(ScratchRegI32)
851 .addImm(7));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000852
853 switch (AccessSize) {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000854 case 1:
855 break;
856 case 2: {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000857 const MCExpr *Disp = MCConstantExpr::Create(1, Ctx);
858 std::unique_ptr<X86Operand> Op(
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000859 X86Operand::CreateMem(0, Disp, ScratchRegI32, 0, 1, SMLoc(), SMLoc()));
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000860 EmitLEA(*Op, MVT::i32, ScratchRegI32, Out);
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000861 break;
862 }
863 case 4:
864 EmitInstruction(Out, MCInstBuilder(X86::ADD32ri8)
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000865 .addReg(ScratchRegI32)
866 .addReg(ScratchRegI32)
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000867 .addImm(3));
868 break;
869 default:
870 assert(false && "Incorrect access size");
871 break;
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000872 }
873
874 EmitInstruction(
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000875 Out,
876 MCInstBuilder(X86::MOVSX32rr8).addReg(ShadowRegI32).addReg(ShadowRegI8));
877 EmitInstruction(Out, MCInstBuilder(X86::CMP32rr).addReg(ScratchRegI32).addReg(
878 ShadowRegI32));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000879 EmitInstruction(Out, MCInstBuilder(X86::JL_4).addExpr(DoneExpr));
880
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000881 EmitCallAsanReport(AccessSize, IsWrite, Ctx, Out, RegCtx);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000882 EmitLabel(Out, DoneSym);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000883}
884
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000885void X86AddressSanitizer64::InstrumentMemOperandLarge(
886 X86Operand &Op, unsigned AccessSize, bool IsWrite,
887 const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000888 unsigned AddressRegI64 = RegCtx.AddressReg(MVT::i64);
889 unsigned ShadowRegI64 = RegCtx.ShadowReg(MVT::i64);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000890
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000891 ComputeMemOperandAddress(Op, MVT::i64, AddressRegI64, Ctx, Out);
892
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000893 EmitInstruction(Out, MCInstBuilder(X86::MOV64rr).addReg(ShadowRegI64).addReg(
894 AddressRegI64));
895 EmitInstruction(Out, MCInstBuilder(X86::SHR64ri)
896 .addReg(ShadowRegI64)
897 .addReg(ShadowRegI64)
898 .addImm(3));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000899 {
900 MCInst Inst;
901 switch (AccessSize) {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000902 case 8:
903 Inst.setOpcode(X86::CMP8mi);
904 break;
905 case 16:
906 Inst.setOpcode(X86::CMP16mi);
907 break;
908 default:
909 assert(false && "Incorrect access size");
910 break;
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000911 }
912 const MCExpr *Disp = MCConstantExpr::Create(kShadowOffset, Ctx);
913 std::unique_ptr<X86Operand> Op(
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000914 X86Operand::CreateMem(0, Disp, ShadowRegI64, 0, 1, SMLoc(), SMLoc()));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000915 Op->addMemOperands(Inst, 5);
916 Inst.addOperand(MCOperand::CreateImm(0));
917 EmitInstruction(Out, Inst);
918 }
919
920 MCSymbol *DoneSym = Ctx.CreateTempSymbol();
921 const MCExpr *DoneExpr = MCSymbolRefExpr::Create(DoneSym, Ctx);
922 EmitInstruction(Out, MCInstBuilder(X86::JE_4).addExpr(DoneExpr));
923
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000924 EmitCallAsanReport(AccessSize, IsWrite, Ctx, Out, RegCtx);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000925 EmitLabel(Out, DoneSym);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000926}
927
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000928void X86AddressSanitizer64::InstrumentMOVSImpl(unsigned AccessSize,
929 MCContext &Ctx,
930 MCStreamer &Out) {
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000931 StoreFlags(Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000932
933 // No need to test when RCX is equals to zero.
934 MCSymbol *DoneSym = Ctx.CreateTempSymbol();
935 const MCExpr *DoneExpr = MCSymbolRefExpr::Create(DoneSym, Ctx);
936 EmitInstruction(
937 Out, MCInstBuilder(X86::TEST64rr).addReg(X86::RCX).addReg(X86::RCX));
938 EmitInstruction(Out, MCInstBuilder(X86::JE_4).addExpr(DoneExpr));
939
940 // Instrument first and last elements in src and dst range.
941 InstrumentMOVSBase(X86::RDI /* DstReg */, X86::RSI /* SrcReg */,
942 X86::RCX /* CntReg */, AccessSize, Ctx, Out);
943
944 EmitLabel(Out, DoneSym);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000945 RestoreFlags(Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000946}
947
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000948} // End anonymous namespace
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000949
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000950X86AsmInstrumentation::X86AsmInstrumentation(const MCSubtargetInfo &STI)
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +0000951 : STI(STI), InitialFrameReg(0) {}
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000952
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000953X86AsmInstrumentation::~X86AsmInstrumentation() {}
954
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000955void X86AsmInstrumentation::InstrumentAndEmitInstruction(
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000956 const MCInst &Inst, OperandVector &Operands, MCContext &Ctx,
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000957 const MCInstrInfo &MII, MCStreamer &Out) {
958 EmitInstruction(Out, Inst);
959}
960
961void X86AsmInstrumentation::EmitInstruction(MCStreamer &Out,
962 const MCInst &Inst) {
963 Out.EmitInstruction(Inst, STI);
964}
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000965
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +0000966unsigned X86AsmInstrumentation::GetFrameRegGeneric(const MCContext &Ctx,
967 MCStreamer &Out) {
968 if (!Out.getNumFrameInfos()) // No active dwarf frame
969 return X86::NoRegister;
970 const MCDwarfFrameInfo &Frame = Out.getDwarfFrameInfos().back();
971 if (Frame.End) // Active dwarf frame is closed
972 return X86::NoRegister;
973 const MCRegisterInfo *MRI = Ctx.getRegisterInfo();
974 if (!MRI) // No register info
975 return X86::NoRegister;
976
977 if (InitialFrameReg) {
978 // FrameReg is set explicitly, we're instrumenting a MachineFunction.
979 return InitialFrameReg;
980 }
981
982 return MRI->getLLVMRegNum(Frame.CurrentCfaRegister, true /* IsEH */);
983}
984
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000985X86AsmInstrumentation *
986CreateX86AsmInstrumentation(const MCTargetOptions &MCOptions,
987 const MCContext &Ctx, const MCSubtargetInfo &STI) {
Evgeniy Stepanov29865f72014-04-30 14:04:31 +0000988 Triple T(STI.getTargetTriple());
989 const bool hasCompilerRTSupport = T.isOSLinux();
Evgeniy Stepanov3819f022014-05-07 07:54:11 +0000990 if (ClAsanInstrumentAssembly && hasCompilerRTSupport &&
991 MCOptions.SanitizeAddress) {
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000992 if ((STI.getFeatureBits() & X86::Mode32Bit) != 0)
993 return new X86AddressSanitizer32(STI);
994 if ((STI.getFeatureBits() & X86::Mode64Bit) != 0)
995 return new X86AddressSanitizer64(STI);
996 }
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000997 return new X86AsmInstrumentation(STI);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000998}
999
Evgeniy Stepanov50505532014-08-27 13:11:55 +00001000} // End llvm namespace