blob: 7197c614763f65aa546bd9ecd1326f8b3c6011d6 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstructions.td - Common instruction defs ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains instruction defs that are common to all hw codegen
11// targets.
12//
13//===----------------------------------------------------------------------===//
14
15class AMDGPUInst <dag outs, dag ins, string asm, list<dag> pattern> : Instruction {
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000016 field bit isRegisterLoad = 0;
17 field bit isRegisterStore = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000018
19 let Namespace = "AMDGPU";
20 let OutOperandList = outs;
21 let InOperandList = ins;
22 let AsmString = asm;
23 let Pattern = pattern;
24 let Itinerary = NullALU;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000025
26 let TSFlags{63} = isRegisterLoad;
27 let TSFlags{62} = isRegisterStore;
Tom Stellard75aadc22012-12-11 21:25:42 +000028}
29
30class AMDGPUShaderInst <dag outs, dag ins, string asm, list<dag> pattern>
31 : AMDGPUInst<outs, ins, asm, pattern> {
32
33 field bits<32> Inst = 0xffffffff;
34
35}
36
37def InstFlag : OperandWithDefaultOps <i32, (ops (i32 0))>;
38
39def COND_EQ : PatLeaf <
40 (cond),
41 [{switch(N->get()){{default: return false;
42 case ISD::SETOEQ: case ISD::SETUEQ:
43 case ISD::SETEQ: return true;}}}]
44>;
45
46def COND_NE : PatLeaf <
47 (cond),
48 [{switch(N->get()){{default: return false;
49 case ISD::SETONE: case ISD::SETUNE:
50 case ISD::SETNE: return true;}}}]
51>;
52def COND_GT : PatLeaf <
53 (cond),
54 [{switch(N->get()){{default: return false;
55 case ISD::SETOGT: case ISD::SETUGT:
56 case ISD::SETGT: return true;}}}]
57>;
58
59def COND_GE : PatLeaf <
60 (cond),
61 [{switch(N->get()){{default: return false;
62 case ISD::SETOGE: case ISD::SETUGE:
63 case ISD::SETGE: return true;}}}]
64>;
65
66def COND_LT : PatLeaf <
67 (cond),
68 [{switch(N->get()){{default: return false;
69 case ISD::SETOLT: case ISD::SETULT:
70 case ISD::SETLT: return true;}}}]
71>;
72
73def COND_LE : PatLeaf <
74 (cond),
75 [{switch(N->get()){{default: return false;
76 case ISD::SETOLE: case ISD::SETULE:
77 case ISD::SETLE: return true;}}}]
78>;
79
Christian Konigb19849a2013-02-21 15:17:04 +000080def COND_NULL : PatLeaf <
81 (cond),
82 [{return false;}]
83>;
84
Tom Stellard75aadc22012-12-11 21:25:42 +000085//===----------------------------------------------------------------------===//
86// Load/Store Pattern Fragments
87//===----------------------------------------------------------------------===//
88
Tom Stellard31209cc2013-07-15 19:00:09 +000089def az_extload : PatFrag<(ops node:$ptr), (unindexedload node:$ptr), [{
90 LoadSDNode *L = cast<LoadSDNode>(N);
91 return L->getExtensionType() == ISD::ZEXTLOAD ||
92 L->getExtensionType() == ISD::EXTLOAD;
93}]>;
94
Tom Stellard75aadc22012-12-11 21:25:42 +000095def zextloadi8_global : PatFrag<(ops node:$ptr), (zextloadi8 node:$ptr), [{
96 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
97}]>;
98
Tom Stellard07a10a32013-06-03 17:39:43 +000099def zextloadi8_constant : PatFrag<(ops node:$ptr), (zextloadi8 node:$ptr), [{
100 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
101}]>;
102
Tom Stellard31209cc2013-07-15 19:00:09 +0000103def az_extloadi32 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
104 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i32;
105}]>;
106
107def az_extloadi32_global : PatFrag<(ops node:$ptr),
108 (az_extloadi32 node:$ptr), [{
109 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
110}]>;
111
112def az_extloadi32_constant : PatFrag<(ops node:$ptr),
113 (az_extloadi32 node:$ptr), [{
114 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
115}]>;
116
Tom Stellardc026e8b2013-06-28 15:47:08 +0000117def local_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
118 return isLocalLoad(dyn_cast<LoadSDNode>(N));
119}]>;
120
121def local_store : PatFrag<(ops node:$val, node:$ptr),
122 (store node:$val, node:$ptr), [{
123 return isLocalStore(dyn_cast<StoreSDNode>(N));
124}]>;
125
Tom Stellard75aadc22012-12-11 21:25:42 +0000126class Constants {
127int TWO_PI = 0x40c90fdb;
128int PI = 0x40490fdb;
129int TWO_PI_INV = 0x3e22f983;
Michel Danzer8caa9042013-04-10 17:17:56 +0000130int FP_UINT_MAX_PLUS_1 = 0x4f800000; // 1 << 32 in floating point encoding
Tom Stellard75aadc22012-12-11 21:25:42 +0000131}
132def CONST : Constants;
133
134def FP_ZERO : PatLeaf <
135 (fpimm),
136 [{return N->getValueAPF().isZero();}]
137>;
138
139def FP_ONE : PatLeaf <
140 (fpimm),
141 [{return N->isExactlyValue(1.0);}]
142>;
143
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000144let isCodeGenOnly = 1, isPseudo = 1 in {
145
146let usesCustomInserter = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000147
148class CLAMP <RegisterClass rc> : AMDGPUShaderInst <
149 (outs rc:$dst),
150 (ins rc:$src0),
151 "CLAMP $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000152 [(set f32:$dst, (int_AMDIL_clamp f32:$src0, (f32 FP_ZERO), (f32 FP_ONE)))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000153>;
154
155class FABS <RegisterClass rc> : AMDGPUShaderInst <
156 (outs rc:$dst),
157 (ins rc:$src0),
158 "FABS $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000159 [(set f32:$dst, (fabs f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000160>;
161
162class FNEG <RegisterClass rc> : AMDGPUShaderInst <
163 (outs rc:$dst),
164 (ins rc:$src0),
165 "FNEG $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000166 [(set f32:$dst, (fneg f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000167>;
168
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000169} // usesCustomInserter = 1
170
171multiclass RegisterLoadStore <RegisterClass dstClass, Operand addrClass,
172 ComplexPattern addrPat> {
173 def RegisterLoad : AMDGPUShaderInst <
174 (outs dstClass:$dst),
175 (ins addrClass:$addr, i32imm:$chan),
176 "RegisterLoad $dst, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000177 [(set i32:$dst, (AMDGPUregister_load addrPat:$addr, (i32 timm:$chan)))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000178 > {
179 let isRegisterLoad = 1;
180 }
181
182 def RegisterStore : AMDGPUShaderInst <
183 (outs),
184 (ins dstClass:$val, addrClass:$addr, i32imm:$chan),
185 "RegisterStore $val, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000186 [(AMDGPUregister_store i32:$val, addrPat:$addr, (i32 timm:$chan))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000187 > {
188 let isRegisterStore = 1;
189 }
190}
191
192} // End isCodeGenOnly = 1, isPseudo = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000193
194/* Generic helper patterns for intrinsics */
195/* -------------------------------------- */
196
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000197class POW_Common <AMDGPUInst log_ieee, AMDGPUInst exp_ieee, AMDGPUInst mul>
198 : Pat <
199 (fpow f32:$src0, f32:$src1),
200 (exp_ieee (mul f32:$src1, (log_ieee f32:$src0)))
Tom Stellard75aadc22012-12-11 21:25:42 +0000201>;
202
203/* Other helper patterns */
204/* --------------------- */
205
206/* Extract element pattern */
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000207class Extract_Element <ValueType sub_type, ValueType vec_type, int sub_idx,
208 SubRegIndex sub_reg>
209 : Pat<
210 (sub_type (vector_extract vec_type:$src, sub_idx)),
211 (EXTRACT_SUBREG $src, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000212>;
213
214/* Insert element pattern */
215class Insert_Element <ValueType elem_type, ValueType vec_type,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000216 int sub_idx, SubRegIndex sub_reg>
217 : Pat <
218 (vector_insert vec_type:$vec, elem_type:$elem, sub_idx),
219 (INSERT_SUBREG $vec, $elem, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000220>;
221
222// Vector Build pattern
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000223class Vector1_Build <ValueType vecType, ValueType elemType,
224 RegisterClass rc> : Pat <
225 (vecType (build_vector elemType:$src)),
226 (vecType (COPY_TO_REGCLASS $src, rc))
Tom Stellard538ceeb2013-02-07 17:02:09 +0000227>;
228
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000229class Vector2_Build <ValueType vecType, ValueType elemType> : Pat <
230 (vecType (build_vector elemType:$sub0, elemType:$sub1)),
Tom Stellard538ceeb2013-02-07 17:02:09 +0000231 (INSERT_SUBREG (INSERT_SUBREG
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000232 (vecType (IMPLICIT_DEF)), $sub0, sub0), $sub1, sub1)
Tom Stellard538ceeb2013-02-07 17:02:09 +0000233>;
234
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000235class Vector4_Build <ValueType vecType, ValueType elemType> : Pat <
236 (vecType (build_vector elemType:$x, elemType:$y, elemType:$z, elemType:$w)),
Tom Stellard75aadc22012-12-11 21:25:42 +0000237 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000238 (vecType (IMPLICIT_DEF)), $x, sub0), $y, sub1), $z, sub2), $w, sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +0000239>;
240
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000241class Vector8_Build <ValueType vecType, ValueType elemType> : Pat <
242 (vecType (build_vector elemType:$sub0, elemType:$sub1,
243 elemType:$sub2, elemType:$sub3,
244 elemType:$sub4, elemType:$sub5,
245 elemType:$sub6, elemType:$sub7)),
Tom Stellard538ceeb2013-02-07 17:02:09 +0000246 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000247 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG
248 (vecType (IMPLICIT_DEF)), $sub0, sub0), $sub1, sub1),
249 $sub2, sub2), $sub3, sub3),
250 $sub4, sub4), $sub5, sub5),
251 $sub6, sub6), $sub7, sub7)
Tom Stellard538ceeb2013-02-07 17:02:09 +0000252>;
253
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000254class Vector16_Build <ValueType vecType, ValueType elemType> : Pat <
255 (vecType (build_vector elemType:$sub0, elemType:$sub1,
256 elemType:$sub2, elemType:$sub3,
257 elemType:$sub4, elemType:$sub5,
258 elemType:$sub6, elemType:$sub7,
259 elemType:$sub8, elemType:$sub9,
260 elemType:$sub10, elemType:$sub11,
261 elemType:$sub12, elemType:$sub13,
262 elemType:$sub14, elemType:$sub15)),
Tom Stellard538ceeb2013-02-07 17:02:09 +0000263 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000264 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG
265 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG
266 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG
267 (vecType (IMPLICIT_DEF)), $sub0, sub0), $sub1, sub1),
268 $sub2, sub2), $sub3, sub3),
269 $sub4, sub4), $sub5, sub5),
270 $sub6, sub6), $sub7, sub7),
271 $sub8, sub8), $sub9, sub9),
272 $sub10, sub10), $sub11, sub11),
273 $sub12, sub12), $sub13, sub13),
274 $sub14, sub14), $sub15, sub15)
Tom Stellard538ceeb2013-02-07 17:02:09 +0000275>;
276
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000277// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
278// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000279// bitconvert pattern
280class BitConvert <ValueType dt, ValueType st, RegisterClass rc> : Pat <
281 (dt (bitconvert (st rc:$src0))),
282 (dt rc:$src0)
283>;
284
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000285// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
286// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000287class DwordAddrPat<ValueType vt, RegisterClass rc> : Pat <
288 (vt (AMDGPUdwordaddr (vt rc:$addr))),
289 (vt rc:$addr)
290>;
291
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000292// BFI_INT patterns
293
294multiclass BFIPatterns <Instruction BFI_INT> {
295
296 // Definition from ISA doc:
297 // (y & x) | (z & ~x)
298 def : Pat <
299 (or (and i32:$y, i32:$x), (and i32:$z, (not i32:$x))),
300 (BFI_INT $x, $y, $z)
301 >;
302
303 // SHA-256 Ch function
304 // z ^ (x & (y ^ z))
305 def : Pat <
306 (xor i32:$z, (and i32:$x, (xor i32:$y, i32:$z))),
307 (BFI_INT $x, $y, $z)
308 >;
309
310}
311
Tom Stellardeac65dd2013-05-03 17:21:20 +0000312// SHA-256 Ma patterns
313
314// ((x & z) | (y & (x | z))) -> BFI_INT (XOR x, y), z, y
315class SHA256MaPattern <Instruction BFI_INT, Instruction XOR> : Pat <
316 (or (and i32:$x, i32:$z), (and i32:$y, (or i32:$x, i32:$z))),
317 (BFI_INT (XOR i32:$x, i32:$y), i32:$z, i32:$y)
318>;
319
Tom Stellard2b971eb2013-05-10 02:09:45 +0000320// Bitfield extract patterns
321
322def legalshift32 : ImmLeaf <i32, [{return Imm >=0 && Imm < 32;}]>;
323def bfemask : PatLeaf <(imm), [{return isMask_32(N->getZExtValue());}],
324 SDNodeXForm<imm, [{ return CurDAG->getTargetConstant(CountTrailingOnes_32(N->getZExtValue()), MVT::i32);}]>>;
325
326class BFEPattern <Instruction BFE> : Pat <
327 (and (srl i32:$x, legalshift32:$y), bfemask:$z),
328 (BFE $x, $y, $z)
329>;
330
Tom Stellard5643c4a2013-05-20 15:02:19 +0000331// rotr pattern
332class ROTRPattern <Instruction BIT_ALIGN> : Pat <
333 (rotr i32:$src0, i32:$src1),
334 (BIT_ALIGN $src0, $src0, $src1)
335>;
336
Tom Stellard75aadc22012-12-11 21:25:42 +0000337include "R600Instructions.td"
338
339include "SIInstrInfo.td"
340