blob: 91f8ab140e1be125b2e097d77d70e2c9cd99eacf [file] [log] [blame]
Akira Hatanakaecfb8282012-09-22 00:07:12 +00001//===- MipsDSPInstrInfo.td - DSP ASE instructions -*- tablegen ------------*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes Mips DSP ASE instructions.
11//
12//===----------------------------------------------------------------------===//
13
14// ImmLeaf
15def immZExt2 : ImmLeaf<i32, [{return isUInt<2>(Imm);}]>;
16def immZExt3 : ImmLeaf<i32, [{return isUInt<3>(Imm);}]>;
17def immZExt4 : ImmLeaf<i32, [{return isUInt<4>(Imm);}]>;
18def immZExt8 : ImmLeaf<i32, [{return isUInt<8>(Imm);}]>;
19def immZExt10 : ImmLeaf<i32, [{return isUInt<10>(Imm);}]>;
20def immSExt6 : ImmLeaf<i32, [{return isInt<6>(Imm);}]>;
Akira Hatanaka5eeac4f2012-09-27 01:50:59 +000021
Akira Hatanaka1babeaa2012-09-27 02:05:42 +000022// Mips-specific dsp nodes
23def SDT_MipsExtr : SDTypeProfile<1, 1, [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>]>;
Akira Hatanaka9061a462012-09-27 02:11:20 +000024def SDT_MipsShilo : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
25def SDT_MipsDPA : SDTypeProfile<0, 2, [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>]>;
26
27class MipsDSPBase<string Opc, SDTypeProfile Prof> :
28 SDNode<!strconcat("MipsISD::", Opc), Prof,
29 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Akira Hatanaka1babeaa2012-09-27 02:05:42 +000030
31class MipsDSPSideEffectBase<string Opc, SDTypeProfile Prof> :
32 SDNode<!strconcat("MipsISD::", Opc), Prof,
33 [SDNPHasChain, SDNPInGlue, SDNPOutGlue, SDNPSideEffect]>;
34
35def MipsEXTP : MipsDSPSideEffectBase<"EXTP", SDT_MipsExtr>;
36def MipsEXTPDP : MipsDSPSideEffectBase<"EXTPDP", SDT_MipsExtr>;
37def MipsEXTR_S_H : MipsDSPSideEffectBase<"EXTR_S_H", SDT_MipsExtr>;
38def MipsEXTR_W : MipsDSPSideEffectBase<"EXTR_W", SDT_MipsExtr>;
39def MipsEXTR_R_W : MipsDSPSideEffectBase<"EXTR_R_W", SDT_MipsExtr>;
40def MipsEXTR_RS_W : MipsDSPSideEffectBase<"EXTR_RS_W", SDT_MipsExtr>;
41
Akira Hatanaka9061a462012-09-27 02:11:20 +000042def MipsSHILO : MipsDSPBase<"SHILO", SDT_MipsShilo>;
43def MipsMTHLIP : MipsDSPBase<"MTHLIP", SDT_MipsShilo>;
44
45def MipsMULSAQ_S_W_PH : MipsDSPSideEffectBase<"MULSAQ_S_W_PH", SDT_MipsDPA>;
46def MipsMAQ_S_W_PHL : MipsDSPSideEffectBase<"MAQ_S_W_PHL", SDT_MipsDPA>;
47def MipsMAQ_S_W_PHR : MipsDSPSideEffectBase<"MAQ_S_W_PHR", SDT_MipsDPA>;
48def MipsMAQ_SA_W_PHL : MipsDSPSideEffectBase<"MAQ_SA_W_PHL", SDT_MipsDPA>;
49def MipsMAQ_SA_W_PHR : MipsDSPSideEffectBase<"MAQ_SA_W_PHR", SDT_MipsDPA>;
50
51def MipsDPAU_H_QBL : MipsDSPBase<"DPAU_H_QBL", SDT_MipsDPA>;
52def MipsDPAU_H_QBR : MipsDSPBase<"DPAU_H_QBR", SDT_MipsDPA>;
53def MipsDPSU_H_QBL : MipsDSPBase<"DPSU_H_QBL", SDT_MipsDPA>;
54def MipsDPSU_H_QBR : MipsDSPBase<"DPSU_H_QBR", SDT_MipsDPA>;
55def MipsDPAQ_S_W_PH : MipsDSPSideEffectBase<"DPAQ_S_W_PH", SDT_MipsDPA>;
56def MipsDPSQ_S_W_PH : MipsDSPSideEffectBase<"DPSQ_S_W_PH", SDT_MipsDPA>;
57def MipsDPAQ_SA_L_W : MipsDSPSideEffectBase<"DPAQ_SA_L_W", SDT_MipsDPA>;
58def MipsDPSQ_SA_L_W : MipsDSPSideEffectBase<"DPSQ_SA_L_W", SDT_MipsDPA>;
59
60def MipsDPA_W_PH : MipsDSPBase<"DPA_W_PH", SDT_MipsDPA>;
61def MipsDPS_W_PH : MipsDSPBase<"DPS_W_PH", SDT_MipsDPA>;
62def MipsDPAQX_S_W_PH : MipsDSPSideEffectBase<"DPAQX_S_W_PH", SDT_MipsDPA>;
63def MipsDPAQX_SA_W_PH : MipsDSPSideEffectBase<"DPAQX_SA_W_PH", SDT_MipsDPA>;
64def MipsDPAX_W_PH : MipsDSPBase<"DPAX_W_PH", SDT_MipsDPA>;
65def MipsDPSX_W_PH : MipsDSPBase<"DPSX_W_PH", SDT_MipsDPA>;
66def MipsDPSQX_S_W_PH : MipsDSPSideEffectBase<"DPSQX_S_W_PH", SDT_MipsDPA>;
67def MipsDPSQX_SA_W_PH : MipsDSPSideEffectBase<"DPSQX_SA_W_PH", SDT_MipsDPA>;
68def MipsMULSA_W_PH : MipsDSPBase<"MULSA_W_PH", SDT_MipsDPA>;
69
70def MipsMULT : MipsDSPBase<"MULT", SDT_MipsDPA>;
71def MipsMULTU : MipsDSPBase<"MULTU", SDT_MipsDPA>;
72def MipsMADD_DSP : MipsDSPBase<"MADD_DSP", SDT_MipsDPA>;
73def MipsMADDU_DSP : MipsDSPBase<"MADDU_DSP", SDT_MipsDPA>;
74def MipsMSUB_DSP : MipsDSPBase<"MSUB_DSP", SDT_MipsDPA>;
75def MipsMSUBU_DSP : MipsDSPBase<"MSUBU_DSP", SDT_MipsDPA>;
76
77// Flags.
78class IsCommutable {
79 bit isCommutable = 1;
80}
81
82class UseAC {
83 list<Register> Uses = [AC0];
84}
85
Akira Hatanakad09642b2012-09-27 03:13:59 +000086class UseDSPCtrl {
87 list<Register> Uses = [DSPCtrl];
88}
89
90class ClearDefs {
91 list<Register> Defs = [];
92}
93
Akira Hatanaka1babeaa2012-09-27 02:05:42 +000094// Instruction encoding.
Akira Hatanakad09642b2012-09-27 03:13:59 +000095class ADDU_QB_ENC : ADDU_QB_FMT<0b00000>;
96class ADDU_S_QB_ENC : ADDU_QB_FMT<0b00100>;
97class SUBU_QB_ENC : ADDU_QB_FMT<0b00001>;
98class SUBU_S_QB_ENC : ADDU_QB_FMT<0b00101>;
99class ADDQ_PH_ENC : ADDU_QB_FMT<0b01010>;
100class ADDQ_S_PH_ENC : ADDU_QB_FMT<0b01110>;
101class SUBQ_PH_ENC : ADDU_QB_FMT<0b01011>;
102class SUBQ_S_PH_ENC : ADDU_QB_FMT<0b01111>;
103class ADDQ_S_W_ENC : ADDU_QB_FMT<0b10110>;
104class SUBQ_S_W_ENC : ADDU_QB_FMT<0b10111>;
105class ADDSC_ENC : ADDU_QB_FMT<0b10000>;
106class ADDWC_ENC : ADDU_QB_FMT<0b10001>;
107class MODSUB_ENC : ADDU_QB_FMT<0b10010>;
108class RADDU_W_QB_ENC : RADDU_W_QB_FMT<0b10100>;
Akira Hatanakab664ae62012-09-27 03:58:34 +0000109class PRECRQ_QB_PH_ENC : CMP_EQ_QB_R3_FMT<0b01100>;
110class PRECRQ_PH_W_ENC : CMP_EQ_QB_R3_FMT<0b10100>;
111class PRECRQ_RS_PH_W_ENC : CMP_EQ_QB_R3_FMT<0b10101>;
112class PRECRQU_S_QB_PH_ENC : CMP_EQ_QB_R3_FMT<0b01111>;
Akira Hatanakad09642b2012-09-27 03:13:59 +0000113class MULEU_S_PH_QBL_ENC : ADDU_QB_FMT<0b00110>;
114class MULEU_S_PH_QBR_ENC : ADDU_QB_FMT<0b00111>;
115class MULEQ_S_W_PHL_ENC : ADDU_QB_FMT<0b11100>;
116class MULEQ_S_W_PHR_ENC : ADDU_QB_FMT<0b11101>;
117class MULQ_RS_PH_ENC : ADDU_QB_FMT<0b11111>;
Akira Hatanaka9061a462012-09-27 02:11:20 +0000118class MULSAQ_S_W_PH_ENC : DPA_W_PH_FMT<0b00110>;
119class MAQ_S_W_PHL_ENC : DPA_W_PH_FMT<0b10100>;
120class MAQ_S_W_PHR_ENC : DPA_W_PH_FMT<0b10110>;
121class MAQ_SA_W_PHL_ENC : DPA_W_PH_FMT<0b10000>;
122class MAQ_SA_W_PHR_ENC : DPA_W_PH_FMT<0b10010>;
123class DPAU_H_QBL_ENC : DPA_W_PH_FMT<0b00011>;
124class DPAU_H_QBR_ENC : DPA_W_PH_FMT<0b00111>;
125class DPSU_H_QBL_ENC : DPA_W_PH_FMT<0b01011>;
126class DPSU_H_QBR_ENC : DPA_W_PH_FMT<0b01111>;
127class DPAQ_S_W_PH_ENC : DPA_W_PH_FMT<0b00100>;
128class DPSQ_S_W_PH_ENC : DPA_W_PH_FMT<0b00101>;
129class DPAQ_SA_L_W_ENC : DPA_W_PH_FMT<0b01100>;
130class DPSQ_SA_L_W_ENC : DPA_W_PH_FMT<0b01101>;
131class MULT_DSP_ENC : MULT_FMT<0b000000, 0b011000>;
132class MULTU_DSP_ENC : MULT_FMT<0b000000, 0b011001>;
133class MADD_DSP_ENC : MULT_FMT<0b011100, 0b000000>;
134class MADDU_DSP_ENC : MULT_FMT<0b011100, 0b000001>;
135class MSUB_DSP_ENC : MULT_FMT<0b011100, 0b000100>;
136class MSUBU_DSP_ENC : MULT_FMT<0b011100, 0b000101>;
Akira Hatanakab664ae62012-09-27 03:58:34 +0000137class CMPU_EQ_QB_ENC : CMP_EQ_QB_R2_FMT<0b00000>;
138class CMPU_LT_QB_ENC : CMP_EQ_QB_R2_FMT<0b00001>;
139class CMPU_LE_QB_ENC : CMP_EQ_QB_R2_FMT<0b00010>;
140class CMPGU_EQ_QB_ENC : CMP_EQ_QB_R3_FMT<0b00100>;
141class CMPGU_LT_QB_ENC : CMP_EQ_QB_R3_FMT<0b00101>;
142class CMPGU_LE_QB_ENC : CMP_EQ_QB_R3_FMT<0b00110>;
143class CMP_EQ_PH_ENC : CMP_EQ_QB_R2_FMT<0b01000>;
144class CMP_LT_PH_ENC : CMP_EQ_QB_R2_FMT<0b01001>;
145class CMP_LE_PH_ENC : CMP_EQ_QB_R2_FMT<0b01010>;
146class PACKRL_PH_ENC : CMP_EQ_QB_R3_FMT<0b01110>;
147class PICK_QB_ENC : CMP_EQ_QB_R3_FMT<0b00011>;
148class PICK_PH_ENC : CMP_EQ_QB_R3_FMT<0b01011>;
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000149class BPOSGE32_ENC : BPOSGE32_FMT<0b11100>;
Akira Hatanaka9061a462012-09-27 02:11:20 +0000150
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000151class EXTP_ENC : EXTR_W_TY1_FMT<0b00010>;
152class EXTPV_ENC : EXTR_W_TY1_FMT<0b00011>;
153class EXTPDP_ENC : EXTR_W_TY1_FMT<0b01010>;
154class EXTPDPV_ENC : EXTR_W_TY1_FMT<0b01011>;
155class EXTR_W_ENC : EXTR_W_TY1_FMT<0b00000>;
156class EXTRV_W_ENC : EXTR_W_TY1_FMT<0b00001>;
157class EXTR_R_W_ENC : EXTR_W_TY1_FMT<0b00100>;
158class EXTRV_R_W_ENC : EXTR_W_TY1_FMT<0b00101>;
159class EXTR_RS_W_ENC : EXTR_W_TY1_FMT<0b00110>;
160class EXTRV_RS_W_ENC : EXTR_W_TY1_FMT<0b00111>;
161class EXTR_S_H_ENC : EXTR_W_TY1_FMT<0b01110>;
162class EXTRV_S_H_ENC : EXTR_W_TY1_FMT<0b01111>;
Akira Hatanaka9061a462012-09-27 02:11:20 +0000163class SHILO_ENC : SHILO_R1_FMT<0b11010>;
164class SHILOV_ENC : SHILO_R2_FMT<0b11011>;
165class MTHLIP_ENC : SHILO_R2_FMT<0b11111>;
166
Akira Hatanaka314b43b2012-09-27 04:08:42 +0000167class RDDSP_ENC : RDDSP_FMT<0b10010>;
Akira Hatanakad09642b2012-09-27 03:13:59 +0000168class ADDU_PH_ENC : ADDU_QB_FMT<0b01000>;
169class ADDU_S_PH_ENC : ADDU_QB_FMT<0b01100>;
170class SUBU_PH_ENC : ADDU_QB_FMT<0b01001>;
171class SUBU_S_PH_ENC : ADDU_QB_FMT<0b01101>;
Akira Hatanakab664ae62012-09-27 03:58:34 +0000172class CMPGDU_EQ_QB_ENC : CMP_EQ_QB_R3_FMT<0b11000>;
173class CMPGDU_LT_QB_ENC : CMP_EQ_QB_R3_FMT<0b11001>;
174class CMPGDU_LE_QB_ENC : CMP_EQ_QB_R3_FMT<0b11010>;
Akira Hatanakad09642b2012-09-27 03:13:59 +0000175class MULQ_S_PH_ENC : ADDU_QB_FMT<0b11110>;
Akira Hatanaka9061a462012-09-27 02:11:20 +0000176class DPA_W_PH_ENC : DPA_W_PH_FMT<0b00000>;
177class DPS_W_PH_ENC : DPA_W_PH_FMT<0b00001>;
178class DPAQX_S_W_PH_ENC : DPA_W_PH_FMT<0b11000>;
179class DPAQX_SA_W_PH_ENC : DPA_W_PH_FMT<0b11010>;
180class DPAX_W_PH_ENC : DPA_W_PH_FMT<0b01000>;
181class DPSX_W_PH_ENC : DPA_W_PH_FMT<0b01001>;
182class DPSQX_S_W_PH_ENC : DPA_W_PH_FMT<0b11001>;
183class DPSQX_SA_W_PH_ENC : DPA_W_PH_FMT<0b11011>;
184class MULSA_W_PH_ENC : DPA_W_PH_FMT<0b00010>;
Akira Hatanakab664ae62012-09-27 03:58:34 +0000185class PRECR_QB_PH_ENC : CMP_EQ_QB_R3_FMT<0b01101>;
186class PRECR_SRA_PH_W_ENC : PRECR_SRA_PH_W_FMT<0b11110>;
187class PRECR_SRA_R_PH_W_ENC : PRECR_SRA_PH_W_FMT<0b11111>;
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000188
189// Instruction desc.
Akira Hatanakad09642b2012-09-27 03:13:59 +0000190class ADDU_QB_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
191 InstrItinClass itin, RegisterClass RCD,
192 RegisterClass RCS, RegisterClass RCT = RCS> {
193 dag OutOperandList = (outs RCD:$rd);
194 dag InOperandList = (ins RCS:$rs, RCT:$rt);
195 string AsmString = !strconcat(instr_asm, "\t$rd, $rs, $rt");
196 list<dag> Pattern = [(set RCD:$rd, (OpNode RCS:$rs, RCT:$rt))];
197 InstrItinClass Itinerary = itin;
198 list<Register> Defs = [DSPCtrl];
199}
200
201class RADDU_W_QB_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
202 InstrItinClass itin, RegisterClass RCD,
203 RegisterClass RCS = RCD> {
204 dag OutOperandList = (outs RCD:$rd);
205 dag InOperandList = (ins RCS:$rs);
206 string AsmString = !strconcat(instr_asm, "\t$rd, $rs");
207 list<dag> Pattern = [(set RCD:$rd, (OpNode RCS:$rs))];
208 InstrItinClass Itinerary = itin;
209 list<Register> Defs = [DSPCtrl];
210}
211
Akira Hatanakab664ae62012-09-27 03:58:34 +0000212class CMP_EQ_QB_R2_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
213 InstrItinClass itin, RegisterClass RCS,
214 RegisterClass RCT = RCS> {
215 dag OutOperandList = (outs);
216 dag InOperandList = (ins RCS:$rs, RCT:$rt);
217 string AsmString = !strconcat(instr_asm, "\t$rs, $rt");
218 list<dag> Pattern = [(OpNode RCS:$rs, RCT:$rt)];
219 InstrItinClass Itinerary = itin;
220 list<Register> Defs = [DSPCtrl];
221}
222
223class CMP_EQ_QB_R3_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
224 InstrItinClass itin, RegisterClass RCD,
225 RegisterClass RCS, RegisterClass RCT = RCS> {
226 dag OutOperandList = (outs RCD:$rd);
227 dag InOperandList = (ins RCS:$rs, RCT:$rt);
228 string AsmString = !strconcat(instr_asm, "\t$rd, $rs, $rt");
229 list<dag> Pattern = [(set RCD:$rd, (OpNode RCS:$rs, RCT:$rt))];
230 InstrItinClass Itinerary = itin;
231 list<Register> Defs = [DSPCtrl];
232}
233
234class PRECR_SRA_PH_W_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
235 InstrItinClass itin, RegisterClass RCT,
236 RegisterClass RCS = RCT> {
237 dag OutOperandList = (outs RCT:$rt);
238 dag InOperandList = (ins RCS:$rs, shamt:$sa, RCS:$src);
239 string AsmString = !strconcat(instr_asm, "\t$rt, $rs, $sa");
240 list<dag> Pattern = [(set RCT:$rt, (OpNode RCS:$src, RCS:$rs, immZExt5:$sa))];
241 InstrItinClass Itinerary = itin;
242 list<Register> Defs = [DSPCtrl];
243 string Constraints = "$src = $rt";
244}
245
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000246class EXTR_W_TY1_R2_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
247 InstrItinClass itin> {
248 dag OutOperandList = (outs CPURegs:$rt);
249 dag InOperandList = (ins ACRegs:$ac, CPURegs:$shift_rs);
250 string AsmString = !strconcat(instr_asm, "\t$rt, $ac, $shift_rs");
251 InstrItinClass Itinerary = itin;
252 list<Register> Defs = [DSPCtrl];
253}
254
255class EXTR_W_TY1_R1_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
256 InstrItinClass itin> {
257 dag OutOperandList = (outs CPURegs:$rt);
258 dag InOperandList = (ins ACRegs:$ac, uimm16:$shift_rs);
259 string AsmString = !strconcat(instr_asm, "\t$rt, $ac, $shift_rs");
260 InstrItinClass Itinerary = itin;
261 list<Register> Defs = [DSPCtrl];
262}
263
Akira Hatanaka9061a462012-09-27 02:11:20 +0000264class SHILO_R1_PSEUDO_BASE<SDPatternOperator OpNode, InstrItinClass itin,
265 Instruction realinst> :
266 PseudoDSP<(outs), (ins simm16:$shift), [(OpNode immSExt6:$shift)]>,
267 PseudoInstExpansion<(realinst AC0, simm16:$shift)> {
268 list<Register> Defs = [DSPCtrl, AC0];
269 list<Register> Uses = [AC0];
270 InstrItinClass Itinerary = itin;
271}
272
273class SHILO_R1_DESC_BASE<string instr_asm> {
274 dag OutOperandList = (outs ACRegs:$ac);
275 dag InOperandList = (ins simm16:$shift);
276 string AsmString = !strconcat(instr_asm, "\t$ac, $shift");
277}
278
279class SHILO_R2_PSEUDO_BASE<SDPatternOperator OpNode, InstrItinClass itin,
280 Instruction realinst> :
281 PseudoDSP<(outs), (ins CPURegs:$rs), [(OpNode CPURegs:$rs)]>,
282 PseudoInstExpansion<(realinst AC0, CPURegs:$rs)> {
283 list<Register> Defs = [DSPCtrl, AC0];
284 list<Register> Uses = [AC0];
285 InstrItinClass Itinerary = itin;
286}
287
288class SHILO_R2_DESC_BASE<string instr_asm> {
289 dag OutOperandList = (outs ACRegs:$ac);
290 dag InOperandList = (ins CPURegs:$rs);
291 string AsmString = !strconcat(instr_asm, "\t$ac, $rs");
292}
293
294class MTHLIP_DESC_BASE<string instr_asm> {
295 dag OutOperandList = (outs ACRegs:$ac);
296 dag InOperandList = (ins CPURegs:$rs);
297 string AsmString = !strconcat(instr_asm, "\t$rs, $ac");
298}
299
Akira Hatanaka314b43b2012-09-27 04:08:42 +0000300class RDDSP_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
301 InstrItinClass itin> {
302 dag OutOperandList = (outs CPURegs:$rd);
303 dag InOperandList = (ins uimm16:$mask);
304 string AsmString = !strconcat(instr_asm, "\t$rd, $mask");
305 list<dag> Pattern = [(set CPURegs:$rd, (OpNode immZExt10:$mask))];
306 InstrItinClass Itinerary = itin;
307 list<Register> Uses = [DSPCtrl];
308}
309
Akira Hatanaka9061a462012-09-27 02:11:20 +0000310class DPA_W_PH_PSEUDO_BASE<SDPatternOperator OpNode, InstrItinClass itin,
311 Instruction realinst> :
312 PseudoDSP<(outs), (ins CPURegs:$rs, CPURegs:$rt),
313 [(OpNode CPURegs:$rs, CPURegs:$rt)]>,
314 PseudoInstExpansion<(realinst AC0, CPURegs:$rs, CPURegs:$rt)> {
315 list<Register> Defs = [DSPCtrl, AC0];
316 list<Register> Uses = [AC0];
317 InstrItinClass Itinerary = itin;
318}
319
320class DPA_W_PH_DESC_BASE<string instr_asm> {
321 dag OutOperandList = (outs ACRegs:$ac);
322 dag InOperandList = (ins CPURegs:$rs, CPURegs:$rt);
323 string AsmString = !strconcat(instr_asm, "\t$ac, $rs, $rt");
324}
325
326class MULT_PSEUDO_BASE<SDPatternOperator OpNode, InstrItinClass itin,
327 Instruction realinst> :
328 PseudoDSP<(outs), (ins CPURegs:$rs, CPURegs:$rt),
329 [(OpNode CPURegs:$rs, CPURegs:$rt)]>,
330 PseudoInstExpansion<(realinst AC0, CPURegs:$rs, CPURegs:$rt)> {
331 list<Register> Defs = [DSPCtrl, AC0];
332 InstrItinClass Itinerary = itin;
333}
334
335class MULT_DESC_BASE<string instr_asm> {
336 dag OutOperandList = (outs ACRegs:$ac);
337 dag InOperandList = (ins CPURegs:$rs, CPURegs:$rt);
338 string AsmString = !strconcat(instr_asm, "\t$ac, $rs, $rt");
339}
340
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000341class BPOSGE32_PSEUDO_DESC_BASE<SDPatternOperator OpNode, InstrItinClass itin> :
342 MipsPseudo<(outs CPURegs:$dst), (ins), "", [(set CPURegs:$dst, (OpNode))]> {
343 list<Register> Uses = [DSPCtrl];
344 bit usesCustomInserter = 1;
345}
346
347class BPOSGE32_DESC_BASE<string instr_asm, InstrItinClass itin> {
348 dag OutOperandList = (outs);
349 dag InOperandList = (ins brtarget:$offset);
350 string AsmString = !strconcat(instr_asm, "\t$offset");
351 InstrItinClass Itinerary = itin;
352 list<Register> Uses = [DSPCtrl];
353 bit isBranch = 1;
354 bit isTerminator = 1;
355 bit hasDelaySlot = 1;
356}
357
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000358//===----------------------------------------------------------------------===//
359// MIPS DSP Rev 1
360//===----------------------------------------------------------------------===//
361
Akira Hatanakad09642b2012-09-27 03:13:59 +0000362// Addition/subtraction
363class ADDU_QB_DESC : ADDU_QB_DESC_BASE<"addu.qb", int_mips_addu_qb, NoItinerary,
364 DSPRegs, DSPRegs>, IsCommutable;
365
366class ADDU_S_QB_DESC : ADDU_QB_DESC_BASE<"addu_s.qb", int_mips_addu_s_qb,
367 NoItinerary, DSPRegs, DSPRegs>,
368 IsCommutable;
369
370class SUBU_QB_DESC : ADDU_QB_DESC_BASE<"subu.qb", int_mips_subu_qb, NoItinerary,
371 DSPRegs, DSPRegs>;
372
373class SUBU_S_QB_DESC : ADDU_QB_DESC_BASE<"subu_s.qb", int_mips_subu_s_qb,
374 NoItinerary, DSPRegs, DSPRegs>;
375
376class ADDQ_PH_DESC : ADDU_QB_DESC_BASE<"addq.ph", int_mips_addq_ph, NoItinerary,
377 DSPRegs, DSPRegs>, IsCommutable;
378
379class ADDQ_S_PH_DESC : ADDU_QB_DESC_BASE<"addq_s.ph", int_mips_addq_s_ph,
380 NoItinerary, DSPRegs, DSPRegs>,
381 IsCommutable;
382
383class SUBQ_PH_DESC : ADDU_QB_DESC_BASE<"subq.ph", int_mips_subq_ph, NoItinerary,
384 DSPRegs, DSPRegs>;
385
386class SUBQ_S_PH_DESC : ADDU_QB_DESC_BASE<"subq_s.ph", int_mips_subq_s_ph,
387 NoItinerary, DSPRegs, DSPRegs>;
388
389class ADDQ_S_W_DESC : ADDU_QB_DESC_BASE<"addq_s.w", int_mips_addq_s_w,
390 NoItinerary, CPURegs, CPURegs>,
391 IsCommutable;
392
393class SUBQ_S_W_DESC : ADDU_QB_DESC_BASE<"subq_s.w", int_mips_subq_s_w,
394 NoItinerary, CPURegs, CPURegs>;
395
396class ADDSC_DESC : ADDU_QB_DESC_BASE<"addsc", int_mips_addsc, NoItinerary,
397 CPURegs, CPURegs>, IsCommutable;
398
399class ADDWC_DESC : ADDU_QB_DESC_BASE<"addwc", int_mips_addwc, NoItinerary,
400 CPURegs, CPURegs>,
401 IsCommutable, UseDSPCtrl;
402
403class MODSUB_DESC : ADDU_QB_DESC_BASE<"modsub", int_mips_modsub, NoItinerary,
404 CPURegs, CPURegs>, ClearDefs;
405
406class RADDU_W_QB_DESC : RADDU_W_QB_DESC_BASE<"raddu.w.qb", int_mips_raddu_w_qb,
407 NoItinerary, CPURegs, DSPRegs>,
408 ClearDefs;
409
Akira Hatanakab664ae62012-09-27 03:58:34 +0000410// Precision reduce/expand
411class PRECRQ_QB_PH_DESC : CMP_EQ_QB_R3_DESC_BASE<"precrq.qb.ph",
412 int_mips_precrq_qb_ph,
413 NoItinerary, DSPRegs, DSPRegs>,
414 ClearDefs;
415
416class PRECRQ_PH_W_DESC : CMP_EQ_QB_R3_DESC_BASE<"precrq.ph.w",
417 int_mips_precrq_ph_w,
418 NoItinerary, DSPRegs, CPURegs>,
419 ClearDefs;
420
421class PRECRQ_RS_PH_W_DESC : CMP_EQ_QB_R3_DESC_BASE<"precrq_rs.ph.w",
422 int_mips_precrq_rs_ph_w,
423 NoItinerary, DSPRegs,
424 CPURegs>;
425
426class PRECRQU_S_QB_PH_DESC : CMP_EQ_QB_R3_DESC_BASE<"precrqu_s.qb.ph",
427 int_mips_precrqu_s_qb_ph,
428 NoItinerary, DSPRegs,
429 DSPRegs>;
430
Akira Hatanaka9061a462012-09-27 02:11:20 +0000431// Multiplication
Akira Hatanakad09642b2012-09-27 03:13:59 +0000432class MULEU_S_PH_QBL_DESC : ADDU_QB_DESC_BASE<"muleu_s.ph.qbl",
433 int_mips_muleu_s_ph_qbl,
434 NoItinerary, DSPRegs, DSPRegs>;
435
436class MULEU_S_PH_QBR_DESC : ADDU_QB_DESC_BASE<"muleu_s.ph.qbr",
437 int_mips_muleu_s_ph_qbr,
438 NoItinerary, DSPRegs, DSPRegs>;
439
440class MULEQ_S_W_PHL_DESC : ADDU_QB_DESC_BASE<"muleq_s.w.phl",
441 int_mips_muleq_s_w_phl,
442 NoItinerary, CPURegs, DSPRegs>,
443 IsCommutable;
444
445class MULEQ_S_W_PHR_DESC : ADDU_QB_DESC_BASE<"muleq_s.w.phr",
446 int_mips_muleq_s_w_phr,
447 NoItinerary, CPURegs, DSPRegs>,
448 IsCommutable;
449
450class MULQ_RS_PH_DESC : ADDU_QB_DESC_BASE<"mulq_rs.ph", int_mips_mulq_rs_ph,
451 NoItinerary, DSPRegs, DSPRegs>,
452 IsCommutable;
453
Akira Hatanaka9061a462012-09-27 02:11:20 +0000454class MULSAQ_S_W_PH_DESC : DPA_W_PH_DESC_BASE<"mulsaq_s.w.ph">;
455
456class MAQ_S_W_PHL_DESC : DPA_W_PH_DESC_BASE<"maq_s.w.phl">;
457
458class MAQ_S_W_PHR_DESC : DPA_W_PH_DESC_BASE<"maq_s.w.phr">;
459
460class MAQ_SA_W_PHL_DESC : DPA_W_PH_DESC_BASE<"maq_sa.w.phl">;
461
462class MAQ_SA_W_PHR_DESC : DPA_W_PH_DESC_BASE<"maq_sa.w.phr">;
463
464// Dot product with accumulate/subtract
465class DPAU_H_QBL_DESC : DPA_W_PH_DESC_BASE<"dpau.h.qbl">;
466
467class DPAU_H_QBR_DESC : DPA_W_PH_DESC_BASE<"dpau.h.qbr">;
468
469class DPSU_H_QBL_DESC : DPA_W_PH_DESC_BASE<"dpsu.h.qbl">;
470
471class DPSU_H_QBR_DESC : DPA_W_PH_DESC_BASE<"dpsu.h.qbr">;
472
473class DPAQ_S_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpaq_s.w.ph">;
474
475class DPSQ_S_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpsq_s.w.ph">;
476
477class DPAQ_SA_L_W_DESC : DPA_W_PH_DESC_BASE<"dpaq_sa.l.w">;
478
479class DPSQ_SA_L_W_DESC : DPA_W_PH_DESC_BASE<"dpsq_sa.l.w">;
480
481class MULT_DSP_DESC : MULT_DESC_BASE<"mult">;
482
483class MULTU_DSP_DESC : MULT_DESC_BASE<"multu">;
484
485class MADD_DSP_DESC : MULT_DESC_BASE<"madd">;
486
487class MADDU_DSP_DESC : MULT_DESC_BASE<"maddu">;
488
489class MSUB_DSP_DESC : MULT_DESC_BASE<"msub">;
490
491class MSUBU_DSP_DESC : MULT_DESC_BASE<"msubu">;
492
Akira Hatanakab664ae62012-09-27 03:58:34 +0000493// Comparison
494class CMPU_EQ_QB_DESC : CMP_EQ_QB_R2_DESC_BASE<"cmpu.eq.qb",
495 int_mips_cmpu_eq_qb, NoItinerary,
496 DSPRegs>, IsCommutable;
497
498class CMPU_LT_QB_DESC : CMP_EQ_QB_R2_DESC_BASE<"cmpu.lt.qb",
499 int_mips_cmpu_lt_qb, NoItinerary,
500 DSPRegs>, IsCommutable;
501
502class CMPU_LE_QB_DESC : CMP_EQ_QB_R2_DESC_BASE<"cmpu.le.qb",
503 int_mips_cmpu_le_qb, NoItinerary,
504 DSPRegs>, IsCommutable;
505
506class CMPGU_EQ_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"cmpgu.eq.qb",
507 int_mips_cmpgu_eq_qb,
508 NoItinerary, CPURegs, DSPRegs>,
509 IsCommutable;
510
511class CMPGU_LT_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"cmpgu.lt.qb",
512 int_mips_cmpgu_lt_qb,
513 NoItinerary, CPURegs, DSPRegs>,
514 IsCommutable;
515
516class CMPGU_LE_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"cmpgu.le.qb",
517 int_mips_cmpgu_le_qb,
518 NoItinerary, CPURegs, DSPRegs>,
519 IsCommutable;
520
521class CMP_EQ_PH_DESC : CMP_EQ_QB_R2_DESC_BASE<"cmp.eq.ph", int_mips_cmp_eq_ph,
522 NoItinerary, DSPRegs>,
523 IsCommutable;
524
525class CMP_LT_PH_DESC : CMP_EQ_QB_R2_DESC_BASE<"cmp.lt.ph", int_mips_cmp_lt_ph,
526 NoItinerary, DSPRegs>,
527 IsCommutable;
528
529class CMP_LE_PH_DESC : CMP_EQ_QB_R2_DESC_BASE<"cmp.le.ph", int_mips_cmp_le_ph,
530 NoItinerary, DSPRegs>,
531 IsCommutable;
532
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000533// Misc
Akira Hatanakab664ae62012-09-27 03:58:34 +0000534class PACKRL_PH_DESC : CMP_EQ_QB_R3_DESC_BASE<"packrl.ph", int_mips_packrl_ph,
535 NoItinerary, DSPRegs, DSPRegs>,
536 ClearDefs;
537
538class PICK_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"pick.qb", int_mips_pick_qb,
539 NoItinerary, DSPRegs, DSPRegs>,
540 ClearDefs, UseDSPCtrl;
541
542class PICK_PH_DESC : CMP_EQ_QB_R3_DESC_BASE<"pick.ph", int_mips_pick_ph,
543 NoItinerary, DSPRegs, DSPRegs>,
544 ClearDefs, UseDSPCtrl;
545
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000546class BPOSGE32_DESC : BPOSGE32_DESC_BASE<"bposge32", NoItinerary>;
547
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000548// Extr
549class EXTP_DESC : EXTR_W_TY1_R1_DESC_BASE<"extp", MipsEXTP, NoItinerary>;
550
551class EXTPV_DESC : EXTR_W_TY1_R2_DESC_BASE<"extpv", MipsEXTP, NoItinerary>;
552
553class EXTPDP_DESC : EXTR_W_TY1_R1_DESC_BASE<"extpdp", MipsEXTPDP, NoItinerary>;
554
555class EXTPDPV_DESC : EXTR_W_TY1_R2_DESC_BASE<"extpdpv", MipsEXTPDP,
556 NoItinerary>;
557
558class EXTR_W_DESC : EXTR_W_TY1_R1_DESC_BASE<"extr.w", MipsEXTR_W, NoItinerary>;
559
560class EXTRV_W_DESC : EXTR_W_TY1_R2_DESC_BASE<"extrv.w", MipsEXTR_W,
561 NoItinerary>;
562
563class EXTR_R_W_DESC : EXTR_W_TY1_R1_DESC_BASE<"extr_r.w", MipsEXTR_R_W,
564 NoItinerary>;
565
566class EXTRV_R_W_DESC : EXTR_W_TY1_R2_DESC_BASE<"extrv_r.w", MipsEXTR_R_W,
567 NoItinerary>;
568
569class EXTR_RS_W_DESC : EXTR_W_TY1_R1_DESC_BASE<"extr_rs.w", MipsEXTR_RS_W,
570 NoItinerary>;
571
572class EXTRV_RS_W_DESC : EXTR_W_TY1_R2_DESC_BASE<"extrv_rs.w", MipsEXTR_RS_W,
573 NoItinerary>;
574
575class EXTR_S_H_DESC : EXTR_W_TY1_R1_DESC_BASE<"extr_s.h", MipsEXTR_S_H,
576 NoItinerary>;
577
578class EXTRV_S_H_DESC : EXTR_W_TY1_R2_DESC_BASE<"extrv_s.h", MipsEXTR_S_H,
579 NoItinerary>;
580
Akira Hatanaka9061a462012-09-27 02:11:20 +0000581class SHILO_DESC : SHILO_R1_DESC_BASE<"shilo">;
582
583class SHILOV_DESC : SHILO_R2_DESC_BASE<"shilov">;
584
585class MTHLIP_DESC : MTHLIP_DESC_BASE<"mthlip">;
586
Akira Hatanaka314b43b2012-09-27 04:08:42 +0000587class RDDSP_DESC : RDDSP_DESC_BASE<"rddsp", int_mips_rddsp, NoItinerary>;
588
Akira Hatanaka9061a462012-09-27 02:11:20 +0000589//===----------------------------------------------------------------------===//
590// MIPS DSP Rev 2
Akira Hatanakad09642b2012-09-27 03:13:59 +0000591// Addition/subtraction
592class ADDU_PH_DESC : ADDU_QB_DESC_BASE<"addu.ph", int_mips_addu_ph, NoItinerary,
593 DSPRegs, DSPRegs>, IsCommutable;
594
595class ADDU_S_PH_DESC : ADDU_QB_DESC_BASE<"addu_s.ph", int_mips_addu_s_ph,
596 NoItinerary, DSPRegs, DSPRegs>,
597 IsCommutable;
598
599class SUBU_PH_DESC : ADDU_QB_DESC_BASE<"subu.ph", int_mips_subu_ph, NoItinerary,
600 DSPRegs, DSPRegs>;
601
602class SUBU_S_PH_DESC : ADDU_QB_DESC_BASE<"subu_s.ph", int_mips_subu_s_ph,
603 NoItinerary, DSPRegs, DSPRegs>;
604
Akira Hatanakab664ae62012-09-27 03:58:34 +0000605// Comparison
606class CMPGDU_EQ_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"cmpgdu.eq.qb",
607 int_mips_cmpgdu_eq_qb,
608 NoItinerary, CPURegs, DSPRegs>,
609 IsCommutable;
610
611class CMPGDU_LT_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"cmpgdu.lt.qb",
612 int_mips_cmpgdu_lt_qb,
613 NoItinerary, CPURegs, DSPRegs>,
614 IsCommutable;
615
616class CMPGDU_LE_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"cmpgdu.le.qb",
617 int_mips_cmpgdu_le_qb,
618 NoItinerary, CPURegs, DSPRegs>,
619 IsCommutable;
620
Akira Hatanakad09642b2012-09-27 03:13:59 +0000621// Multiplication
622class MULQ_S_PH_DESC : ADDU_QB_DESC_BASE<"mulq_s.ph", int_mips_mulq_s_ph,
623 NoItinerary, DSPRegs, DSPRegs>,
624 IsCommutable;
625
Akira Hatanaka9061a462012-09-27 02:11:20 +0000626// Dot product with accumulate/subtract
627class DPA_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpa.w.ph">;
628
629class DPS_W_PH_DESC : DPA_W_PH_DESC_BASE<"dps.w.ph">;
630
631class DPAQX_S_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpaqx_s.w.ph">;
632
633class DPAQX_SA_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpaqx_sa.w.ph">;
634
635class DPAX_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpax.w.ph">;
636
637class DPSX_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpsx.w.ph">;
638
639class DPSQX_S_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpsqx_s.w.ph">;
640
641class DPSQX_SA_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpsqx_sa.w.ph">;
642
643class MULSA_W_PH_DESC : DPA_W_PH_DESC_BASE<"mulsa.w.ph">;
644
Akira Hatanakab664ae62012-09-27 03:58:34 +0000645// Precision reduce/expand
646class PRECR_QB_PH_DESC : CMP_EQ_QB_R3_DESC_BASE<"precr.qb.ph",
647 int_mips_precr_qb_ph,
648 NoItinerary, DSPRegs, DSPRegs>;
649
650class PRECR_SRA_PH_W_DESC : PRECR_SRA_PH_W_DESC_BASE<"precr_sra.ph.w",
651 int_mips_precr_sra_ph_w,
652 NoItinerary, DSPRegs,
653 CPURegs>, ClearDefs;
654
655class PRECR_SRA_R_PH_W_DESC : PRECR_SRA_PH_W_DESC_BASE<"precr_sra_r.ph.w",
656 int_mips_precr_sra_r_ph_w,
657 NoItinerary, DSPRegs,
658 CPURegs>, ClearDefs;
659
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000660// Pseudos.
661def BPOSGE32_PSEUDO : BPOSGE32_PSEUDO_DESC_BASE<int_mips_bposge32, NoItinerary>;
662
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000663// Instruction defs.
664// MIPS DSP Rev 1
Akira Hatanakad09642b2012-09-27 03:13:59 +0000665def ADDU_QB : ADDU_QB_ENC, ADDU_QB_DESC;
666def ADDU_S_QB : ADDU_S_QB_ENC, ADDU_S_QB_DESC;
667def SUBU_QB : SUBU_QB_ENC, SUBU_QB_DESC;
668def SUBU_S_QB : SUBU_S_QB_ENC, SUBU_S_QB_DESC;
669def ADDQ_PH : ADDQ_PH_ENC, ADDQ_PH_DESC;
670def ADDQ_S_PH : ADDQ_S_PH_ENC, ADDQ_S_PH_DESC;
671def SUBQ_PH : SUBQ_PH_ENC, SUBQ_PH_DESC;
672def SUBQ_S_PH : SUBQ_S_PH_ENC, SUBQ_S_PH_DESC;
673def ADDQ_S_W : ADDQ_S_W_ENC, ADDQ_S_W_DESC;
674def SUBQ_S_W : SUBQ_S_W_ENC, SUBQ_S_W_DESC;
675def ADDSC : ADDSC_ENC, ADDSC_DESC;
676def ADDWC : ADDWC_ENC, ADDWC_DESC;
677def MODSUB : MODSUB_ENC, MODSUB_DESC;
678def RADDU_W_QB : RADDU_W_QB_ENC, RADDU_W_QB_DESC;
Akira Hatanakab664ae62012-09-27 03:58:34 +0000679def PRECRQ_QB_PH : PRECRQ_QB_PH_ENC, PRECRQ_QB_PH_DESC;
680def PRECRQ_PH_W : PRECRQ_PH_W_ENC, PRECRQ_PH_W_DESC;
681def PRECRQ_RS_PH_W : PRECRQ_RS_PH_W_ENC, PRECRQ_RS_PH_W_DESC;
682def PRECRQU_S_QB_PH : PRECRQU_S_QB_PH_ENC, PRECRQU_S_QB_PH_DESC;
Akira Hatanakad09642b2012-09-27 03:13:59 +0000683def MULEU_S_PH_QBL : MULEU_S_PH_QBL_ENC, MULEU_S_PH_QBL_DESC;
684def MULEU_S_PH_QBR : MULEU_S_PH_QBR_ENC, MULEU_S_PH_QBR_DESC;
685def MULEQ_S_W_PHL : MULEQ_S_W_PHL_ENC, MULEQ_S_W_PHL_DESC;
686def MULEQ_S_W_PHR : MULEQ_S_W_PHR_ENC, MULEQ_S_W_PHR_DESC;
687def MULQ_RS_PH : MULQ_RS_PH_ENC, MULQ_RS_PH_DESC;
Akira Hatanaka9061a462012-09-27 02:11:20 +0000688def MULSAQ_S_W_PH : MULSAQ_S_W_PH_ENC, MULSAQ_S_W_PH_DESC;
689def MAQ_S_W_PHL : MAQ_S_W_PHL_ENC, MAQ_S_W_PHL_DESC;
690def MAQ_S_W_PHR : MAQ_S_W_PHR_ENC, MAQ_S_W_PHR_DESC;
691def MAQ_SA_W_PHL : MAQ_SA_W_PHL_ENC, MAQ_SA_W_PHL_DESC;
692def MAQ_SA_W_PHR : MAQ_SA_W_PHR_ENC, MAQ_SA_W_PHR_DESC;
693def DPAU_H_QBL : DPAU_H_QBL_ENC, DPAU_H_QBL_DESC;
694def DPAU_H_QBR : DPAU_H_QBR_ENC, DPAU_H_QBR_DESC;
695def DPSU_H_QBL : DPSU_H_QBL_ENC, DPSU_H_QBL_DESC;
696def DPSU_H_QBR : DPSU_H_QBR_ENC, DPSU_H_QBR_DESC;
697def DPAQ_S_W_PH : DPAQ_S_W_PH_ENC, DPAQ_S_W_PH_DESC;
698def DPSQ_S_W_PH : DPSQ_S_W_PH_ENC, DPSQ_S_W_PH_DESC;
699def DPAQ_SA_L_W : DPAQ_SA_L_W_ENC, DPAQ_SA_L_W_DESC;
700def DPSQ_SA_L_W : DPSQ_SA_L_W_ENC, DPSQ_SA_L_W_DESC;
701def MULT_DSP : MULT_DSP_ENC, MULT_DSP_DESC;
702def MULTU_DSP : MULTU_DSP_ENC, MULTU_DSP_DESC;
703def MADD_DSP : MADD_DSP_ENC, MADD_DSP_DESC;
704def MADDU_DSP : MADDU_DSP_ENC, MADDU_DSP_DESC;
705def MSUB_DSP : MSUB_DSP_ENC, MSUB_DSP_DESC;
706def MSUBU_DSP : MSUBU_DSP_ENC, MSUBU_DSP_DESC;
Akira Hatanakab664ae62012-09-27 03:58:34 +0000707def CMPU_EQ_QB : CMPU_EQ_QB_ENC, CMPU_EQ_QB_DESC;
708def CMPU_LT_QB : CMPU_LT_QB_ENC, CMPU_LT_QB_DESC;
709def CMPU_LE_QB : CMPU_LE_QB_ENC, CMPU_LE_QB_DESC;
710def CMPGU_EQ_QB : CMPGU_EQ_QB_ENC, CMPGU_EQ_QB_DESC;
711def CMPGU_LT_QB : CMPGU_LT_QB_ENC, CMPGU_LT_QB_DESC;
712def CMPGU_LE_QB : CMPGU_LE_QB_ENC, CMPGU_LE_QB_DESC;
713def CMP_EQ_PH : CMP_EQ_PH_ENC, CMP_EQ_PH_DESC;
714def CMP_LT_PH : CMP_LT_PH_ENC, CMP_LT_PH_DESC;
715def CMP_LE_PH : CMP_LE_PH_ENC, CMP_LE_PH_DESC;
716def PACKRL_PH : PACKRL_PH_ENC, PACKRL_PH_DESC;
717def PICK_QB : PICK_QB_ENC, PICK_QB_DESC;
718def PICK_PH : PICK_PH_ENC, PICK_PH_DESC;
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000719def BPOSGE32 : BPOSGE32_ENC, BPOSGE32_DESC;
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000720def EXTP : EXTP_ENC, EXTP_DESC;
721def EXTPV : EXTPV_ENC, EXTPV_DESC;
722def EXTPDP : EXTPDP_ENC, EXTPDP_DESC;
723def EXTPDPV : EXTPDPV_ENC, EXTPDPV_DESC;
724def EXTR_W : EXTR_W_ENC, EXTR_W_DESC;
725def EXTRV_W : EXTRV_W_ENC, EXTRV_W_DESC;
726def EXTR_R_W : EXTR_R_W_ENC, EXTR_R_W_DESC;
727def EXTRV_R_W : EXTRV_R_W_ENC, EXTRV_R_W_DESC;
728def EXTR_RS_W : EXTR_RS_W_ENC, EXTR_RS_W_DESC;
729def EXTRV_RS_W : EXTRV_RS_W_ENC, EXTRV_RS_W_DESC;
730def EXTR_S_H : EXTR_S_H_ENC, EXTR_S_H_DESC;
731def EXTRV_S_H : EXTRV_S_H_ENC, EXTRV_S_H_DESC;
Akira Hatanaka9061a462012-09-27 02:11:20 +0000732def SHILO : SHILO_ENC, SHILO_DESC;
733def SHILOV : SHILOV_ENC, SHILOV_DESC;
734def MTHLIP : MTHLIP_ENC, MTHLIP_DESC;
Akira Hatanaka314b43b2012-09-27 04:08:42 +0000735def RDDSP : RDDSP_ENC, RDDSP_DESC;
Akira Hatanaka9061a462012-09-27 02:11:20 +0000736
737// MIPS DSP Rev 2
738let Predicates = [HasDSPR2] in {
739
Akira Hatanakad09642b2012-09-27 03:13:59 +0000740def ADDU_PH : ADDU_PH_ENC, ADDU_PH_DESC;
741def ADDU_S_PH : ADDU_S_PH_ENC, ADDU_S_PH_DESC;
742def SUBU_PH : SUBU_PH_ENC, SUBU_PH_DESC;
743def SUBU_S_PH : SUBU_S_PH_ENC, SUBU_S_PH_DESC;
Akira Hatanakab664ae62012-09-27 03:58:34 +0000744def CMPGDU_EQ_QB : CMPGDU_EQ_QB_ENC, CMPGDU_EQ_QB_DESC;
745def CMPGDU_LT_QB : CMPGDU_LT_QB_ENC, CMPGDU_LT_QB_DESC;
746def CMPGDU_LE_QB : CMPGDU_LE_QB_ENC, CMPGDU_LE_QB_DESC;
Akira Hatanakad09642b2012-09-27 03:13:59 +0000747def MULQ_S_PH : MULQ_S_PH_ENC, MULQ_S_PH_DESC;
Akira Hatanaka9061a462012-09-27 02:11:20 +0000748def DPA_W_PH : DPA_W_PH_ENC, DPA_W_PH_DESC;
749def DPS_W_PH : DPS_W_PH_ENC, DPS_W_PH_DESC;
750def DPAQX_S_W_PH : DPAQX_S_W_PH_ENC, DPAQX_S_W_PH_DESC;
751def DPAQX_SA_W_PH : DPAQX_SA_W_PH_ENC, DPAQX_SA_W_PH_DESC;
752def DPAX_W_PH : DPAX_W_PH_ENC, DPAX_W_PH_DESC;
753def DPSX_W_PH : DPSX_W_PH_ENC, DPSX_W_PH_DESC;
754def DPSQX_S_W_PH : DPSQX_S_W_PH_ENC, DPSQX_S_W_PH_DESC;
755def DPSQX_SA_W_PH : DPSQX_SA_W_PH_ENC, DPSQX_SA_W_PH_DESC;
756def MULSA_W_PH : MULSA_W_PH_ENC, MULSA_W_PH_DESC;
Akira Hatanakab664ae62012-09-27 03:58:34 +0000757def PRECR_QB_PH : PRECR_QB_PH_ENC, PRECR_QB_PH_DESC;
758def PRECR_SRA_PH_W : PRECR_SRA_PH_W_ENC, PRECR_SRA_PH_W_DESC;
759def PRECR_SRA_R_PH_W : PRECR_SRA_R_PH_W_ENC, PRECR_SRA_R_PH_W_DESC;
Akira Hatanaka9061a462012-09-27 02:11:20 +0000760
761}
762
763// Pseudos.
764def MULSAQ_S_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsMULSAQ_S_W_PH, NoItinerary,
765 MULSAQ_S_W_PH>;
766def MAQ_S_W_PHL_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsMAQ_S_W_PHL, NoItinerary,
767 MAQ_S_W_PHL>;
768def MAQ_S_W_PHR_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsMAQ_S_W_PHR, NoItinerary,
769 MAQ_S_W_PHR>;
770def MAQ_SA_W_PHL_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsMAQ_SA_W_PHL, NoItinerary,
771 MAQ_SA_W_PHL>;
772def MAQ_SA_W_PHR_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsMAQ_SA_W_PHR, NoItinerary,
773 MAQ_SA_W_PHR>;
774def DPAU_H_QBL_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAU_H_QBL, NoItinerary,
775 DPAU_H_QBL>;
776def DPAU_H_QBR_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAU_H_QBR, NoItinerary,
777 DPAU_H_QBR>;
778def DPSU_H_QBL_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSU_H_QBL, NoItinerary,
779 DPSU_H_QBL>;
780def DPSU_H_QBR_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSU_H_QBR, NoItinerary,
781 DPSU_H_QBR>;
782def DPAQ_S_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAQ_S_W_PH, NoItinerary,
783 DPAQ_S_W_PH>;
784def DPSQ_S_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSQ_S_W_PH, NoItinerary,
785 DPSQ_S_W_PH>;
786def DPAQ_SA_L_W_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAQ_SA_L_W, NoItinerary,
787 DPAQ_SA_L_W>;
788def DPSQ_SA_L_W_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSQ_SA_L_W, NoItinerary,
789 DPSQ_SA_L_W>;
790
791def MULT_DSP_PSEUDO : MULT_PSEUDO_BASE<MipsMULT, NoItinerary, MULT_DSP>,
792 IsCommutable;
793def MULTU_DSP_PSEUDO : MULT_PSEUDO_BASE<MipsMULTU, NoItinerary, MULTU_DSP>,
794 IsCommutable;
795def MADD_DSP_PSEUDO : MULT_PSEUDO_BASE<MipsMADD_DSP, NoItinerary, MADD_DSP>,
796 IsCommutable, UseAC;
797def MADDU_DSP_PSEUDO : MULT_PSEUDO_BASE<MipsMADDU_DSP, NoItinerary, MADDU_DSP>,
798 IsCommutable, UseAC;
799def MSUB_DSP_PSEUDO : MULT_PSEUDO_BASE<MipsMSUB_DSP, NoItinerary, MSUB_DSP>,
800 UseAC;
801def MSUBU_DSP_PSEUDO : MULT_PSEUDO_BASE<MipsMSUBU_DSP, NoItinerary, MSUBU_DSP>,
802 UseAC;
803
804def SHILO_PSEUDO : SHILO_R1_PSEUDO_BASE<MipsSHILO, NoItinerary, SHILO>;
805def SHILOV_PSEUDO : SHILO_R2_PSEUDO_BASE<MipsSHILO, NoItinerary, SHILOV>;
806def MTHLIP_PSEUDO : SHILO_R2_PSEUDO_BASE<MipsMTHLIP, NoItinerary, MTHLIP>;
807
808let Predicates = [HasDSPR2] in {
809
810def DPA_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPA_W_PH, NoItinerary, DPA_W_PH>;
811def DPS_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPS_W_PH, NoItinerary, DPS_W_PH>;
812def DPAQX_S_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAQX_S_W_PH, NoItinerary,
813 DPAQX_S_W_PH>;
814def DPAQX_SA_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAQX_SA_W_PH, NoItinerary,
815 DPAQX_SA_W_PH>;
816def DPAX_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAX_W_PH, NoItinerary,
817 DPAX_W_PH>;
818def DPSX_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSX_W_PH, NoItinerary,
819 DPSX_W_PH>;
820def DPSQX_S_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSQX_S_W_PH, NoItinerary,
821 DPSQX_S_W_PH>;
822def DPSQX_SA_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSQX_SA_W_PH, NoItinerary,
823 DPSQX_SA_W_PH>;
824def MULSA_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsMULSA_W_PH, NoItinerary,
825 MULSA_W_PH>;
826
827}
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000828
Akira Hatanaka5eeac4f2012-09-27 01:50:59 +0000829// Patterns.
830class DSPPat<dag pattern, dag result, Predicate pred = HasDSP> :
831 Pat<pattern, result>, Requires<[pred]>;
832
Akira Hatanakade8231ea2012-09-27 01:56:38 +0000833class BitconvertPat<ValueType DstVT, ValueType SrcVT, RegisterClass DstRC,
834 RegisterClass SrcRC> :
835 DSPPat<(DstVT (bitconvert (SrcVT SrcRC:$src))),
836 (COPY_TO_REGCLASS SrcRC:$src, DstRC)>;
837
838def : BitconvertPat<i32, v2i16, CPURegs, DSPRegs>;
839def : BitconvertPat<i32, v4i8, CPURegs, DSPRegs>;
840def : BitconvertPat<v2i16, i32, DSPRegs, CPURegs>;
841def : BitconvertPat<v4i8, i32, DSPRegs, CPURegs>;
842
Akira Hatanaka5eeac4f2012-09-27 01:50:59 +0000843def : DSPPat<(v2i16 (load addr:$a)),
844 (v2i16 (COPY_TO_REGCLASS (LW addr:$a), DSPRegs))>;
845def : DSPPat<(v4i8 (load addr:$a)),
846 (v4i8 (COPY_TO_REGCLASS (LW addr:$a), DSPRegs))>;
847def : DSPPat<(store (v2i16 DSPRegs:$val), addr:$a),
848 (SW (COPY_TO_REGCLASS DSPRegs:$val, CPURegs), addr:$a)>;
849def : DSPPat<(store (v4i8 DSPRegs:$val), addr:$a),
850 (SW (COPY_TO_REGCLASS DSPRegs:$val, CPURegs), addr:$a)>;
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000851
852// Extr patterns.
853class EXTR_W_TY1_R2_Pat<SDPatternOperator OpNode, Instruction Instr> :
854 DSPPat<(i32 (OpNode CPURegs:$rs)), (Instr AC0, CPURegs:$rs)>;
855
856class EXTR_W_TY1_R1_Pat<SDPatternOperator OpNode, Instruction Instr> :
857 DSPPat<(i32 (OpNode immZExt5:$shift)), (Instr AC0, immZExt5:$shift)>;
858
859def : EXTR_W_TY1_R1_Pat<MipsEXTP, EXTP>;
860def : EXTR_W_TY1_R2_Pat<MipsEXTP, EXTPV>;
861def : EXTR_W_TY1_R1_Pat<MipsEXTPDP, EXTPDP>;
862def : EXTR_W_TY1_R2_Pat<MipsEXTPDP, EXTPDPV>;
863def : EXTR_W_TY1_R1_Pat<MipsEXTR_W, EXTR_W>;
864def : EXTR_W_TY1_R2_Pat<MipsEXTR_W, EXTRV_W>;
865def : EXTR_W_TY1_R1_Pat<MipsEXTR_R_W, EXTR_R_W>;
866def : EXTR_W_TY1_R2_Pat<MipsEXTR_R_W, EXTRV_R_W>;
867def : EXTR_W_TY1_R1_Pat<MipsEXTR_RS_W, EXTR_RS_W>;
868def : EXTR_W_TY1_R2_Pat<MipsEXTR_RS_W, EXTRV_RS_W>;
869def : EXTR_W_TY1_R1_Pat<MipsEXTR_S_H, EXTR_S_H>;
870def : EXTR_W_TY1_R2_Pat<MipsEXTR_S_H, EXTRV_S_H>;