Akira Hatanaka | ecfb828 | 2012-09-22 00:07:12 +0000 | [diff] [blame] | 1 | //===- MipsDSPInstrInfo.td - DSP ASE instructions -*- tablegen ------------*-=// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes Mips DSP ASE instructions. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | // ImmLeaf |
| 15 | def immZExt2 : ImmLeaf<i32, [{return isUInt<2>(Imm);}]>; |
| 16 | def immZExt3 : ImmLeaf<i32, [{return isUInt<3>(Imm);}]>; |
| 17 | def immZExt4 : ImmLeaf<i32, [{return isUInt<4>(Imm);}]>; |
| 18 | def immZExt8 : ImmLeaf<i32, [{return isUInt<8>(Imm);}]>; |
| 19 | def immZExt10 : ImmLeaf<i32, [{return isUInt<10>(Imm);}]>; |
| 20 | def immSExt6 : ImmLeaf<i32, [{return isInt<6>(Imm);}]>; |
Akira Hatanaka | 5eeac4f | 2012-09-27 01:50:59 +0000 | [diff] [blame] | 21 | |
Akira Hatanaka | 1babeaa | 2012-09-27 02:05:42 +0000 | [diff] [blame] | 22 | // Mips-specific dsp nodes |
| 23 | def SDT_MipsExtr : SDTypeProfile<1, 1, [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>]>; |
Akira Hatanaka | 9061a46 | 2012-09-27 02:11:20 +0000 | [diff] [blame] | 24 | def SDT_MipsShilo : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>; |
| 25 | def SDT_MipsDPA : SDTypeProfile<0, 2, [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>]>; |
| 26 | |
| 27 | class MipsDSPBase<string Opc, SDTypeProfile Prof> : |
| 28 | SDNode<!strconcat("MipsISD::", Opc), Prof, |
| 29 | [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>; |
Akira Hatanaka | 1babeaa | 2012-09-27 02:05:42 +0000 | [diff] [blame] | 30 | |
| 31 | class MipsDSPSideEffectBase<string Opc, SDTypeProfile Prof> : |
| 32 | SDNode<!strconcat("MipsISD::", Opc), Prof, |
| 33 | [SDNPHasChain, SDNPInGlue, SDNPOutGlue, SDNPSideEffect]>; |
| 34 | |
| 35 | def MipsEXTP : MipsDSPSideEffectBase<"EXTP", SDT_MipsExtr>; |
| 36 | def MipsEXTPDP : MipsDSPSideEffectBase<"EXTPDP", SDT_MipsExtr>; |
| 37 | def MipsEXTR_S_H : MipsDSPSideEffectBase<"EXTR_S_H", SDT_MipsExtr>; |
| 38 | def MipsEXTR_W : MipsDSPSideEffectBase<"EXTR_W", SDT_MipsExtr>; |
| 39 | def MipsEXTR_R_W : MipsDSPSideEffectBase<"EXTR_R_W", SDT_MipsExtr>; |
| 40 | def MipsEXTR_RS_W : MipsDSPSideEffectBase<"EXTR_RS_W", SDT_MipsExtr>; |
| 41 | |
Akira Hatanaka | 9061a46 | 2012-09-27 02:11:20 +0000 | [diff] [blame] | 42 | def MipsSHILO : MipsDSPBase<"SHILO", SDT_MipsShilo>; |
| 43 | def MipsMTHLIP : MipsDSPBase<"MTHLIP", SDT_MipsShilo>; |
| 44 | |
| 45 | def MipsMULSAQ_S_W_PH : MipsDSPSideEffectBase<"MULSAQ_S_W_PH", SDT_MipsDPA>; |
| 46 | def MipsMAQ_S_W_PHL : MipsDSPSideEffectBase<"MAQ_S_W_PHL", SDT_MipsDPA>; |
| 47 | def MipsMAQ_S_W_PHR : MipsDSPSideEffectBase<"MAQ_S_W_PHR", SDT_MipsDPA>; |
| 48 | def MipsMAQ_SA_W_PHL : MipsDSPSideEffectBase<"MAQ_SA_W_PHL", SDT_MipsDPA>; |
| 49 | def MipsMAQ_SA_W_PHR : MipsDSPSideEffectBase<"MAQ_SA_W_PHR", SDT_MipsDPA>; |
| 50 | |
| 51 | def MipsDPAU_H_QBL : MipsDSPBase<"DPAU_H_QBL", SDT_MipsDPA>; |
| 52 | def MipsDPAU_H_QBR : MipsDSPBase<"DPAU_H_QBR", SDT_MipsDPA>; |
| 53 | def MipsDPSU_H_QBL : MipsDSPBase<"DPSU_H_QBL", SDT_MipsDPA>; |
| 54 | def MipsDPSU_H_QBR : MipsDSPBase<"DPSU_H_QBR", SDT_MipsDPA>; |
| 55 | def MipsDPAQ_S_W_PH : MipsDSPSideEffectBase<"DPAQ_S_W_PH", SDT_MipsDPA>; |
| 56 | def MipsDPSQ_S_W_PH : MipsDSPSideEffectBase<"DPSQ_S_W_PH", SDT_MipsDPA>; |
| 57 | def MipsDPAQ_SA_L_W : MipsDSPSideEffectBase<"DPAQ_SA_L_W", SDT_MipsDPA>; |
| 58 | def MipsDPSQ_SA_L_W : MipsDSPSideEffectBase<"DPSQ_SA_L_W", SDT_MipsDPA>; |
| 59 | |
| 60 | def MipsDPA_W_PH : MipsDSPBase<"DPA_W_PH", SDT_MipsDPA>; |
| 61 | def MipsDPS_W_PH : MipsDSPBase<"DPS_W_PH", SDT_MipsDPA>; |
| 62 | def MipsDPAQX_S_W_PH : MipsDSPSideEffectBase<"DPAQX_S_W_PH", SDT_MipsDPA>; |
| 63 | def MipsDPAQX_SA_W_PH : MipsDSPSideEffectBase<"DPAQX_SA_W_PH", SDT_MipsDPA>; |
| 64 | def MipsDPAX_W_PH : MipsDSPBase<"DPAX_W_PH", SDT_MipsDPA>; |
| 65 | def MipsDPSX_W_PH : MipsDSPBase<"DPSX_W_PH", SDT_MipsDPA>; |
| 66 | def MipsDPSQX_S_W_PH : MipsDSPSideEffectBase<"DPSQX_S_W_PH", SDT_MipsDPA>; |
| 67 | def MipsDPSQX_SA_W_PH : MipsDSPSideEffectBase<"DPSQX_SA_W_PH", SDT_MipsDPA>; |
| 68 | def MipsMULSA_W_PH : MipsDSPBase<"MULSA_W_PH", SDT_MipsDPA>; |
| 69 | |
| 70 | def MipsMULT : MipsDSPBase<"MULT", SDT_MipsDPA>; |
| 71 | def MipsMULTU : MipsDSPBase<"MULTU", SDT_MipsDPA>; |
| 72 | def MipsMADD_DSP : MipsDSPBase<"MADD_DSP", SDT_MipsDPA>; |
| 73 | def MipsMADDU_DSP : MipsDSPBase<"MADDU_DSP", SDT_MipsDPA>; |
| 74 | def MipsMSUB_DSP : MipsDSPBase<"MSUB_DSP", SDT_MipsDPA>; |
| 75 | def MipsMSUBU_DSP : MipsDSPBase<"MSUBU_DSP", SDT_MipsDPA>; |
| 76 | |
| 77 | // Flags. |
| 78 | class IsCommutable { |
| 79 | bit isCommutable = 1; |
| 80 | } |
| 81 | |
| 82 | class UseAC { |
| 83 | list<Register> Uses = [AC0]; |
| 84 | } |
| 85 | |
Akira Hatanaka | d09642b | 2012-09-27 03:13:59 +0000 | [diff] [blame] | 86 | class UseDSPCtrl { |
| 87 | list<Register> Uses = [DSPCtrl]; |
| 88 | } |
| 89 | |
| 90 | class ClearDefs { |
| 91 | list<Register> Defs = []; |
| 92 | } |
| 93 | |
Akira Hatanaka | 1babeaa | 2012-09-27 02:05:42 +0000 | [diff] [blame] | 94 | // Instruction encoding. |
Akira Hatanaka | d09642b | 2012-09-27 03:13:59 +0000 | [diff] [blame] | 95 | class ADDU_QB_ENC : ADDU_QB_FMT<0b00000>; |
| 96 | class ADDU_S_QB_ENC : ADDU_QB_FMT<0b00100>; |
| 97 | class SUBU_QB_ENC : ADDU_QB_FMT<0b00001>; |
| 98 | class SUBU_S_QB_ENC : ADDU_QB_FMT<0b00101>; |
| 99 | class ADDQ_PH_ENC : ADDU_QB_FMT<0b01010>; |
| 100 | class ADDQ_S_PH_ENC : ADDU_QB_FMT<0b01110>; |
| 101 | class SUBQ_PH_ENC : ADDU_QB_FMT<0b01011>; |
| 102 | class SUBQ_S_PH_ENC : ADDU_QB_FMT<0b01111>; |
| 103 | class ADDQ_S_W_ENC : ADDU_QB_FMT<0b10110>; |
| 104 | class SUBQ_S_W_ENC : ADDU_QB_FMT<0b10111>; |
| 105 | class ADDSC_ENC : ADDU_QB_FMT<0b10000>; |
| 106 | class ADDWC_ENC : ADDU_QB_FMT<0b10001>; |
| 107 | class MODSUB_ENC : ADDU_QB_FMT<0b10010>; |
| 108 | class RADDU_W_QB_ENC : RADDU_W_QB_FMT<0b10100>; |
Akira Hatanaka | b664ae6 | 2012-09-27 03:58:34 +0000 | [diff] [blame] | 109 | class PRECRQ_QB_PH_ENC : CMP_EQ_QB_R3_FMT<0b01100>; |
| 110 | class PRECRQ_PH_W_ENC : CMP_EQ_QB_R3_FMT<0b10100>; |
| 111 | class PRECRQ_RS_PH_W_ENC : CMP_EQ_QB_R3_FMT<0b10101>; |
| 112 | class PRECRQU_S_QB_PH_ENC : CMP_EQ_QB_R3_FMT<0b01111>; |
Akira Hatanaka | d09642b | 2012-09-27 03:13:59 +0000 | [diff] [blame] | 113 | class MULEU_S_PH_QBL_ENC : ADDU_QB_FMT<0b00110>; |
| 114 | class MULEU_S_PH_QBR_ENC : ADDU_QB_FMT<0b00111>; |
| 115 | class MULEQ_S_W_PHL_ENC : ADDU_QB_FMT<0b11100>; |
| 116 | class MULEQ_S_W_PHR_ENC : ADDU_QB_FMT<0b11101>; |
| 117 | class MULQ_RS_PH_ENC : ADDU_QB_FMT<0b11111>; |
Akira Hatanaka | 9061a46 | 2012-09-27 02:11:20 +0000 | [diff] [blame] | 118 | class MULSAQ_S_W_PH_ENC : DPA_W_PH_FMT<0b00110>; |
| 119 | class MAQ_S_W_PHL_ENC : DPA_W_PH_FMT<0b10100>; |
| 120 | class MAQ_S_W_PHR_ENC : DPA_W_PH_FMT<0b10110>; |
| 121 | class MAQ_SA_W_PHL_ENC : DPA_W_PH_FMT<0b10000>; |
| 122 | class MAQ_SA_W_PHR_ENC : DPA_W_PH_FMT<0b10010>; |
| 123 | class DPAU_H_QBL_ENC : DPA_W_PH_FMT<0b00011>; |
| 124 | class DPAU_H_QBR_ENC : DPA_W_PH_FMT<0b00111>; |
| 125 | class DPSU_H_QBL_ENC : DPA_W_PH_FMT<0b01011>; |
| 126 | class DPSU_H_QBR_ENC : DPA_W_PH_FMT<0b01111>; |
| 127 | class DPAQ_S_W_PH_ENC : DPA_W_PH_FMT<0b00100>; |
| 128 | class DPSQ_S_W_PH_ENC : DPA_W_PH_FMT<0b00101>; |
| 129 | class DPAQ_SA_L_W_ENC : DPA_W_PH_FMT<0b01100>; |
| 130 | class DPSQ_SA_L_W_ENC : DPA_W_PH_FMT<0b01101>; |
| 131 | class MULT_DSP_ENC : MULT_FMT<0b000000, 0b011000>; |
| 132 | class MULTU_DSP_ENC : MULT_FMT<0b000000, 0b011001>; |
| 133 | class MADD_DSP_ENC : MULT_FMT<0b011100, 0b000000>; |
| 134 | class MADDU_DSP_ENC : MULT_FMT<0b011100, 0b000001>; |
| 135 | class MSUB_DSP_ENC : MULT_FMT<0b011100, 0b000100>; |
| 136 | class MSUBU_DSP_ENC : MULT_FMT<0b011100, 0b000101>; |
Akira Hatanaka | b664ae6 | 2012-09-27 03:58:34 +0000 | [diff] [blame] | 137 | class CMPU_EQ_QB_ENC : CMP_EQ_QB_R2_FMT<0b00000>; |
| 138 | class CMPU_LT_QB_ENC : CMP_EQ_QB_R2_FMT<0b00001>; |
| 139 | class CMPU_LE_QB_ENC : CMP_EQ_QB_R2_FMT<0b00010>; |
| 140 | class CMPGU_EQ_QB_ENC : CMP_EQ_QB_R3_FMT<0b00100>; |
| 141 | class CMPGU_LT_QB_ENC : CMP_EQ_QB_R3_FMT<0b00101>; |
| 142 | class CMPGU_LE_QB_ENC : CMP_EQ_QB_R3_FMT<0b00110>; |
| 143 | class CMP_EQ_PH_ENC : CMP_EQ_QB_R2_FMT<0b01000>; |
| 144 | class CMP_LT_PH_ENC : CMP_EQ_QB_R2_FMT<0b01001>; |
| 145 | class CMP_LE_PH_ENC : CMP_EQ_QB_R2_FMT<0b01010>; |
| 146 | class PACKRL_PH_ENC : CMP_EQ_QB_R3_FMT<0b01110>; |
| 147 | class PICK_QB_ENC : CMP_EQ_QB_R3_FMT<0b00011>; |
| 148 | class PICK_PH_ENC : CMP_EQ_QB_R3_FMT<0b01011>; |
Akira Hatanaka | e4bd054 | 2012-09-27 02:15:57 +0000 | [diff] [blame] | 149 | class BPOSGE32_ENC : BPOSGE32_FMT<0b11100>; |
Akira Hatanaka | 9061a46 | 2012-09-27 02:11:20 +0000 | [diff] [blame] | 150 | |
Akira Hatanaka | 1babeaa | 2012-09-27 02:05:42 +0000 | [diff] [blame] | 151 | class EXTP_ENC : EXTR_W_TY1_FMT<0b00010>; |
| 152 | class EXTPV_ENC : EXTR_W_TY1_FMT<0b00011>; |
| 153 | class EXTPDP_ENC : EXTR_W_TY1_FMT<0b01010>; |
| 154 | class EXTPDPV_ENC : EXTR_W_TY1_FMT<0b01011>; |
| 155 | class EXTR_W_ENC : EXTR_W_TY1_FMT<0b00000>; |
| 156 | class EXTRV_W_ENC : EXTR_W_TY1_FMT<0b00001>; |
| 157 | class EXTR_R_W_ENC : EXTR_W_TY1_FMT<0b00100>; |
| 158 | class EXTRV_R_W_ENC : EXTR_W_TY1_FMT<0b00101>; |
| 159 | class EXTR_RS_W_ENC : EXTR_W_TY1_FMT<0b00110>; |
| 160 | class EXTRV_RS_W_ENC : EXTR_W_TY1_FMT<0b00111>; |
| 161 | class EXTR_S_H_ENC : EXTR_W_TY1_FMT<0b01110>; |
| 162 | class EXTRV_S_H_ENC : EXTR_W_TY1_FMT<0b01111>; |
Akira Hatanaka | 9061a46 | 2012-09-27 02:11:20 +0000 | [diff] [blame] | 163 | class SHILO_ENC : SHILO_R1_FMT<0b11010>; |
| 164 | class SHILOV_ENC : SHILO_R2_FMT<0b11011>; |
| 165 | class MTHLIP_ENC : SHILO_R2_FMT<0b11111>; |
| 166 | |
Akira Hatanaka | 314b43b | 2012-09-27 04:08:42 +0000 | [diff] [blame^] | 167 | class RDDSP_ENC : RDDSP_FMT<0b10010>; |
Akira Hatanaka | d09642b | 2012-09-27 03:13:59 +0000 | [diff] [blame] | 168 | class ADDU_PH_ENC : ADDU_QB_FMT<0b01000>; |
| 169 | class ADDU_S_PH_ENC : ADDU_QB_FMT<0b01100>; |
| 170 | class SUBU_PH_ENC : ADDU_QB_FMT<0b01001>; |
| 171 | class SUBU_S_PH_ENC : ADDU_QB_FMT<0b01101>; |
Akira Hatanaka | b664ae6 | 2012-09-27 03:58:34 +0000 | [diff] [blame] | 172 | class CMPGDU_EQ_QB_ENC : CMP_EQ_QB_R3_FMT<0b11000>; |
| 173 | class CMPGDU_LT_QB_ENC : CMP_EQ_QB_R3_FMT<0b11001>; |
| 174 | class CMPGDU_LE_QB_ENC : CMP_EQ_QB_R3_FMT<0b11010>; |
Akira Hatanaka | d09642b | 2012-09-27 03:13:59 +0000 | [diff] [blame] | 175 | class MULQ_S_PH_ENC : ADDU_QB_FMT<0b11110>; |
Akira Hatanaka | 9061a46 | 2012-09-27 02:11:20 +0000 | [diff] [blame] | 176 | class DPA_W_PH_ENC : DPA_W_PH_FMT<0b00000>; |
| 177 | class DPS_W_PH_ENC : DPA_W_PH_FMT<0b00001>; |
| 178 | class DPAQX_S_W_PH_ENC : DPA_W_PH_FMT<0b11000>; |
| 179 | class DPAQX_SA_W_PH_ENC : DPA_W_PH_FMT<0b11010>; |
| 180 | class DPAX_W_PH_ENC : DPA_W_PH_FMT<0b01000>; |
| 181 | class DPSX_W_PH_ENC : DPA_W_PH_FMT<0b01001>; |
| 182 | class DPSQX_S_W_PH_ENC : DPA_W_PH_FMT<0b11001>; |
| 183 | class DPSQX_SA_W_PH_ENC : DPA_W_PH_FMT<0b11011>; |
| 184 | class MULSA_W_PH_ENC : DPA_W_PH_FMT<0b00010>; |
Akira Hatanaka | b664ae6 | 2012-09-27 03:58:34 +0000 | [diff] [blame] | 185 | class PRECR_QB_PH_ENC : CMP_EQ_QB_R3_FMT<0b01101>; |
| 186 | class PRECR_SRA_PH_W_ENC : PRECR_SRA_PH_W_FMT<0b11110>; |
| 187 | class PRECR_SRA_R_PH_W_ENC : PRECR_SRA_PH_W_FMT<0b11111>; |
Akira Hatanaka | 1babeaa | 2012-09-27 02:05:42 +0000 | [diff] [blame] | 188 | |
| 189 | // Instruction desc. |
Akira Hatanaka | d09642b | 2012-09-27 03:13:59 +0000 | [diff] [blame] | 190 | class ADDU_QB_DESC_BASE<string instr_asm, SDPatternOperator OpNode, |
| 191 | InstrItinClass itin, RegisterClass RCD, |
| 192 | RegisterClass RCS, RegisterClass RCT = RCS> { |
| 193 | dag OutOperandList = (outs RCD:$rd); |
| 194 | dag InOperandList = (ins RCS:$rs, RCT:$rt); |
| 195 | string AsmString = !strconcat(instr_asm, "\t$rd, $rs, $rt"); |
| 196 | list<dag> Pattern = [(set RCD:$rd, (OpNode RCS:$rs, RCT:$rt))]; |
| 197 | InstrItinClass Itinerary = itin; |
| 198 | list<Register> Defs = [DSPCtrl]; |
| 199 | } |
| 200 | |
| 201 | class RADDU_W_QB_DESC_BASE<string instr_asm, SDPatternOperator OpNode, |
| 202 | InstrItinClass itin, RegisterClass RCD, |
| 203 | RegisterClass RCS = RCD> { |
| 204 | dag OutOperandList = (outs RCD:$rd); |
| 205 | dag InOperandList = (ins RCS:$rs); |
| 206 | string AsmString = !strconcat(instr_asm, "\t$rd, $rs"); |
| 207 | list<dag> Pattern = [(set RCD:$rd, (OpNode RCS:$rs))]; |
| 208 | InstrItinClass Itinerary = itin; |
| 209 | list<Register> Defs = [DSPCtrl]; |
| 210 | } |
| 211 | |
Akira Hatanaka | b664ae6 | 2012-09-27 03:58:34 +0000 | [diff] [blame] | 212 | class CMP_EQ_QB_R2_DESC_BASE<string instr_asm, SDPatternOperator OpNode, |
| 213 | InstrItinClass itin, RegisterClass RCS, |
| 214 | RegisterClass RCT = RCS> { |
| 215 | dag OutOperandList = (outs); |
| 216 | dag InOperandList = (ins RCS:$rs, RCT:$rt); |
| 217 | string AsmString = !strconcat(instr_asm, "\t$rs, $rt"); |
| 218 | list<dag> Pattern = [(OpNode RCS:$rs, RCT:$rt)]; |
| 219 | InstrItinClass Itinerary = itin; |
| 220 | list<Register> Defs = [DSPCtrl]; |
| 221 | } |
| 222 | |
| 223 | class CMP_EQ_QB_R3_DESC_BASE<string instr_asm, SDPatternOperator OpNode, |
| 224 | InstrItinClass itin, RegisterClass RCD, |
| 225 | RegisterClass RCS, RegisterClass RCT = RCS> { |
| 226 | dag OutOperandList = (outs RCD:$rd); |
| 227 | dag InOperandList = (ins RCS:$rs, RCT:$rt); |
| 228 | string AsmString = !strconcat(instr_asm, "\t$rd, $rs, $rt"); |
| 229 | list<dag> Pattern = [(set RCD:$rd, (OpNode RCS:$rs, RCT:$rt))]; |
| 230 | InstrItinClass Itinerary = itin; |
| 231 | list<Register> Defs = [DSPCtrl]; |
| 232 | } |
| 233 | |
| 234 | class PRECR_SRA_PH_W_DESC_BASE<string instr_asm, SDPatternOperator OpNode, |
| 235 | InstrItinClass itin, RegisterClass RCT, |
| 236 | RegisterClass RCS = RCT> { |
| 237 | dag OutOperandList = (outs RCT:$rt); |
| 238 | dag InOperandList = (ins RCS:$rs, shamt:$sa, RCS:$src); |
| 239 | string AsmString = !strconcat(instr_asm, "\t$rt, $rs, $sa"); |
| 240 | list<dag> Pattern = [(set RCT:$rt, (OpNode RCS:$src, RCS:$rs, immZExt5:$sa))]; |
| 241 | InstrItinClass Itinerary = itin; |
| 242 | list<Register> Defs = [DSPCtrl]; |
| 243 | string Constraints = "$src = $rt"; |
| 244 | } |
| 245 | |
Akira Hatanaka | 1babeaa | 2012-09-27 02:05:42 +0000 | [diff] [blame] | 246 | class EXTR_W_TY1_R2_DESC_BASE<string instr_asm, SDPatternOperator OpNode, |
| 247 | InstrItinClass itin> { |
| 248 | dag OutOperandList = (outs CPURegs:$rt); |
| 249 | dag InOperandList = (ins ACRegs:$ac, CPURegs:$shift_rs); |
| 250 | string AsmString = !strconcat(instr_asm, "\t$rt, $ac, $shift_rs"); |
| 251 | InstrItinClass Itinerary = itin; |
| 252 | list<Register> Defs = [DSPCtrl]; |
| 253 | } |
| 254 | |
| 255 | class EXTR_W_TY1_R1_DESC_BASE<string instr_asm, SDPatternOperator OpNode, |
| 256 | InstrItinClass itin> { |
| 257 | dag OutOperandList = (outs CPURegs:$rt); |
| 258 | dag InOperandList = (ins ACRegs:$ac, uimm16:$shift_rs); |
| 259 | string AsmString = !strconcat(instr_asm, "\t$rt, $ac, $shift_rs"); |
| 260 | InstrItinClass Itinerary = itin; |
| 261 | list<Register> Defs = [DSPCtrl]; |
| 262 | } |
| 263 | |
Akira Hatanaka | 9061a46 | 2012-09-27 02:11:20 +0000 | [diff] [blame] | 264 | class SHILO_R1_PSEUDO_BASE<SDPatternOperator OpNode, InstrItinClass itin, |
| 265 | Instruction realinst> : |
| 266 | PseudoDSP<(outs), (ins simm16:$shift), [(OpNode immSExt6:$shift)]>, |
| 267 | PseudoInstExpansion<(realinst AC0, simm16:$shift)> { |
| 268 | list<Register> Defs = [DSPCtrl, AC0]; |
| 269 | list<Register> Uses = [AC0]; |
| 270 | InstrItinClass Itinerary = itin; |
| 271 | } |
| 272 | |
| 273 | class SHILO_R1_DESC_BASE<string instr_asm> { |
| 274 | dag OutOperandList = (outs ACRegs:$ac); |
| 275 | dag InOperandList = (ins simm16:$shift); |
| 276 | string AsmString = !strconcat(instr_asm, "\t$ac, $shift"); |
| 277 | } |
| 278 | |
| 279 | class SHILO_R2_PSEUDO_BASE<SDPatternOperator OpNode, InstrItinClass itin, |
| 280 | Instruction realinst> : |
| 281 | PseudoDSP<(outs), (ins CPURegs:$rs), [(OpNode CPURegs:$rs)]>, |
| 282 | PseudoInstExpansion<(realinst AC0, CPURegs:$rs)> { |
| 283 | list<Register> Defs = [DSPCtrl, AC0]; |
| 284 | list<Register> Uses = [AC0]; |
| 285 | InstrItinClass Itinerary = itin; |
| 286 | } |
| 287 | |
| 288 | class SHILO_R2_DESC_BASE<string instr_asm> { |
| 289 | dag OutOperandList = (outs ACRegs:$ac); |
| 290 | dag InOperandList = (ins CPURegs:$rs); |
| 291 | string AsmString = !strconcat(instr_asm, "\t$ac, $rs"); |
| 292 | } |
| 293 | |
| 294 | class MTHLIP_DESC_BASE<string instr_asm> { |
| 295 | dag OutOperandList = (outs ACRegs:$ac); |
| 296 | dag InOperandList = (ins CPURegs:$rs); |
| 297 | string AsmString = !strconcat(instr_asm, "\t$rs, $ac"); |
| 298 | } |
| 299 | |
Akira Hatanaka | 314b43b | 2012-09-27 04:08:42 +0000 | [diff] [blame^] | 300 | class RDDSP_DESC_BASE<string instr_asm, SDPatternOperator OpNode, |
| 301 | InstrItinClass itin> { |
| 302 | dag OutOperandList = (outs CPURegs:$rd); |
| 303 | dag InOperandList = (ins uimm16:$mask); |
| 304 | string AsmString = !strconcat(instr_asm, "\t$rd, $mask"); |
| 305 | list<dag> Pattern = [(set CPURegs:$rd, (OpNode immZExt10:$mask))]; |
| 306 | InstrItinClass Itinerary = itin; |
| 307 | list<Register> Uses = [DSPCtrl]; |
| 308 | } |
| 309 | |
Akira Hatanaka | 9061a46 | 2012-09-27 02:11:20 +0000 | [diff] [blame] | 310 | class DPA_W_PH_PSEUDO_BASE<SDPatternOperator OpNode, InstrItinClass itin, |
| 311 | Instruction realinst> : |
| 312 | PseudoDSP<(outs), (ins CPURegs:$rs, CPURegs:$rt), |
| 313 | [(OpNode CPURegs:$rs, CPURegs:$rt)]>, |
| 314 | PseudoInstExpansion<(realinst AC0, CPURegs:$rs, CPURegs:$rt)> { |
| 315 | list<Register> Defs = [DSPCtrl, AC0]; |
| 316 | list<Register> Uses = [AC0]; |
| 317 | InstrItinClass Itinerary = itin; |
| 318 | } |
| 319 | |
| 320 | class DPA_W_PH_DESC_BASE<string instr_asm> { |
| 321 | dag OutOperandList = (outs ACRegs:$ac); |
| 322 | dag InOperandList = (ins CPURegs:$rs, CPURegs:$rt); |
| 323 | string AsmString = !strconcat(instr_asm, "\t$ac, $rs, $rt"); |
| 324 | } |
| 325 | |
| 326 | class MULT_PSEUDO_BASE<SDPatternOperator OpNode, InstrItinClass itin, |
| 327 | Instruction realinst> : |
| 328 | PseudoDSP<(outs), (ins CPURegs:$rs, CPURegs:$rt), |
| 329 | [(OpNode CPURegs:$rs, CPURegs:$rt)]>, |
| 330 | PseudoInstExpansion<(realinst AC0, CPURegs:$rs, CPURegs:$rt)> { |
| 331 | list<Register> Defs = [DSPCtrl, AC0]; |
| 332 | InstrItinClass Itinerary = itin; |
| 333 | } |
| 334 | |
| 335 | class MULT_DESC_BASE<string instr_asm> { |
| 336 | dag OutOperandList = (outs ACRegs:$ac); |
| 337 | dag InOperandList = (ins CPURegs:$rs, CPURegs:$rt); |
| 338 | string AsmString = !strconcat(instr_asm, "\t$ac, $rs, $rt"); |
| 339 | } |
| 340 | |
Akira Hatanaka | e4bd054 | 2012-09-27 02:15:57 +0000 | [diff] [blame] | 341 | class BPOSGE32_PSEUDO_DESC_BASE<SDPatternOperator OpNode, InstrItinClass itin> : |
| 342 | MipsPseudo<(outs CPURegs:$dst), (ins), "", [(set CPURegs:$dst, (OpNode))]> { |
| 343 | list<Register> Uses = [DSPCtrl]; |
| 344 | bit usesCustomInserter = 1; |
| 345 | } |
| 346 | |
| 347 | class BPOSGE32_DESC_BASE<string instr_asm, InstrItinClass itin> { |
| 348 | dag OutOperandList = (outs); |
| 349 | dag InOperandList = (ins brtarget:$offset); |
| 350 | string AsmString = !strconcat(instr_asm, "\t$offset"); |
| 351 | InstrItinClass Itinerary = itin; |
| 352 | list<Register> Uses = [DSPCtrl]; |
| 353 | bit isBranch = 1; |
| 354 | bit isTerminator = 1; |
| 355 | bit hasDelaySlot = 1; |
| 356 | } |
| 357 | |
Akira Hatanaka | 1babeaa | 2012-09-27 02:05:42 +0000 | [diff] [blame] | 358 | //===----------------------------------------------------------------------===// |
| 359 | // MIPS DSP Rev 1 |
| 360 | //===----------------------------------------------------------------------===// |
| 361 | |
Akira Hatanaka | d09642b | 2012-09-27 03:13:59 +0000 | [diff] [blame] | 362 | // Addition/subtraction |
| 363 | class ADDU_QB_DESC : ADDU_QB_DESC_BASE<"addu.qb", int_mips_addu_qb, NoItinerary, |
| 364 | DSPRegs, DSPRegs>, IsCommutable; |
| 365 | |
| 366 | class ADDU_S_QB_DESC : ADDU_QB_DESC_BASE<"addu_s.qb", int_mips_addu_s_qb, |
| 367 | NoItinerary, DSPRegs, DSPRegs>, |
| 368 | IsCommutable; |
| 369 | |
| 370 | class SUBU_QB_DESC : ADDU_QB_DESC_BASE<"subu.qb", int_mips_subu_qb, NoItinerary, |
| 371 | DSPRegs, DSPRegs>; |
| 372 | |
| 373 | class SUBU_S_QB_DESC : ADDU_QB_DESC_BASE<"subu_s.qb", int_mips_subu_s_qb, |
| 374 | NoItinerary, DSPRegs, DSPRegs>; |
| 375 | |
| 376 | class ADDQ_PH_DESC : ADDU_QB_DESC_BASE<"addq.ph", int_mips_addq_ph, NoItinerary, |
| 377 | DSPRegs, DSPRegs>, IsCommutable; |
| 378 | |
| 379 | class ADDQ_S_PH_DESC : ADDU_QB_DESC_BASE<"addq_s.ph", int_mips_addq_s_ph, |
| 380 | NoItinerary, DSPRegs, DSPRegs>, |
| 381 | IsCommutable; |
| 382 | |
| 383 | class SUBQ_PH_DESC : ADDU_QB_DESC_BASE<"subq.ph", int_mips_subq_ph, NoItinerary, |
| 384 | DSPRegs, DSPRegs>; |
| 385 | |
| 386 | class SUBQ_S_PH_DESC : ADDU_QB_DESC_BASE<"subq_s.ph", int_mips_subq_s_ph, |
| 387 | NoItinerary, DSPRegs, DSPRegs>; |
| 388 | |
| 389 | class ADDQ_S_W_DESC : ADDU_QB_DESC_BASE<"addq_s.w", int_mips_addq_s_w, |
| 390 | NoItinerary, CPURegs, CPURegs>, |
| 391 | IsCommutable; |
| 392 | |
| 393 | class SUBQ_S_W_DESC : ADDU_QB_DESC_BASE<"subq_s.w", int_mips_subq_s_w, |
| 394 | NoItinerary, CPURegs, CPURegs>; |
| 395 | |
| 396 | class ADDSC_DESC : ADDU_QB_DESC_BASE<"addsc", int_mips_addsc, NoItinerary, |
| 397 | CPURegs, CPURegs>, IsCommutable; |
| 398 | |
| 399 | class ADDWC_DESC : ADDU_QB_DESC_BASE<"addwc", int_mips_addwc, NoItinerary, |
| 400 | CPURegs, CPURegs>, |
| 401 | IsCommutable, UseDSPCtrl; |
| 402 | |
| 403 | class MODSUB_DESC : ADDU_QB_DESC_BASE<"modsub", int_mips_modsub, NoItinerary, |
| 404 | CPURegs, CPURegs>, ClearDefs; |
| 405 | |
| 406 | class RADDU_W_QB_DESC : RADDU_W_QB_DESC_BASE<"raddu.w.qb", int_mips_raddu_w_qb, |
| 407 | NoItinerary, CPURegs, DSPRegs>, |
| 408 | ClearDefs; |
| 409 | |
Akira Hatanaka | b664ae6 | 2012-09-27 03:58:34 +0000 | [diff] [blame] | 410 | // Precision reduce/expand |
| 411 | class PRECRQ_QB_PH_DESC : CMP_EQ_QB_R3_DESC_BASE<"precrq.qb.ph", |
| 412 | int_mips_precrq_qb_ph, |
| 413 | NoItinerary, DSPRegs, DSPRegs>, |
| 414 | ClearDefs; |
| 415 | |
| 416 | class PRECRQ_PH_W_DESC : CMP_EQ_QB_R3_DESC_BASE<"precrq.ph.w", |
| 417 | int_mips_precrq_ph_w, |
| 418 | NoItinerary, DSPRegs, CPURegs>, |
| 419 | ClearDefs; |
| 420 | |
| 421 | class PRECRQ_RS_PH_W_DESC : CMP_EQ_QB_R3_DESC_BASE<"precrq_rs.ph.w", |
| 422 | int_mips_precrq_rs_ph_w, |
| 423 | NoItinerary, DSPRegs, |
| 424 | CPURegs>; |
| 425 | |
| 426 | class PRECRQU_S_QB_PH_DESC : CMP_EQ_QB_R3_DESC_BASE<"precrqu_s.qb.ph", |
| 427 | int_mips_precrqu_s_qb_ph, |
| 428 | NoItinerary, DSPRegs, |
| 429 | DSPRegs>; |
| 430 | |
Akira Hatanaka | 9061a46 | 2012-09-27 02:11:20 +0000 | [diff] [blame] | 431 | // Multiplication |
Akira Hatanaka | d09642b | 2012-09-27 03:13:59 +0000 | [diff] [blame] | 432 | class MULEU_S_PH_QBL_DESC : ADDU_QB_DESC_BASE<"muleu_s.ph.qbl", |
| 433 | int_mips_muleu_s_ph_qbl, |
| 434 | NoItinerary, DSPRegs, DSPRegs>; |
| 435 | |
| 436 | class MULEU_S_PH_QBR_DESC : ADDU_QB_DESC_BASE<"muleu_s.ph.qbr", |
| 437 | int_mips_muleu_s_ph_qbr, |
| 438 | NoItinerary, DSPRegs, DSPRegs>; |
| 439 | |
| 440 | class MULEQ_S_W_PHL_DESC : ADDU_QB_DESC_BASE<"muleq_s.w.phl", |
| 441 | int_mips_muleq_s_w_phl, |
| 442 | NoItinerary, CPURegs, DSPRegs>, |
| 443 | IsCommutable; |
| 444 | |
| 445 | class MULEQ_S_W_PHR_DESC : ADDU_QB_DESC_BASE<"muleq_s.w.phr", |
| 446 | int_mips_muleq_s_w_phr, |
| 447 | NoItinerary, CPURegs, DSPRegs>, |
| 448 | IsCommutable; |
| 449 | |
| 450 | class MULQ_RS_PH_DESC : ADDU_QB_DESC_BASE<"mulq_rs.ph", int_mips_mulq_rs_ph, |
| 451 | NoItinerary, DSPRegs, DSPRegs>, |
| 452 | IsCommutable; |
| 453 | |
Akira Hatanaka | 9061a46 | 2012-09-27 02:11:20 +0000 | [diff] [blame] | 454 | class MULSAQ_S_W_PH_DESC : DPA_W_PH_DESC_BASE<"mulsaq_s.w.ph">; |
| 455 | |
| 456 | class MAQ_S_W_PHL_DESC : DPA_W_PH_DESC_BASE<"maq_s.w.phl">; |
| 457 | |
| 458 | class MAQ_S_W_PHR_DESC : DPA_W_PH_DESC_BASE<"maq_s.w.phr">; |
| 459 | |
| 460 | class MAQ_SA_W_PHL_DESC : DPA_W_PH_DESC_BASE<"maq_sa.w.phl">; |
| 461 | |
| 462 | class MAQ_SA_W_PHR_DESC : DPA_W_PH_DESC_BASE<"maq_sa.w.phr">; |
| 463 | |
| 464 | // Dot product with accumulate/subtract |
| 465 | class DPAU_H_QBL_DESC : DPA_W_PH_DESC_BASE<"dpau.h.qbl">; |
| 466 | |
| 467 | class DPAU_H_QBR_DESC : DPA_W_PH_DESC_BASE<"dpau.h.qbr">; |
| 468 | |
| 469 | class DPSU_H_QBL_DESC : DPA_W_PH_DESC_BASE<"dpsu.h.qbl">; |
| 470 | |
| 471 | class DPSU_H_QBR_DESC : DPA_W_PH_DESC_BASE<"dpsu.h.qbr">; |
| 472 | |
| 473 | class DPAQ_S_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpaq_s.w.ph">; |
| 474 | |
| 475 | class DPSQ_S_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpsq_s.w.ph">; |
| 476 | |
| 477 | class DPAQ_SA_L_W_DESC : DPA_W_PH_DESC_BASE<"dpaq_sa.l.w">; |
| 478 | |
| 479 | class DPSQ_SA_L_W_DESC : DPA_W_PH_DESC_BASE<"dpsq_sa.l.w">; |
| 480 | |
| 481 | class MULT_DSP_DESC : MULT_DESC_BASE<"mult">; |
| 482 | |
| 483 | class MULTU_DSP_DESC : MULT_DESC_BASE<"multu">; |
| 484 | |
| 485 | class MADD_DSP_DESC : MULT_DESC_BASE<"madd">; |
| 486 | |
| 487 | class MADDU_DSP_DESC : MULT_DESC_BASE<"maddu">; |
| 488 | |
| 489 | class MSUB_DSP_DESC : MULT_DESC_BASE<"msub">; |
| 490 | |
| 491 | class MSUBU_DSP_DESC : MULT_DESC_BASE<"msubu">; |
| 492 | |
Akira Hatanaka | b664ae6 | 2012-09-27 03:58:34 +0000 | [diff] [blame] | 493 | // Comparison |
| 494 | class CMPU_EQ_QB_DESC : CMP_EQ_QB_R2_DESC_BASE<"cmpu.eq.qb", |
| 495 | int_mips_cmpu_eq_qb, NoItinerary, |
| 496 | DSPRegs>, IsCommutable; |
| 497 | |
| 498 | class CMPU_LT_QB_DESC : CMP_EQ_QB_R2_DESC_BASE<"cmpu.lt.qb", |
| 499 | int_mips_cmpu_lt_qb, NoItinerary, |
| 500 | DSPRegs>, IsCommutable; |
| 501 | |
| 502 | class CMPU_LE_QB_DESC : CMP_EQ_QB_R2_DESC_BASE<"cmpu.le.qb", |
| 503 | int_mips_cmpu_le_qb, NoItinerary, |
| 504 | DSPRegs>, IsCommutable; |
| 505 | |
| 506 | class CMPGU_EQ_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"cmpgu.eq.qb", |
| 507 | int_mips_cmpgu_eq_qb, |
| 508 | NoItinerary, CPURegs, DSPRegs>, |
| 509 | IsCommutable; |
| 510 | |
| 511 | class CMPGU_LT_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"cmpgu.lt.qb", |
| 512 | int_mips_cmpgu_lt_qb, |
| 513 | NoItinerary, CPURegs, DSPRegs>, |
| 514 | IsCommutable; |
| 515 | |
| 516 | class CMPGU_LE_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"cmpgu.le.qb", |
| 517 | int_mips_cmpgu_le_qb, |
| 518 | NoItinerary, CPURegs, DSPRegs>, |
| 519 | IsCommutable; |
| 520 | |
| 521 | class CMP_EQ_PH_DESC : CMP_EQ_QB_R2_DESC_BASE<"cmp.eq.ph", int_mips_cmp_eq_ph, |
| 522 | NoItinerary, DSPRegs>, |
| 523 | IsCommutable; |
| 524 | |
| 525 | class CMP_LT_PH_DESC : CMP_EQ_QB_R2_DESC_BASE<"cmp.lt.ph", int_mips_cmp_lt_ph, |
| 526 | NoItinerary, DSPRegs>, |
| 527 | IsCommutable; |
| 528 | |
| 529 | class CMP_LE_PH_DESC : CMP_EQ_QB_R2_DESC_BASE<"cmp.le.ph", int_mips_cmp_le_ph, |
| 530 | NoItinerary, DSPRegs>, |
| 531 | IsCommutable; |
| 532 | |
Akira Hatanaka | e4bd054 | 2012-09-27 02:15:57 +0000 | [diff] [blame] | 533 | // Misc |
Akira Hatanaka | b664ae6 | 2012-09-27 03:58:34 +0000 | [diff] [blame] | 534 | class PACKRL_PH_DESC : CMP_EQ_QB_R3_DESC_BASE<"packrl.ph", int_mips_packrl_ph, |
| 535 | NoItinerary, DSPRegs, DSPRegs>, |
| 536 | ClearDefs; |
| 537 | |
| 538 | class PICK_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"pick.qb", int_mips_pick_qb, |
| 539 | NoItinerary, DSPRegs, DSPRegs>, |
| 540 | ClearDefs, UseDSPCtrl; |
| 541 | |
| 542 | class PICK_PH_DESC : CMP_EQ_QB_R3_DESC_BASE<"pick.ph", int_mips_pick_ph, |
| 543 | NoItinerary, DSPRegs, DSPRegs>, |
| 544 | ClearDefs, UseDSPCtrl; |
| 545 | |
Akira Hatanaka | e4bd054 | 2012-09-27 02:15:57 +0000 | [diff] [blame] | 546 | class BPOSGE32_DESC : BPOSGE32_DESC_BASE<"bposge32", NoItinerary>; |
| 547 | |
Akira Hatanaka | 1babeaa | 2012-09-27 02:05:42 +0000 | [diff] [blame] | 548 | // Extr |
| 549 | class EXTP_DESC : EXTR_W_TY1_R1_DESC_BASE<"extp", MipsEXTP, NoItinerary>; |
| 550 | |
| 551 | class EXTPV_DESC : EXTR_W_TY1_R2_DESC_BASE<"extpv", MipsEXTP, NoItinerary>; |
| 552 | |
| 553 | class EXTPDP_DESC : EXTR_W_TY1_R1_DESC_BASE<"extpdp", MipsEXTPDP, NoItinerary>; |
| 554 | |
| 555 | class EXTPDPV_DESC : EXTR_W_TY1_R2_DESC_BASE<"extpdpv", MipsEXTPDP, |
| 556 | NoItinerary>; |
| 557 | |
| 558 | class EXTR_W_DESC : EXTR_W_TY1_R1_DESC_BASE<"extr.w", MipsEXTR_W, NoItinerary>; |
| 559 | |
| 560 | class EXTRV_W_DESC : EXTR_W_TY1_R2_DESC_BASE<"extrv.w", MipsEXTR_W, |
| 561 | NoItinerary>; |
| 562 | |
| 563 | class EXTR_R_W_DESC : EXTR_W_TY1_R1_DESC_BASE<"extr_r.w", MipsEXTR_R_W, |
| 564 | NoItinerary>; |
| 565 | |
| 566 | class EXTRV_R_W_DESC : EXTR_W_TY1_R2_DESC_BASE<"extrv_r.w", MipsEXTR_R_W, |
| 567 | NoItinerary>; |
| 568 | |
| 569 | class EXTR_RS_W_DESC : EXTR_W_TY1_R1_DESC_BASE<"extr_rs.w", MipsEXTR_RS_W, |
| 570 | NoItinerary>; |
| 571 | |
| 572 | class EXTRV_RS_W_DESC : EXTR_W_TY1_R2_DESC_BASE<"extrv_rs.w", MipsEXTR_RS_W, |
| 573 | NoItinerary>; |
| 574 | |
| 575 | class EXTR_S_H_DESC : EXTR_W_TY1_R1_DESC_BASE<"extr_s.h", MipsEXTR_S_H, |
| 576 | NoItinerary>; |
| 577 | |
| 578 | class EXTRV_S_H_DESC : EXTR_W_TY1_R2_DESC_BASE<"extrv_s.h", MipsEXTR_S_H, |
| 579 | NoItinerary>; |
| 580 | |
Akira Hatanaka | 9061a46 | 2012-09-27 02:11:20 +0000 | [diff] [blame] | 581 | class SHILO_DESC : SHILO_R1_DESC_BASE<"shilo">; |
| 582 | |
| 583 | class SHILOV_DESC : SHILO_R2_DESC_BASE<"shilov">; |
| 584 | |
| 585 | class MTHLIP_DESC : MTHLIP_DESC_BASE<"mthlip">; |
| 586 | |
Akira Hatanaka | 314b43b | 2012-09-27 04:08:42 +0000 | [diff] [blame^] | 587 | class RDDSP_DESC : RDDSP_DESC_BASE<"rddsp", int_mips_rddsp, NoItinerary>; |
| 588 | |
Akira Hatanaka | 9061a46 | 2012-09-27 02:11:20 +0000 | [diff] [blame] | 589 | //===----------------------------------------------------------------------===// |
| 590 | // MIPS DSP Rev 2 |
Akira Hatanaka | d09642b | 2012-09-27 03:13:59 +0000 | [diff] [blame] | 591 | // Addition/subtraction |
| 592 | class ADDU_PH_DESC : ADDU_QB_DESC_BASE<"addu.ph", int_mips_addu_ph, NoItinerary, |
| 593 | DSPRegs, DSPRegs>, IsCommutable; |
| 594 | |
| 595 | class ADDU_S_PH_DESC : ADDU_QB_DESC_BASE<"addu_s.ph", int_mips_addu_s_ph, |
| 596 | NoItinerary, DSPRegs, DSPRegs>, |
| 597 | IsCommutable; |
| 598 | |
| 599 | class SUBU_PH_DESC : ADDU_QB_DESC_BASE<"subu.ph", int_mips_subu_ph, NoItinerary, |
| 600 | DSPRegs, DSPRegs>; |
| 601 | |
| 602 | class SUBU_S_PH_DESC : ADDU_QB_DESC_BASE<"subu_s.ph", int_mips_subu_s_ph, |
| 603 | NoItinerary, DSPRegs, DSPRegs>; |
| 604 | |
Akira Hatanaka | b664ae6 | 2012-09-27 03:58:34 +0000 | [diff] [blame] | 605 | // Comparison |
| 606 | class CMPGDU_EQ_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"cmpgdu.eq.qb", |
| 607 | int_mips_cmpgdu_eq_qb, |
| 608 | NoItinerary, CPURegs, DSPRegs>, |
| 609 | IsCommutable; |
| 610 | |
| 611 | class CMPGDU_LT_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"cmpgdu.lt.qb", |
| 612 | int_mips_cmpgdu_lt_qb, |
| 613 | NoItinerary, CPURegs, DSPRegs>, |
| 614 | IsCommutable; |
| 615 | |
| 616 | class CMPGDU_LE_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"cmpgdu.le.qb", |
| 617 | int_mips_cmpgdu_le_qb, |
| 618 | NoItinerary, CPURegs, DSPRegs>, |
| 619 | IsCommutable; |
| 620 | |
Akira Hatanaka | d09642b | 2012-09-27 03:13:59 +0000 | [diff] [blame] | 621 | // Multiplication |
| 622 | class MULQ_S_PH_DESC : ADDU_QB_DESC_BASE<"mulq_s.ph", int_mips_mulq_s_ph, |
| 623 | NoItinerary, DSPRegs, DSPRegs>, |
| 624 | IsCommutable; |
| 625 | |
Akira Hatanaka | 9061a46 | 2012-09-27 02:11:20 +0000 | [diff] [blame] | 626 | // Dot product with accumulate/subtract |
| 627 | class DPA_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpa.w.ph">; |
| 628 | |
| 629 | class DPS_W_PH_DESC : DPA_W_PH_DESC_BASE<"dps.w.ph">; |
| 630 | |
| 631 | class DPAQX_S_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpaqx_s.w.ph">; |
| 632 | |
| 633 | class DPAQX_SA_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpaqx_sa.w.ph">; |
| 634 | |
| 635 | class DPAX_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpax.w.ph">; |
| 636 | |
| 637 | class DPSX_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpsx.w.ph">; |
| 638 | |
| 639 | class DPSQX_S_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpsqx_s.w.ph">; |
| 640 | |
| 641 | class DPSQX_SA_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpsqx_sa.w.ph">; |
| 642 | |
| 643 | class MULSA_W_PH_DESC : DPA_W_PH_DESC_BASE<"mulsa.w.ph">; |
| 644 | |
Akira Hatanaka | b664ae6 | 2012-09-27 03:58:34 +0000 | [diff] [blame] | 645 | // Precision reduce/expand |
| 646 | class PRECR_QB_PH_DESC : CMP_EQ_QB_R3_DESC_BASE<"precr.qb.ph", |
| 647 | int_mips_precr_qb_ph, |
| 648 | NoItinerary, DSPRegs, DSPRegs>; |
| 649 | |
| 650 | class PRECR_SRA_PH_W_DESC : PRECR_SRA_PH_W_DESC_BASE<"precr_sra.ph.w", |
| 651 | int_mips_precr_sra_ph_w, |
| 652 | NoItinerary, DSPRegs, |
| 653 | CPURegs>, ClearDefs; |
| 654 | |
| 655 | class PRECR_SRA_R_PH_W_DESC : PRECR_SRA_PH_W_DESC_BASE<"precr_sra_r.ph.w", |
| 656 | int_mips_precr_sra_r_ph_w, |
| 657 | NoItinerary, DSPRegs, |
| 658 | CPURegs>, ClearDefs; |
| 659 | |
Akira Hatanaka | e4bd054 | 2012-09-27 02:15:57 +0000 | [diff] [blame] | 660 | // Pseudos. |
| 661 | def BPOSGE32_PSEUDO : BPOSGE32_PSEUDO_DESC_BASE<int_mips_bposge32, NoItinerary>; |
| 662 | |
Akira Hatanaka | 1babeaa | 2012-09-27 02:05:42 +0000 | [diff] [blame] | 663 | // Instruction defs. |
| 664 | // MIPS DSP Rev 1 |
Akira Hatanaka | d09642b | 2012-09-27 03:13:59 +0000 | [diff] [blame] | 665 | def ADDU_QB : ADDU_QB_ENC, ADDU_QB_DESC; |
| 666 | def ADDU_S_QB : ADDU_S_QB_ENC, ADDU_S_QB_DESC; |
| 667 | def SUBU_QB : SUBU_QB_ENC, SUBU_QB_DESC; |
| 668 | def SUBU_S_QB : SUBU_S_QB_ENC, SUBU_S_QB_DESC; |
| 669 | def ADDQ_PH : ADDQ_PH_ENC, ADDQ_PH_DESC; |
| 670 | def ADDQ_S_PH : ADDQ_S_PH_ENC, ADDQ_S_PH_DESC; |
| 671 | def SUBQ_PH : SUBQ_PH_ENC, SUBQ_PH_DESC; |
| 672 | def SUBQ_S_PH : SUBQ_S_PH_ENC, SUBQ_S_PH_DESC; |
| 673 | def ADDQ_S_W : ADDQ_S_W_ENC, ADDQ_S_W_DESC; |
| 674 | def SUBQ_S_W : SUBQ_S_W_ENC, SUBQ_S_W_DESC; |
| 675 | def ADDSC : ADDSC_ENC, ADDSC_DESC; |
| 676 | def ADDWC : ADDWC_ENC, ADDWC_DESC; |
| 677 | def MODSUB : MODSUB_ENC, MODSUB_DESC; |
| 678 | def RADDU_W_QB : RADDU_W_QB_ENC, RADDU_W_QB_DESC; |
Akira Hatanaka | b664ae6 | 2012-09-27 03:58:34 +0000 | [diff] [blame] | 679 | def PRECRQ_QB_PH : PRECRQ_QB_PH_ENC, PRECRQ_QB_PH_DESC; |
| 680 | def PRECRQ_PH_W : PRECRQ_PH_W_ENC, PRECRQ_PH_W_DESC; |
| 681 | def PRECRQ_RS_PH_W : PRECRQ_RS_PH_W_ENC, PRECRQ_RS_PH_W_DESC; |
| 682 | def PRECRQU_S_QB_PH : PRECRQU_S_QB_PH_ENC, PRECRQU_S_QB_PH_DESC; |
Akira Hatanaka | d09642b | 2012-09-27 03:13:59 +0000 | [diff] [blame] | 683 | def MULEU_S_PH_QBL : MULEU_S_PH_QBL_ENC, MULEU_S_PH_QBL_DESC; |
| 684 | def MULEU_S_PH_QBR : MULEU_S_PH_QBR_ENC, MULEU_S_PH_QBR_DESC; |
| 685 | def MULEQ_S_W_PHL : MULEQ_S_W_PHL_ENC, MULEQ_S_W_PHL_DESC; |
| 686 | def MULEQ_S_W_PHR : MULEQ_S_W_PHR_ENC, MULEQ_S_W_PHR_DESC; |
| 687 | def MULQ_RS_PH : MULQ_RS_PH_ENC, MULQ_RS_PH_DESC; |
Akira Hatanaka | 9061a46 | 2012-09-27 02:11:20 +0000 | [diff] [blame] | 688 | def MULSAQ_S_W_PH : MULSAQ_S_W_PH_ENC, MULSAQ_S_W_PH_DESC; |
| 689 | def MAQ_S_W_PHL : MAQ_S_W_PHL_ENC, MAQ_S_W_PHL_DESC; |
| 690 | def MAQ_S_W_PHR : MAQ_S_W_PHR_ENC, MAQ_S_W_PHR_DESC; |
| 691 | def MAQ_SA_W_PHL : MAQ_SA_W_PHL_ENC, MAQ_SA_W_PHL_DESC; |
| 692 | def MAQ_SA_W_PHR : MAQ_SA_W_PHR_ENC, MAQ_SA_W_PHR_DESC; |
| 693 | def DPAU_H_QBL : DPAU_H_QBL_ENC, DPAU_H_QBL_DESC; |
| 694 | def DPAU_H_QBR : DPAU_H_QBR_ENC, DPAU_H_QBR_DESC; |
| 695 | def DPSU_H_QBL : DPSU_H_QBL_ENC, DPSU_H_QBL_DESC; |
| 696 | def DPSU_H_QBR : DPSU_H_QBR_ENC, DPSU_H_QBR_DESC; |
| 697 | def DPAQ_S_W_PH : DPAQ_S_W_PH_ENC, DPAQ_S_W_PH_DESC; |
| 698 | def DPSQ_S_W_PH : DPSQ_S_W_PH_ENC, DPSQ_S_W_PH_DESC; |
| 699 | def DPAQ_SA_L_W : DPAQ_SA_L_W_ENC, DPAQ_SA_L_W_DESC; |
| 700 | def DPSQ_SA_L_W : DPSQ_SA_L_W_ENC, DPSQ_SA_L_W_DESC; |
| 701 | def MULT_DSP : MULT_DSP_ENC, MULT_DSP_DESC; |
| 702 | def MULTU_DSP : MULTU_DSP_ENC, MULTU_DSP_DESC; |
| 703 | def MADD_DSP : MADD_DSP_ENC, MADD_DSP_DESC; |
| 704 | def MADDU_DSP : MADDU_DSP_ENC, MADDU_DSP_DESC; |
| 705 | def MSUB_DSP : MSUB_DSP_ENC, MSUB_DSP_DESC; |
| 706 | def MSUBU_DSP : MSUBU_DSP_ENC, MSUBU_DSP_DESC; |
Akira Hatanaka | b664ae6 | 2012-09-27 03:58:34 +0000 | [diff] [blame] | 707 | def CMPU_EQ_QB : CMPU_EQ_QB_ENC, CMPU_EQ_QB_DESC; |
| 708 | def CMPU_LT_QB : CMPU_LT_QB_ENC, CMPU_LT_QB_DESC; |
| 709 | def CMPU_LE_QB : CMPU_LE_QB_ENC, CMPU_LE_QB_DESC; |
| 710 | def CMPGU_EQ_QB : CMPGU_EQ_QB_ENC, CMPGU_EQ_QB_DESC; |
| 711 | def CMPGU_LT_QB : CMPGU_LT_QB_ENC, CMPGU_LT_QB_DESC; |
| 712 | def CMPGU_LE_QB : CMPGU_LE_QB_ENC, CMPGU_LE_QB_DESC; |
| 713 | def CMP_EQ_PH : CMP_EQ_PH_ENC, CMP_EQ_PH_DESC; |
| 714 | def CMP_LT_PH : CMP_LT_PH_ENC, CMP_LT_PH_DESC; |
| 715 | def CMP_LE_PH : CMP_LE_PH_ENC, CMP_LE_PH_DESC; |
| 716 | def PACKRL_PH : PACKRL_PH_ENC, PACKRL_PH_DESC; |
| 717 | def PICK_QB : PICK_QB_ENC, PICK_QB_DESC; |
| 718 | def PICK_PH : PICK_PH_ENC, PICK_PH_DESC; |
Akira Hatanaka | e4bd054 | 2012-09-27 02:15:57 +0000 | [diff] [blame] | 719 | def BPOSGE32 : BPOSGE32_ENC, BPOSGE32_DESC; |
Akira Hatanaka | 1babeaa | 2012-09-27 02:05:42 +0000 | [diff] [blame] | 720 | def EXTP : EXTP_ENC, EXTP_DESC; |
| 721 | def EXTPV : EXTPV_ENC, EXTPV_DESC; |
| 722 | def EXTPDP : EXTPDP_ENC, EXTPDP_DESC; |
| 723 | def EXTPDPV : EXTPDPV_ENC, EXTPDPV_DESC; |
| 724 | def EXTR_W : EXTR_W_ENC, EXTR_W_DESC; |
| 725 | def EXTRV_W : EXTRV_W_ENC, EXTRV_W_DESC; |
| 726 | def EXTR_R_W : EXTR_R_W_ENC, EXTR_R_W_DESC; |
| 727 | def EXTRV_R_W : EXTRV_R_W_ENC, EXTRV_R_W_DESC; |
| 728 | def EXTR_RS_W : EXTR_RS_W_ENC, EXTR_RS_W_DESC; |
| 729 | def EXTRV_RS_W : EXTRV_RS_W_ENC, EXTRV_RS_W_DESC; |
| 730 | def EXTR_S_H : EXTR_S_H_ENC, EXTR_S_H_DESC; |
| 731 | def EXTRV_S_H : EXTRV_S_H_ENC, EXTRV_S_H_DESC; |
Akira Hatanaka | 9061a46 | 2012-09-27 02:11:20 +0000 | [diff] [blame] | 732 | def SHILO : SHILO_ENC, SHILO_DESC; |
| 733 | def SHILOV : SHILOV_ENC, SHILOV_DESC; |
| 734 | def MTHLIP : MTHLIP_ENC, MTHLIP_DESC; |
Akira Hatanaka | 314b43b | 2012-09-27 04:08:42 +0000 | [diff] [blame^] | 735 | def RDDSP : RDDSP_ENC, RDDSP_DESC; |
Akira Hatanaka | 9061a46 | 2012-09-27 02:11:20 +0000 | [diff] [blame] | 736 | |
| 737 | // MIPS DSP Rev 2 |
| 738 | let Predicates = [HasDSPR2] in { |
| 739 | |
Akira Hatanaka | d09642b | 2012-09-27 03:13:59 +0000 | [diff] [blame] | 740 | def ADDU_PH : ADDU_PH_ENC, ADDU_PH_DESC; |
| 741 | def ADDU_S_PH : ADDU_S_PH_ENC, ADDU_S_PH_DESC; |
| 742 | def SUBU_PH : SUBU_PH_ENC, SUBU_PH_DESC; |
| 743 | def SUBU_S_PH : SUBU_S_PH_ENC, SUBU_S_PH_DESC; |
Akira Hatanaka | b664ae6 | 2012-09-27 03:58:34 +0000 | [diff] [blame] | 744 | def CMPGDU_EQ_QB : CMPGDU_EQ_QB_ENC, CMPGDU_EQ_QB_DESC; |
| 745 | def CMPGDU_LT_QB : CMPGDU_LT_QB_ENC, CMPGDU_LT_QB_DESC; |
| 746 | def CMPGDU_LE_QB : CMPGDU_LE_QB_ENC, CMPGDU_LE_QB_DESC; |
Akira Hatanaka | d09642b | 2012-09-27 03:13:59 +0000 | [diff] [blame] | 747 | def MULQ_S_PH : MULQ_S_PH_ENC, MULQ_S_PH_DESC; |
Akira Hatanaka | 9061a46 | 2012-09-27 02:11:20 +0000 | [diff] [blame] | 748 | def DPA_W_PH : DPA_W_PH_ENC, DPA_W_PH_DESC; |
| 749 | def DPS_W_PH : DPS_W_PH_ENC, DPS_W_PH_DESC; |
| 750 | def DPAQX_S_W_PH : DPAQX_S_W_PH_ENC, DPAQX_S_W_PH_DESC; |
| 751 | def DPAQX_SA_W_PH : DPAQX_SA_W_PH_ENC, DPAQX_SA_W_PH_DESC; |
| 752 | def DPAX_W_PH : DPAX_W_PH_ENC, DPAX_W_PH_DESC; |
| 753 | def DPSX_W_PH : DPSX_W_PH_ENC, DPSX_W_PH_DESC; |
| 754 | def DPSQX_S_W_PH : DPSQX_S_W_PH_ENC, DPSQX_S_W_PH_DESC; |
| 755 | def DPSQX_SA_W_PH : DPSQX_SA_W_PH_ENC, DPSQX_SA_W_PH_DESC; |
| 756 | def MULSA_W_PH : MULSA_W_PH_ENC, MULSA_W_PH_DESC; |
Akira Hatanaka | b664ae6 | 2012-09-27 03:58:34 +0000 | [diff] [blame] | 757 | def PRECR_QB_PH : PRECR_QB_PH_ENC, PRECR_QB_PH_DESC; |
| 758 | def PRECR_SRA_PH_W : PRECR_SRA_PH_W_ENC, PRECR_SRA_PH_W_DESC; |
| 759 | def PRECR_SRA_R_PH_W : PRECR_SRA_R_PH_W_ENC, PRECR_SRA_R_PH_W_DESC; |
Akira Hatanaka | 9061a46 | 2012-09-27 02:11:20 +0000 | [diff] [blame] | 760 | |
| 761 | } |
| 762 | |
| 763 | // Pseudos. |
| 764 | def MULSAQ_S_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsMULSAQ_S_W_PH, NoItinerary, |
| 765 | MULSAQ_S_W_PH>; |
| 766 | def MAQ_S_W_PHL_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsMAQ_S_W_PHL, NoItinerary, |
| 767 | MAQ_S_W_PHL>; |
| 768 | def MAQ_S_W_PHR_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsMAQ_S_W_PHR, NoItinerary, |
| 769 | MAQ_S_W_PHR>; |
| 770 | def MAQ_SA_W_PHL_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsMAQ_SA_W_PHL, NoItinerary, |
| 771 | MAQ_SA_W_PHL>; |
| 772 | def MAQ_SA_W_PHR_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsMAQ_SA_W_PHR, NoItinerary, |
| 773 | MAQ_SA_W_PHR>; |
| 774 | def DPAU_H_QBL_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAU_H_QBL, NoItinerary, |
| 775 | DPAU_H_QBL>; |
| 776 | def DPAU_H_QBR_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAU_H_QBR, NoItinerary, |
| 777 | DPAU_H_QBR>; |
| 778 | def DPSU_H_QBL_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSU_H_QBL, NoItinerary, |
| 779 | DPSU_H_QBL>; |
| 780 | def DPSU_H_QBR_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSU_H_QBR, NoItinerary, |
| 781 | DPSU_H_QBR>; |
| 782 | def DPAQ_S_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAQ_S_W_PH, NoItinerary, |
| 783 | DPAQ_S_W_PH>; |
| 784 | def DPSQ_S_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSQ_S_W_PH, NoItinerary, |
| 785 | DPSQ_S_W_PH>; |
| 786 | def DPAQ_SA_L_W_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAQ_SA_L_W, NoItinerary, |
| 787 | DPAQ_SA_L_W>; |
| 788 | def DPSQ_SA_L_W_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSQ_SA_L_W, NoItinerary, |
| 789 | DPSQ_SA_L_W>; |
| 790 | |
| 791 | def MULT_DSP_PSEUDO : MULT_PSEUDO_BASE<MipsMULT, NoItinerary, MULT_DSP>, |
| 792 | IsCommutable; |
| 793 | def MULTU_DSP_PSEUDO : MULT_PSEUDO_BASE<MipsMULTU, NoItinerary, MULTU_DSP>, |
| 794 | IsCommutable; |
| 795 | def MADD_DSP_PSEUDO : MULT_PSEUDO_BASE<MipsMADD_DSP, NoItinerary, MADD_DSP>, |
| 796 | IsCommutable, UseAC; |
| 797 | def MADDU_DSP_PSEUDO : MULT_PSEUDO_BASE<MipsMADDU_DSP, NoItinerary, MADDU_DSP>, |
| 798 | IsCommutable, UseAC; |
| 799 | def MSUB_DSP_PSEUDO : MULT_PSEUDO_BASE<MipsMSUB_DSP, NoItinerary, MSUB_DSP>, |
| 800 | UseAC; |
| 801 | def MSUBU_DSP_PSEUDO : MULT_PSEUDO_BASE<MipsMSUBU_DSP, NoItinerary, MSUBU_DSP>, |
| 802 | UseAC; |
| 803 | |
| 804 | def SHILO_PSEUDO : SHILO_R1_PSEUDO_BASE<MipsSHILO, NoItinerary, SHILO>; |
| 805 | def SHILOV_PSEUDO : SHILO_R2_PSEUDO_BASE<MipsSHILO, NoItinerary, SHILOV>; |
| 806 | def MTHLIP_PSEUDO : SHILO_R2_PSEUDO_BASE<MipsMTHLIP, NoItinerary, MTHLIP>; |
| 807 | |
| 808 | let Predicates = [HasDSPR2] in { |
| 809 | |
| 810 | def DPA_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPA_W_PH, NoItinerary, DPA_W_PH>; |
| 811 | def DPS_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPS_W_PH, NoItinerary, DPS_W_PH>; |
| 812 | def DPAQX_S_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAQX_S_W_PH, NoItinerary, |
| 813 | DPAQX_S_W_PH>; |
| 814 | def DPAQX_SA_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAQX_SA_W_PH, NoItinerary, |
| 815 | DPAQX_SA_W_PH>; |
| 816 | def DPAX_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAX_W_PH, NoItinerary, |
| 817 | DPAX_W_PH>; |
| 818 | def DPSX_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSX_W_PH, NoItinerary, |
| 819 | DPSX_W_PH>; |
| 820 | def DPSQX_S_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSQX_S_W_PH, NoItinerary, |
| 821 | DPSQX_S_W_PH>; |
| 822 | def DPSQX_SA_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSQX_SA_W_PH, NoItinerary, |
| 823 | DPSQX_SA_W_PH>; |
| 824 | def MULSA_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsMULSA_W_PH, NoItinerary, |
| 825 | MULSA_W_PH>; |
| 826 | |
| 827 | } |
Akira Hatanaka | 1babeaa | 2012-09-27 02:05:42 +0000 | [diff] [blame] | 828 | |
Akira Hatanaka | 5eeac4f | 2012-09-27 01:50:59 +0000 | [diff] [blame] | 829 | // Patterns. |
| 830 | class DSPPat<dag pattern, dag result, Predicate pred = HasDSP> : |
| 831 | Pat<pattern, result>, Requires<[pred]>; |
| 832 | |
Akira Hatanaka | de8231ea | 2012-09-27 01:56:38 +0000 | [diff] [blame] | 833 | class BitconvertPat<ValueType DstVT, ValueType SrcVT, RegisterClass DstRC, |
| 834 | RegisterClass SrcRC> : |
| 835 | DSPPat<(DstVT (bitconvert (SrcVT SrcRC:$src))), |
| 836 | (COPY_TO_REGCLASS SrcRC:$src, DstRC)>; |
| 837 | |
| 838 | def : BitconvertPat<i32, v2i16, CPURegs, DSPRegs>; |
| 839 | def : BitconvertPat<i32, v4i8, CPURegs, DSPRegs>; |
| 840 | def : BitconvertPat<v2i16, i32, DSPRegs, CPURegs>; |
| 841 | def : BitconvertPat<v4i8, i32, DSPRegs, CPURegs>; |
| 842 | |
Akira Hatanaka | 5eeac4f | 2012-09-27 01:50:59 +0000 | [diff] [blame] | 843 | def : DSPPat<(v2i16 (load addr:$a)), |
| 844 | (v2i16 (COPY_TO_REGCLASS (LW addr:$a), DSPRegs))>; |
| 845 | def : DSPPat<(v4i8 (load addr:$a)), |
| 846 | (v4i8 (COPY_TO_REGCLASS (LW addr:$a), DSPRegs))>; |
| 847 | def : DSPPat<(store (v2i16 DSPRegs:$val), addr:$a), |
| 848 | (SW (COPY_TO_REGCLASS DSPRegs:$val, CPURegs), addr:$a)>; |
| 849 | def : DSPPat<(store (v4i8 DSPRegs:$val), addr:$a), |
| 850 | (SW (COPY_TO_REGCLASS DSPRegs:$val, CPURegs), addr:$a)>; |
Akira Hatanaka | 1babeaa | 2012-09-27 02:05:42 +0000 | [diff] [blame] | 851 | |
| 852 | // Extr patterns. |
| 853 | class EXTR_W_TY1_R2_Pat<SDPatternOperator OpNode, Instruction Instr> : |
| 854 | DSPPat<(i32 (OpNode CPURegs:$rs)), (Instr AC0, CPURegs:$rs)>; |
| 855 | |
| 856 | class EXTR_W_TY1_R1_Pat<SDPatternOperator OpNode, Instruction Instr> : |
| 857 | DSPPat<(i32 (OpNode immZExt5:$shift)), (Instr AC0, immZExt5:$shift)>; |
| 858 | |
| 859 | def : EXTR_W_TY1_R1_Pat<MipsEXTP, EXTP>; |
| 860 | def : EXTR_W_TY1_R2_Pat<MipsEXTP, EXTPV>; |
| 861 | def : EXTR_W_TY1_R1_Pat<MipsEXTPDP, EXTPDP>; |
| 862 | def : EXTR_W_TY1_R2_Pat<MipsEXTPDP, EXTPDPV>; |
| 863 | def : EXTR_W_TY1_R1_Pat<MipsEXTR_W, EXTR_W>; |
| 864 | def : EXTR_W_TY1_R2_Pat<MipsEXTR_W, EXTRV_W>; |
| 865 | def : EXTR_W_TY1_R1_Pat<MipsEXTR_R_W, EXTR_R_W>; |
| 866 | def : EXTR_W_TY1_R2_Pat<MipsEXTR_R_W, EXTRV_R_W>; |
| 867 | def : EXTR_W_TY1_R1_Pat<MipsEXTR_RS_W, EXTR_RS_W>; |
| 868 | def : EXTR_W_TY1_R2_Pat<MipsEXTR_RS_W, EXTRV_RS_W>; |
| 869 | def : EXTR_W_TY1_R1_Pat<MipsEXTR_S_H, EXTR_S_H>; |
| 870 | def : EXTR_W_TY1_R2_Pat<MipsEXTR_S_H, EXTRV_S_H>; |