blob: 5f1c7f1fc42f1d7bc0a5fc5c631c2acb4edf6357 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SILowerControlFlow.cpp - Use predicates for control flow ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
Tom Stellardf8794352012-12-19 22:10:31 +000011/// \brief This pass lowers the pseudo control flow instructions to real
12/// machine instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +000013///
Tom Stellardf8794352012-12-19 22:10:31 +000014/// All control flow is handled using predicated instructions and
Tom Stellard75aadc22012-12-11 21:25:42 +000015/// a predicate stack. Each Scalar ALU controls the operations of 64 Vector
16/// ALUs. The Scalar ALU can update the predicate for any of the Vector ALUs
17/// by writting to the 64-bit EXEC register (each bit corresponds to a
18/// single vector ALU). Typically, for predicates, a vector ALU will write
19/// to its bit of the VCC register (like EXEC VCC is 64-bits, one for each
20/// Vector ALU) and then the ScalarALU will AND the VCC register with the
21/// EXEC to update the predicates.
22///
23/// For example:
24/// %VCC = V_CMP_GT_F32 %VGPR1, %VGPR2
Tom Stellardf8794352012-12-19 22:10:31 +000025/// %SGPR0 = SI_IF %VCC
Tom Stellard75aadc22012-12-11 21:25:42 +000026/// %VGPR0 = V_ADD_F32 %VGPR0, %VGPR0
Tom Stellardf8794352012-12-19 22:10:31 +000027/// %SGPR0 = SI_ELSE %SGPR0
Tom Stellard75aadc22012-12-11 21:25:42 +000028/// %VGPR0 = V_SUB_F32 %VGPR0, %VGPR0
Tom Stellardf8794352012-12-19 22:10:31 +000029/// SI_END_CF %SGPR0
Tom Stellard75aadc22012-12-11 21:25:42 +000030///
31/// becomes:
32///
33/// %SGPR0 = S_AND_SAVEEXEC_B64 %VCC // Save and update the exec mask
34/// %SGPR0 = S_XOR_B64 %SGPR0, %EXEC // Clear live bits from saved exec mask
Tom Stellardf8794352012-12-19 22:10:31 +000035/// S_CBRANCH_EXECZ label0 // This instruction is an optional
Tom Stellard75aadc22012-12-11 21:25:42 +000036/// // optimization which allows us to
37/// // branch if all the bits of
38/// // EXEC are zero.
39/// %VGPR0 = V_ADD_F32 %VGPR0, %VGPR0 // Do the IF block of the branch
40///
41/// label0:
42/// %SGPR0 = S_OR_SAVEEXEC_B64 %EXEC // Restore the exec mask for the Then block
43/// %EXEC = S_XOR_B64 %SGPR0, %EXEC // Clear live bits from saved exec mask
44/// S_BRANCH_EXECZ label1 // Use our branch optimization
45/// // instruction again.
46/// %VGPR0 = V_SUB_F32 %VGPR0, %VGPR // Do the THEN block
47/// label1:
Tom Stellardf8794352012-12-19 22:10:31 +000048/// %EXEC = S_OR_B64 %EXEC, %SGPR0 // Re-enable saved exec mask bits
Tom Stellard75aadc22012-12-11 21:25:42 +000049//===----------------------------------------------------------------------===//
50
51#include "AMDGPU.h"
Eric Christopherd9134482014-08-04 21:25:23 +000052#include "AMDGPUSubtarget.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000053#include "SIInstrInfo.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000054#include "llvm/ADT/SmallVector.h"
55#include "llvm/ADT/StringRef.h"
56#include "llvm/CodeGen/LiveIntervalAnalysis.h"
57#include "llvm/CodeGen/MachineBasicBlock.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000058#include "llvm/CodeGen/MachineFunction.h"
59#include "llvm/CodeGen/MachineFunctionPass.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000060#include "llvm/CodeGen/MachineInstr.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000061#include "llvm/CodeGen/MachineInstrBuilder.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000062#include "llvm/CodeGen/MachineOperand.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000063#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000064#include "llvm/CodeGen/Passes.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000065#include "llvm/CodeGen/SlotIndexes.h"
66#include "llvm/MC/MCRegisterInfo.h"
67#include "llvm/Pass.h"
68#include "llvm/Target/TargetRegisterInfo.h"
69#include <cassert>
70#include <iterator>
Tom Stellard75aadc22012-12-11 21:25:42 +000071
72using namespace llvm;
73
Matt Arsenault55d49cf2016-02-12 02:16:10 +000074#define DEBUG_TYPE "si-lower-control-flow"
75
Tom Stellard75aadc22012-12-11 21:25:42 +000076namespace {
77
Matt Arsenault55d49cf2016-02-12 02:16:10 +000078class SILowerControlFlow : public MachineFunctionPass {
Tom Stellard75aadc22012-12-11 21:25:42 +000079private:
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000080 const SIRegisterInfo *TRI = nullptr;
81 const SIInstrInfo *TII = nullptr;
82 LiveIntervals *LIS = nullptr;
83 MachineRegisterInfo *MRI = nullptr;
Tom Stellard75aadc22012-12-11 21:25:42 +000084
Matt Arsenault78fc9da2016-08-22 19:33:16 +000085 void emitIf(MachineInstr &MI);
86 void emitElse(MachineInstr &MI);
87 void emitBreak(MachineInstr &MI);
88 void emitIfBreak(MachineInstr &MI);
89 void emitElseBreak(MachineInstr &MI);
90 void emitLoop(MachineInstr &MI);
91 void emitEndCf(MachineInstr &MI);
Tom Stellardbe8ebee2013-01-18 21:15:50 +000092
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +000093 void findMaskOperands(MachineInstr &MI, unsigned OpNo,
94 SmallVectorImpl<MachineOperand> &Src) const;
95
96 void combineMasks(MachineInstr &MI);
97
Tom Stellard75aadc22012-12-11 21:25:42 +000098public:
Matt Arsenault55d49cf2016-02-12 02:16:10 +000099 static char ID;
100
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000101 SILowerControlFlow() : MachineFunctionPass(ID) {}
Tom Stellard75aadc22012-12-11 21:25:42 +0000102
Craig Topper5656db42014-04-29 07:57:24 +0000103 bool runOnMachineFunction(MachineFunction &MF) override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000104
Mehdi Amini117296c2016-10-01 02:56:57 +0000105 StringRef getPassName() const override {
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000106 return "SI Lower control flow pseudo instructions";
Tom Stellard75aadc22012-12-11 21:25:42 +0000107 }
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000108
109 void getAnalysisUsage(AnalysisUsage &AU) const override {
Matt Arsenaulte6740752016-09-29 01:44:16 +0000110 // Should preserve the same set that TwoAddressInstructions does.
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000111 AU.addPreserved<SlotIndexes>();
Matt Arsenaulte6740752016-09-29 01:44:16 +0000112 AU.addPreserved<LiveIntervals>();
113 AU.addPreservedID(LiveVariablesID);
114 AU.addPreservedID(MachineLoopInfoID);
115 AU.addPreservedID(MachineDominatorsID);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000116 AU.setPreservesCFG();
117 MachineFunctionPass::getAnalysisUsage(AU);
118 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000119};
120
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000121} // end anonymous namespace
Tom Stellard75aadc22012-12-11 21:25:42 +0000122
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000123char SILowerControlFlow::ID = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000124
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000125INITIALIZE_PASS(SILowerControlFlow, DEBUG_TYPE,
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000126 "SI lower control flow", false, false)
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000127
Matt Arsenaulte6740752016-09-29 01:44:16 +0000128static void setImpSCCDefDead(MachineInstr &MI, bool IsDead) {
129 MachineOperand &ImpDefSCC = MI.getOperand(3);
130 assert(ImpDefSCC.getReg() == AMDGPU::SCC && ImpDefSCC.isDef());
131
132 ImpDefSCC.setIsDead(IsDead);
133}
134
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000135char &llvm::SILowerControlFlowID = SILowerControlFlow::ID;
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000136
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000137void SILowerControlFlow::emitIf(MachineInstr &MI) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000138 MachineBasicBlock &MBB = *MI.getParent();
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000139 const DebugLoc &DL = MI.getDebugLoc();
140 MachineBasicBlock::iterator I(&MI);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000141
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000142 MachineOperand &SaveExec = MI.getOperand(0);
143 MachineOperand &Cond = MI.getOperand(1);
144 assert(SaveExec.getSubReg() == AMDGPU::NoSubRegister &&
145 Cond.getSubReg() == AMDGPU::NoSubRegister);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000146
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000147 unsigned SaveExecReg = SaveExec.getReg();
Matt Arsenault657f8712016-07-12 19:01:23 +0000148
Matt Arsenaulte6740752016-09-29 01:44:16 +0000149 MachineOperand &ImpDefSCC = MI.getOperand(4);
150 assert(ImpDefSCC.getReg() == AMDGPU::SCC && ImpDefSCC.isDef());
151
152 // Add an implicit def of exec to discourage scheduling VALU after this which
153 // will interfere with trying to form s_and_saveexec_b64 later.
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000154 unsigned CopyReg = MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000155 MachineInstr *CopyExec =
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000156 BuildMI(MBB, I, DL, TII->get(AMDGPU::COPY), CopyReg)
Matt Arsenaulte6740752016-09-29 01:44:16 +0000157 .addReg(AMDGPU::EXEC)
158 .addReg(AMDGPU::EXEC, RegState::ImplicitDefine);
159
160 unsigned Tmp = MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass);
161
162 MachineInstr *And =
163 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_AND_B64), Tmp)
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000164 .addReg(CopyReg)
Matt Arsenaulte6740752016-09-29 01:44:16 +0000165 //.addReg(AMDGPU::EXEC)
166 .addReg(Cond.getReg());
167 setImpSCCDefDead(*And, true);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000168
169 MachineInstr *Xor =
170 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_XOR_B64), SaveExecReg)
Matt Arsenaulte6740752016-09-29 01:44:16 +0000171 .addReg(Tmp)
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000172 .addReg(CopyReg);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000173 setImpSCCDefDead(*Xor, ImpDefSCC.isDead());
174
175 // Use a copy that is a terminator to get correct spill code placement it with
176 // fast regalloc.
177 MachineInstr *SetExec =
178 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_MOV_B64_term), AMDGPU::EXEC)
179 .addReg(Tmp, RegState::Kill);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000180
181 // Insert a pseudo terminator to help keep the verifier happy. This will also
182 // be used later when inserting skips.
Diana Picus116bbab2017-01-13 09:58:52 +0000183 MachineInstr *NewBr = BuildMI(MBB, I, DL, TII->get(AMDGPU::SI_MASK_BRANCH))
184 .add(MI.getOperand(2));
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000185
186 if (!LIS) {
187 MI.eraseFromParent();
188 return;
189 }
190
Matt Arsenaulte6740752016-09-29 01:44:16 +0000191 LIS->InsertMachineInstrInMaps(*CopyExec);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000192
Matt Arsenaulte6740752016-09-29 01:44:16 +0000193 // Replace with and so we don't need to fix the live interval for condition
194 // register.
195 LIS->ReplaceMachineInstrInMaps(MI, *And);
196
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000197 LIS->InsertMachineInstrInMaps(*Xor);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000198 LIS->InsertMachineInstrInMaps(*SetExec);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000199 LIS->InsertMachineInstrInMaps(*NewBr);
200
Matt Arsenaulte6740752016-09-29 01:44:16 +0000201 LIS->removeRegUnit(*MCRegUnitIterator(AMDGPU::EXEC, TRI));
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000202 MI.eraseFromParent();
203
204 // FIXME: Is there a better way of adjusting the liveness? It shouldn't be
205 // hard to add another def here but I'm not sure how to correctly update the
206 // valno.
207 LIS->removeInterval(SaveExecReg);
208 LIS->createAndComputeVirtRegInterval(SaveExecReg);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000209 LIS->createAndComputeVirtRegInterval(Tmp);
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000210 LIS->createAndComputeVirtRegInterval(CopyReg);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000211}
212
213void SILowerControlFlow::emitElse(MachineInstr &MI) {
214 MachineBasicBlock &MBB = *MI.getParent();
Matt Arsenault657f8712016-07-12 19:01:23 +0000215 const DebugLoc &DL = MI.getDebugLoc();
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000216
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000217 unsigned DstReg = MI.getOperand(0).getReg();
218 assert(MI.getOperand(0).getSubReg() == AMDGPU::NoSubRegister);
Matt Arsenault657f8712016-07-12 19:01:23 +0000219
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000220 bool ExecModified = MI.getOperand(3).getImm() != 0;
221 MachineBasicBlock::iterator Start = MBB.begin();
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000222
Matt Arsenaulte6740752016-09-29 01:44:16 +0000223 // We are running before TwoAddressInstructions, and si_else's operands are
224 // tied. In order to correctly tie the registers, split this into a copy of
225 // the src like it does.
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000226 unsigned CopyReg = MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass);
Stanislav Mekhanoshin68257702017-01-19 21:26:22 +0000227 MachineInstr *CopyExec =
228 BuildMI(MBB, Start, DL, TII->get(AMDGPU::COPY), CopyReg)
Diana Picus116bbab2017-01-13 09:58:52 +0000229 .add(MI.getOperand(1)); // Saved EXEC
Matt Arsenaulte6740752016-09-29 01:44:16 +0000230
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000231 // This must be inserted before phis and any spill code inserted before the
232 // else.
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000233 unsigned SaveReg = ExecModified ?
234 MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass) : DstReg;
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000235 MachineInstr *OrSaveExec =
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000236 BuildMI(MBB, Start, DL, TII->get(AMDGPU::S_OR_SAVEEXEC_B64), SaveReg)
237 .addReg(CopyReg);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000238
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000239 MachineBasicBlock *DestBB = MI.getOperand(2).getMBB();
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000240
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000241 MachineBasicBlock::iterator ElsePt(MI);
Matt Arsenault657f8712016-07-12 19:01:23 +0000242
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000243 if (ExecModified) {
244 MachineInstr *And =
245 BuildMI(MBB, ElsePt, DL, TII->get(AMDGPU::S_AND_B64), DstReg)
246 .addReg(AMDGPU::EXEC)
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000247 .addReg(SaveReg);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000248
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000249 if (LIS)
250 LIS->InsertMachineInstrInMaps(*And);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000251 }
252
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000253 MachineInstr *Xor =
Matt Arsenaulte6740752016-09-29 01:44:16 +0000254 BuildMI(MBB, ElsePt, DL, TII->get(AMDGPU::S_XOR_B64_term), AMDGPU::EXEC)
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000255 .addReg(AMDGPU::EXEC)
256 .addReg(DstReg);
Tom Stellardf8794352012-12-19 22:10:31 +0000257
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000258 MachineInstr *Branch =
Matt Arsenaulte6740752016-09-29 01:44:16 +0000259 BuildMI(MBB, ElsePt, DL, TII->get(AMDGPU::SI_MASK_BRANCH))
Matt Arsenaultf98a5962016-08-27 00:42:21 +0000260 .addMBB(DestBB);
Matt Arsenault9babdf42016-06-22 20:15:28 +0000261
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000262 if (!LIS) {
263 MI.eraseFromParent();
264 return;
265 }
266
267 LIS->RemoveMachineInstrFromMaps(MI);
Tom Stellardf8794352012-12-19 22:10:31 +0000268 MI.eraseFromParent();
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000269
Stanislav Mekhanoshin68257702017-01-19 21:26:22 +0000270 LIS->InsertMachineInstrInMaps(*CopyExec);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000271 LIS->InsertMachineInstrInMaps(*OrSaveExec);
272
273 LIS->InsertMachineInstrInMaps(*Xor);
274 LIS->InsertMachineInstrInMaps(*Branch);
275
276 // src reg is tied to dst reg.
277 LIS->removeInterval(DstReg);
278 LIS->createAndComputeVirtRegInterval(DstReg);
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000279 LIS->createAndComputeVirtRegInterval(CopyReg);
280 if (ExecModified)
281 LIS->createAndComputeVirtRegInterval(SaveReg);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000282
283 // Let this be recomputed.
284 LIS->removeRegUnit(*MCRegUnitIterator(AMDGPU::EXEC, TRI));
Tom Stellardf8794352012-12-19 22:10:31 +0000285}
286
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000287void SILowerControlFlow::emitBreak(MachineInstr &MI) {
Matt Arsenault48d70cb2016-07-09 17:18:39 +0000288 MachineBasicBlock &MBB = *MI.getParent();
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000289 const DebugLoc &DL = MI.getDebugLoc();
Matt Arsenault48d70cb2016-07-09 17:18:39 +0000290 unsigned Dst = MI.getOperand(0).getReg();
Matt Arsenault48d70cb2016-07-09 17:18:39 +0000291
Diana Picus116bbab2017-01-13 09:58:52 +0000292 MachineInstr *Or = BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
293 .addReg(AMDGPU::EXEC)
294 .add(MI.getOperand(1));
Tom Stellardf8794352012-12-19 22:10:31 +0000295
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000296 if (LIS)
297 LIS->ReplaceMachineInstrInMaps(MI, *Or);
Tom Stellardf8794352012-12-19 22:10:31 +0000298 MI.eraseFromParent();
299}
300
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000301void SILowerControlFlow::emitIfBreak(MachineInstr &MI) {
302 MI.setDesc(TII->get(AMDGPU::S_OR_B64));
Tom Stellardf8794352012-12-19 22:10:31 +0000303}
304
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000305void SILowerControlFlow::emitElseBreak(MachineInstr &MI) {
306 MI.setDesc(TII->get(AMDGPU::S_OR_B64));
Tom Stellarde7b907d2012-12-19 22:10:33 +0000307}
308
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000309void SILowerControlFlow::emitLoop(MachineInstr &MI) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000310 MachineBasicBlock &MBB = *MI.getParent();
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000311 const DebugLoc &DL = MI.getDebugLoc();
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000312
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000313 MachineInstr *AndN2 =
Diana Picus116bbab2017-01-13 09:58:52 +0000314 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_ANDN2_B64_term), AMDGPU::EXEC)
315 .addReg(AMDGPU::EXEC)
316 .add(MI.getOperand(0));
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000317
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000318 MachineInstr *Branch =
Diana Picus116bbab2017-01-13 09:58:52 +0000319 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
320 .add(MI.getOperand(1));
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000321
322 if (LIS) {
323 LIS->ReplaceMachineInstrInMaps(MI, *AndN2);
324 LIS->InsertMachineInstrInMaps(*Branch);
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000325 }
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000326
327 MI.eraseFromParent();
328}
329
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000330void SILowerControlFlow::emitEndCf(MachineInstr &MI) {
331 MachineBasicBlock &MBB = *MI.getParent();
332 const DebugLoc &DL = MI.getDebugLoc();
Matt Arsenault786724a2016-07-12 21:41:32 +0000333
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000334 MachineBasicBlock::iterator InsPt = MBB.begin();
335 MachineInstr *NewMI =
Diana Picus116bbab2017-01-13 09:58:52 +0000336 BuildMI(MBB, InsPt, DL, TII->get(AMDGPU::S_OR_B64), AMDGPU::EXEC)
337 .addReg(AMDGPU::EXEC)
338 .add(MI.getOperand(0));
Matt Arsenault786724a2016-07-12 21:41:32 +0000339
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000340 if (LIS)
341 LIS->ReplaceMachineInstrInMaps(MI, *NewMI);
Matt Arsenault786724a2016-07-12 21:41:32 +0000342
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000343 MI.eraseFromParent();
344
345 if (LIS)
346 LIS->handleMove(*NewMI);
Matt Arsenault786724a2016-07-12 21:41:32 +0000347}
348
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000349// Returns replace operands for a logical operation, either single result
350// for exec or two operands if source was another equivalent operation.
351void SILowerControlFlow::findMaskOperands(MachineInstr &MI, unsigned OpNo,
352 SmallVectorImpl<MachineOperand> &Src) const {
353 MachineOperand &Op = MI.getOperand(OpNo);
354 if (!Op.isReg() || !TargetRegisterInfo::isVirtualRegister(Op.getReg())) {
355 Src.push_back(Op);
356 return;
357 }
358
359 MachineInstr *Def = MRI->getUniqueVRegDef(Op.getReg());
360 if (!Def || Def->getParent() != MI.getParent() ||
361 !(Def->isFullCopy() || (Def->getOpcode() == MI.getOpcode())))
362 return;
363
364 // Make sure we do not modify exec between def and use.
365 // A copy with implcitly defined exec inserted earlier is an exclusion, it
366 // does not really modify exec.
367 for (auto I = Def->getIterator(); I != MI.getIterator(); ++I)
368 if (I->modifiesRegister(AMDGPU::EXEC, TRI) &&
369 !(I->isCopy() && I->getOperand(0).getReg() != AMDGPU::EXEC))
370 return;
371
372 for (const auto &SrcOp : Def->explicit_operands())
373 if (SrcOp.isUse() && (!SrcOp.isReg() ||
374 TargetRegisterInfo::isVirtualRegister(SrcOp.getReg()) ||
375 SrcOp.getReg() == AMDGPU::EXEC))
376 Src.push_back(SrcOp);
377}
378
379// Search and combine pairs of equivalent instructions, like
380// S_AND_B64 x, (S_AND_B64 x, y) => S_AND_B64 x, y
381// S_OR_B64 x, (S_OR_B64 x, y) => S_OR_B64 x, y
382// One of the operands is exec mask.
383void SILowerControlFlow::combineMasks(MachineInstr &MI) {
384 assert(MI.getNumExplicitOperands() == 3);
385 SmallVector<MachineOperand, 4> Ops;
386 unsigned OpToReplace = 1;
387 findMaskOperands(MI, 1, Ops);
388 if (Ops.size() == 1) OpToReplace = 2; // First operand can be exec or its copy
389 findMaskOperands(MI, 2, Ops);
390 if (Ops.size() != 3) return;
391
392 unsigned UniqueOpndIdx;
393 if (Ops[0].isIdenticalTo(Ops[1])) UniqueOpndIdx = 2;
394 else if (Ops[0].isIdenticalTo(Ops[2])) UniqueOpndIdx = 1;
395 else if (Ops[1].isIdenticalTo(Ops[2])) UniqueOpndIdx = 1;
396 else return;
397
398 unsigned Reg = MI.getOperand(OpToReplace).getReg();
399 MI.RemoveOperand(OpToReplace);
400 MI.addOperand(Ops[UniqueOpndIdx]);
401 if (MRI->use_empty(Reg))
402 MRI->getUniqueVRegDef(Reg)->eraseFromParent();
403}
404
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000405bool SILowerControlFlow::runOnMachineFunction(MachineFunction &MF) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000406 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
407 TII = ST.getInstrInfo();
408 TRI = &TII->getRegisterInfo();
409
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000410 // This doesn't actually need LiveIntervals, but we can preserve them.
411 LIS = getAnalysisIfAvailable<LiveIntervals>();
Matt Arsenaulte6740752016-09-29 01:44:16 +0000412 MRI = &MF.getRegInfo();
Tom Stellard75aadc22012-12-11 21:25:42 +0000413
Matt Arsenault9babdf42016-06-22 20:15:28 +0000414 MachineFunction::iterator NextBB;
Matt Arsenault9babdf42016-06-22 20:15:28 +0000415 for (MachineFunction::iterator BI = MF.begin(), BE = MF.end();
416 BI != BE; BI = NextBB) {
417 NextBB = std::next(BI);
Tom Stellardf8794352012-12-19 22:10:31 +0000418 MachineBasicBlock &MBB = *BI;
Matt Arsenault9babdf42016-06-22 20:15:28 +0000419
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000420 MachineBasicBlock::iterator I, Next, Last;
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000421
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000422 for (I = MBB.begin(), Last = MBB.end(); I != MBB.end(); I = Next) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000423 Next = std::next(I);
Tom Stellard75aadc22012-12-11 21:25:42 +0000424 MachineInstr &MI = *I;
Tom Stellard5d7aaae2014-02-10 16:58:30 +0000425
Tom Stellard75aadc22012-12-11 21:25:42 +0000426 switch (MI.getOpcode()) {
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000427 case AMDGPU::SI_IF:
428 emitIf(MI);
429 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000430
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000431 case AMDGPU::SI_ELSE:
432 emitElse(MI);
433 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000434
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000435 case AMDGPU::SI_BREAK:
436 emitBreak(MI);
437 break;
Matt Arsenault48d70cb2016-07-09 17:18:39 +0000438
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000439 case AMDGPU::SI_IF_BREAK:
440 emitIfBreak(MI);
441 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000442
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000443 case AMDGPU::SI_ELSE_BREAK:
444 emitElseBreak(MI);
445 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000446
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000447 case AMDGPU::SI_LOOP:
448 emitLoop(MI);
449 break;
Tom Stellardf8794352012-12-19 22:10:31 +0000450
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000451 case AMDGPU::SI_END_CF:
452 emitEndCf(MI);
453 break;
Matt Arsenaultb91805e2016-07-15 00:58:15 +0000454
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000455 case AMDGPU::S_AND_B64:
456 case AMDGPU::S_OR_B64:
457 // Cleanup bit manipulations on exec mask
458 combineMasks(MI);
459 Last = I;
460 continue;
461
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000462 default:
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000463 Last = I;
464 continue;
Tom Stellard75aadc22012-12-11 21:25:42 +0000465 }
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000466
467 // Replay newly inserted code to combine masks
468 Next = (Last == MBB.end()) ? MBB.begin() : Last;
Tom Stellard75aadc22012-12-11 21:25:42 +0000469 }
470 }
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000471
Tom Stellard75aadc22012-12-11 21:25:42 +0000472 return true;
473}