blob: 75273114d62fc24587d1734680af3c8b397139b1 [file] [log] [blame]
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001//===-- SystemZAsmPrinter.cpp - SystemZ LLVM assembly printer -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Streams SystemZ assembly language and associated data, in the form of
11// MCInsts and MCExprs respectively.
12//
13//===----------------------------------------------------------------------===//
14
15#include "SystemZAsmPrinter.h"
16#include "InstPrinter/SystemZInstPrinter.h"
17#include "SystemZConstantPoolValue.h"
18#include "SystemZMCInstLower.h"
19#include "llvm/CodeGen/MachineModuleInfoImpls.h"
20#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000021#include "llvm/IR/Mangler.h"
Ulrich Weigand5f613df2013-05-06 16:15:19 +000022#include "llvm/MC/MCExpr.h"
Richard Sandiford9ab97cd2013-09-25 10:20:08 +000023#include "llvm/MC/MCInstBuilder.h"
Ulrich Weigand5f613df2013-05-06 16:15:19 +000024#include "llvm/MC/MCStreamer.h"
25#include "llvm/Support/TargetRegistry.h"
Ulrich Weigand5f613df2013-05-06 16:15:19 +000026
27using namespace llvm;
28
Richard Sandiford652784e2013-09-25 11:11:53 +000029// Return an RI instruction like MI with opcode Opcode, but with the
30// GR64 register operands turned into GR32s.
31static MCInst lowerRILow(const MachineInstr *MI, unsigned Opcode) {
Richard Sandifordf03789c2013-11-22 17:28:28 +000032 if (MI->isCompare())
33 return MCInstBuilder(Opcode)
34 .addReg(SystemZMC::getRegAsGR32(MI->getOperand(0).getReg()))
35 .addImm(MI->getOperand(1).getImm());
36 else
37 return MCInstBuilder(Opcode)
38 .addReg(SystemZMC::getRegAsGR32(MI->getOperand(0).getReg()))
39 .addReg(SystemZMC::getRegAsGR32(MI->getOperand(1).getReg()))
40 .addImm(MI->getOperand(2).getImm());
Richard Sandiford652784e2013-09-25 11:11:53 +000041}
42
Richard Sandiford0755c932013-10-01 11:26:28 +000043// Return an RI instruction like MI with opcode Opcode, but with the
Richard Sandiford1a569312013-10-01 13:18:56 +000044// GR64 register operands turned into GRH32s.
45static MCInst lowerRIHigh(const MachineInstr *MI, unsigned Opcode) {
Richard Sandifordf03789c2013-11-22 17:28:28 +000046 if (MI->isCompare())
47 return MCInstBuilder(Opcode)
48 .addReg(SystemZMC::getRegAsGRH32(MI->getOperand(0).getReg()))
49 .addImm(MI->getOperand(1).getImm());
50 else
51 return MCInstBuilder(Opcode)
52 .addReg(SystemZMC::getRegAsGRH32(MI->getOperand(0).getReg()))
53 .addReg(SystemZMC::getRegAsGRH32(MI->getOperand(1).getReg()))
54 .addImm(MI->getOperand(2).getImm());
Richard Sandiford1a569312013-10-01 13:18:56 +000055}
56
57// Return an RI instruction like MI with opcode Opcode, but with the
Richard Sandiford0755c932013-10-01 11:26:28 +000058// R2 register turned into a GR64.
59static MCInst lowerRIEfLow(const MachineInstr *MI, unsigned Opcode) {
60 return MCInstBuilder(Opcode)
61 .addReg(MI->getOperand(0).getReg())
62 .addReg(MI->getOperand(1).getReg())
63 .addReg(SystemZMC::getRegAsGR64(MI->getOperand(2).getReg()))
64 .addImm(MI->getOperand(3).getImm())
65 .addImm(MI->getOperand(4).getImm())
66 .addImm(MI->getOperand(5).getImm());
67}
68
Ulrich Weigand7db69182015-02-18 09:13:27 +000069static const MCSymbolRefExpr *getTLSGetOffset(MCContext &Context) {
70 StringRef Name = "__tls_get_offset";
Jim Grosbach13760bd2015-05-30 01:25:56 +000071 return MCSymbolRefExpr::create(Context.getOrCreateSymbol(Name),
Ulrich Weigand7db69182015-02-18 09:13:27 +000072 MCSymbolRefExpr::VK_PLT,
73 Context);
74}
75
76static const MCSymbolRefExpr *getGlobalOffsetTable(MCContext &Context) {
77 StringRef Name = "_GLOBAL_OFFSET_TABLE_";
Jim Grosbach13760bd2015-05-30 01:25:56 +000078 return MCSymbolRefExpr::create(Context.getOrCreateSymbol(Name),
Ulrich Weigand7db69182015-02-18 09:13:27 +000079 MCSymbolRefExpr::VK_None,
80 Context);
81}
82
Ulrich Weigand49506d72015-05-05 19:28:34 +000083// MI loads the high part of a vector from memory. Return an instruction
84// that uses replicating vector load Opcode to do the same thing.
85static MCInst lowerSubvectorLoad(const MachineInstr *MI, unsigned Opcode) {
86 return MCInstBuilder(Opcode)
87 .addReg(SystemZMC::getRegAsVR128(MI->getOperand(0).getReg()))
88 .addReg(MI->getOperand(1).getReg())
89 .addImm(MI->getOperand(2).getImm())
90 .addReg(MI->getOperand(3).getReg());
91}
92
93// MI stores the high part of a vector to memory. Return an instruction
94// that uses elemental vector store Opcode to do the same thing.
95static MCInst lowerSubvectorStore(const MachineInstr *MI, unsigned Opcode) {
96 return MCInstBuilder(Opcode)
97 .addReg(SystemZMC::getRegAsVR128(MI->getOperand(0).getReg()))
98 .addReg(MI->getOperand(1).getReg())
99 .addImm(MI->getOperand(2).getImm())
100 .addReg(MI->getOperand(3).getReg())
101 .addImm(0);
102}
103
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000104void SystemZAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Rafael Espindola69c1d632013-10-29 16:18:15 +0000105 SystemZMCInstLower Lower(MF->getContext(), *this);
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000106 MCInst LoweredMI;
Richard Sandiford9ab97cd2013-09-25 10:20:08 +0000107 switch (MI->getOpcode()) {
108 case SystemZ::Return:
109 LoweredMI = MCInstBuilder(SystemZ::BR).addReg(SystemZ::R14D);
110 break;
111
Richard Sandifordf348f832013-09-25 10:37:17 +0000112 case SystemZ::CallBRASL:
113 LoweredMI = MCInstBuilder(SystemZ::BRASL)
114 .addReg(SystemZ::R14D)
115 .addExpr(Lower.getExpr(MI->getOperand(0), MCSymbolRefExpr::VK_PLT));
116 break;
117
118 case SystemZ::CallBASR:
119 LoweredMI = MCInstBuilder(SystemZ::BASR)
120 .addReg(SystemZ::R14D)
121 .addReg(MI->getOperand(0).getReg());
122 break;
123
124 case SystemZ::CallJG:
125 LoweredMI = MCInstBuilder(SystemZ::JG)
126 .addExpr(Lower.getExpr(MI->getOperand(0), MCSymbolRefExpr::VK_PLT));
127 break;
128
129 case SystemZ::CallBR:
130 LoweredMI = MCInstBuilder(SystemZ::BR).addReg(SystemZ::R1D);
131 break;
132
Ulrich Weigand7db69182015-02-18 09:13:27 +0000133 case SystemZ::TLS_GDCALL:
134 LoweredMI = MCInstBuilder(SystemZ::BRASL)
135 .addReg(SystemZ::R14D)
136 .addExpr(getTLSGetOffset(MF->getContext()))
137 .addExpr(Lower.getExpr(MI->getOperand(0), MCSymbolRefExpr::VK_TLSGD));
138 break;
139
140 case SystemZ::TLS_LDCALL:
141 LoweredMI = MCInstBuilder(SystemZ::BRASL)
142 .addReg(SystemZ::R14D)
143 .addExpr(getTLSGetOffset(MF->getContext()))
144 .addExpr(Lower.getExpr(MI->getOperand(0), MCSymbolRefExpr::VK_TLSLDM));
145 break;
146
147 case SystemZ::GOT:
148 LoweredMI = MCInstBuilder(SystemZ::LARL)
149 .addReg(MI->getOperand(0).getReg())
150 .addExpr(getGlobalOffsetTable(MF->getContext()));
151 break;
152
Richard Sandiford652784e2013-09-25 11:11:53 +0000153 case SystemZ::IILF64:
154 LoweredMI = MCInstBuilder(SystemZ::IILF)
155 .addReg(SystemZMC::getRegAsGR32(MI->getOperand(0).getReg()))
156 .addImm(MI->getOperand(2).getImm());
157 break;
158
Richard Sandiford01240232013-10-01 13:02:28 +0000159 case SystemZ::IIHF64:
160 LoweredMI = MCInstBuilder(SystemZ::IIHF)
161 .addReg(SystemZMC::getRegAsGRH32(MI->getOperand(0).getReg()))
162 .addImm(MI->getOperand(2).getImm());
163 break;
164
Richard Sandiford0755c932013-10-01 11:26:28 +0000165 case SystemZ::RISBHH:
166 case SystemZ::RISBHL:
167 LoweredMI = lowerRIEfLow(MI, SystemZ::RISBHG);
168 break;
169
170 case SystemZ::RISBLH:
171 case SystemZ::RISBLL:
172 LoweredMI = lowerRIEfLow(MI, SystemZ::RISBLG);
173 break;
174
Ulrich Weigandce4c1092015-05-05 19:25:42 +0000175 case SystemZ::VLVGP32:
176 LoweredMI = MCInstBuilder(SystemZ::VLVGP)
177 .addReg(MI->getOperand(0).getReg())
178 .addReg(SystemZMC::getRegAsGR64(MI->getOperand(1).getReg()))
179 .addReg(SystemZMC::getRegAsGR64(MI->getOperand(2).getReg()));
180 break;
181
Ulrich Weigand49506d72015-05-05 19:28:34 +0000182 case SystemZ::VLR32:
183 case SystemZ::VLR64:
184 LoweredMI = MCInstBuilder(SystemZ::VLR)
185 .addReg(SystemZMC::getRegAsVR128(MI->getOperand(0).getReg()))
186 .addReg(SystemZMC::getRegAsVR128(MI->getOperand(1).getReg()));
187 break;
188
189 case SystemZ::VL32:
190 LoweredMI = lowerSubvectorLoad(MI, SystemZ::VLREPF);
191 break;
192
193 case SystemZ::VL64:
194 LoweredMI = lowerSubvectorLoad(MI, SystemZ::VLREPG);
195 break;
196
197 case SystemZ::VST32:
198 LoweredMI = lowerSubvectorStore(MI, SystemZ::VSTEF);
199 break;
200
201 case SystemZ::VST64:
202 LoweredMI = lowerSubvectorStore(MI, SystemZ::VSTEG);
203 break;
204
Ulrich Weigand80b3af72015-05-05 19:27:45 +0000205 case SystemZ::LFER:
206 LoweredMI = MCInstBuilder(SystemZ::VLGVF)
207 .addReg(SystemZMC::getRegAsGR64(MI->getOperand(0).getReg()))
208 .addReg(SystemZMC::getRegAsVR128(MI->getOperand(1).getReg()))
209 .addReg(0).addImm(0);
210 break;
211
212 case SystemZ::LEFR:
213 LoweredMI = MCInstBuilder(SystemZ::VLVGF)
214 .addReg(SystemZMC::getRegAsVR128(MI->getOperand(0).getReg()))
215 .addReg(SystemZMC::getRegAsVR128(MI->getOperand(0).getReg()))
216 .addReg(MI->getOperand(1).getReg())
217 .addReg(0).addImm(0);
218 break;
219
Richard Sandiford652784e2013-09-25 11:11:53 +0000220#define LOWER_LOW(NAME) \
221 case SystemZ::NAME##64: LoweredMI = lowerRILow(MI, SystemZ::NAME); break
222
223 LOWER_LOW(IILL);
224 LOWER_LOW(IILH);
Richard Sandifordf03789c2013-11-22 17:28:28 +0000225 LOWER_LOW(TMLL);
226 LOWER_LOW(TMLH);
Richard Sandiford652784e2013-09-25 11:11:53 +0000227 LOWER_LOW(NILL);
228 LOWER_LOW(NILH);
229 LOWER_LOW(NILF);
230 LOWER_LOW(OILL);
231 LOWER_LOW(OILH);
232 LOWER_LOW(OILF);
233 LOWER_LOW(XILF);
234
235#undef LOWER_LOW
236
Richard Sandiford1a569312013-10-01 13:18:56 +0000237#define LOWER_HIGH(NAME) \
238 case SystemZ::NAME##64: LoweredMI = lowerRIHigh(MI, SystemZ::NAME); break
239
240 LOWER_HIGH(IIHL);
241 LOWER_HIGH(IIHH);
Richard Sandifordf03789c2013-11-22 17:28:28 +0000242 LOWER_HIGH(TMHL);
243 LOWER_HIGH(TMHH);
Richard Sandiford70284282013-10-01 14:20:41 +0000244 LOWER_HIGH(NIHL);
245 LOWER_HIGH(NIHH);
246 LOWER_HIGH(NIHF);
Richard Sandiford6e96ac62013-10-01 13:22:41 +0000247 LOWER_HIGH(OIHL);
248 LOWER_HIGH(OIHH);
249 LOWER_HIGH(OIHF);
Richard Sandiford5718dac2013-10-01 14:08:44 +0000250 LOWER_HIGH(XIHF);
Richard Sandiford1a569312013-10-01 13:18:56 +0000251
252#undef LOWER_HIGH
253
Richard Sandiford9afe6132013-12-10 10:36:34 +0000254 case SystemZ::Serialize:
Eric Christopherd84f5d32015-02-19 01:26:28 +0000255 if (MF->getSubtarget<SystemZSubtarget>().hasFastSerialization())
Richard Sandiford9afe6132013-12-10 10:36:34 +0000256 LoweredMI = MCInstBuilder(SystemZ::AsmBCR)
257 .addImm(14).addReg(SystemZ::R0D);
258 else
259 LoweredMI = MCInstBuilder(SystemZ::AsmBCR)
260 .addImm(15).addReg(SystemZ::R0D);
261 break;
262
Richard Sandiford9ab97cd2013-09-25 10:20:08 +0000263 default:
Richard Sandifordf348f832013-09-25 10:37:17 +0000264 Lower.lower(MI, LoweredMI);
Richard Sandiford9ab97cd2013-09-25 10:20:08 +0000265 break;
266 }
Lang Hames9ff69c82015-04-24 19:11:51 +0000267 EmitToStreamer(*OutStreamer, LoweredMI);
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000268}
269
270// Convert a SystemZ-specific constant pool modifier into the associated
271// MCSymbolRefExpr variant kind.
272static MCSymbolRefExpr::VariantKind
273getModifierVariantKind(SystemZCP::SystemZCPModifier Modifier) {
274 switch (Modifier) {
Ulrich Weigand7db69182015-02-18 09:13:27 +0000275 case SystemZCP::TLSGD: return MCSymbolRefExpr::VK_TLSGD;
276 case SystemZCP::TLSLDM: return MCSymbolRefExpr::VK_TLSLDM;
277 case SystemZCP::DTPOFF: return MCSymbolRefExpr::VK_DTPOFF;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000278 case SystemZCP::NTPOFF: return MCSymbolRefExpr::VK_NTPOFF;
279 }
280 llvm_unreachable("Invalid SystemCPModifier!");
281}
282
283void SystemZAsmPrinter::
284EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Richard Sandiford21f5d682014-03-06 11:22:58 +0000285 auto *ZCPV = static_cast<SystemZConstantPoolValue*>(MCPV);
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000286
287 const MCExpr *Expr =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000288 MCSymbolRefExpr::create(getSymbol(ZCPV->getGlobalValue()),
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000289 getModifierVariantKind(ZCPV->getModifier()),
290 OutContext);
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000291 uint64_t Size = getDataLayout().getTypeAllocSize(ZCPV->getType());
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000292
Lang Hames9ff69c82015-04-24 19:11:51 +0000293 OutStreamer->EmitValue(Expr, Size);
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000294}
295
296bool SystemZAsmPrinter::PrintAsmOperand(const MachineInstr *MI,
297 unsigned OpNo,
298 unsigned AsmVariant,
299 const char *ExtraCode,
300 raw_ostream &OS) {
301 if (ExtraCode && *ExtraCode == 'n') {
302 if (!MI->getOperand(OpNo).isImm())
303 return true;
304 OS << -int64_t(MI->getOperand(OpNo).getImm());
305 } else {
Rafael Espindola69c1d632013-10-29 16:18:15 +0000306 SystemZMCInstLower Lower(MF->getContext(), *this);
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000307 MCOperand MO(Lower.lowerOperand(MI->getOperand(OpNo)));
Matt Arsenault8b643552015-06-09 00:31:39 +0000308 SystemZInstPrinter::printOperand(MO, MAI, OS);
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000309 }
310 return false;
311}
312
313bool SystemZAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
314 unsigned OpNo,
315 unsigned AsmVariant,
316 const char *ExtraCode,
317 raw_ostream &OS) {
318 SystemZInstPrinter::printAddress(MI->getOperand(OpNo).getReg(),
319 MI->getOperand(OpNo + 1).getImm(),
320 MI->getOperand(OpNo + 2).getReg(), OS);
321 return false;
322}
323
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000324// Force static initialization.
325extern "C" void LLVMInitializeSystemZAsmPrinter() {
326 RegisterAsmPrinter<SystemZAsmPrinter> X(TheSystemZTarget);
327}