blob: 0a5f7071dd788729296af250db79b342f8259f66 [file] [log] [blame]
Matt Arsenault0fd0a312014-09-15 17:04:54 +00001; RUN: llc -march=r600 -mcpu=tahiti -verify-machineinstrs < %s | FileCheck -check-prefix=FUNC -check-prefix=SI %s
Tom Stellard7512c082013-07-12 18:14:56 +00002
Tom Stellard79243d92014-10-01 17:15:17 +00003; FUNC-LABEL: {{^}}fmul_f64:
Tom Stellard326d6ec2014-11-05 14:50:53 +00004; SI: v_mul_f64 {{v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\]}}
Tom Stellard7512c082013-07-12 18:14:56 +00005define void @fmul_f64(double addrspace(1)* %out, double addrspace(1)* %in1,
6 double addrspace(1)* %in2) {
7 %r0 = load double addrspace(1)* %in1
8 %r1 = load double addrspace(1)* %in2
9 %r2 = fmul double %r0, %r1
10 store double %r2, double addrspace(1)* %out
11 ret void
12}
Matt Arsenault0fd0a312014-09-15 17:04:54 +000013
Tom Stellard79243d92014-10-01 17:15:17 +000014; FUNC-LABEL: {{^}}fmul_v2f64:
Tom Stellard326d6ec2014-11-05 14:50:53 +000015; SI: v_mul_f64 {{v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\]}}
16; SI: v_mul_f64 {{v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\]}}
Matt Arsenault0fd0a312014-09-15 17:04:54 +000017define void @fmul_v2f64(<2 x double> addrspace(1)* %out, <2 x double> addrspace(1)* %in1,
18 <2 x double> addrspace(1)* %in2) {
19 %r0 = load <2 x double> addrspace(1)* %in1
20 %r1 = load <2 x double> addrspace(1)* %in2
21 %r2 = fmul <2 x double> %r0, %r1
22 store <2 x double> %r2, <2 x double> addrspace(1)* %out
23 ret void
24}
25
Tom Stellard79243d92014-10-01 17:15:17 +000026; FUNC-LABEL: {{^}}fmul_v4f64:
Tom Stellard326d6ec2014-11-05 14:50:53 +000027; SI: v_mul_f64 {{v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\]}}
28; SI: v_mul_f64 {{v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\]}}
29; SI: v_mul_f64 {{v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\]}}
30; SI: v_mul_f64 {{v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\]}}
Matt Arsenault0fd0a312014-09-15 17:04:54 +000031define void @fmul_v4f64(<4 x double> addrspace(1)* %out, <4 x double> addrspace(1)* %in1,
32 <4 x double> addrspace(1)* %in2) {
33 %r0 = load <4 x double> addrspace(1)* %in1
34 %r1 = load <4 x double> addrspace(1)* %in2
35 %r2 = fmul <4 x double> %r0, %r1
36 store <4 x double> %r2, <4 x double> addrspace(1)* %out
37 ret void
38}