blob: fa1e275bf6fda6afd7e299634e80e965d683660a [file] [log] [blame]
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001//===-- HexagonISelLowering.cpp - Hexagon DAG Lowering Implementation -----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the interfaces that Hexagon uses to lower LLVM code
11// into a selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "HexagonISelLowering.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000016#include "HexagonMachineFunctionInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000017#include "HexagonSubtarget.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "HexagonTargetMachine.h"
19#include "HexagonTargetObjectFile.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000020#include "llvm/CodeGen/CallingConvLower.h"
21#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
23#include "llvm/CodeGen/MachineInstrBuilder.h"
Craig Topperb25fda92012-03-17 18:46:09 +000024#include "llvm/CodeGen/MachineJumpTableInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
26#include "llvm/CodeGen/SelectionDAGISel.h"
27#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000028#include "llvm/IR/CallingConv.h"
29#include "llvm/IR/DerivedTypes.h"
30#include "llvm/IR/Function.h"
31#include "llvm/IR/GlobalAlias.h"
32#include "llvm/IR/GlobalVariable.h"
33#include "llvm/IR/InlineAsm.h"
34#include "llvm/IR/Intrinsics.h"
NAKAMURA Takumi54eed762012-04-21 15:31:36 +000035#include "llvm/Support/CommandLine.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000036#include "llvm/Support/Debug.h"
37#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000038#include "llvm/Support/raw_ostream.h"
NAKAMURA Takumi54eed762012-04-21 15:31:36 +000039
Craig Topperb25fda92012-03-17 18:46:09 +000040using namespace llvm;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000041
Chandler Carruthe96dd892014-04-21 22:55:11 +000042#define DEBUG_TYPE "hexagon-lowering"
43
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +000044static cl::opt<bool> EmitJumpTables("hexagon-emit-jump-tables",
45 cl::init(true), cl::Hidden,
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +000046 cl::desc("Control jump table emission on Hexagon target"));
47
48static cl::opt<bool> EnableHexSDNodeSched("enable-hexagon-sdnode-sched",
49 cl::Hidden, cl::ZeroOrMore, cl::init(false),
50 cl::desc("Enable Hexagon SDNode scheduling"));
51
52static cl::opt<bool> EnableFastMath("ffast-math",
53 cl::Hidden, cl::ZeroOrMore, cl::init(false),
54 cl::desc("Enable Fast Math processing"));
55
56static cl::opt<int> MinimumJumpTables("minimum-jump-tables",
57 cl::Hidden, cl::ZeroOrMore, cl::init(5),
58 cl::desc("Set minimum jump tables"));
59
60static cl::opt<int> MaxStoresPerMemcpyCL("max-store-memcpy",
61 cl::Hidden, cl::ZeroOrMore, cl::init(6),
62 cl::desc("Max #stores to inline memcpy"));
63
64static cl::opt<int> MaxStoresPerMemcpyOptSizeCL("max-store-memcpy-Os",
65 cl::Hidden, cl::ZeroOrMore, cl::init(4),
66 cl::desc("Max #stores to inline memcpy"));
67
68static cl::opt<int> MaxStoresPerMemmoveCL("max-store-memmove",
69 cl::Hidden, cl::ZeroOrMore, cl::init(6),
70 cl::desc("Max #stores to inline memmove"));
71
72static cl::opt<int> MaxStoresPerMemmoveOptSizeCL("max-store-memmove-Os",
73 cl::Hidden, cl::ZeroOrMore, cl::init(4),
74 cl::desc("Max #stores to inline memmove"));
75
76static cl::opt<int> MaxStoresPerMemsetCL("max-store-memset",
77 cl::Hidden, cl::ZeroOrMore, cl::init(8),
78 cl::desc("Max #stores to inline memset"));
79
80static cl::opt<int> MaxStoresPerMemsetOptSizeCL("max-store-memset-Os",
81 cl::Hidden, cl::ZeroOrMore, cl::init(4),
82 cl::desc("Max #stores to inline memset"));
83
Tony Linthicum1213a7a2011-12-12 21:14:40 +000084
Benjamin Kramer602bb4a2013-10-27 11:16:09 +000085namespace {
86class HexagonCCState : public CCState {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +000087 unsigned NumNamedVarArgParams;
Benjamin Kramer602bb4a2013-10-27 11:16:09 +000088
89public:
90 HexagonCCState(CallingConv::ID CC, bool isVarArg, MachineFunction &MF,
Eric Christopherb5217502014-08-06 18:45:26 +000091 SmallVectorImpl<CCValAssign> &locs, LLVMContext &C,
92 int NumNamedVarArgParams)
93 : CCState(CC, isVarArg, MF, locs, C),
Benjamin Kramer602bb4a2013-10-27 11:16:09 +000094 NumNamedVarArgParams(NumNamedVarArgParams) {}
95
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +000096 unsigned getNumNamedVarArgParams() const { return NumNamedVarArgParams; }
Benjamin Kramer602bb4a2013-10-27 11:16:09 +000097};
Alexander Kornienkof00654e2015-06-23 09:49:53 +000098}
Tony Linthicum1213a7a2011-12-12 21:14:40 +000099
100// Implement calling convention for Hexagon.
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000101
102static bool IsHvxVectorType(MVT ty);
103
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000104static bool
105CC_Hexagon(unsigned ValNo, MVT ValVT,
106 MVT LocVT, CCValAssign::LocInfo LocInfo,
107 ISD::ArgFlagsTy ArgFlags, CCState &State);
108
109static bool
110CC_Hexagon32(unsigned ValNo, MVT ValVT,
111 MVT LocVT, CCValAssign::LocInfo LocInfo,
112 ISD::ArgFlagsTy ArgFlags, CCState &State);
113
114static bool
115CC_Hexagon64(unsigned ValNo, MVT ValVT,
116 MVT LocVT, CCValAssign::LocInfo LocInfo,
117 ISD::ArgFlagsTy ArgFlags, CCState &State);
118
119static bool
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000120CC_HexagonVector(unsigned ValNo, MVT ValVT,
121 MVT LocVT, CCValAssign::LocInfo LocInfo,
122 ISD::ArgFlagsTy ArgFlags, CCState &State);
123
124static bool
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000125RetCC_Hexagon(unsigned ValNo, MVT ValVT,
126 MVT LocVT, CCValAssign::LocInfo LocInfo,
127 ISD::ArgFlagsTy ArgFlags, CCState &State);
128
129static bool
130RetCC_Hexagon32(unsigned ValNo, MVT ValVT,
131 MVT LocVT, CCValAssign::LocInfo LocInfo,
132 ISD::ArgFlagsTy ArgFlags, CCState &State);
133
134static bool
135RetCC_Hexagon64(unsigned ValNo, MVT ValVT,
136 MVT LocVT, CCValAssign::LocInfo LocInfo,
137 ISD::ArgFlagsTy ArgFlags, CCState &State);
138
139static bool
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000140RetCC_HexagonVector(unsigned ValNo, MVT ValVT,
141 MVT LocVT, CCValAssign::LocInfo LocInfo,
142 ISD::ArgFlagsTy ArgFlags, CCState &State);
143
144static bool
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000145CC_Hexagon_VarArg (unsigned ValNo, MVT ValVT,
146 MVT LocVT, CCValAssign::LocInfo LocInfo,
147 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000148 HexagonCCState &HState = static_cast<HexagonCCState &>(State);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000149
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000150 if (ValNo < HState.getNumNamedVarArgParams()) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000151 // Deal with named arguments.
152 return CC_Hexagon(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State);
153 }
154
155 // Deal with un-named arguments.
156 unsigned ofst;
157 if (ArgFlags.isByVal()) {
158 // If pass-by-value, the size allocated on stack is decided
159 // by ArgFlags.getByValSize(), not by the size of LocVT.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000160 ofst = State.AllocateStack(ArgFlags.getByValSize(),
161 ArgFlags.getByValAlign());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000162 State.addLoc(CCValAssign::getMem(ValNo, ValVT, ofst, LocVT, LocInfo));
163 return false;
164 }
Jyotsna Vermac7dcc2f2013-03-07 20:28:34 +0000165 if (LocVT == MVT::i1 || LocVT == MVT::i8 || LocVT == MVT::i16) {
166 LocVT = MVT::i32;
167 ValVT = MVT::i32;
168 if (ArgFlags.isSExt())
169 LocInfo = CCValAssign::SExt;
170 else if (ArgFlags.isZExt())
171 LocInfo = CCValAssign::ZExt;
172 else
173 LocInfo = CCValAssign::AExt;
174 }
Sirish Pande69295b82012-05-10 20:20:25 +0000175 if (LocVT == MVT::i32 || LocVT == MVT::f32) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000176 ofst = State.AllocateStack(4, 4);
177 State.addLoc(CCValAssign::getMem(ValNo, ValVT, ofst, LocVT, LocInfo));
178 return false;
179 }
Sirish Pande69295b82012-05-10 20:20:25 +0000180 if (LocVT == MVT::i64 || LocVT == MVT::f64) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000181 ofst = State.AllocateStack(8, 8);
182 State.addLoc(CCValAssign::getMem(ValNo, ValVT, ofst, LocVT, LocInfo));
183 return false;
184 }
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000185 if (LocVT == MVT::v2i64 || LocVT == MVT::v4i32 || LocVT == MVT::v8i16 ||
186 LocVT == MVT::v16i8) {
187 ofst = State.AllocateStack(16, 16);
188 State.addLoc(CCValAssign::getMem(ValNo, ValVT, ofst, LocVT, LocInfo));
189 return false;
190 }
191 if (LocVT == MVT::v4i64 || LocVT == MVT::v8i32 || LocVT == MVT::v16i16 ||
192 LocVT == MVT::v32i8) {
193 ofst = State.AllocateStack(32, 32);
194 State.addLoc(CCValAssign::getMem(ValNo, ValVT, ofst, LocVT, LocInfo));
195 return false;
196 }
197 if (LocVT == MVT::v8i64 || LocVT == MVT::v16i32 || LocVT == MVT::v32i16 ||
198 LocVT == MVT::v64i8 || LocVT == MVT::v512i1) {
199 ofst = State.AllocateStack(64, 64);
200 State.addLoc(CCValAssign::getMem(ValNo, ValVT, ofst, LocVT, LocInfo));
201 return false;
202 }
203 if (LocVT == MVT::v16i64 || LocVT == MVT::v32i32 || LocVT == MVT::v64i16 ||
204 LocVT == MVT::v128i8 || LocVT == MVT::v1024i1) {
205 ofst = State.AllocateStack(128, 128);
206 State.addLoc(CCValAssign::getMem(ValNo, ValVT, ofst, LocVT, LocInfo));
207 return false;
208 }
209 if (LocVT == MVT::v32i64 || LocVT == MVT::v64i32 || LocVT == MVT::v128i16 ||
210 LocVT == MVT::v256i8) {
211 ofst = State.AllocateStack(256, 256);
212 State.addLoc(CCValAssign::getMem(ValNo, ValVT, ofst, LocVT, LocInfo));
213 return false;
214 }
215
Craig Toppere73658d2014-04-28 04:05:08 +0000216 llvm_unreachable(nullptr);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000217}
218
219
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000220static bool CC_Hexagon (unsigned ValNo, MVT ValVT, MVT LocVT,
221 CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags, CCState &State) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000222 if (ArgFlags.isByVal()) {
223 // Passed on stack.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000224 unsigned Offset = State.AllocateStack(ArgFlags.getByValSize(),
225 ArgFlags.getByValAlign());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000226 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
227 return false;
228 }
229
230 if (LocVT == MVT::i1 || LocVT == MVT::i8 || LocVT == MVT::i16) {
231 LocVT = MVT::i32;
232 ValVT = MVT::i32;
233 if (ArgFlags.isSExt())
234 LocInfo = CCValAssign::SExt;
235 else if (ArgFlags.isZExt())
236 LocInfo = CCValAssign::ZExt;
237 else
238 LocInfo = CCValAssign::AExt;
Krzysztof Parzyszek42113342015-03-19 16:33:08 +0000239 } else if (LocVT == MVT::v4i8 || LocVT == MVT::v2i16) {
240 LocVT = MVT::i32;
241 LocInfo = CCValAssign::BCvt;
242 } else if (LocVT == MVT::v8i8 || LocVT == MVT::v4i16 || LocVT == MVT::v2i32) {
243 LocVT = MVT::i64;
244 LocInfo = CCValAssign::BCvt;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000245 }
246
Sirish Pande69295b82012-05-10 20:20:25 +0000247 if (LocVT == MVT::i32 || LocVT == MVT::f32) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000248 if (!CC_Hexagon32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State))
249 return false;
250 }
251
Sirish Pande69295b82012-05-10 20:20:25 +0000252 if (LocVT == MVT::i64 || LocVT == MVT::f64) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000253 if (!CC_Hexagon64(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State))
254 return false;
255 }
256
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000257 if (LocVT == MVT::v8i32 || LocVT == MVT::v16i16 || LocVT == MVT::v32i8) {
258 unsigned Offset = State.AllocateStack(ArgFlags.getByValSize(), 32);
259 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
260 return false;
261 }
262
263 if (IsHvxVectorType(LocVT)) {
264 if (!CC_HexagonVector(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State))
265 return false;
266 }
267
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000268 return true; // CC didn't match.
269}
270
271
272static bool CC_Hexagon32(unsigned ValNo, MVT ValVT,
273 MVT LocVT, CCValAssign::LocInfo LocInfo,
274 ISD::ArgFlagsTy ArgFlags, CCState &State) {
275
Craig Topper840beec2014-04-04 05:16:06 +0000276 static const MCPhysReg RegList[] = {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000277 Hexagon::R0, Hexagon::R1, Hexagon::R2, Hexagon::R3, Hexagon::R4,
278 Hexagon::R5
279 };
Tim Northover3b6b7ca2015-02-21 02:11:17 +0000280 if (unsigned Reg = State.AllocateReg(RegList)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000281 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
282 return false;
283 }
284
285 unsigned Offset = State.AllocateStack(4, 4);
286 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
287 return false;
288}
289
290static bool CC_Hexagon64(unsigned ValNo, MVT ValVT,
291 MVT LocVT, CCValAssign::LocInfo LocInfo,
292 ISD::ArgFlagsTy ArgFlags, CCState &State) {
293
294 if (unsigned Reg = State.AllocateReg(Hexagon::D0)) {
295 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
296 return false;
297 }
298
Craig Topper840beec2014-04-04 05:16:06 +0000299 static const MCPhysReg RegList1[] = {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000300 Hexagon::D1, Hexagon::D2
301 };
Craig Topper840beec2014-04-04 05:16:06 +0000302 static const MCPhysReg RegList2[] = {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000303 Hexagon::R1, Hexagon::R3
304 };
Tim Northover3b6b7ca2015-02-21 02:11:17 +0000305 if (unsigned Reg = State.AllocateReg(RegList1, RegList2)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000306 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
307 return false;
308 }
309
310 unsigned Offset = State.AllocateStack(8, 8, Hexagon::D2);
311 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
312 return false;
313}
314
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000315static bool CC_HexagonVector(unsigned ValNo, MVT ValVT,
316 MVT LocVT, CCValAssign::LocInfo LocInfo,
317 ISD::ArgFlagsTy ArgFlags, CCState &State) {
318
Craig Toppere5e035a32015-12-05 07:13:35 +0000319 static const MCPhysReg VecLstS[] = { Hexagon::V0, Hexagon::V1,
320 Hexagon::V2, Hexagon::V3,
321 Hexagon::V4, Hexagon::V5,
322 Hexagon::V6, Hexagon::V7,
323 Hexagon::V8, Hexagon::V9,
324 Hexagon::V10, Hexagon::V11,
325 Hexagon::V12, Hexagon::V13,
326 Hexagon::V14, Hexagon::V15};
327 static const MCPhysReg VecLstD[] = { Hexagon::W0, Hexagon::W1,
328 Hexagon::W2, Hexagon::W3,
329 Hexagon::W4, Hexagon::W5,
330 Hexagon::W6, Hexagon::W7};
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000331 auto &MF = State.getMachineFunction();
332 auto &HST = MF.getSubtarget<HexagonSubtarget>();
333 bool UseHVX = HST.useHVXOps();
334 bool UseHVXDbl = HST.useHVXDblOps();
335
336 if ((UseHVX && !UseHVXDbl) &&
337 (LocVT == MVT::v8i64 || LocVT == MVT::v16i32 || LocVT == MVT::v32i16 ||
338 LocVT == MVT::v64i8 || LocVT == MVT::v512i1)) {
339 if (unsigned Reg = State.AllocateReg(VecLstS)) {
340 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
341 return false;
342 }
343 unsigned Offset = State.AllocateStack(64, 64);
344 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
345 return false;
346 }
347 if ((UseHVX && !UseHVXDbl) &&
348 (LocVT == MVT::v16i64 || LocVT == MVT::v32i32 || LocVT == MVT::v64i16 ||
349 LocVT == MVT::v128i8)) {
350 if (unsigned Reg = State.AllocateReg(VecLstD)) {
351 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
352 return false;
353 }
354 unsigned Offset = State.AllocateStack(128, 128);
355 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
356 return false;
357 }
358 // 128B Mode
359 if ((UseHVX && UseHVXDbl) &&
360 (LocVT == MVT::v32i64 || LocVT == MVT::v64i32 || LocVT == MVT::v128i16 ||
361 LocVT == MVT::v256i8)) {
362 if (unsigned Reg = State.AllocateReg(VecLstD)) {
363 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
364 return false;
365 }
366 unsigned Offset = State.AllocateStack(256, 256);
367 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
368 return false;
369 }
370 if ((UseHVX && UseHVXDbl) &&
371 (LocVT == MVT::v16i64 || LocVT == MVT::v32i32 || LocVT == MVT::v64i16 ||
372 LocVT == MVT::v128i8 || LocVT == MVT::v1024i1)) {
373 if (unsigned Reg = State.AllocateReg(VecLstS)) {
374 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
375 return false;
376 }
377 unsigned Offset = State.AllocateStack(128, 128);
378 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
379 return false;
380 }
381 return true;
382}
383
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000384static bool RetCC_Hexagon(unsigned ValNo, MVT ValVT,
385 MVT LocVT, CCValAssign::LocInfo LocInfo,
386 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000387 auto &MF = State.getMachineFunction();
388 auto &HST = MF.getSubtarget<HexagonSubtarget>();
389 bool UseHVX = HST.useHVXOps();
390 bool UseHVXDbl = HST.useHVXDblOps();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000391
Krzysztof Parzyszek51155fc2016-03-04 17:38:05 +0000392 if (LocVT == MVT::i1) {
393 // Return values of type MVT::i1 still need to be assigned to R0, but
394 // the value type needs to remain i1. LowerCallResult will deal with it,
395 // but it needs to recognize i1 as the value type.
396 LocVT = MVT::i32;
397 } else if (LocVT == MVT::i8 || LocVT == MVT::i16) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000398 LocVT = MVT::i32;
399 ValVT = MVT::i32;
400 if (ArgFlags.isSExt())
401 LocInfo = CCValAssign::SExt;
402 else if (ArgFlags.isZExt())
403 LocInfo = CCValAssign::ZExt;
404 else
405 LocInfo = CCValAssign::AExt;
Krzysztof Parzyszek42113342015-03-19 16:33:08 +0000406 } else if (LocVT == MVT::v4i8 || LocVT == MVT::v2i16) {
407 LocVT = MVT::i32;
408 LocInfo = CCValAssign::BCvt;
409 } else if (LocVT == MVT::v8i8 || LocVT == MVT::v4i16 || LocVT == MVT::v2i32) {
410 LocVT = MVT::i64;
411 LocInfo = CCValAssign::BCvt;
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000412 } else if (LocVT == MVT::v64i8 || LocVT == MVT::v32i16 ||
413 LocVT == MVT::v16i32 || LocVT == MVT::v8i64 ||
414 LocVT == MVT::v512i1) {
415 LocVT = MVT::v16i32;
416 ValVT = MVT::v16i32;
417 LocInfo = CCValAssign::Full;
418 } else if (LocVT == MVT::v128i8 || LocVT == MVT::v64i16 ||
419 LocVT == MVT::v32i32 || LocVT == MVT::v16i64 ||
420 (LocVT == MVT::v1024i1 && UseHVX && UseHVXDbl)) {
421 LocVT = MVT::v32i32;
422 ValVT = MVT::v32i32;
423 LocInfo = CCValAssign::Full;
424 } else if (LocVT == MVT::v256i8 || LocVT == MVT::v128i16 ||
425 LocVT == MVT::v64i32 || LocVT == MVT::v32i64) {
426 LocVT = MVT::v64i32;
427 ValVT = MVT::v64i32;
428 LocInfo = CCValAssign::Full;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000429 }
Sirish Pande69295b82012-05-10 20:20:25 +0000430 if (LocVT == MVT::i32 || LocVT == MVT::f32) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000431 if (!RetCC_Hexagon32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State))
432 return false;
433 }
434
Sirish Pande69295b82012-05-10 20:20:25 +0000435 if (LocVT == MVT::i64 || LocVT == MVT::f64) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000436 if (!RetCC_Hexagon64(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State))
437 return false;
438 }
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000439 if (LocVT == MVT::v16i32 || LocVT == MVT::v32i32 || LocVT == MVT::v64i32) {
440 if (!RetCC_HexagonVector(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State))
441 return false;
442 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000443 return true; // CC didn't match.
444}
445
446static bool RetCC_Hexagon32(unsigned ValNo, MVT ValVT,
447 MVT LocVT, CCValAssign::LocInfo LocInfo,
448 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Sirish Pande69295b82012-05-10 20:20:25 +0000449 if (LocVT == MVT::i32 || LocVT == MVT::f32) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000450 if (unsigned Reg = State.AllocateReg(Hexagon::R0)) {
451 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
452 return false;
453 }
454 }
455
456 unsigned Offset = State.AllocateStack(4, 4);
457 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
458 return false;
459}
460
461static bool RetCC_Hexagon64(unsigned ValNo, MVT ValVT,
462 MVT LocVT, CCValAssign::LocInfo LocInfo,
463 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Sirish Pande69295b82012-05-10 20:20:25 +0000464 if (LocVT == MVT::i64 || LocVT == MVT::f64) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000465 if (unsigned Reg = State.AllocateReg(Hexagon::D0)) {
466 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
467 return false;
468 }
469 }
470
471 unsigned Offset = State.AllocateStack(8, 8);
472 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
473 return false;
474}
475
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000476static bool RetCC_HexagonVector(unsigned ValNo, MVT ValVT,
477 MVT LocVT, CCValAssign::LocInfo LocInfo,
478 ISD::ArgFlagsTy ArgFlags, CCState &State) {
479 auto &MF = State.getMachineFunction();
480 auto &HST = MF.getSubtarget<HexagonSubtarget>();
481 bool UseHVX = HST.useHVXOps();
482 bool UseHVXDbl = HST.useHVXDblOps();
483
484 unsigned OffSiz = 64;
485 if (LocVT == MVT::v16i32) {
486 if (unsigned Reg = State.AllocateReg(Hexagon::V0)) {
487 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
488 return false;
489 }
490 } else if (LocVT == MVT::v32i32) {
491 unsigned Req = (UseHVX && UseHVXDbl) ? Hexagon::V0 : Hexagon::W0;
492 if (unsigned Reg = State.AllocateReg(Req)) {
493 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
494 return false;
495 }
496 OffSiz = 128;
497 } else if (LocVT == MVT::v64i32) {
498 if (unsigned Reg = State.AllocateReg(Hexagon::W0)) {
499 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
500 return false;
501 }
502 OffSiz = 256;
503 }
504
505 unsigned Offset = State.AllocateStack(OffSiz, OffSiz);
506 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
507 return false;
508}
509
Craig Topper18e69f42016-04-15 06:20:21 +0000510void HexagonTargetLowering::promoteLdStType(MVT VT, MVT PromotedLdStVT) {
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +0000511 if (VT != PromotedLdStVT) {
Craig Topper18e69f42016-04-15 06:20:21 +0000512 setOperationAction(ISD::LOAD, VT, Promote);
513 AddPromotedToType(ISD::LOAD, VT, PromotedLdStVT);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +0000514
Craig Topper18e69f42016-04-15 06:20:21 +0000515 setOperationAction(ISD::STORE, VT, Promote);
516 AddPromotedToType(ISD::STORE, VT, PromotedLdStVT);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +0000517 }
518}
519
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000520SDValue
521HexagonTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG)
522const {
523 return SDValue();
524}
525
526/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
527/// by "Src" to address "Dst" of size "Size". Alignment information is
528/// specified by the specific parameter attribute. The copy will be passed as
529/// a byval function parameter. Sometimes what we are copying is the end of a
530/// larger object, the part that does not fit in registers.
531static SDValue
532CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
533 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000534 SDLoc dl) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000535
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000536 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), dl, MVT::i32);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000537 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
538 /*isVolatile=*/false, /*AlwaysInline=*/false,
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +0000539 /*isTailCall=*/false,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000540 MachinePointerInfo(), MachinePointerInfo());
541}
542
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000543static bool IsHvxVectorType(MVT ty) {
544 return (ty == MVT::v8i64 || ty == MVT::v16i32 || ty == MVT::v32i16 ||
545 ty == MVT::v64i8 ||
546 ty == MVT::v16i64 || ty == MVT::v32i32 || ty == MVT::v64i16 ||
547 ty == MVT::v128i8 ||
548 ty == MVT::v32i64 || ty == MVT::v64i32 || ty == MVT::v128i16 ||
549 ty == MVT::v256i8 ||
550 ty == MVT::v512i1 || ty == MVT::v1024i1);
551}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000552
553// LowerReturn - Lower ISD::RET. If a struct is larger than 8 bytes and is
554// passed by value, the function prototype is modified to return void and
555// the value is stored in memory pointed by a pointer passed by caller.
556SDValue
557HexagonTargetLowering::LowerReturn(SDValue Chain,
558 CallingConv::ID CallConv, bool isVarArg,
559 const SmallVectorImpl<ISD::OutputArg> &Outs,
560 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000561 SDLoc dl, SelectionDAG &DAG) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000562
563 // CCValAssign - represent the assignment of the return value to locations.
564 SmallVector<CCValAssign, 16> RVLocs;
565
566 // CCState - Info about the registers and stack slot.
Eric Christopherb5217502014-08-06 18:45:26 +0000567 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
568 *DAG.getContext());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000569
570 // Analyze return values of ISD::RET
571 CCInfo.AnalyzeReturn(Outs, RetCC_Hexagon);
572
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000573 SDValue Flag;
Jakob Stoklund Olesen0af477c2013-02-05 18:08:43 +0000574 SmallVector<SDValue, 4> RetOps(1, Chain);
575
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000576 // Copy the result values into the output registers.
577 for (unsigned i = 0; i != RVLocs.size(); ++i) {
578 CCValAssign &VA = RVLocs[i];
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000579
580 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
581
582 // Guarantee that all emitted copies are stuck together with flags.
583 Flag = Chain.getValue(1);
Jakob Stoklund Olesen0af477c2013-02-05 18:08:43 +0000584 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000585 }
586
Jakob Stoklund Olesen0af477c2013-02-05 18:08:43 +0000587 RetOps[0] = Chain; // Update chain.
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000588
Jakob Stoklund Olesen0af477c2013-02-05 18:08:43 +0000589 // Add the flag if we have it.
590 if (Flag.getNode())
591 RetOps.push_back(Flag);
592
Craig Topper48d114b2014-04-26 18:35:24 +0000593 return DAG.getNode(HexagonISD::RET_FLAG, dl, MVT::Other, RetOps);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000594}
595
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000596bool HexagonTargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
597 // If either no tail call or told not to tail call at all, don't.
Akira Hatanakad9699bc2015-06-09 19:07:19 +0000598 auto Attr =
599 CI->getParent()->getParent()->getFnAttribute("disable-tail-calls");
600 if (!CI->isTailCall() || Attr.getValueAsString() == "true")
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000601 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000602
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000603 return true;
604}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000605
606/// LowerCallResult - Lower the result values of an ISD::CALL into the
607/// appropriate copies out of appropriate physical registers. This assumes that
608/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
609/// being lowered. Returns a SDNode with the same number of values as the
610/// ISD::CALL.
611SDValue
612HexagonTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
613 CallingConv::ID CallConv, bool isVarArg,
614 const
615 SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000616 SDLoc dl, SelectionDAG &DAG,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000617 SmallVectorImpl<SDValue> &InVals,
618 const SmallVectorImpl<SDValue> &OutVals,
619 SDValue Callee) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000620 // Assign locations to each value returned by this call.
621 SmallVector<CCValAssign, 16> RVLocs;
622
Eric Christopherb5217502014-08-06 18:45:26 +0000623 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
624 *DAG.getContext());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000625
626 CCInfo.AnalyzeCallResult(Ins, RetCC_Hexagon);
627
628 // Copy all of the result registers out of their specified physreg.
629 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Krzysztof Parzyszek51155fc2016-03-04 17:38:05 +0000630 SDValue RetVal;
631 if (RVLocs[i].getValVT() == MVT::i1) {
632 // Return values of type MVT::i1 require special handling. The reason
633 // is that MVT::i1 is associated with the PredRegs register class, but
634 // values of that type are still returned in R0. Generate an explicit
635 // copy into a predicate register from R0, and treat the value of the
636 // predicate register as the call result.
637 auto &MRI = DAG.getMachineFunction().getRegInfo();
638 SDValue FR0 = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
639 MVT::i32, InFlag);
640 // FR0 = (Value, Chain, Glue)
641 unsigned PredR = MRI.createVirtualRegister(&Hexagon::PredRegsRegClass);
642 SDValue TPR = DAG.getCopyToReg(FR0.getValue(1), dl, PredR,
643 FR0.getValue(0), FR0.getValue(2));
644 // TPR = (Chain, Glue)
645 RetVal = DAG.getCopyFromReg(TPR.getValue(0), dl, PredR, MVT::i1,
646 TPR.getValue(1));
647 } else {
648 RetVal = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
649 RVLocs[i].getValVT(), InFlag);
650 }
651 InVals.push_back(RetVal.getValue(0));
652 Chain = RetVal.getValue(1);
653 InFlag = RetVal.getValue(2);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000654 }
655
656 return Chain;
657}
658
659/// LowerCall - Functions arguments are copied from virtual regs to
660/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
661SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000662HexagonTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000663 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +0000664 SelectionDAG &DAG = CLI.DAG;
Craig Topperb94011f2013-07-14 04:42:23 +0000665 SDLoc &dl = CLI.DL;
666 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
667 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
668 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +0000669 SDValue Chain = CLI.Chain;
670 SDValue Callee = CLI.Callee;
671 bool &isTailCall = CLI.IsTailCall;
672 CallingConv::ID CallConv = CLI.CallConv;
673 bool isVarArg = CLI.IsVarArg;
Colin LeMahieu2e3a26d2015-01-16 17:05:27 +0000674 bool doesNotReturn = CLI.DoesNotReturn;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000675
676 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000677 MachineFunction &MF = DAG.getMachineFunction();
Mehdi Amini44ede332015-07-09 02:09:04 +0000678 auto PtrVT = getPointerTy(MF.getDataLayout());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000679
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000680 // Check for varargs.
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000681 int NumNamedVarArgParams = -1;
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +0000682 if (GlobalAddressSDNode *GAN = dyn_cast<GlobalAddressSDNode>(Callee)) {
683 const GlobalValue *GV = GAN->getGlobal();
684 Callee = DAG.getTargetGlobalAddress(GV, dl, MVT::i32);
685 if (const Function* F = dyn_cast<Function>(GV)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000686 // If a function has zero args and is a vararg function, that's
687 // disallowed so it must be an undeclared function. Do not assume
688 // varargs if the callee is undefined.
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +0000689 if (F->isVarArg() && F->getFunctionType()->getNumParams() != 0)
690 NumNamedVarArgParams = F->getFunctionType()->getNumParams();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000691 }
692 }
693
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000694 // Analyze operands of the call, assigning locations to each operand.
695 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +0000696 HexagonCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
697 *DAG.getContext(), NumNamedVarArgParams);
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000698
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000699 if (isVarArg)
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000700 CCInfo.AnalyzeCallOperands(Outs, CC_Hexagon_VarArg);
701 else
702 CCInfo.AnalyzeCallOperands(Outs, CC_Hexagon);
703
Akira Hatanakad9699bc2015-06-09 19:07:19 +0000704 auto Attr = MF.getFunction()->getFnAttribute("disable-tail-calls");
705 if (Attr.getValueAsString() == "true")
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000706 isTailCall = false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000707
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000708 if (isTailCall) {
709 bool StructAttrFlag = MF.getFunction()->hasStructRetAttr();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000710 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
711 isVarArg, IsStructRet,
712 StructAttrFlag,
713 Outs, OutVals, Ins, DAG);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000714 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000715 CCValAssign &VA = ArgLocs[i];
716 if (VA.isMemLoc()) {
717 isTailCall = false;
718 break;
719 }
720 }
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000721 DEBUG(dbgs() << (isTailCall ? "Eligible for Tail Call\n"
722 : "Argument must be passed on stack. "
723 "Not eligible for Tail Call\n"));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000724 }
725 // Get a count of how many bytes are to be pushed on the stack.
726 unsigned NumBytes = CCInfo.getNextStackOffset();
727 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
728 SmallVector<SDValue, 8> MemOpChains;
729
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000730 auto &HRI = *Subtarget.getRegisterInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +0000731 SDValue StackPtr =
732 DAG.getCopyFromReg(Chain, dl, HRI.getStackRegister(), PtrVT);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000733
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000734 bool NeedsArgAlign = false;
735 unsigned LargestAlignSeen = 0;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000736 // Walk the register/memloc assignments, inserting copies/loads.
737 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
738 CCValAssign &VA = ArgLocs[i];
739 SDValue Arg = OutVals[i];
740 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000741 // Record if we need > 8 byte alignment on an argument.
742 bool ArgAlign = IsHvxVectorType(VA.getValVT());
743 NeedsArgAlign |= ArgAlign;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000744
745 // Promote the value if needed.
746 switch (VA.getLocInfo()) {
747 default:
748 // Loc info must be one of Full, SExt, ZExt, or AExt.
Craig Toppere55c5562012-02-07 02:50:20 +0000749 llvm_unreachable("Unknown loc info!");
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000750 case CCValAssign::BCvt:
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000751 case CCValAssign::Full:
752 break;
753 case CCValAssign::SExt:
754 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
755 break;
756 case CCValAssign::ZExt:
757 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
758 break;
759 case CCValAssign::AExt:
760 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
761 break;
762 }
763
764 if (VA.isMemLoc()) {
765 unsigned LocMemOffset = VA.getLocMemOffset();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000766 SDValue MemAddr = DAG.getConstant(LocMemOffset, dl,
767 StackPtr.getValueType());
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000768 MemAddr = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, MemAddr);
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000769 if (ArgAlign)
770 LargestAlignSeen = std::max(LargestAlignSeen,
771 VA.getLocVT().getStoreSizeInBits() >> 3);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000772 if (Flags.isByVal()) {
773 // The argument is a struct passed by value. According to LLVM, "Arg"
774 // is is pointer.
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000775 MemOpChains.push_back(CreateCopyOfByValArgument(Arg, MemAddr, Chain,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000776 Flags, DAG, dl));
777 } else {
Alex Lorenze40c8a22015-08-11 23:09:45 +0000778 MachinePointerInfo LocPI = MachinePointerInfo::getStack(
779 DAG.getMachineFunction(), LocMemOffset);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000780 SDValue S = DAG.getStore(Chain, dl, Arg, MemAddr, LocPI, false,
781 false, 0);
782 MemOpChains.push_back(S);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000783 }
784 continue;
785 }
786
787 // Arguments that can be passed on register must be kept at RegsToPass
788 // vector.
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000789 if (VA.isRegLoc())
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000790 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000791 }
792
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000793 if (NeedsArgAlign && Subtarget.hasV60TOps()) {
794 DEBUG(dbgs() << "Function needs byte stack align due to call args\n");
795 MachineFrameInfo* MFI = DAG.getMachineFunction().getFrameInfo();
796 // V6 vectors passed by value have 64 or 128 byte alignment depending
797 // on whether we are 64 byte vector mode or 128 byte.
798 bool UseHVXDbl = Subtarget.useHVXDblOps();
799 assert(Subtarget.useHVXOps());
800 const unsigned ObjAlign = UseHVXDbl ? 128 : 64;
801 LargestAlignSeen = std::max(LargestAlignSeen, ObjAlign);
802 MFI->ensureMaxAlignment(LargestAlignSeen);
803 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000804 // Transform all store nodes into one single node because all store
805 // nodes are independent of each other.
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000806 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +0000807 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000808
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000809 if (!isTailCall) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000810 SDValue C = DAG.getConstant(NumBytes, dl, PtrVT, true);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000811 Chain = DAG.getCALLSEQ_START(Chain, C, dl);
812 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000813
814 // Build a sequence of copy-to-reg nodes chained together with token
815 // chain and flag operands which copy the outgoing args into registers.
Benjamin Kramerbde91762012-06-02 10:20:22 +0000816 // The InFlag in necessary since all emitted instructions must be
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000817 // stuck together.
818 SDValue InFlag;
819 if (!isTailCall) {
820 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
821 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
822 RegsToPass[i].second, InFlag);
823 InFlag = Chain.getValue(1);
824 }
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000825 } else {
826 // For tail calls lower the arguments to the 'real' stack slot.
827 //
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000828 // Force all the incoming stack arguments to be loaded from the stack
829 // before any new outgoing arguments are stored to the stack, because the
830 // outgoing stack slots may alias the incoming argument stack slots, and
831 // the alias isn't otherwise explicit. This is slightly more conservative
832 // than necessary, because it means that each store effectively depends
833 // on every argument instead of just those arguments it would clobber.
834 //
Benjamin Kramerbde91762012-06-02 10:20:22 +0000835 // Do not flag preceding copytoreg stuff together with the following stuff.
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000836 InFlag = SDValue();
837 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
838 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
839 RegsToPass[i].second, InFlag);
840 InFlag = Chain.getValue(1);
841 }
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000842 InFlag = SDValue();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000843 }
844
845 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
846 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
847 // node so that legalize doesn't hack it.
Tobias Edler von Kochb51460c2015-12-16 17:29:37 +0000848 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000849 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, PtrVT);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000850 } else if (ExternalSymbolSDNode *S =
851 dyn_cast<ExternalSymbolSDNode>(Callee)) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000852 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), PtrVT);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000853 }
854
855 // Returns a chain & a flag for retval copy to use.
856 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
857 SmallVector<SDValue, 8> Ops;
858 Ops.push_back(Chain);
859 Ops.push_back(Callee);
860
861 // Add argument registers to the end of the list so that they are
862 // known live into the call.
863 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
864 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
865 RegsToPass[i].second.getValueType()));
866 }
867
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000868 if (InFlag.getNode())
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000869 Ops.push_back(InFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000870
Arnold Schwaighoferf54b73d2015-05-08 23:52:00 +0000871 if (isTailCall) {
872 MF.getFrameInfo()->setHasTailCall();
Craig Topper48d114b2014-04-26 18:35:24 +0000873 return DAG.getNode(HexagonISD::TC_RETURN, dl, NodeTys, Ops);
Arnold Schwaighoferf54b73d2015-05-08 23:52:00 +0000874 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000875
Colin LeMahieu2e3a26d2015-01-16 17:05:27 +0000876 int OpCode = doesNotReturn ? HexagonISD::CALLv3nr : HexagonISD::CALLv3;
877 Chain = DAG.getNode(OpCode, dl, NodeTys, Ops);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000878 InFlag = Chain.getValue(1);
879
880 // Create the CALLSEQ_END node.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000881 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, dl, true),
882 DAG.getIntPtrConstant(0, dl, true), InFlag, dl);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000883 InFlag = Chain.getValue(1);
884
885 // Handle result values, copying them out of physregs into vregs that we
886 // return.
887 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins, dl, DAG,
888 InVals, OutVals, Callee);
889}
890
891static bool getIndexedAddressParts(SDNode *Ptr, EVT VT,
892 bool isSEXTLoad, SDValue &Base,
893 SDValue &Offset, bool &isInc,
894 SelectionDAG &DAG) {
895 if (Ptr->getOpcode() != ISD::ADD)
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000896 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000897
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000898 auto &HST = static_cast<const HexagonSubtarget&>(DAG.getSubtarget());
899 bool UseHVX = HST.useHVXOps();
900 bool UseHVXDbl = HST.useHVXDblOps();
901
902 bool ValidHVXDblType =
903 (UseHVX && UseHVXDbl) && (VT == MVT::v32i32 || VT == MVT::v16i64 ||
904 VT == MVT::v64i16 || VT == MVT::v128i8);
905 bool ValidHVXType =
906 UseHVX && !UseHVXDbl && (VT == MVT::v16i32 || VT == MVT::v8i64 ||
907 VT == MVT::v32i16 || VT == MVT::v64i8);
908
909 if (ValidHVXDblType || ValidHVXType ||
910 VT == MVT::i64 || VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000911 isInc = (Ptr->getOpcode() == ISD::ADD);
912 Base = Ptr->getOperand(0);
913 Offset = Ptr->getOperand(1);
914 // Ensure that Offset is a constant.
915 return (isa<ConstantSDNode>(Offset));
916 }
917
918 return false;
919}
920
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000921/// getPostIndexedAddressParts - returns true by value, base pointer and
922/// offset pointer and addressing mode by reference if this node can be
923/// combined with a load / store to form a post-indexed load / store.
924bool HexagonTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
925 SDValue &Base,
926 SDValue &Offset,
927 ISD::MemIndexedMode &AM,
928 SelectionDAG &DAG) const
929{
930 EVT VT;
931 SDValue Ptr;
932 bool isSEXTLoad = false;
933
934 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
935 VT = LD->getMemoryVT();
936 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
937 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
938 VT = ST->getMemoryVT();
939 if (ST->getValue().getValueType() == MVT::i64 && ST->isTruncatingStore()) {
940 return false;
941 }
942 } else {
943 return false;
944 }
945
Chad Rosier64dc8aa2012-01-06 20:11:59 +0000946 bool isInc = false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000947 bool isLegal = getIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
948 isInc, DAG);
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000949 if (isLegal) {
950 auto &HII = *Subtarget.getInstrInfo();
951 int32_t OffsetVal = cast<ConstantSDNode>(Offset.getNode())->getSExtValue();
952 if (HII.isValidAutoIncImm(VT, OffsetVal)) {
953 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
954 return true;
955 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000956 }
957
958 return false;
959}
960
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +0000961SDValue
962HexagonTargetLowering::LowerINLINEASM(SDValue Op, SelectionDAG &DAG) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000963 SDNode *Node = Op.getNode();
964 MachineFunction &MF = DAG.getMachineFunction();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000965 auto &FuncInfo = *MF.getInfo<HexagonMachineFunctionInfo>();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000966 switch (Node->getOpcode()) {
967 case ISD::INLINEASM: {
968 unsigned NumOps = Node->getNumOperands();
969 if (Node->getOperand(NumOps-1).getValueType() == MVT::Glue)
970 --NumOps; // Ignore the flag operand.
971
972 for (unsigned i = InlineAsm::Op_FirstOperand; i != NumOps;) {
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000973 if (FuncInfo.hasClobberLR())
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000974 break;
975 unsigned Flags =
976 cast<ConstantSDNode>(Node->getOperand(i))->getZExtValue();
977 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
978 ++i; // Skip the ID value.
979
980 switch (InlineAsm::getKind(Flags)) {
981 default: llvm_unreachable("Bad flags!");
982 case InlineAsm::Kind_RegDef:
983 case InlineAsm::Kind_RegUse:
984 case InlineAsm::Kind_Imm:
985 case InlineAsm::Kind_Clobber:
986 case InlineAsm::Kind_Mem: {
987 for (; NumVals; --NumVals, ++i) {}
988 break;
989 }
990 case InlineAsm::Kind_RegDefEarlyClobber: {
991 for (; NumVals; --NumVals, ++i) {
992 unsigned Reg =
993 cast<RegisterSDNode>(Node->getOperand(i))->getReg();
994
995 // Check it to be lr
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000996 const HexagonRegisterInfo *QRI = Subtarget.getRegisterInfo();
Eric Christopherdbe1cb02014-06-27 00:13:52 +0000997 if (Reg == QRI->getRARegister()) {
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000998 FuncInfo.setHasClobberLR(true);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000999 break;
1000 }
1001 }
1002 break;
1003 }
1004 }
1005 }
1006 }
1007 } // Node->getOpcode
1008 return Op;
1009}
1010
Krzysztof Parzyszek6895b2c2016-02-18 13:58:38 +00001011// Need to transform ISD::PREFETCH into something that doesn't inherit
1012// all of the properties of ISD::PREFETCH, specifically SDNPMayLoad and
1013// SDNPMayStore.
1014SDValue HexagonTargetLowering::LowerPREFETCH(SDValue Op,
1015 SelectionDAG &DAG) const {
1016 SDValue Chain = Op.getOperand(0);
1017 SDValue Addr = Op.getOperand(1);
1018 // Lower it to DCFETCH($reg, #0). A "pat" will try to merge the offset in,
1019 // if the "reg" is fed by an "add".
1020 SDLoc DL(Op);
1021 SDValue Zero = DAG.getConstant(0, DL, MVT::i32);
1022 return DAG.getNode(HexagonISD::DCFETCH, DL, MVT::Other, Chain, Addr, Zero);
1023}
1024
1025SDValue HexagonTargetLowering::LowerINTRINSIC_VOID(SDValue Op,
1026 SelectionDAG &DAG) const {
1027 SDValue Chain = Op.getOperand(0);
1028 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
1029 // Lower the hexagon_prefetch builtin to DCFETCH, as above.
1030 if (IntNo == Intrinsic::hexagon_prefetch) {
1031 SDValue Addr = Op.getOperand(2);
1032 SDLoc DL(Op);
1033 SDValue Zero = DAG.getConstant(0, DL, MVT::i32);
1034 return DAG.getNode(HexagonISD::DCFETCH, DL, MVT::Other, Chain, Addr, Zero);
1035 }
1036 return SDValue();
1037}
1038
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001039SDValue
1040HexagonTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
1041 SelectionDAG &DAG) const {
1042 SDValue Chain = Op.getOperand(0);
1043 SDValue Size = Op.getOperand(1);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001044 SDValue Align = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001045 SDLoc dl(Op);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001046
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001047 ConstantSDNode *AlignConst = dyn_cast<ConstantSDNode>(Align);
1048 assert(AlignConst && "Non-constant Align in LowerDYNAMIC_STACKALLOC");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001049
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001050 unsigned A = AlignConst->getSExtValue();
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001051 auto &HFI = *Subtarget.getFrameLowering();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001052 // "Zero" means natural stack alignment.
1053 if (A == 0)
1054 A = HFI.getStackAlignment();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001055
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001056 DEBUG({
Krzysztof Parzyszek9ee04e42015-04-22 17:19:44 +00001057 dbgs () << LLVM_FUNCTION_NAME << " Align: " << A << " Size: ";
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001058 Size.getNode()->dump(&DAG);
1059 dbgs() << "\n";
1060 });
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001061
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001062 SDValue AC = DAG.getConstant(A, dl, MVT::i32);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001063 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::Other);
Krzysztof Parzyszek23920ec2015-10-19 18:30:27 +00001064 SDValue AA = DAG.getNode(HexagonISD::ALLOCA, dl, VTs, Chain, Size, AC);
1065 if (Op.getNode()->getHasDebugValue())
1066 DAG.TransferDbgValues(Op, AA);
1067 return AA;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001068}
1069
1070SDValue
1071HexagonTargetLowering::LowerFormalArguments(SDValue Chain,
1072 CallingConv::ID CallConv,
1073 bool isVarArg,
1074 const
1075 SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001076 SDLoc dl, SelectionDAG &DAG,
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001077 SmallVectorImpl<SDValue> &InVals)
1078const {
1079
1080 MachineFunction &MF = DAG.getMachineFunction();
1081 MachineFrameInfo *MFI = MF.getFrameInfo();
1082 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001083 auto &FuncInfo = *MF.getInfo<HexagonMachineFunctionInfo>();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001084
1085 // Assign locations to all of the incoming arguments.
1086 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00001087 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
1088 *DAG.getContext());
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001089
1090 CCInfo.AnalyzeFormalArguments(Ins, CC_Hexagon);
1091
1092 // For LLVM, in the case when returning a struct by value (>8byte),
1093 // the first argument is a pointer that points to the location on caller's
1094 // stack where the return value will be stored. For Hexagon, the location on
1095 // caller's stack is passed only when the struct size is smaller than (and
1096 // equal to) 8 bytes. If not, no address will be passed into callee and
1097 // callee return the result direclty through R0/R1.
1098
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001099 SmallVector<SDValue, 8> MemOps;
1100 bool UseHVX = Subtarget.useHVXOps(), UseHVXDbl = Subtarget.useHVXDblOps();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001101
1102 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1103 CCValAssign &VA = ArgLocs[i];
1104 ISD::ArgFlagsTy Flags = Ins[i].Flags;
1105 unsigned ObjSize;
1106 unsigned StackLocation;
1107 int FI;
1108
1109 if ( (VA.isRegLoc() && !Flags.isByVal())
1110 || (VA.isRegLoc() && Flags.isByVal() && Flags.getByValSize() > 8)) {
1111 // Arguments passed in registers
1112 // 1. int, long long, ptr args that get allocated in register.
1113 // 2. Large struct that gets an register to put its address in.
1114 EVT RegVT = VA.getLocVT();
Sirish Pande69295b82012-05-10 20:20:25 +00001115 if (RegVT == MVT::i8 || RegVT == MVT::i16 ||
1116 RegVT == MVT::i32 || RegVT == MVT::f32) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001117 unsigned VReg =
Craig Topperc7242e02012-04-20 07:30:17 +00001118 RegInfo.createVirtualRegister(&Hexagon::IntRegsRegClass);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001119 RegInfo.addLiveIn(VA.getLocReg(), VReg);
1120 InVals.push_back(DAG.getCopyFromReg(Chain, dl, VReg, RegVT));
Colin LeMahieu4379d102015-01-28 22:08:16 +00001121 } else if (RegVT == MVT::i64 || RegVT == MVT::f64) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001122 unsigned VReg =
Craig Topperc7242e02012-04-20 07:30:17 +00001123 RegInfo.createVirtualRegister(&Hexagon::DoubleRegsRegClass);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001124 RegInfo.addLiveIn(VA.getLocReg(), VReg);
1125 InVals.push_back(DAG.getCopyFromReg(Chain, dl, VReg, RegVT));
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001126
1127 // Single Vector
1128 } else if ((RegVT == MVT::v8i64 || RegVT == MVT::v16i32 ||
1129 RegVT == MVT::v32i16 || RegVT == MVT::v64i8)) {
1130 unsigned VReg =
1131 RegInfo.createVirtualRegister(&Hexagon::VectorRegsRegClass);
1132 RegInfo.addLiveIn(VA.getLocReg(), VReg);
1133 InVals.push_back(DAG.getCopyFromReg(Chain, dl, VReg, RegVT));
1134 } else if (UseHVX && UseHVXDbl &&
1135 ((RegVT == MVT::v16i64 || RegVT == MVT::v32i32 ||
1136 RegVT == MVT::v64i16 || RegVT == MVT::v128i8))) {
1137 unsigned VReg =
1138 RegInfo.createVirtualRegister(&Hexagon::VectorRegs128BRegClass);
1139 RegInfo.addLiveIn(VA.getLocReg(), VReg);
1140 InVals.push_back(DAG.getCopyFromReg(Chain, dl, VReg, RegVT));
1141
1142 // Double Vector
1143 } else if ((RegVT == MVT::v16i64 || RegVT == MVT::v32i32 ||
1144 RegVT == MVT::v64i16 || RegVT == MVT::v128i8)) {
1145 unsigned VReg =
1146 RegInfo.createVirtualRegister(&Hexagon::VecDblRegsRegClass);
1147 RegInfo.addLiveIn(VA.getLocReg(), VReg);
1148 InVals.push_back(DAG.getCopyFromReg(Chain, dl, VReg, RegVT));
1149 } else if (UseHVX && UseHVXDbl &&
1150 ((RegVT == MVT::v32i64 || RegVT == MVT::v64i32 ||
1151 RegVT == MVT::v128i16 || RegVT == MVT::v256i8))) {
1152 unsigned VReg =
1153 RegInfo.createVirtualRegister(&Hexagon::VecDblRegs128BRegClass);
1154 RegInfo.addLiveIn(VA.getLocReg(), VReg);
1155 InVals.push_back(DAG.getCopyFromReg(Chain, dl, VReg, RegVT));
1156 } else if (RegVT == MVT::v512i1 || RegVT == MVT::v1024i1) {
1157 assert(0 && "need to support VecPred regs");
1158 unsigned VReg =
1159 RegInfo.createVirtualRegister(&Hexagon::VecPredRegsRegClass);
1160 RegInfo.addLiveIn(VA.getLocReg(), VReg);
1161 InVals.push_back(DAG.getCopyFromReg(Chain, dl, VReg, RegVT));
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001162 } else {
1163 assert (0);
1164 }
1165 } else if (VA.isRegLoc() && Flags.isByVal() && Flags.getByValSize() <= 8) {
1166 assert (0 && "ByValSize must be bigger than 8 bytes");
1167 } else {
1168 // Sanity check.
1169 assert(VA.isMemLoc());
1170
1171 if (Flags.isByVal()) {
1172 // If it's a byval parameter, then we need to compute the
1173 // "real" size, not the size of the pointer.
1174 ObjSize = Flags.getByValSize();
1175 } else {
1176 ObjSize = VA.getLocVT().getStoreSizeInBits() >> 3;
1177 }
1178
1179 StackLocation = HEXAGON_LRFP_SIZE + VA.getLocMemOffset();
1180 // Create the frame index object for this incoming parameter...
1181 FI = MFI->CreateFixedObject(ObjSize, StackLocation, true);
1182
1183 // Create the SelectionDAG nodes cordl, responding to a load
1184 // from this parameter.
1185 SDValue FIN = DAG.getFrameIndex(FI, MVT::i32);
1186
1187 if (Flags.isByVal()) {
1188 // If it's a pass-by-value aggregate, then do not dereference the stack
1189 // location. Instead, we should generate a reference to the stack
1190 // location.
1191 InVals.push_back(FIN);
1192 } else {
1193 InVals.push_back(DAG.getLoad(VA.getLocVT(), dl, Chain, FIN,
1194 MachinePointerInfo(), false, false,
1195 false, 0));
1196 }
1197 }
1198 }
1199
1200 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00001201 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001202
1203 if (isVarArg) {
1204 // This will point to the next argument passed via stack.
1205 int FrameIndex = MFI->CreateFixedObject(Hexagon_PointerSize,
1206 HEXAGON_LRFP_SIZE +
1207 CCInfo.getNextStackOffset(),
1208 true);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001209 FuncInfo.setVarArgsFrameIndex(FrameIndex);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001210 }
1211
1212 return Chain;
1213}
1214
1215SDValue
1216HexagonTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
1217 // VASTART stores the address of the VarArgsFrameIndex slot into the
1218 // memory location argument.
1219 MachineFunction &MF = DAG.getMachineFunction();
1220 HexagonMachineFunctionInfo *QFI = MF.getInfo<HexagonMachineFunctionInfo>();
1221 SDValue Addr = DAG.getFrameIndex(QFI->getVarArgsFrameIndex(), MVT::i32);
1222 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001223 return DAG.getStore(Op.getOperand(0), SDLoc(Op), Addr,
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001224 Op.getOperand(1), MachinePointerInfo(SV), false,
1225 false, 0);
1226}
1227
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001228// Creates a SPLAT instruction for a constant value VAL.
1229static SDValue createSplat(SelectionDAG &DAG, SDLoc dl, EVT VT, SDValue Val) {
1230 if (VT.getSimpleVT() == MVT::v4i8)
1231 return DAG.getNode(HexagonISD::VSPLATB, dl, VT, Val);
1232
1233 if (VT.getSimpleVT() == MVT::v4i16)
1234 return DAG.getNode(HexagonISD::VSPLATH, dl, VT, Val);
1235
1236 return SDValue();
1237}
1238
1239static bool isSExtFree(SDValue N) {
1240 // A sign-extend of a truncate of a sign-extend is free.
1241 if (N.getOpcode() == ISD::TRUNCATE &&
1242 N.getOperand(0).getOpcode() == ISD::AssertSext)
1243 return true;
1244 // We have sign-extended loads.
1245 if (N.getOpcode() == ISD::LOAD)
1246 return true;
1247 return false;
1248}
1249
1250SDValue HexagonTargetLowering::LowerCTPOP(SDValue Op, SelectionDAG &DAG) const {
1251 SDLoc dl(Op);
1252 SDValue InpVal = Op.getOperand(0);
1253 if (isa<ConstantSDNode>(InpVal)) {
1254 uint64_t V = cast<ConstantSDNode>(InpVal)->getZExtValue();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001255 return DAG.getTargetConstant(countPopulation(V), dl, MVT::i64);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001256 }
1257 SDValue PopOut = DAG.getNode(HexagonISD::POPCOUNT, dl, MVT::i32, InpVal);
1258 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i64, PopOut);
1259}
1260
1261SDValue HexagonTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1262 SDLoc dl(Op);
1263
1264 SDValue LHS = Op.getOperand(0);
1265 SDValue RHS = Op.getOperand(1);
1266 SDValue Cmp = Op.getOperand(2);
1267 ISD::CondCode CC = cast<CondCodeSDNode>(Cmp)->get();
1268
1269 EVT VT = Op.getValueType();
1270 EVT LHSVT = LHS.getValueType();
1271 EVT RHSVT = RHS.getValueType();
1272
1273 if (LHSVT == MVT::v2i16) {
1274 assert(ISD::isSignedIntSetCC(CC) || ISD::isUnsignedIntSetCC(CC));
1275 unsigned ExtOpc = ISD::isSignedIntSetCC(CC) ? ISD::SIGN_EXTEND
1276 : ISD::ZERO_EXTEND;
1277 SDValue LX = DAG.getNode(ExtOpc, dl, MVT::v2i32, LHS);
1278 SDValue RX = DAG.getNode(ExtOpc, dl, MVT::v2i32, RHS);
1279 SDValue SC = DAG.getNode(ISD::SETCC, dl, MVT::v2i1, LX, RX, Cmp);
1280 return SC;
1281 }
1282
1283 // Treat all other vector types as legal.
1284 if (VT.isVector())
1285 return Op;
1286
1287 // Equals and not equals should use sign-extend, not zero-extend, since
1288 // we can represent small negative values in the compare instructions.
1289 // The LLVM default is to use zero-extend arbitrarily in these cases.
1290 if ((CC == ISD::SETEQ || CC == ISD::SETNE) &&
1291 (RHSVT == MVT::i8 || RHSVT == MVT::i16) &&
1292 (LHSVT == MVT::i8 || LHSVT == MVT::i16)) {
1293 ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS);
1294 if (C && C->getAPIntValue().isNegative()) {
1295 LHS = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i32, LHS);
1296 RHS = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i32, RHS);
1297 return DAG.getNode(ISD::SETCC, dl, Op.getValueType(),
1298 LHS, RHS, Op.getOperand(2));
1299 }
1300 if (isSExtFree(LHS) || isSExtFree(RHS)) {
1301 LHS = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i32, LHS);
1302 RHS = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i32, RHS);
1303 return DAG.getNode(ISD::SETCC, dl, Op.getValueType(),
1304 LHS, RHS, Op.getOperand(2));
1305 }
1306 }
1307 return SDValue();
1308}
1309
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001310SDValue
1311HexagonTargetLowering::LowerVSELECT(SDValue Op, SelectionDAG &DAG) const {
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001312 SDValue PredOp = Op.getOperand(0);
1313 SDValue Op1 = Op.getOperand(1), Op2 = Op.getOperand(2);
1314 EVT OpVT = Op1.getValueType();
1315 SDLoc DL(Op);
1316
1317 if (OpVT == MVT::v2i16) {
1318 SDValue X1 = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v2i32, Op1);
1319 SDValue X2 = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v2i32, Op2);
1320 SDValue SL = DAG.getNode(ISD::VSELECT, DL, MVT::v2i32, PredOp, X1, X2);
1321 SDValue TR = DAG.getNode(ISD::TRUNCATE, DL, MVT::v2i16, SL);
1322 return TR;
1323 }
1324
1325 return SDValue();
1326}
1327
1328// Handle only specific vector loads.
1329SDValue HexagonTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
1330 EVT VT = Op.getValueType();
1331 SDLoc DL(Op);
1332 LoadSDNode *LoadNode = cast<LoadSDNode>(Op);
1333 SDValue Chain = LoadNode->getChain();
1334 SDValue Ptr = Op.getOperand(1);
1335 SDValue LoweredLoad;
1336 SDValue Result;
1337 SDValue Base = LoadNode->getBasePtr();
1338 ISD::LoadExtType Ext = LoadNode->getExtensionType();
1339 unsigned Alignment = LoadNode->getAlignment();
1340 SDValue LoadChain;
1341
1342 if(Ext == ISD::NON_EXTLOAD)
1343 Ext = ISD::ZEXTLOAD;
1344
1345 if (VT == MVT::v4i16) {
1346 if (Alignment == 2) {
1347 SDValue Loads[4];
1348 // Base load.
1349 Loads[0] = DAG.getExtLoad(Ext, DL, MVT::i32, Chain, Base,
1350 LoadNode->getPointerInfo(), MVT::i16,
1351 LoadNode->isVolatile(),
1352 LoadNode->isNonTemporal(),
1353 LoadNode->isInvariant(),
1354 Alignment);
1355 // Base+2 load.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001356 SDValue Increment = DAG.getConstant(2, DL, MVT::i32);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001357 Ptr = DAG.getNode(ISD::ADD, DL, Base.getValueType(), Base, Increment);
1358 Loads[1] = DAG.getExtLoad(Ext, DL, MVT::i32, Chain, Ptr,
1359 LoadNode->getPointerInfo(), MVT::i16,
1360 LoadNode->isVolatile(),
1361 LoadNode->isNonTemporal(),
1362 LoadNode->isInvariant(),
1363 Alignment);
1364 // SHL 16, then OR base and base+2.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001365 SDValue ShiftAmount = DAG.getConstant(16, DL, MVT::i32);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001366 SDValue Tmp1 = DAG.getNode(ISD::SHL, DL, MVT::i32, Loads[1], ShiftAmount);
1367 SDValue Tmp2 = DAG.getNode(ISD::OR, DL, MVT::i32, Tmp1, Loads[0]);
1368 // Base + 4.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001369 Increment = DAG.getConstant(4, DL, MVT::i32);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001370 Ptr = DAG.getNode(ISD::ADD, DL, Base.getValueType(), Base, Increment);
1371 Loads[2] = DAG.getExtLoad(Ext, DL, MVT::i32, Chain, Ptr,
1372 LoadNode->getPointerInfo(), MVT::i16,
1373 LoadNode->isVolatile(),
1374 LoadNode->isNonTemporal(),
1375 LoadNode->isInvariant(),
1376 Alignment);
1377 // Base + 6.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001378 Increment = DAG.getConstant(6, DL, MVT::i32);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001379 Ptr = DAG.getNode(ISD::ADD, DL, Base.getValueType(), Base, Increment);
1380 Loads[3] = DAG.getExtLoad(Ext, DL, MVT::i32, Chain, Ptr,
1381 LoadNode->getPointerInfo(), MVT::i16,
1382 LoadNode->isVolatile(),
1383 LoadNode->isNonTemporal(),
1384 LoadNode->isInvariant(),
1385 Alignment);
1386 // SHL 16, then OR base+4 and base+6.
1387 Tmp1 = DAG.getNode(ISD::SHL, DL, MVT::i32, Loads[3], ShiftAmount);
1388 SDValue Tmp4 = DAG.getNode(ISD::OR, DL, MVT::i32, Tmp1, Loads[2]);
1389 // Combine to i64. This could be optimised out later if we can
1390 // affect reg allocation of this code.
1391 Result = DAG.getNode(HexagonISD::COMBINE, DL, MVT::i64, Tmp4, Tmp2);
1392 LoadChain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
1393 Loads[0].getValue(1), Loads[1].getValue(1),
1394 Loads[2].getValue(1), Loads[3].getValue(1));
1395 } else {
1396 // Perform default type expansion.
1397 Result = DAG.getLoad(MVT::i64, DL, Chain, Ptr, LoadNode->getPointerInfo(),
1398 LoadNode->isVolatile(), LoadNode->isNonTemporal(),
1399 LoadNode->isInvariant(), LoadNode->getAlignment());
1400 LoadChain = Result.getValue(1);
1401 }
1402 } else
1403 llvm_unreachable("Custom lowering unsupported load");
1404
1405 Result = DAG.getNode(ISD::BITCAST, DL, VT, Result);
1406 // Since we pretend to lower a load, we need the original chain
1407 // info attached to the result.
1408 SDValue Ops[] = { Result, LoadChain };
1409
1410 return DAG.getMergeValues(Ops, DL);
1411}
1412
1413
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001414SDValue
Sirish Pande69295b82012-05-10 20:20:25 +00001415HexagonTargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
1416 EVT ValTy = Op.getValueType();
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001417 ConstantPoolSDNode *CPN = cast<ConstantPoolSDNode>(Op);
1418 unsigned Align = CPN->getAlignment();
1419 Reloc::Model RM = HTM.getRelocationModel();
1420 unsigned char TF = (RM == Reloc::PIC_) ? HexagonII::MO_PCREL : 0;
1421
1422 SDValue T;
1423 if (CPN->isMachineConstantPoolEntry())
1424 T = DAG.getTargetConstantPool(CPN->getMachineCPVal(), ValTy, Align, TF);
Sirish Pande69295b82012-05-10 20:20:25 +00001425 else
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001426 T = DAG.getTargetConstantPool(CPN->getConstVal(), ValTy, Align, TF);
1427 if (RM == Reloc::PIC_)
1428 return DAG.getNode(HexagonISD::AT_PCREL, SDLoc(Op), ValTy, T);
1429 return DAG.getNode(HexagonISD::CP, SDLoc(Op), ValTy, T);
1430}
1431
1432SDValue
1433HexagonTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
1434 EVT VT = Op.getValueType();
1435 int Idx = cast<JumpTableSDNode>(Op)->getIndex();
1436 Reloc::Model RM = HTM.getRelocationModel();
1437 if (RM == Reloc::PIC_) {
1438 SDValue T = DAG.getTargetJumpTable(Idx, VT, HexagonII::MO_PCREL);
1439 return DAG.getNode(HexagonISD::AT_PCREL, SDLoc(Op), VT, T);
1440 }
1441
1442 SDValue T = DAG.getTargetJumpTable(Idx, VT);
1443 return DAG.getNode(HexagonISD::JT, SDLoc(Op), VT, T);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001444}
1445
1446SDValue
1447HexagonTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001448 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001449 MachineFunction &MF = DAG.getMachineFunction();
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001450 MachineFrameInfo &MFI = *MF.getFrameInfo();
1451 MFI.setReturnAddressIsTaken(true);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001452
Bill Wendling908bf812014-01-06 00:43:20 +00001453 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001454 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001455
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001456 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001457 SDLoc dl(Op);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001458 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
1459 if (Depth) {
1460 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001461 SDValue Offset = DAG.getConstant(4, dl, MVT::i32);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001462 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
1463 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
1464 MachinePointerInfo(), false, false, false, 0);
1465 }
1466
1467 // Return LR, which contains the return address. Mark it an implicit live-in.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001468 unsigned Reg = MF.addLiveIn(HRI.getRARegister(), getRegClassFor(MVT::i32));
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001469 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
1470}
1471
1472SDValue
1473HexagonTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001474 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
1475 MachineFrameInfo &MFI = *DAG.getMachineFunction().getFrameInfo();
1476 MFI.setFrameAddressIsTaken(true);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001477
1478 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001479 SDLoc dl(Op);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001480 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
1481 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001482 HRI.getFrameRegister(), VT);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001483 while (Depth--)
1484 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
1485 MachinePointerInfo(),
1486 false, false, false, 0);
1487 return FrameAddr;
1488}
1489
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001490SDValue
1491HexagonTargetLowering::LowerATOMIC_FENCE(SDValue Op, SelectionDAG& DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001492 SDLoc dl(Op);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001493 return DAG.getNode(HexagonISD::BARRIER, dl, MVT::Other, Op.getOperand(0));
1494}
1495
1496
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001497SDValue
1498HexagonTargetLowering::LowerGLOBALADDRESS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001499 SDLoc dl(Op);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001500 auto *GAN = cast<GlobalAddressSDNode>(Op);
Mehdi Amini44ede332015-07-09 02:09:04 +00001501 auto PtrVT = getPointerTy(DAG.getDataLayout());
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001502 auto *GV = GAN->getGlobal();
1503 int64_t Offset = GAN->getOffset();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001504
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001505 auto &HLOF = *HTM.getObjFileLowering();
1506 Reloc::Model RM = HTM.getRelocationModel();
1507
1508 if (RM == Reloc::Static) {
1509 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, Offset);
Krzysztof Parzyszek5de59102016-04-21 18:56:45 +00001510 if (HLOF.isGlobalInSmallSection(GV, HTM))
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001511 return DAG.getNode(HexagonISD::CONST32_GP, dl, PtrVT, GA);
1512 return DAG.getNode(HexagonISD::CONST32, dl, PtrVT, GA);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001513 }
1514
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001515 bool UsePCRel = GV->hasInternalLinkage() || GV->hasHiddenVisibility() ||
1516 (GV->hasLocalLinkage() && !isa<Function>(GV));
1517 if (UsePCRel) {
1518 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, Offset,
1519 HexagonII::MO_PCREL);
1520 return DAG.getNode(HexagonISD::AT_PCREL, dl, PtrVT, GA);
1521 }
1522
1523 // Use GOT index.
1524 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
1525 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, HexagonII::MO_GOT);
1526 SDValue Off = DAG.getConstant(Offset, dl, MVT::i32);
1527 return DAG.getNode(HexagonISD::AT_GOT, dl, PtrVT, GOT, GA, Off);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001528}
1529
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001530// Specifies that for loads and stores VT can be promoted to PromotedLdStVT.
Jyotsna Verma2ba0c0b2013-03-07 19:10:28 +00001531SDValue
1532HexagonTargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
1533 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001534 SDLoc dl(Op);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001535 EVT PtrVT = getPointerTy(DAG.getDataLayout());
1536
1537 Reloc::Model RM = HTM.getRelocationModel();
1538 if (RM == Reloc::Static) {
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001539 SDValue A = DAG.getTargetBlockAddress(BA, PtrVT);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001540 return DAG.getNode(HexagonISD::CONST32_GP, dl, PtrVT, A);
1541 }
1542
1543 SDValue A = DAG.getTargetBlockAddress(BA, PtrVT, 0, HexagonII::MO_PCREL);
1544 return DAG.getNode(HexagonISD::AT_PCREL, dl, PtrVT, A);
1545}
1546
1547SDValue
1548HexagonTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op, SelectionDAG &DAG)
1549 const {
1550 EVT PtrVT = getPointerTy(DAG.getDataLayout());
1551 SDValue GOTSym = DAG.getTargetExternalSymbol(HEXAGON_GOT_SYM_NAME, PtrVT,
1552 HexagonII::MO_PCREL);
1553 return DAG.getNode(HexagonISD::AT_PCREL, SDLoc(Op), PtrVT, GOTSym);
Jyotsna Verma2ba0c0b2013-03-07 19:10:28 +00001554}
1555
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001556SDValue
1557HexagonTargetLowering::GetDynamicTLSAddr(SelectionDAG &DAG, SDValue Chain,
1558 GlobalAddressSDNode *GA, SDValue *InFlag, EVT PtrVT, unsigned ReturnReg,
1559 unsigned char OperandFlags) const {
1560 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1561 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
1562 SDLoc dl(GA);
1563 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
1564 GA->getValueType(0),
1565 GA->getOffset(),
1566 OperandFlags);
1567 // Create Operands for the call.The Operands should have the following:
1568 // 1. Chain SDValue
1569 // 2. Callee which in this case is the Global address value.
1570 // 3. Registers live into the call.In this case its R0, as we
1571 // have just one argument to be passed.
1572 // 4. InFlag if there is any.
1573 // Note: The order is important.
1574
1575 if (InFlag) {
1576 SDValue Ops[] = { Chain, TGA,
1577 DAG.getRegister(Hexagon::R0, PtrVT), *InFlag };
1578 Chain = DAG.getNode(HexagonISD::CALLv3, dl, NodeTys, Ops);
1579 } else {
1580 SDValue Ops[] = { Chain, TGA, DAG.getRegister(Hexagon::R0, PtrVT)};
1581 Chain = DAG.getNode(HexagonISD::CALLv3, dl, NodeTys, Ops);
1582 }
1583
1584 // Inform MFI that function has calls.
1585 MFI->setAdjustsStack(true);
1586
1587 SDValue Flag = Chain.getValue(1);
1588 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
1589}
1590
1591//
1592// Lower using the intial executable model for TLS addresses
1593//
1594SDValue
1595HexagonTargetLowering::LowerToTLSInitialExecModel(GlobalAddressSDNode *GA,
1596 SelectionDAG &DAG) const {
1597 SDLoc dl(GA);
1598 int64_t Offset = GA->getOffset();
1599 auto PtrVT = getPointerTy(DAG.getDataLayout());
1600
1601 // Get the thread pointer.
1602 SDValue TP = DAG.getCopyFromReg(DAG.getEntryNode(), dl, Hexagon::UGP, PtrVT);
1603
1604 Reloc::Model RM = HTM.getRelocationModel();
1605 unsigned char TF = (RM == Reloc::PIC_) ? HexagonII::MO_IEGOT
1606 : HexagonII::MO_IE;
1607
1608 // First generate the TLS symbol address
1609 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl, PtrVT,
1610 Offset, TF);
1611
1612 SDValue Sym = DAG.getNode(HexagonISD::CONST32, dl, PtrVT, TGA);
1613
1614 if (RM == Reloc::PIC_) {
1615 // Generate the GOT pointer in case of position independent code
1616 SDValue GOT = LowerGLOBAL_OFFSET_TABLE(Sym, DAG);
1617
1618 // Add the TLS Symbol address to GOT pointer.This gives
1619 // GOT relative relocation for the symbol.
1620 Sym = DAG.getNode(ISD::ADD, dl, PtrVT, GOT, Sym);
1621 }
1622
1623 // Load the offset value for TLS symbol.This offset is relative to
1624 // thread pointer.
1625 SDValue LoadOffset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Sym,
1626 MachinePointerInfo(),
1627 false, false, false, 0);
1628
1629 // Address of the thread local variable is the add of thread
1630 // pointer and the offset of the variable.
1631 return DAG.getNode(ISD::ADD, dl, PtrVT, TP, LoadOffset);
1632}
1633
1634//
1635// Lower using the local executable model for TLS addresses
1636//
1637SDValue
1638HexagonTargetLowering::LowerToTLSLocalExecModel(GlobalAddressSDNode *GA,
1639 SelectionDAG &DAG) const {
1640 SDLoc dl(GA);
1641 int64_t Offset = GA->getOffset();
1642 auto PtrVT = getPointerTy(DAG.getDataLayout());
1643
1644 // Get the thread pointer.
1645 SDValue TP = DAG.getCopyFromReg(DAG.getEntryNode(), dl, Hexagon::UGP, PtrVT);
1646 // Generate the TLS symbol address
1647 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl, PtrVT, Offset,
1648 HexagonII::MO_TPREL);
1649 SDValue Sym = DAG.getNode(HexagonISD::CONST32, dl, PtrVT, TGA);
1650
1651 // Address of the thread local variable is the add of thread
1652 // pointer and the offset of the variable.
1653 return DAG.getNode(ISD::ADD, dl, PtrVT, TP, Sym);
1654}
1655
1656//
1657// Lower using the general dynamic model for TLS addresses
1658//
1659SDValue
1660HexagonTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1661 SelectionDAG &DAG) const {
1662 SDLoc dl(GA);
1663 int64_t Offset = GA->getOffset();
1664 auto PtrVT = getPointerTy(DAG.getDataLayout());
1665
1666 // First generate the TLS symbol address
1667 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl, PtrVT, Offset,
1668 HexagonII::MO_GDGOT);
1669
1670 // Then, generate the GOT pointer
1671 SDValue GOT = LowerGLOBAL_OFFSET_TABLE(TGA, DAG);
1672
1673 // Add the TLS symbol and the GOT pointer
1674 SDValue Sym = DAG.getNode(HexagonISD::CONST32, dl, PtrVT, TGA);
1675 SDValue Chain = DAG.getNode(ISD::ADD, dl, PtrVT, GOT, Sym);
1676
1677 // Copy over the argument to R0
1678 SDValue InFlag;
1679 Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, Hexagon::R0, Chain, InFlag);
1680 InFlag = Chain.getValue(1);
1681
1682 return GetDynamicTLSAddr(DAG, Chain, GA, &InFlag, PtrVT,
1683 Hexagon::R0, HexagonII::MO_GDPLT);
1684}
1685
1686//
1687// Lower TLS addresses.
1688//
1689// For now for dynamic models, we only support the general dynamic model.
1690//
1691SDValue
1692HexagonTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1693 SelectionDAG &DAG) const {
1694 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1695
1696 switch (HTM.getTLSModel(GA->getGlobal())) {
1697 case TLSModel::GeneralDynamic:
1698 case TLSModel::LocalDynamic:
1699 return LowerToTLSGeneralDynamicModel(GA, DAG);
1700 case TLSModel::InitialExec:
1701 return LowerToTLSInitialExecModel(GA, DAG);
1702 case TLSModel::LocalExec:
1703 return LowerToTLSLocalExecModel(GA, DAG);
1704 }
1705 llvm_unreachable("Bogus TLS model");
1706}
1707
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001708//===----------------------------------------------------------------------===//
1709// TargetLowering Implementation
1710//===----------------------------------------------------------------------===//
1711
Eric Christopherd737b762015-02-02 22:11:36 +00001712HexagonTargetLowering::HexagonTargetLowering(const TargetMachine &TM,
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001713 const HexagonSubtarget &ST)
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001714 : TargetLowering(TM), HTM(static_cast<const HexagonTargetMachine&>(TM)),
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001715 Subtarget(ST) {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001716 bool IsV4 = !Subtarget.hasV5TOps();
1717 auto &HRI = *Subtarget.getRegisterInfo();
Krzysztof Parzyszekf1b3e5e2015-12-04 16:18:15 +00001718 bool UseHVX = Subtarget.useHVXOps();
1719 bool UseHVXSgl = Subtarget.useHVXSglOps();
1720 bool UseHVXDbl = Subtarget.useHVXDblOps();
Sirish Pande69295b82012-05-10 20:20:25 +00001721
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001722 setPrefLoopAlignment(4);
1723 setPrefFunctionAlignment(4);
1724 setMinFunctionAlignment(2);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001725 setStackPointerRegisterToSaveRestore(HRI.getStackRegister());
1726
1727 if (EnableHexSDNodeSched)
1728 setSchedulingPreference(Sched::VLIW);
1729 else
1730 setSchedulingPreference(Sched::Source);
1731
1732 // Limits for inline expansion of memcpy/memmove
1733 MaxStoresPerMemcpy = MaxStoresPerMemcpyCL;
1734 MaxStoresPerMemcpyOptSize = MaxStoresPerMemcpyOptSizeCL;
1735 MaxStoresPerMemmove = MaxStoresPerMemmoveCL;
1736 MaxStoresPerMemmoveOptSize = MaxStoresPerMemmoveOptSizeCL;
1737 MaxStoresPerMemset = MaxStoresPerMemsetCL;
1738 MaxStoresPerMemsetOptSize = MaxStoresPerMemsetOptSizeCL;
1739
1740 //
1741 // Set up register classes.
1742 //
1743
1744 addRegisterClass(MVT::i1, &Hexagon::PredRegsRegClass);
1745 addRegisterClass(MVT::v2i1, &Hexagon::PredRegsRegClass); // bbbbaaaa
1746 addRegisterClass(MVT::v4i1, &Hexagon::PredRegsRegClass); // ddccbbaa
1747 addRegisterClass(MVT::v8i1, &Hexagon::PredRegsRegClass); // hgfedcba
1748 addRegisterClass(MVT::i32, &Hexagon::IntRegsRegClass);
1749 addRegisterClass(MVT::v4i8, &Hexagon::IntRegsRegClass);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001750 addRegisterClass(MVT::v2i16, &Hexagon::IntRegsRegClass);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001751 addRegisterClass(MVT::i64, &Hexagon::DoubleRegsRegClass);
1752 addRegisterClass(MVT::v8i8, &Hexagon::DoubleRegsRegClass);
1753 addRegisterClass(MVT::v4i16, &Hexagon::DoubleRegsRegClass);
1754 addRegisterClass(MVT::v2i32, &Hexagon::DoubleRegsRegClass);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001755
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001756 if (Subtarget.hasV5TOps()) {
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001757 addRegisterClass(MVT::f32, &Hexagon::IntRegsRegClass);
1758 addRegisterClass(MVT::f64, &Hexagon::DoubleRegsRegClass);
1759 }
Sirish Pande69295b82012-05-10 20:20:25 +00001760
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001761 if (Subtarget.hasV60TOps()) {
1762 if (Subtarget.useHVXSglOps()) {
1763 addRegisterClass(MVT::v64i8, &Hexagon::VectorRegsRegClass);
1764 addRegisterClass(MVT::v32i16, &Hexagon::VectorRegsRegClass);
1765 addRegisterClass(MVT::v16i32, &Hexagon::VectorRegsRegClass);
1766 addRegisterClass(MVT::v8i64, &Hexagon::VectorRegsRegClass);
1767 addRegisterClass(MVT::v128i8, &Hexagon::VecDblRegsRegClass);
1768 addRegisterClass(MVT::v64i16, &Hexagon::VecDblRegsRegClass);
1769 addRegisterClass(MVT::v32i32, &Hexagon::VecDblRegsRegClass);
1770 addRegisterClass(MVT::v16i64, &Hexagon::VecDblRegsRegClass);
1771 addRegisterClass(MVT::v512i1, &Hexagon::VecPredRegsRegClass);
1772 } else if (Subtarget.useHVXDblOps()) {
1773 addRegisterClass(MVT::v128i8, &Hexagon::VectorRegs128BRegClass);
1774 addRegisterClass(MVT::v64i16, &Hexagon::VectorRegs128BRegClass);
1775 addRegisterClass(MVT::v32i32, &Hexagon::VectorRegs128BRegClass);
1776 addRegisterClass(MVT::v16i64, &Hexagon::VectorRegs128BRegClass);
1777 addRegisterClass(MVT::v256i8, &Hexagon::VecDblRegs128BRegClass);
1778 addRegisterClass(MVT::v128i16, &Hexagon::VecDblRegs128BRegClass);
1779 addRegisterClass(MVT::v64i32, &Hexagon::VecDblRegs128BRegClass);
1780 addRegisterClass(MVT::v32i64, &Hexagon::VecDblRegs128BRegClass);
1781 addRegisterClass(MVT::v1024i1, &Hexagon::VecPredRegs128BRegClass);
1782 }
1783
1784 }
1785
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001786 //
1787 // Handling of scalar operations.
1788 //
1789 // All operations default to "legal", except:
1790 // - indexed loads and stores (pre-/post-incremented),
1791 // - ANY_EXTEND_VECTOR_INREG, ATOMIC_CMP_SWAP_WITH_SUCCESS, CONCAT_VECTORS,
1792 // ConstantFP, DEBUGTRAP, FCEIL, FCOPYSIGN, FEXP, FEXP2, FFLOOR, FGETSIGN,
1793 // FLOG, FLOG2, FLOG10, FMAXNUM, FMINNUM, FNEARBYINT, FRINT, FROUND, TRAP,
1794 // FTRUNC, PREFETCH, SIGN_EXTEND_VECTOR_INREG, ZERO_EXTEND_VECTOR_INREG,
1795 // which default to "expand" for at least one type.
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001796
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001797 // Misc operations.
1798 setOperationAction(ISD::ConstantFP, MVT::f32, Legal); // Default: expand
1799 setOperationAction(ISD::ConstantFP, MVT::f64, Legal); // Default: expand
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001800
1801 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001802 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001803 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001804 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
1805 setOperationAction(ISD::INLINEASM, MVT::Other, Custom);
Krzysztof Parzyszek6895b2c2016-02-18 13:58:38 +00001806 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
1807 setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001808 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001809 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001810 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001811 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001812
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001813 // Custom legalize GlobalAddress nodes into CONST32.
1814 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001815 setOperationAction(ISD::GlobalAddress, MVT::i8, Custom);
1816 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001817
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001818 // Hexagon needs to optimize cases with negative constants.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001819 setOperationAction(ISD::SETCC, MVT::i8, Custom);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001820 setOperationAction(ISD::SETCC, MVT::i16, Custom);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001821
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001822 // VASTART needs to be custom lowered to use the VarArgsFrameIndex.
1823 setOperationAction(ISD::VASTART, MVT::Other, Custom);
1824 setOperationAction(ISD::VAEND, MVT::Other, Expand);
1825 setOperationAction(ISD::VAARG, MVT::Other, Expand);
1826
1827 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
1828 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
1829 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
1830
1831 if (EmitJumpTables)
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001832 setMinimumJumpTableEntries(MinimumJumpTables);
Krzysztof Parzyszeka61f7da2016-01-13 21:43:13 +00001833 else
1834 setMinimumJumpTableEntries(INT_MAX);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001835 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001836
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001837 // Hexagon has instructions for add/sub with carry. The problem with
1838 // modeling these instructions is that they produce 2 results: Rdd and Px.
1839 // To model the update of Px, we will have to use Defs[p0..p3] which will
1840 // cause any predicate live range to spill. So, we pretend we dont't have
1841 // these instructions.
1842 setOperationAction(ISD::ADDE, MVT::i8, Expand);
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001843 setOperationAction(ISD::ADDE, MVT::i16, Expand);
1844 setOperationAction(ISD::ADDE, MVT::i32, Expand);
1845 setOperationAction(ISD::ADDE, MVT::i64, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001846 setOperationAction(ISD::SUBE, MVT::i8, Expand);
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001847 setOperationAction(ISD::SUBE, MVT::i16, Expand);
1848 setOperationAction(ISD::SUBE, MVT::i32, Expand);
1849 setOperationAction(ISD::SUBE, MVT::i64, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001850 setOperationAction(ISD::ADDC, MVT::i8, Expand);
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001851 setOperationAction(ISD::ADDC, MVT::i16, Expand);
1852 setOperationAction(ISD::ADDC, MVT::i32, Expand);
1853 setOperationAction(ISD::ADDC, MVT::i64, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001854 setOperationAction(ISD::SUBC, MVT::i8, Expand);
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001855 setOperationAction(ISD::SUBC, MVT::i16, Expand);
1856 setOperationAction(ISD::SUBC, MVT::i32, Expand);
1857 setOperationAction(ISD::SUBC, MVT::i64, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001858
Krzysztof Parzyszek2c4487d2015-04-13 20:37:01 +00001859 // Only add and sub that detect overflow are the saturating ones.
1860 for (MVT VT : MVT::integer_valuetypes()) {
1861 setOperationAction(ISD::UADDO, VT, Expand);
1862 setOperationAction(ISD::SADDO, VT, Expand);
1863 setOperationAction(ISD::USUBO, VT, Expand);
1864 setOperationAction(ISD::SSUBO, VT, Expand);
1865 }
1866
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001867 setOperationAction(ISD::CTLZ, MVT::i8, Promote);
1868 setOperationAction(ISD::CTLZ, MVT::i16, Promote);
1869 setOperationAction(ISD::CTTZ, MVT::i8, Promote);
1870 setOperationAction(ISD::CTTZ, MVT::i16, Promote);
Craig Topper6e6a1f02016-04-23 02:49:31 +00001871 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8, Expand);
1872 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16, Expand);
1873 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
1874 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
1875 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i8, Expand);
1876 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16, Expand);
1877 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
1878 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001879
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001880 // In V5, popcount can count # of 1s in i64 but returns i32.
1881 // On V4 it will be expanded (set later).
1882 setOperationAction(ISD::CTPOP, MVT::i8, Promote);
1883 setOperationAction(ISD::CTPOP, MVT::i16, Promote);
1884 setOperationAction(ISD::CTPOP, MVT::i32, Promote);
1885 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001886
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001887 // We custom lower i64 to i64 mul, so that it is not considered as a legal
1888 // operation. There is a pattern that will match i64 mul and transform it
1889 // to a series of instructions.
1890 setOperationAction(ISD::MUL, MVT::i64, Expand);
Colin LeMahieude68b662015-02-05 21:13:25 +00001891 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001892
Benjamin Kramer62460692015-04-25 14:46:53 +00001893 for (unsigned IntExpOp :
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001894 { ISD::SDIV, ISD::UDIV, ISD::SREM, ISD::UREM,
1895 ISD::SDIVREM, ISD::UDIVREM, ISD::ROTL, ISD::ROTR,
1896 ISD::BSWAP, ISD::SHL_PARTS, ISD::SRA_PARTS, ISD::SRL_PARTS,
1897 ISD::SMUL_LOHI, ISD::UMUL_LOHI }) {
Benjamin Kramer62460692015-04-25 14:46:53 +00001898 setOperationAction(IntExpOp, MVT::i32, Expand);
1899 setOperationAction(IntExpOp, MVT::i64, Expand);
1900 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001901
Benjamin Kramer62460692015-04-25 14:46:53 +00001902 for (unsigned FPExpOp :
1903 {ISD::FDIV, ISD::FREM, ISD::FSQRT, ISD::FSIN, ISD::FCOS, ISD::FSINCOS,
1904 ISD::FPOW, ISD::FCOPYSIGN}) {
1905 setOperationAction(FPExpOp, MVT::f32, Expand);
1906 setOperationAction(FPExpOp, MVT::f64, Expand);
1907 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001908
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001909 // No extending loads from i32.
1910 for (MVT VT : MVT::integer_valuetypes()) {
1911 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i32, Expand);
1912 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i32, Expand);
1913 setLoadExtAction(ISD::EXTLOAD, VT, MVT::i32, Expand);
1914 }
1915 // Turn FP truncstore into trunc + store.
1916 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
1917 // Turn FP extload into load/fextend.
1918 for (MVT VT : MVT::fp_valuetypes())
1919 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f32, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001920
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001921 // Expand BR_CC and SELECT_CC for all integer and fp types.
1922 for (MVT VT : MVT::integer_valuetypes()) {
1923 setOperationAction(ISD::BR_CC, VT, Expand);
1924 setOperationAction(ISD::SELECT_CC, VT, Expand);
1925 }
1926 for (MVT VT : MVT::fp_valuetypes()) {
1927 setOperationAction(ISD::BR_CC, VT, Expand);
1928 setOperationAction(ISD::SELECT_CC, VT, Expand);
1929 }
1930 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001931
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001932 //
1933 // Handling of vector operations.
1934 //
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001935
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001936 // Custom lower v4i16 load only. Let v4i16 store to be
1937 // promoted for now.
1938 promoteLdStType(MVT::v4i8, MVT::i32);
1939 promoteLdStType(MVT::v2i16, MVT::i32);
1940 promoteLdStType(MVT::v8i8, MVT::i64);
1941 promoteLdStType(MVT::v2i32, MVT::i64);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001942
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001943 setOperationAction(ISD::LOAD, MVT::v4i16, Custom);
1944 setOperationAction(ISD::STORE, MVT::v4i16, Promote);
1945 AddPromotedToType(ISD::LOAD, MVT::v4i16, MVT::i64);
1946 AddPromotedToType(ISD::STORE, MVT::v4i16, MVT::i64);
1947
1948 // Set the action for vector operations to "expand", then override it with
1949 // either "custom" or "legal" for specific cases.
Craig Topper26260942015-10-18 05:15:34 +00001950 static const unsigned VectExpOps[] = {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001951 // Integer arithmetic:
1952 ISD::ADD, ISD::SUB, ISD::MUL, ISD::SDIV, ISD::UDIV,
1953 ISD::SREM, ISD::UREM, ISD::SDIVREM, ISD::UDIVREM, ISD::ADDC,
1954 ISD::SUBC, ISD::SADDO, ISD::UADDO, ISD::SSUBO, ISD::USUBO,
1955 ISD::SMUL_LOHI, ISD::UMUL_LOHI,
1956 // Logical/bit:
1957 ISD::AND, ISD::OR, ISD::XOR, ISD::ROTL, ISD::ROTR,
1958 ISD::CTPOP, ISD::CTLZ, ISD::CTTZ, ISD::CTLZ_ZERO_UNDEF,
1959 ISD::CTTZ_ZERO_UNDEF,
1960 // Floating point arithmetic/math functions:
1961 ISD::FADD, ISD::FSUB, ISD::FMUL, ISD::FMA, ISD::FDIV,
1962 ISD::FREM, ISD::FNEG, ISD::FABS, ISD::FSQRT, ISD::FSIN,
1963 ISD::FCOS, ISD::FPOWI, ISD::FPOW, ISD::FLOG, ISD::FLOG2,
1964 ISD::FLOG10, ISD::FEXP, ISD::FEXP2, ISD::FCEIL, ISD::FTRUNC,
1965 ISD::FRINT, ISD::FNEARBYINT, ISD::FROUND, ISD::FFLOOR,
1966 ISD::FMINNUM, ISD::FMAXNUM, ISD::FSINCOS,
1967 // Misc:
1968 ISD::SELECT, ISD::ConstantPool,
1969 // Vector:
1970 ISD::BUILD_VECTOR, ISD::SCALAR_TO_VECTOR,
1971 ISD::EXTRACT_VECTOR_ELT, ISD::INSERT_VECTOR_ELT,
1972 ISD::EXTRACT_SUBVECTOR, ISD::INSERT_SUBVECTOR,
1973 ISD::CONCAT_VECTORS, ISD::VECTOR_SHUFFLE
1974 };
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001975
1976 for (MVT VT : MVT::vector_valuetypes()) {
Benjamin Kramer62460692015-04-25 14:46:53 +00001977 for (unsigned VectExpOp : VectExpOps)
1978 setOperationAction(VectExpOp, VT, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001979
1980 // Expand all extended loads and truncating stores:
1981 for (MVT TargetVT : MVT::vector_valuetypes()) {
1982 setLoadExtAction(ISD::EXTLOAD, TargetVT, VT, Expand);
1983 setTruncStoreAction(VT, TargetVT, Expand);
1984 }
1985
1986 setOperationAction(ISD::SRA, VT, Custom);
1987 setOperationAction(ISD::SHL, VT, Custom);
1988 setOperationAction(ISD::SRL, VT, Custom);
1989 }
1990
1991 // Types natively supported:
Benjamin Kramer62460692015-04-25 14:46:53 +00001992 for (MVT NativeVT : {MVT::v2i1, MVT::v4i1, MVT::v8i1, MVT::v32i1, MVT::v64i1,
1993 MVT::v4i8, MVT::v8i8, MVT::v2i16, MVT::v4i16, MVT::v1i32,
1994 MVT::v2i32, MVT::v1i64}) {
1995 setOperationAction(ISD::BUILD_VECTOR, NativeVT, Custom);
1996 setOperationAction(ISD::EXTRACT_VECTOR_ELT, NativeVT, Custom);
1997 setOperationAction(ISD::INSERT_VECTOR_ELT, NativeVT, Custom);
1998 setOperationAction(ISD::EXTRACT_SUBVECTOR, NativeVT, Custom);
1999 setOperationAction(ISD::INSERT_SUBVECTOR, NativeVT, Custom);
2000 setOperationAction(ISD::CONCAT_VECTORS, NativeVT, Custom);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002001
Benjamin Kramer62460692015-04-25 14:46:53 +00002002 setOperationAction(ISD::ADD, NativeVT, Legal);
2003 setOperationAction(ISD::SUB, NativeVT, Legal);
2004 setOperationAction(ISD::MUL, NativeVT, Legal);
2005 setOperationAction(ISD::AND, NativeVT, Legal);
2006 setOperationAction(ISD::OR, NativeVT, Legal);
2007 setOperationAction(ISD::XOR, NativeVT, Legal);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002008 }
2009
2010 setOperationAction(ISD::SETCC, MVT::v2i16, Custom);
2011 setOperationAction(ISD::VSELECT, MVT::v2i16, Custom);
2012 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
2013 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00002014 if (UseHVX) {
Krzysztof Parzyszekf1b3e5e2015-12-04 16:18:15 +00002015 if (UseHVXSgl) {
2016 setOperationAction(ISD::CONCAT_VECTORS, MVT::v128i8, Custom);
2017 setOperationAction(ISD::CONCAT_VECTORS, MVT::v64i16, Custom);
2018 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i32, Custom);
2019 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i64, Custom);
2020 } else if (UseHVXDbl) {
2021 setOperationAction(ISD::CONCAT_VECTORS, MVT::v256i8, Custom);
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00002022 setOperationAction(ISD::CONCAT_VECTORS, MVT::v128i16, Custom);
Krzysztof Parzyszekf1b3e5e2015-12-04 16:18:15 +00002023 setOperationAction(ISD::CONCAT_VECTORS, MVT::v64i32, Custom);
2024 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i64, Custom);
2025 } else {
2026 llvm_unreachable("Unrecognized HVX mode");
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00002027 }
2028 }
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002029 // Subtarget-specific operation actions.
2030 //
2031 if (Subtarget.hasV5TOps()) {
2032 setOperationAction(ISD::FMA, MVT::f64, Expand);
2033 setOperationAction(ISD::FADD, MVT::f64, Expand);
2034 setOperationAction(ISD::FSUB, MVT::f64, Expand);
2035 setOperationAction(ISD::FMUL, MVT::f64, Expand);
2036
2037 setOperationAction(ISD::FP_TO_UINT, MVT::i1, Promote);
2038 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
2039 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
2040 setOperationAction(ISD::FP_TO_SINT, MVT::i1, Promote);
2041 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
2042 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
2043 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote);
2044 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
2045 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
2046 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote);
2047 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
2048 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
2049
2050 } else { // V4
2051 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
2052 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Expand);
2053 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
2054 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
2055 setOperationAction(ISD::FP_TO_SINT, MVT::f64, Expand);
2056 setOperationAction(ISD::FP_TO_SINT, MVT::f32, Expand);
2057 setOperationAction(ISD::FP_EXTEND, MVT::f32, Expand);
2058 setOperationAction(ISD::FP_ROUND, MVT::f64, Expand);
2059 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
2060
2061 setOperationAction(ISD::CTPOP, MVT::i8, Expand);
2062 setOperationAction(ISD::CTPOP, MVT::i16, Expand);
2063 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
2064 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
2065
2066 // Expand these operations for both f32 and f64:
Benjamin Kramer62460692015-04-25 14:46:53 +00002067 for (unsigned FPExpOpV4 :
2068 {ISD::FADD, ISD::FSUB, ISD::FMUL, ISD::FABS, ISD::FNEG, ISD::FMA}) {
2069 setOperationAction(FPExpOpV4, MVT::f32, Expand);
2070 setOperationAction(FPExpOpV4, MVT::f64, Expand);
2071 }
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002072
Benjamin Kramer62460692015-04-25 14:46:53 +00002073 for (ISD::CondCode FPExpCCV4 :
2074 {ISD::SETOEQ, ISD::SETOGT, ISD::SETOLT, ISD::SETOGE, ISD::SETOLE,
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00002075 ISD::SETUO, ISD::SETO}) {
Benjamin Kramer62460692015-04-25 14:46:53 +00002076 setCondCodeAction(FPExpCCV4, MVT::f32, Expand);
2077 setCondCodeAction(FPExpCCV4, MVT::f64, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002078 }
2079 }
2080
2081 // Handling of indexed loads/stores: default is "expand".
2082 //
Benjamin Kramer62460692015-04-25 14:46:53 +00002083 for (MVT LSXTy : {MVT::i8, MVT::i16, MVT::i32, MVT::i64}) {
2084 setIndexedLoadAction(ISD::POST_INC, LSXTy, Legal);
2085 setIndexedStoreAction(ISD::POST_INC, LSXTy, Legal);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002086 }
2087
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00002088 if (UseHVXDbl) {
2089 for (MVT VT : {MVT::v128i8, MVT::v64i16, MVT::v32i32, MVT::v16i64}) {
2090 setIndexedLoadAction(ISD::POST_INC, VT, Legal);
2091 setIndexedStoreAction(ISD::POST_INC, VT, Legal);
2092 }
2093 }
2094
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002095 computeRegisterProperties(&HRI);
2096
2097 //
2098 // Library calls for unsupported operations
2099 //
2100 bool FastMath = EnableFastMath;
2101
Benjamin Kramera37c8092015-04-25 14:46:46 +00002102 setLibcallName(RTLIB::SDIV_I32, "__hexagon_divsi3");
2103 setLibcallName(RTLIB::SDIV_I64, "__hexagon_divdi3");
2104 setLibcallName(RTLIB::UDIV_I32, "__hexagon_udivsi3");
2105 setLibcallName(RTLIB::UDIV_I64, "__hexagon_udivdi3");
2106 setLibcallName(RTLIB::SREM_I32, "__hexagon_modsi3");
2107 setLibcallName(RTLIB::SREM_I64, "__hexagon_moddi3");
2108 setLibcallName(RTLIB::UREM_I32, "__hexagon_umodsi3");
2109 setLibcallName(RTLIB::UREM_I64, "__hexagon_umoddi3");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002110
Benjamin Kramera37c8092015-04-25 14:46:46 +00002111 setLibcallName(RTLIB::SINTTOFP_I128_F64, "__hexagon_floattidf");
2112 setLibcallName(RTLIB::SINTTOFP_I128_F32, "__hexagon_floattisf");
2113 setLibcallName(RTLIB::FPTOUINT_F32_I128, "__hexagon_fixunssfti");
2114 setLibcallName(RTLIB::FPTOUINT_F64_I128, "__hexagon_fixunsdfti");
2115 setLibcallName(RTLIB::FPTOSINT_F32_I128, "__hexagon_fixsfti");
2116 setLibcallName(RTLIB::FPTOSINT_F64_I128, "__hexagon_fixdfti");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002117
2118 if (IsV4) {
2119 // Handle single-precision floating point operations on V4.
Benjamin Kramera37c8092015-04-25 14:46:46 +00002120 if (FastMath) {
2121 setLibcallName(RTLIB::ADD_F32, "__hexagon_fast_addsf3");
2122 setLibcallName(RTLIB::SUB_F32, "__hexagon_fast_subsf3");
2123 setLibcallName(RTLIB::MUL_F32, "__hexagon_fast_mulsf3");
2124 setLibcallName(RTLIB::OGT_F32, "__hexagon_fast_gtsf2");
2125 setLibcallName(RTLIB::OLT_F32, "__hexagon_fast_ltsf2");
2126 // Double-precision compares.
2127 setLibcallName(RTLIB::OGT_F64, "__hexagon_fast_gtdf2");
2128 setLibcallName(RTLIB::OLT_F64, "__hexagon_fast_ltdf2");
2129 } else {
2130 setLibcallName(RTLIB::ADD_F32, "__hexagon_addsf3");
2131 setLibcallName(RTLIB::SUB_F32, "__hexagon_subsf3");
2132 setLibcallName(RTLIB::MUL_F32, "__hexagon_mulsf3");
2133 setLibcallName(RTLIB::OGT_F32, "__hexagon_gtsf2");
2134 setLibcallName(RTLIB::OLT_F32, "__hexagon_ltsf2");
2135 // Double-precision compares.
2136 setLibcallName(RTLIB::OGT_F64, "__hexagon_gtdf2");
2137 setLibcallName(RTLIB::OLT_F64, "__hexagon_ltdf2");
2138 }
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002139 }
2140
2141 // This is the only fast library function for sqrtd.
2142 if (FastMath)
Benjamin Kramera37c8092015-04-25 14:46:46 +00002143 setLibcallName(RTLIB::SQRT_F64, "__hexagon_fast2_sqrtdf2");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002144
Benjamin Kramera37c8092015-04-25 14:46:46 +00002145 // Prefix is: nothing for "slow-math",
2146 // "fast2_" for V4 fast-math and V5+ fast-math double-precision
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002147 // (actually, keep fast-math and fast-math2 separate for now)
Benjamin Kramera37c8092015-04-25 14:46:46 +00002148 if (FastMath) {
2149 setLibcallName(RTLIB::ADD_F64, "__hexagon_fast_adddf3");
2150 setLibcallName(RTLIB::SUB_F64, "__hexagon_fast_subdf3");
2151 setLibcallName(RTLIB::MUL_F64, "__hexagon_fast_muldf3");
2152 setLibcallName(RTLIB::DIV_F64, "__hexagon_fast_divdf3");
2153 // Calling __hexagon_fast2_divsf3 with fast-math on V5 (ok).
2154 setLibcallName(RTLIB::DIV_F32, "__hexagon_fast_divsf3");
2155 } else {
2156 setLibcallName(RTLIB::ADD_F64, "__hexagon_adddf3");
2157 setLibcallName(RTLIB::SUB_F64, "__hexagon_subdf3");
2158 setLibcallName(RTLIB::MUL_F64, "__hexagon_muldf3");
2159 setLibcallName(RTLIB::DIV_F64, "__hexagon_divdf3");
2160 setLibcallName(RTLIB::DIV_F32, "__hexagon_divsf3");
2161 }
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002162
2163 if (Subtarget.hasV5TOps()) {
2164 if (FastMath)
Benjamin Kramera37c8092015-04-25 14:46:46 +00002165 setLibcallName(RTLIB::SQRT_F32, "__hexagon_fast2_sqrtf");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002166 else
Benjamin Kramera37c8092015-04-25 14:46:46 +00002167 setLibcallName(RTLIB::SQRT_F32, "__hexagon_sqrtf");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002168 } else {
2169 // V4
Benjamin Kramera37c8092015-04-25 14:46:46 +00002170 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__hexagon_floatsisf");
2171 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__hexagon_floatsidf");
2172 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__hexagon_floatdisf");
2173 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__hexagon_floatdidf");
2174 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__hexagon_floatunsisf");
2175 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__hexagon_floatunsidf");
2176 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__hexagon_floatundisf");
2177 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__hexagon_floatundidf");
2178 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__hexagon_fixunssfsi");
2179 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__hexagon_fixunssfdi");
2180 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__hexagon_fixunsdfsi");
2181 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__hexagon_fixunsdfdi");
2182 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__hexagon_fixsfsi");
2183 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__hexagon_fixsfdi");
2184 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__hexagon_fixdfsi");
2185 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__hexagon_fixdfdi");
2186 setLibcallName(RTLIB::FPEXT_F32_F64, "__hexagon_extendsfdf2");
2187 setLibcallName(RTLIB::FPROUND_F64_F32, "__hexagon_truncdfsf2");
2188 setLibcallName(RTLIB::OEQ_F32, "__hexagon_eqsf2");
2189 setLibcallName(RTLIB::OEQ_F64, "__hexagon_eqdf2");
2190 setLibcallName(RTLIB::OGE_F32, "__hexagon_gesf2");
2191 setLibcallName(RTLIB::OGE_F64, "__hexagon_gedf2");
2192 setLibcallName(RTLIB::OLE_F32, "__hexagon_lesf2");
2193 setLibcallName(RTLIB::OLE_F64, "__hexagon_ledf2");
2194 setLibcallName(RTLIB::UNE_F32, "__hexagon_nesf2");
2195 setLibcallName(RTLIB::UNE_F64, "__hexagon_nedf2");
2196 setLibcallName(RTLIB::UO_F32, "__hexagon_unordsf2");
2197 setLibcallName(RTLIB::UO_F64, "__hexagon_unorddf2");
2198 setLibcallName(RTLIB::O_F32, "__hexagon_unordsf2");
2199 setLibcallName(RTLIB::O_F64, "__hexagon_unorddf2");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002200 }
2201
2202 // These cause problems when the shift amount is non-constant.
2203 setLibcallName(RTLIB::SHL_I128, nullptr);
2204 setLibcallName(RTLIB::SRL_I128, nullptr);
2205 setLibcallName(RTLIB::SRA_I128, nullptr);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002206}
2207
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002208
2209const char* HexagonTargetLowering::getTargetNodeName(unsigned Opcode) const {
Matthias Braund04893f2015-05-07 21:33:59 +00002210 switch ((HexagonISD::NodeType)Opcode) {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002211 case HexagonISD::ALLOCA: return "HexagonISD::ALLOCA";
2212 case HexagonISD::ARGEXTEND: return "HexagonISD::ARGEXTEND";
2213 case HexagonISD::AT_GOT: return "HexagonISD::AT_GOT";
2214 case HexagonISD::AT_PCREL: return "HexagonISD::AT_PCREL";
2215 case HexagonISD::BARRIER: return "HexagonISD::BARRIER";
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002216 case HexagonISD::CALLR: return "HexagonISD::CALLR";
2217 case HexagonISD::CALLv3nr: return "HexagonISD::CALLv3nr";
2218 case HexagonISD::CALLv3: return "HexagonISD::CALLv3";
2219 case HexagonISD::COMBINE: return "HexagonISD::COMBINE";
2220 case HexagonISD::CONST32_GP: return "HexagonISD::CONST32_GP";
2221 case HexagonISD::CONST32: return "HexagonISD::CONST32";
2222 case HexagonISD::CP: return "HexagonISD::CP";
2223 case HexagonISD::DCFETCH: return "HexagonISD::DCFETCH";
2224 case HexagonISD::EH_RETURN: return "HexagonISD::EH_RETURN";
2225 case HexagonISD::EXTRACTU: return "HexagonISD::EXTRACTU";
2226 case HexagonISD::EXTRACTURP: return "HexagonISD::EXTRACTURP";
2227 case HexagonISD::FCONST32: return "HexagonISD::FCONST32";
2228 case HexagonISD::INSERT: return "HexagonISD::INSERT";
2229 case HexagonISD::INSERTRP: return "HexagonISD::INSERTRP";
2230 case HexagonISD::JT: return "HexagonISD::JT";
2231 case HexagonISD::PACKHL: return "HexagonISD::PACKHL";
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002232 case HexagonISD::POPCOUNT: return "HexagonISD::POPCOUNT";
2233 case HexagonISD::RET_FLAG: return "HexagonISD::RET_FLAG";
2234 case HexagonISD::SHUFFEB: return "HexagonISD::SHUFFEB";
2235 case HexagonISD::SHUFFEH: return "HexagonISD::SHUFFEH";
2236 case HexagonISD::SHUFFOB: return "HexagonISD::SHUFFOB";
2237 case HexagonISD::SHUFFOH: return "HexagonISD::SHUFFOH";
2238 case HexagonISD::TC_RETURN: return "HexagonISD::TC_RETURN";
2239 case HexagonISD::VCMPBEQ: return "HexagonISD::VCMPBEQ";
2240 case HexagonISD::VCMPBGT: return "HexagonISD::VCMPBGT";
2241 case HexagonISD::VCMPBGTU: return "HexagonISD::VCMPBGTU";
2242 case HexagonISD::VCMPHEQ: return "HexagonISD::VCMPHEQ";
2243 case HexagonISD::VCMPHGT: return "HexagonISD::VCMPHGT";
2244 case HexagonISD::VCMPHGTU: return "HexagonISD::VCMPHGTU";
2245 case HexagonISD::VCMPWEQ: return "HexagonISD::VCMPWEQ";
2246 case HexagonISD::VCMPWGT: return "HexagonISD::VCMPWGT";
2247 case HexagonISD::VCMPWGTU: return "HexagonISD::VCMPWGTU";
Krzysztof Parzyszekc168c012015-12-03 16:47:20 +00002248 case HexagonISD::VCOMBINE: return "HexagonISD::VCOMBINE";
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002249 case HexagonISD::VSHLH: return "HexagonISD::VSHLH";
2250 case HexagonISD::VSHLW: return "HexagonISD::VSHLW";
2251 case HexagonISD::VSPLATB: return "HexagonISD::VSPLTB";
2252 case HexagonISD::VSPLATH: return "HexagonISD::VSPLATH";
2253 case HexagonISD::VSRAH: return "HexagonISD::VSRAH";
2254 case HexagonISD::VSRAW: return "HexagonISD::VSRAW";
2255 case HexagonISD::VSRLH: return "HexagonISD::VSRLH";
2256 case HexagonISD::VSRLW: return "HexagonISD::VSRLW";
2257 case HexagonISD::VSXTBH: return "HexagonISD::VSXTBH";
2258 case HexagonISD::VSXTBW: return "HexagonISD::VSXTBW";
Matthias Braund04893f2015-05-07 21:33:59 +00002259 case HexagonISD::OP_END: break;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002260 }
Matthias Braund04893f2015-05-07 21:33:59 +00002261 return nullptr;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002262}
2263
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002264bool HexagonTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002265 EVT MTy1 = EVT::getEVT(Ty1);
2266 EVT MTy2 = EVT::getEVT(Ty2);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002267 if (!MTy1.isSimple() || !MTy2.isSimple())
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002268 return false;
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002269 return (MTy1.getSimpleVT() == MVT::i64) && (MTy2.getSimpleVT() == MVT::i32);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002270}
2271
2272bool HexagonTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002273 if (!VT1.isSimple() || !VT2.isSimple())
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002274 return false;
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002275 return (VT1.getSimpleVT() == MVT::i64) && (VT2.getSimpleVT() == MVT::i32);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002276}
2277
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002278// shouldExpandBuildVectorWithShuffles
2279// Should we expand the build vector with shuffles?
2280bool
2281HexagonTargetLowering::shouldExpandBuildVectorWithShuffles(EVT VT,
2282 unsigned DefinedValues) const {
2283
2284 // Hexagon vector shuffle operates on element sizes of bytes or halfwords
2285 EVT EltVT = VT.getVectorElementType();
2286 int EltBits = EltVT.getSizeInBits();
2287 if ((EltBits != 8) && (EltBits != 16))
2288 return false;
2289
2290 return TargetLowering::shouldExpandBuildVectorWithShuffles(VT, DefinedValues);
2291}
2292
2293// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3). V1 and
2294// V2 are the two vectors to select data from, V3 is the permutation.
2295static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
2296 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
2297 SDValue V1 = Op.getOperand(0);
2298 SDValue V2 = Op.getOperand(1);
2299 SDLoc dl(Op);
2300 EVT VT = Op.getValueType();
2301
Sanjay Patel57195842016-03-14 17:28:46 +00002302 if (V2.isUndef())
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002303 V2 = V1;
2304
2305 if (SVN->isSplat()) {
2306 int Lane = SVN->getSplatIndex();
2307 if (Lane == -1) Lane = 0;
2308
2309 // Test if V1 is a SCALAR_TO_VECTOR.
2310 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR)
2311 return createSplat(DAG, dl, VT, V1.getOperand(0));
2312
2313 // Test if V1 is a BUILD_VECTOR which is equivalent to a SCALAR_TO_VECTOR
2314 // (and probably will turn into a SCALAR_TO_VECTOR once legalization
2315 // reaches it).
2316 if (Lane == 0 && V1.getOpcode() == ISD::BUILD_VECTOR &&
2317 !isa<ConstantSDNode>(V1.getOperand(0))) {
2318 bool IsScalarToVector = true;
2319 for (unsigned i = 1, e = V1.getNumOperands(); i != e; ++i)
Sanjay Patel75068522016-03-14 18:09:43 +00002320 if (!V1.getOperand(i).isUndef()) {
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002321 IsScalarToVector = false;
2322 break;
2323 }
2324 if (IsScalarToVector)
2325 return createSplat(DAG, dl, VT, V1.getOperand(0));
2326 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002327 return createSplat(DAG, dl, VT, DAG.getConstant(Lane, dl, MVT::i32));
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002328 }
2329
2330 // FIXME: We need to support more general vector shuffles. See
2331 // below the comment from the ARM backend that deals in the general
2332 // case with the vector shuffles. For now, let expand handle these.
2333 return SDValue();
2334
2335 // If the shuffle is not directly supported and it has 4 elements, use
2336 // the PerfectShuffle-generated table to synthesize it from other shuffles.
2337}
2338
2339// If BUILD_VECTOR has same base element repeated several times,
2340// report true.
2341static bool isCommonSplatElement(BuildVectorSDNode *BVN) {
2342 unsigned NElts = BVN->getNumOperands();
2343 SDValue V0 = BVN->getOperand(0);
2344
2345 for (unsigned i = 1, e = NElts; i != e; ++i) {
2346 if (BVN->getOperand(i) != V0)
2347 return false;
2348 }
2349 return true;
2350}
2351
2352// LowerVECTOR_SHIFT - Lower a vector shift. Try to convert
2353// <VT> = SHL/SRA/SRL <VT> by <VT> to Hexagon specific
2354// <VT> = SHL/SRA/SRL <VT> by <IT/i32>.
2355static SDValue LowerVECTOR_SHIFT(SDValue Op, SelectionDAG &DAG) {
2356 BuildVectorSDNode *BVN = 0;
2357 SDValue V1 = Op.getOperand(0);
2358 SDValue V2 = Op.getOperand(1);
2359 SDValue V3;
2360 SDLoc dl(Op);
2361 EVT VT = Op.getValueType();
2362
2363 if ((BVN = dyn_cast<BuildVectorSDNode>(V1.getNode())) &&
2364 isCommonSplatElement(BVN))
2365 V3 = V2;
2366 else if ((BVN = dyn_cast<BuildVectorSDNode>(V2.getNode())) &&
2367 isCommonSplatElement(BVN))
2368 V3 = V1;
2369 else
2370 return SDValue();
2371
2372 SDValue CommonSplat = BVN->getOperand(0);
2373 SDValue Result;
2374
2375 if (VT.getSimpleVT() == MVT::v4i16) {
2376 switch (Op.getOpcode()) {
2377 case ISD::SRA:
2378 Result = DAG.getNode(HexagonISD::VSRAH, dl, VT, V3, CommonSplat);
2379 break;
2380 case ISD::SHL:
2381 Result = DAG.getNode(HexagonISD::VSHLH, dl, VT, V3, CommonSplat);
2382 break;
2383 case ISD::SRL:
2384 Result = DAG.getNode(HexagonISD::VSRLH, dl, VT, V3, CommonSplat);
2385 break;
2386 default:
2387 return SDValue();
2388 }
2389 } else if (VT.getSimpleVT() == MVT::v2i32) {
2390 switch (Op.getOpcode()) {
2391 case ISD::SRA:
2392 Result = DAG.getNode(HexagonISD::VSRAW, dl, VT, V3, CommonSplat);
2393 break;
2394 case ISD::SHL:
2395 Result = DAG.getNode(HexagonISD::VSHLW, dl, VT, V3, CommonSplat);
2396 break;
2397 case ISD::SRL:
2398 Result = DAG.getNode(HexagonISD::VSRLW, dl, VT, V3, CommonSplat);
2399 break;
2400 default:
2401 return SDValue();
2402 }
2403 } else {
2404 return SDValue();
2405 }
2406
2407 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
2408}
2409
2410SDValue
2411HexagonTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
2412 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
2413 SDLoc dl(Op);
2414 EVT VT = Op.getValueType();
2415
2416 unsigned Size = VT.getSizeInBits();
2417
Krzysztof Parzyszekf1b3e5e2015-12-04 16:18:15 +00002418 // Only handle vectors of 64 bits or shorter.
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002419 if (Size > 64)
2420 return SDValue();
2421
2422 APInt APSplatBits, APSplatUndef;
2423 unsigned SplatBitSize;
2424 bool HasAnyUndefs;
2425 unsigned NElts = BVN->getNumOperands();
2426
2427 // Try to generate a SPLAT instruction.
2428 if ((VT.getSimpleVT() == MVT::v4i8 || VT.getSimpleVT() == MVT::v4i16) &&
2429 (BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2430 HasAnyUndefs, 0, true) && SplatBitSize <= 16)) {
2431 unsigned SplatBits = APSplatBits.getZExtValue();
2432 int32_t SextVal = ((int32_t) (SplatBits << (32 - SplatBitSize)) >>
2433 (32 - SplatBitSize));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002434 return createSplat(DAG, dl, VT, DAG.getConstant(SextVal, dl, MVT::i32));
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002435 }
2436
2437 // Try to generate COMBINE to build v2i32 vectors.
2438 if (VT.getSimpleVT() == MVT::v2i32) {
2439 SDValue V0 = BVN->getOperand(0);
2440 SDValue V1 = BVN->getOperand(1);
2441
Sanjay Patel57195842016-03-14 17:28:46 +00002442 if (V0.isUndef())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002443 V0 = DAG.getConstant(0, dl, MVT::i32);
Sanjay Patel57195842016-03-14 17:28:46 +00002444 if (V1.isUndef())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002445 V1 = DAG.getConstant(0, dl, MVT::i32);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002446
2447 ConstantSDNode *C0 = dyn_cast<ConstantSDNode>(V0);
2448 ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(V1);
2449 // If the element isn't a constant, it is in a register:
2450 // generate a COMBINE Register Register instruction.
2451 if (!C0 || !C1)
2452 return DAG.getNode(HexagonISD::COMBINE, dl, VT, V1, V0);
2453
2454 // If one of the operands is an 8 bit integer constant, generate
2455 // a COMBINE Immediate Immediate instruction.
2456 if (isInt<8>(C0->getSExtValue()) ||
2457 isInt<8>(C1->getSExtValue()))
2458 return DAG.getNode(HexagonISD::COMBINE, dl, VT, V1, V0);
2459 }
2460
2461 // Try to generate a S2_packhl to build v2i16 vectors.
2462 if (VT.getSimpleVT() == MVT::v2i16) {
2463 for (unsigned i = 0, e = NElts; i != e; ++i) {
Sanjay Patel57195842016-03-14 17:28:46 +00002464 if (BVN->getOperand(i).isUndef())
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002465 continue;
2466 ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(BVN->getOperand(i));
2467 // If the element isn't a constant, it is in a register:
2468 // generate a S2_packhl instruction.
2469 if (!Cst) {
2470 SDValue pack = DAG.getNode(HexagonISD::PACKHL, dl, MVT::v4i16,
2471 BVN->getOperand(1), BVN->getOperand(0));
2472
2473 return DAG.getTargetExtractSubreg(Hexagon::subreg_loreg, dl, MVT::v2i16,
2474 pack);
2475 }
2476 }
2477 }
2478
2479 // In the general case, generate a CONST32 or a CONST64 for constant vectors,
2480 // and insert_vector_elt for all the other cases.
2481 uint64_t Res = 0;
2482 unsigned EltSize = Size / NElts;
2483 SDValue ConstVal;
2484 uint64_t Mask = ~uint64_t(0ULL) >> (64 - EltSize);
2485 bool HasNonConstantElements = false;
2486
2487 for (unsigned i = 0, e = NElts; i != e; ++i) {
2488 // LLVM's BUILD_VECTOR operands are in Little Endian mode, whereas Hexagon's
2489 // combine, const64, etc. are Big Endian.
2490 unsigned OpIdx = NElts - i - 1;
2491 SDValue Operand = BVN->getOperand(OpIdx);
Sanjay Patel57195842016-03-14 17:28:46 +00002492 if (Operand.isUndef())
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002493 continue;
2494
2495 int64_t Val = 0;
2496 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(Operand))
2497 Val = Cst->getSExtValue();
2498 else
2499 HasNonConstantElements = true;
2500
2501 Val &= Mask;
2502 Res = (Res << EltSize) | Val;
2503 }
2504
2505 if (Size == 64)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002506 ConstVal = DAG.getConstant(Res, dl, MVT::i64);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002507 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002508 ConstVal = DAG.getConstant(Res, dl, MVT::i32);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002509
2510 // When there are non constant operands, add them with INSERT_VECTOR_ELT to
2511 // ConstVal, the constant part of the vector.
2512 if (HasNonConstantElements) {
2513 EVT EltVT = VT.getVectorElementType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002514 SDValue Width = DAG.getConstant(EltVT.getSizeInBits(), dl, MVT::i64);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002515 SDValue Shifted = DAG.getNode(ISD::SHL, dl, MVT::i64, Width,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002516 DAG.getConstant(32, dl, MVT::i64));
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002517
2518 for (unsigned i = 0, e = NElts; i != e; ++i) {
2519 // LLVM's BUILD_VECTOR operands are in Little Endian mode, whereas Hexagon
2520 // is Big Endian.
2521 unsigned OpIdx = NElts - i - 1;
2522 SDValue Operand = BVN->getOperand(OpIdx);
Benjamin Kramer619c4e52015-04-10 11:24:51 +00002523 if (isa<ConstantSDNode>(Operand))
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002524 // This operand is already in ConstVal.
2525 continue;
2526
2527 if (VT.getSizeInBits() == 64 &&
2528 Operand.getValueType().getSizeInBits() == 32) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002529 SDValue C = DAG.getConstant(0, dl, MVT::i32);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002530 Operand = DAG.getNode(HexagonISD::COMBINE, dl, VT, C, Operand);
2531 }
2532
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002533 SDValue Idx = DAG.getConstant(OpIdx, dl, MVT::i64);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002534 SDValue Offset = DAG.getNode(ISD::MUL, dl, MVT::i64, Idx, Width);
2535 SDValue Combined = DAG.getNode(ISD::OR, dl, MVT::i64, Shifted, Offset);
2536 const SDValue Ops[] = {ConstVal, Operand, Combined};
2537
2538 if (VT.getSizeInBits() == 32)
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002539 ConstVal = DAG.getNode(HexagonISD::INSERTRP, dl, MVT::i32, Ops);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002540 else
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002541 ConstVal = DAG.getNode(HexagonISD::INSERTRP, dl, MVT::i64, Ops);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002542 }
2543 }
2544
2545 return DAG.getNode(ISD::BITCAST, dl, VT, ConstVal);
2546}
2547
2548SDValue
2549HexagonTargetLowering::LowerCONCAT_VECTORS(SDValue Op,
2550 SelectionDAG &DAG) const {
2551 SDLoc dl(Op);
Krzysztof Parzyszekc168c012015-12-03 16:47:20 +00002552 bool UseHVX = Subtarget.useHVXOps();
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002553 EVT VT = Op.getValueType();
2554 unsigned NElts = Op.getNumOperands();
Krzysztof Parzyszekf1b3e5e2015-12-04 16:18:15 +00002555 SDValue Vec0 = Op.getOperand(0);
2556 EVT VecVT = Vec0.getValueType();
2557 unsigned Width = VecVT.getSizeInBits();
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002558
Krzysztof Parzyszekf1b3e5e2015-12-04 16:18:15 +00002559 if (NElts == 2) {
2560 MVT ST = VecVT.getSimpleVT();
2561 // We are trying to concat two v2i16 to a single v4i16, or two v4i8
2562 // into a single v8i8.
2563 if (ST == MVT::v2i16 || ST == MVT::v4i8)
2564 return DAG.getNode(HexagonISD::COMBINE, dl, VT, Op.getOperand(1), Vec0);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002565
Krzysztof Parzyszekf1b3e5e2015-12-04 16:18:15 +00002566 if (UseHVX) {
2567 assert((Width == 64*8 && Subtarget.useHVXSglOps()) ||
2568 (Width == 128*8 && Subtarget.useHVXDblOps()));
2569 SDValue Vec1 = Op.getOperand(1);
2570 MVT OpTy = Subtarget.useHVXSglOps() ? MVT::v16i32 : MVT::v32i32;
2571 MVT ReTy = Subtarget.useHVXSglOps() ? MVT::v32i32 : MVT::v64i32;
2572 SDValue B0 = DAG.getNode(ISD::BITCAST, dl, OpTy, Vec0);
2573 SDValue B1 = DAG.getNode(ISD::BITCAST, dl, OpTy, Vec1);
2574 SDValue VC = DAG.getNode(HexagonISD::VCOMBINE, dl, ReTy, B1, B0);
2575 return DAG.getNode(ISD::BITCAST, dl, VT, VC);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002576 }
2577 }
2578
Krzysztof Parzyszekf1b3e5e2015-12-04 16:18:15 +00002579 if (VT.getSizeInBits() != 32 && VT.getSizeInBits() != 64)
2580 return SDValue();
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002581
Krzysztof Parzyszekf1b3e5e2015-12-04 16:18:15 +00002582 SDValue C0 = DAG.getConstant(0, dl, MVT::i64);
2583 SDValue C32 = DAG.getConstant(32, dl, MVT::i64);
2584 SDValue W = DAG.getConstant(Width, dl, MVT::i64);
2585 // Create the "width" part of the argument to insert_rp/insertp_rp.
2586 SDValue S = DAG.getNode(ISD::SHL, dl, MVT::i64, W, C32);
2587 SDValue V = C0;
2588
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002589 for (unsigned i = 0, e = NElts; i != e; ++i) {
Krzysztof Parzyszekf1b3e5e2015-12-04 16:18:15 +00002590 unsigned N = NElts-i-1;
2591 SDValue OpN = Op.getOperand(N);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002592
Krzysztof Parzyszekf1b3e5e2015-12-04 16:18:15 +00002593 if (VT.getSizeInBits() == 64 && OpN.getValueType().getSizeInBits() == 32) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002594 SDValue C = DAG.getConstant(0, dl, MVT::i32);
Krzysztof Parzyszekf1b3e5e2015-12-04 16:18:15 +00002595 OpN = DAG.getNode(HexagonISD::COMBINE, dl, VT, C, OpN);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002596 }
Krzysztof Parzyszekf1b3e5e2015-12-04 16:18:15 +00002597 SDValue Idx = DAG.getConstant(N, dl, MVT::i64);
2598 SDValue Offset = DAG.getNode(ISD::MUL, dl, MVT::i64, Idx, W);
2599 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::i64, S, Offset);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002600 if (VT.getSizeInBits() == 32)
Krzysztof Parzyszekf1b3e5e2015-12-04 16:18:15 +00002601 V = DAG.getNode(HexagonISD::INSERTRP, dl, MVT::i32, {V, OpN, Or});
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002602 else
Krzysztof Parzyszekf1b3e5e2015-12-04 16:18:15 +00002603 V = DAG.getNode(HexagonISD::INSERTRP, dl, MVT::i64, {V, OpN, Or});
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002604 }
2605
Krzysztof Parzyszekf1b3e5e2015-12-04 16:18:15 +00002606 return DAG.getNode(ISD::BITCAST, dl, VT, V);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002607}
2608
2609SDValue
2610HexagonTargetLowering::LowerEXTRACT_VECTOR(SDValue Op,
2611 SelectionDAG &DAG) const {
2612 EVT VT = Op.getValueType();
2613 int VTN = VT.isVector() ? VT.getVectorNumElements() : 1;
2614 SDLoc dl(Op);
2615 SDValue Idx = Op.getOperand(1);
2616 SDValue Vec = Op.getOperand(0);
2617 EVT VecVT = Vec.getValueType();
2618 EVT EltVT = VecVT.getVectorElementType();
2619 int EltSize = EltVT.getSizeInBits();
2620 SDValue Width = DAG.getConstant(Op.getOpcode() == ISD::EXTRACT_VECTOR_ELT ?
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002621 EltSize : VTN * EltSize, dl, MVT::i64);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002622
2623 // Constant element number.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002624 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Idx)) {
2625 uint64_t X = CI->getZExtValue();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002626 SDValue Offset = DAG.getConstant(X * EltSize, dl, MVT::i32);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002627 const SDValue Ops[] = {Vec, Width, Offset};
2628
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002629 ConstantSDNode *CW = dyn_cast<ConstantSDNode>(Width);
2630 assert(CW && "Non constant width in LowerEXTRACT_VECTOR");
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002631
2632 SDValue N;
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002633 MVT SVT = VecVT.getSimpleVT();
2634 uint64_t W = CW->getZExtValue();
2635
2636 if (W == 32) {
2637 // Translate this node into EXTRACT_SUBREG.
2638 unsigned Subreg = (X == 0) ? Hexagon::subreg_loreg : 0;
2639
2640 if (X == 0)
2641 Subreg = Hexagon::subreg_loreg;
2642 else if (SVT == MVT::v2i32 && X == 1)
2643 Subreg = Hexagon::subreg_hireg;
2644 else if (SVT == MVT::v4i16 && X == 2)
2645 Subreg = Hexagon::subreg_hireg;
2646 else if (SVT == MVT::v8i8 && X == 4)
2647 Subreg = Hexagon::subreg_hireg;
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002648 else
2649 llvm_unreachable("Bad offset");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002650 N = DAG.getTargetExtractSubreg(Subreg, dl, MVT::i32, Vec);
2651
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002652 } else if (VecVT.getSizeInBits() == 32) {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002653 N = DAG.getNode(HexagonISD::EXTRACTU, dl, MVT::i32, Ops);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002654 } else {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002655 N = DAG.getNode(HexagonISD::EXTRACTU, dl, MVT::i64, Ops);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002656 if (VT.getSizeInBits() == 32)
2657 N = DAG.getTargetExtractSubreg(Hexagon::subreg_loreg, dl, MVT::i32, N);
2658 }
2659
2660 return DAG.getNode(ISD::BITCAST, dl, VT, N);
2661 }
2662
2663 // Variable element number.
2664 SDValue Offset = DAG.getNode(ISD::MUL, dl, MVT::i32, Idx,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002665 DAG.getConstant(EltSize, dl, MVT::i32));
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002666 SDValue Shifted = DAG.getNode(ISD::SHL, dl, MVT::i64, Width,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002667 DAG.getConstant(32, dl, MVT::i64));
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002668 SDValue Combined = DAG.getNode(ISD::OR, dl, MVT::i64, Shifted, Offset);
2669
2670 const SDValue Ops[] = {Vec, Combined};
2671
2672 SDValue N;
2673 if (VecVT.getSizeInBits() == 32) {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002674 N = DAG.getNode(HexagonISD::EXTRACTURP, dl, MVT::i32, Ops);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002675 } else {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002676 N = DAG.getNode(HexagonISD::EXTRACTURP, dl, MVT::i64, Ops);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002677 if (VT.getSizeInBits() == 32)
2678 N = DAG.getTargetExtractSubreg(Hexagon::subreg_loreg, dl, MVT::i32, N);
2679 }
2680 return DAG.getNode(ISD::BITCAST, dl, VT, N);
2681}
2682
2683SDValue
2684HexagonTargetLowering::LowerINSERT_VECTOR(SDValue Op,
2685 SelectionDAG &DAG) const {
2686 EVT VT = Op.getValueType();
2687 int VTN = VT.isVector() ? VT.getVectorNumElements() : 1;
2688 SDLoc dl(Op);
2689 SDValue Vec = Op.getOperand(0);
2690 SDValue Val = Op.getOperand(1);
2691 SDValue Idx = Op.getOperand(2);
2692 EVT VecVT = Vec.getValueType();
2693 EVT EltVT = VecVT.getVectorElementType();
2694 int EltSize = EltVT.getSizeInBits();
2695 SDValue Width = DAG.getConstant(Op.getOpcode() == ISD::INSERT_VECTOR_ELT ?
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002696 EltSize : VTN * EltSize, dl, MVT::i64);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002697
2698 if (ConstantSDNode *C = cast<ConstantSDNode>(Idx)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002699 SDValue Offset = DAG.getConstant(C->getSExtValue() * EltSize, dl, MVT::i32);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002700 const SDValue Ops[] = {Vec, Val, Width, Offset};
2701
2702 SDValue N;
2703 if (VT.getSizeInBits() == 32)
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002704 N = DAG.getNode(HexagonISD::INSERT, dl, MVT::i32, Ops);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002705 else
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002706 N = DAG.getNode(HexagonISD::INSERT, dl, MVT::i64, Ops);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002707
2708 return DAG.getNode(ISD::BITCAST, dl, VT, N);
2709 }
2710
2711 // Variable element number.
2712 SDValue Offset = DAG.getNode(ISD::MUL, dl, MVT::i32, Idx,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002713 DAG.getConstant(EltSize, dl, MVT::i32));
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002714 SDValue Shifted = DAG.getNode(ISD::SHL, dl, MVT::i64, Width,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002715 DAG.getConstant(32, dl, MVT::i64));
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002716 SDValue Combined = DAG.getNode(ISD::OR, dl, MVT::i64, Shifted, Offset);
2717
2718 if (VT.getSizeInBits() == 64 &&
2719 Val.getValueType().getSizeInBits() == 32) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002720 SDValue C = DAG.getConstant(0, dl, MVT::i32);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002721 Val = DAG.getNode(HexagonISD::COMBINE, dl, VT, C, Val);
2722 }
2723
2724 const SDValue Ops[] = {Vec, Val, Combined};
2725
2726 SDValue N;
2727 if (VT.getSizeInBits() == 32)
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002728 N = DAG.getNode(HexagonISD::INSERTRP, dl, MVT::i32, Ops);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002729 else
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002730 N = DAG.getNode(HexagonISD::INSERTRP, dl, MVT::i64, Ops);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002731
2732 return DAG.getNode(ISD::BITCAST, dl, VT, N);
2733}
2734
Tim Northovera4415852013-08-06 09:12:35 +00002735bool
2736HexagonTargetLowering::allowTruncateForTailCall(Type *Ty1, Type *Ty2) const {
2737 // Assuming the caller does not have either a signext or zeroext modifier, and
2738 // only one value is accepted, any reasonable truncation is allowed.
2739 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
2740 return false;
2741
2742 // FIXME: in principle up to 64-bit could be made safe, but it would be very
2743 // fragile at the moment: any support for multiple value returns would be
2744 // liable to disallow tail calls involving i64 -> iN truncation in many cases.
2745 return Ty1->getPrimitiveSizeInBits() <= 32;
2746}
2747
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002748SDValue
Jyotsna Verma5ed51812013-05-01 21:37:34 +00002749HexagonTargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
2750 SDValue Chain = Op.getOperand(0);
2751 SDValue Offset = Op.getOperand(1);
2752 SDValue Handler = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002753 SDLoc dl(Op);
Mehdi Amini44ede332015-07-09 02:09:04 +00002754 auto PtrVT = getPointerTy(DAG.getDataLayout());
Jyotsna Verma5ed51812013-05-01 21:37:34 +00002755
2756 // Mark function as containing a call to EH_RETURN.
2757 HexagonMachineFunctionInfo *FuncInfo =
2758 DAG.getMachineFunction().getInfo<HexagonMachineFunctionInfo>();
2759 FuncInfo->setHasEHReturn();
2760
2761 unsigned OffsetReg = Hexagon::R28;
2762
Mehdi Amini44ede332015-07-09 02:09:04 +00002763 SDValue StoreAddr =
2764 DAG.getNode(ISD::ADD, dl, PtrVT, DAG.getRegister(Hexagon::R30, PtrVT),
2765 DAG.getIntPtrConstant(4, dl));
Jyotsna Verma5ed51812013-05-01 21:37:34 +00002766 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
2767 false, false, 0);
2768 Chain = DAG.getCopyToReg(Chain, dl, OffsetReg, Offset);
2769
2770 // Not needed we already use it as explict input to EH_RETURN.
2771 // MF.getRegInfo().addLiveOut(OffsetReg);
2772
2773 return DAG.getNode(HexagonISD::EH_RETURN, dl, MVT::Other, Chain);
2774}
2775
2776SDValue
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002777HexagonTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002778 unsigned Opc = Op.getOpcode();
2779 switch (Opc) {
2780 default:
2781#ifndef NDEBUG
2782 Op.getNode()->dumpr(&DAG);
2783 if (Opc > HexagonISD::OP_BEGIN && Opc < HexagonISD::OP_END)
2784 errs() << "Check for a non-legal type in this operation\n";
2785#endif
2786 llvm_unreachable("Should not custom lower this!");
2787 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
2788 case ISD::INSERT_SUBVECTOR: return LowerINSERT_VECTOR(Op, DAG);
2789 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR(Op, DAG);
2790 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_VECTOR(Op, DAG);
2791 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR(Op, DAG);
2792 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2793 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002794 case ISD::SRA:
2795 case ISD::SHL:
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002796 case ISD::SRL: return LowerVECTOR_SHIFT(Op, DAG);
2797 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00002798 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002799 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
2800 // Frame & Return address. Currently unimplemented.
2801 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
2802 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00002803 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002804 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
2805 case ISD::GlobalAddress: return LowerGLOBALADDRESS(Op, DAG);
2806 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00002807 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002808 case ISD::VASTART: return LowerVASTART(Op, DAG);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002809 // Custom lower some vector loads.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002810 case ISD::LOAD: return LowerLOAD(Op, DAG);
2811 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
2812 case ISD::SETCC: return LowerSETCC(Op, DAG);
2813 case ISD::VSELECT: return LowerVSELECT(Op, DAG);
2814 case ISD::CTPOP: return LowerCTPOP(Op, DAG);
2815 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Krzysztof Parzyszek6895b2c2016-02-18 13:58:38 +00002816 case ISD::INTRINSIC_VOID: return LowerINTRINSIC_VOID(Op, DAG);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002817 case ISD::INLINEASM: return LowerINLINEASM(Op, DAG);
Krzysztof Parzyszek6895b2c2016-02-18 13:58:38 +00002818 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002819 }
2820}
2821
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00002822/// Returns relocation base for the given PIC jumptable.
2823SDValue
2824HexagonTargetLowering::getPICJumpTableRelocBase(SDValue Table,
2825 SelectionDAG &DAG) const {
2826 int Idx = cast<JumpTableSDNode>(Table)->getIndex();
2827 EVT VT = Table.getValueType();
2828 SDValue T = DAG.getTargetJumpTable(Idx, VT, HexagonII::MO_PCREL);
2829 return DAG.getNode(HexagonISD::AT_PCREL, SDLoc(Table), VT, T);
2830}
2831
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002832MachineBasicBlock *
2833HexagonTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
2834 MachineBasicBlock *BB)
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00002835 const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002836 switch (MI->getOpcode()) {
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00002837 case Hexagon::ALLOCA: {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002838 MachineFunction *MF = BB->getParent();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00002839 auto *FuncInfo = MF->getInfo<HexagonMachineFunctionInfo>();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002840 FuncInfo->addAllocaAdjustInst(MI);
2841 return BB;
2842 }
Craig Toppere55c5562012-02-07 02:50:20 +00002843 default: llvm_unreachable("Unexpected instr type to insert");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002844 } // switch
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002845}
2846
2847//===----------------------------------------------------------------------===//
2848// Inline Assembly Support
2849//===----------------------------------------------------------------------===//
2850
Eric Christopher11e4df72015-02-26 22:38:43 +00002851std::pair<unsigned, const TargetRegisterClass *>
2852HexagonTargetLowering::getRegForInlineAsmConstraint(
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00002853 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00002854 bool UseHVX = Subtarget.useHVXOps(), UseHVXDbl = Subtarget.useHVXDblOps();
2855
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002856 if (Constraint.size() == 1) {
2857 switch (Constraint[0]) {
2858 case 'r': // R0-R31
Chad Rosier295bd432013-06-22 18:37:38 +00002859 switch (VT.SimpleTy) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002860 default:
Craig Toppere55c5562012-02-07 02:50:20 +00002861 llvm_unreachable("getRegForInlineAsmConstraint Unhandled data type");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002862 case MVT::i32:
2863 case MVT::i16:
2864 case MVT::i8:
Sirish Pande69295b82012-05-10 20:20:25 +00002865 case MVT::f32:
Craig Topperc7242e02012-04-20 07:30:17 +00002866 return std::make_pair(0U, &Hexagon::IntRegsRegClass);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002867 case MVT::i64:
Sirish Pande69295b82012-05-10 20:20:25 +00002868 case MVT::f64:
Craig Topperc7242e02012-04-20 07:30:17 +00002869 return std::make_pair(0U, &Hexagon::DoubleRegsRegClass);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002870 }
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00002871 case 'q': // q0-q3
2872 switch (VT.SimpleTy) {
2873 default:
2874 llvm_unreachable("getRegForInlineAsmConstraint Unhandled data type");
2875 case MVT::v1024i1:
2876 case MVT::v512i1:
2877 case MVT::v32i16:
2878 case MVT::v16i32:
2879 case MVT::v64i8:
2880 case MVT::v8i64:
2881 return std::make_pair(0U, &Hexagon::VecPredRegsRegClass);
2882 }
2883 case 'v': // V0-V31
2884 switch (VT.SimpleTy) {
2885 default:
2886 llvm_unreachable("getRegForInlineAsmConstraint Unhandled data type");
2887 case MVT::v16i32:
2888 case MVT::v32i16:
2889 case MVT::v64i8:
2890 case MVT::v8i64:
2891 return std::make_pair(0U, &Hexagon::VectorRegsRegClass);
2892 case MVT::v32i32:
2893 case MVT::v64i16:
2894 case MVT::v16i64:
2895 case MVT::v128i8:
2896 if (Subtarget.hasV60TOps() && UseHVX && UseHVXDbl)
2897 return std::make_pair(0U, &Hexagon::VectorRegs128BRegClass);
2898 else
2899 return std::make_pair(0U, &Hexagon::VecDblRegsRegClass);
2900 case MVT::v256i8:
2901 case MVT::v128i16:
2902 case MVT::v64i32:
2903 case MVT::v32i64:
2904 return std::make_pair(0U, &Hexagon::VecDblRegs128BRegClass);
2905 }
2906
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002907 default:
Craig Toppere55c5562012-02-07 02:50:20 +00002908 llvm_unreachable("Unknown asm register class");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002909 }
2910 }
2911
Eric Christopher11e4df72015-02-26 22:38:43 +00002912 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002913}
2914
Sirish Pande69295b82012-05-10 20:20:25 +00002915/// isFPImmLegal - Returns true if the target can instruction select the
2916/// specified FP immediate natively. If false, the legalizer will
2917/// materialize the FP immediate as a load from a constant pool.
2918bool HexagonTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002919 return Subtarget.hasV5TOps();
Sirish Pande69295b82012-05-10 20:20:25 +00002920}
2921
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002922/// isLegalAddressingMode - Return true if the addressing mode represented by
2923/// AM is legal for this target, for a load/store of the specified type.
Mehdi Amini0cdec1e2015-07-09 02:09:40 +00002924bool HexagonTargetLowering::isLegalAddressingMode(const DataLayout &DL,
2925 const AddrMode &AM, Type *Ty,
Matt Arsenaultbd7d80a2015-06-01 05:31:59 +00002926 unsigned AS) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002927 // Allows a signed-extended 11-bit immediate field.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002928 if (AM.BaseOffs <= -(1LL << 13) || AM.BaseOffs >= (1LL << 13)-1)
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002929 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002930
2931 // No global is ever allowed as a base.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002932 if (AM.BaseGV)
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002933 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002934
2935 int Scale = AM.Scale;
2936 if (Scale < 0) Scale = -Scale;
2937 switch (Scale) {
2938 case 0: // No scale reg, "r+i", "r", or just "i".
2939 break;
2940 default: // No scaled addressing mode.
2941 return false;
2942 }
2943 return true;
2944}
2945
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00002946/// Return true if folding a constant offset with the given GlobalAddress is
2947/// legal. It is frequently not legal in PIC relocation models.
2948bool HexagonTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA)
2949 const {
2950 return HTM.getRelocationModel() == Reloc::Static;
2951}
2952
2953
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002954/// isLegalICmpImmediate - Return true if the specified immediate is legal
2955/// icmp immediate, that is the target has icmp instructions which can compare
2956/// a register against the immediate without having to materialize the
2957/// immediate into a register.
2958bool HexagonTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
2959 return Imm >= -512 && Imm <= 511;
2960}
2961
2962/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2963/// for tail call optimization. Targets which want to do tail call
2964/// optimization should implement this function.
2965bool HexagonTargetLowering::IsEligibleForTailCallOptimization(
2966 SDValue Callee,
2967 CallingConv::ID CalleeCC,
2968 bool isVarArg,
2969 bool isCalleeStructRet,
2970 bool isCallerStructRet,
2971 const SmallVectorImpl<ISD::OutputArg> &Outs,
2972 const SmallVectorImpl<SDValue> &OutVals,
2973 const SmallVectorImpl<ISD::InputArg> &Ins,
2974 SelectionDAG& DAG) const {
2975 const Function *CallerF = DAG.getMachineFunction().getFunction();
2976 CallingConv::ID CallerCC = CallerF->getCallingConv();
2977 bool CCMatch = CallerCC == CalleeCC;
2978
2979 // ***************************************************************************
2980 // Look for obvious safe cases to perform tail call optimization that do not
2981 // require ABI changes.
2982 // ***************************************************************************
2983
2984 // If this is a tail call via a function pointer, then don't do it!
Craig Topper66059c92015-11-18 07:07:59 +00002985 if (!(isa<GlobalAddressSDNode>(Callee)) &&
2986 !(isa<ExternalSymbolSDNode>(Callee))) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002987 return false;
2988 }
2989
2990 // Do not optimize if the calling conventions do not match.
2991 if (!CCMatch)
2992 return false;
2993
2994 // Do not tail call optimize vararg calls.
2995 if (isVarArg)
2996 return false;
2997
2998 // Also avoid tail call optimization if either caller or callee uses struct
2999 // return semantics.
3000 if (isCalleeStructRet || isCallerStructRet)
3001 return false;
3002
3003 // In addition to the cases above, we also disable Tail Call Optimization if
3004 // the calling convention code that at least one outgoing argument needs to
3005 // go on the stack. We cannot check that here because at this point that
3006 // information is not available.
3007 return true;
3008}
Colin LeMahieu025f8602014-12-08 21:19:18 +00003009
3010// Return true when the given node fits in a positive half word.
3011bool llvm::isPositiveHalfWord(SDNode *N) {
3012 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N);
3013 if (CN && CN->getSExtValue() > 0 && isInt<16>(CN->getSExtValue()))
3014 return true;
3015
3016 switch (N->getOpcode()) {
3017 default:
3018 return false;
3019 case ISD::SIGN_EXTEND_INREG:
3020 return true;
3021 }
3022}
Krzysztof Parzyszekfeaf7b82015-07-09 14:51:21 +00003023
Krzysztof Parzyszek2d65ea72016-03-28 15:43:03 +00003024bool HexagonTargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
3025 unsigned AS, unsigned Align, bool *Fast) const {
3026 if (Fast)
3027 *Fast = false;
3028
3029 switch (VT.getSimpleVT().SimpleTy) {
3030 default:
3031 return false;
3032 case MVT::v64i8:
3033 case MVT::v128i8:
3034 case MVT::v256i8:
3035 case MVT::v32i16:
3036 case MVT::v64i16:
3037 case MVT::v128i16:
3038 case MVT::v16i32:
3039 case MVT::v32i32:
3040 case MVT::v64i32:
3041 case MVT::v8i64:
3042 case MVT::v16i64:
3043 case MVT::v32i64:
3044 return true;
3045 }
3046 return false;
3047}
3048
3049
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00003050std::pair<const TargetRegisterClass*, uint8_t>
3051HexagonTargetLowering::findRepresentativeClass(const TargetRegisterInfo *TRI,
3052 MVT VT) const {
3053 const TargetRegisterClass *RRC = nullptr;
3054
3055 uint8_t Cost = 1;
3056 switch (VT.SimpleTy) {
3057 default:
3058 return TargetLowering::findRepresentativeClass(TRI, VT);
3059 case MVT::v64i8:
3060 case MVT::v32i16:
3061 case MVT::v16i32:
3062 case MVT::v8i64:
3063 RRC = &Hexagon::VectorRegsRegClass;
3064 break;
3065 case MVT::v128i8:
3066 case MVT::v64i16:
3067 case MVT::v32i32:
3068 case MVT::v16i64:
3069 if (Subtarget.hasV60TOps() && Subtarget.useHVXOps() &&
3070 Subtarget.useHVXDblOps())
3071 RRC = &Hexagon::VectorRegs128BRegClass;
3072 else
3073 RRC = &Hexagon::VecDblRegsRegClass;
3074 break;
3075 case MVT::v256i8:
3076 case MVT::v128i16:
3077 case MVT::v64i32:
3078 case MVT::v32i64:
3079 RRC = &Hexagon::VecDblRegs128BRegClass;
3080 break;
3081 }
3082 return std::make_pair(RRC, Cost);
3083}
3084
Krzysztof Parzyszekfeaf7b82015-07-09 14:51:21 +00003085Value *HexagonTargetLowering::emitLoadLinked(IRBuilder<> &Builder, Value *Addr,
3086 AtomicOrdering Ord) const {
3087 BasicBlock *BB = Builder.GetInsertBlock();
3088 Module *M = BB->getParent()->getParent();
3089 Type *Ty = cast<PointerType>(Addr->getType())->getElementType();
3090 unsigned SZ = Ty->getPrimitiveSizeInBits();
3091 assert((SZ == 32 || SZ == 64) && "Only 32/64-bit atomic loads supported");
3092 Intrinsic::ID IntID = (SZ == 32) ? Intrinsic::hexagon_L2_loadw_locked
3093 : Intrinsic::hexagon_L4_loadd_locked;
3094 Value *Fn = Intrinsic::getDeclaration(M, IntID);
3095 return Builder.CreateCall(Fn, Addr, "larx");
3096}
3097
3098/// Perform a store-conditional operation to Addr. Return the status of the
3099/// store. This should be 0 if the store succeeded, non-zero otherwise.
3100Value *HexagonTargetLowering::emitStoreConditional(IRBuilder<> &Builder,
3101 Value *Val, Value *Addr, AtomicOrdering Ord) const {
3102 BasicBlock *BB = Builder.GetInsertBlock();
3103 Module *M = BB->getParent()->getParent();
3104 Type *Ty = Val->getType();
3105 unsigned SZ = Ty->getPrimitiveSizeInBits();
3106 assert((SZ == 32 || SZ == 64) && "Only 32/64-bit atomic stores supported");
3107 Intrinsic::ID IntID = (SZ == 32) ? Intrinsic::hexagon_S2_storew_locked
3108 : Intrinsic::hexagon_S4_stored_locked;
3109 Value *Fn = Intrinsic::getDeclaration(M, IntID);
3110 Value *Call = Builder.CreateCall(Fn, {Addr, Val}, "stcx");
3111 Value *Cmp = Builder.CreateICmpEQ(Call, Builder.getInt32(0), "");
3112 Value *Ext = Builder.CreateZExt(Cmp, Type::getInt32Ty(M->getContext()));
3113 return Ext;
3114}
3115
Ahmed Bougacha52468672015-09-11 17:08:28 +00003116TargetLowering::AtomicExpansionKind
3117HexagonTargetLowering::shouldExpandAtomicLoadInIR(LoadInst *LI) const {
Krzysztof Parzyszekfeaf7b82015-07-09 14:51:21 +00003118 // Do not expand loads and stores that don't exceed 64 bits.
Ahmed Bougacha52468672015-09-11 17:08:28 +00003119 return LI->getType()->getPrimitiveSizeInBits() > 64
Tim Northoverf520eff2015-12-02 18:12:57 +00003120 ? AtomicExpansionKind::LLOnly
Ahmed Bougacha52468672015-09-11 17:08:28 +00003121 : AtomicExpansionKind::None;
Krzysztof Parzyszekfeaf7b82015-07-09 14:51:21 +00003122}
3123
3124bool HexagonTargetLowering::shouldExpandAtomicStoreInIR(StoreInst *SI) const {
3125 // Do not expand loads and stores that don't exceed 64 bits.
3126 return SI->getValueOperand()->getType()->getPrimitiveSizeInBits() > 64;
3127}