blob: dadd3125c70b32e7b305e0d565529e5bb85874cb [file] [log] [blame]
Dan Gohman10e730a2015-06-29 23:51:55 +00001//=- WebAssemblyISelLowering.cpp - WebAssembly DAG Lowering Implementation -==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9///
10/// \file
11/// \brief This file implements the WebAssemblyTargetLowering class.
12///
13//===----------------------------------------------------------------------===//
14
15#include "WebAssemblyISelLowering.h"
16#include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
17#include "WebAssemblyMachineFunctionInfo.h"
18#include "WebAssemblySubtarget.h"
19#include "WebAssemblyTargetMachine.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000020#include "llvm/CodeGen/Analysis.h"
JF Bastienaf111db2015-08-24 22:16:48 +000021#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohman950a13c2015-09-16 16:51:30 +000022#include "llvm/CodeGen/MachineJumpTableInfo.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
24#include "llvm/CodeGen/SelectionDAG.h"
Oliver Stannard02fa1c82016-01-28 13:19:47 +000025#include "llvm/IR/DiagnosticInfo.h"
JF Bastienb9073fb2015-07-22 21:28:15 +000026#include "llvm/IR/DiagnosticPrinter.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000027#include "llvm/IR/Function.h"
28#include "llvm/IR/Intrinsics.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000029#include "llvm/Support/Debug.h"
30#include "llvm/Support/ErrorHandling.h"
31#include "llvm/Support/raw_ostream.h"
32#include "llvm/Target/TargetOptions.h"
33using namespace llvm;
34
35#define DEBUG_TYPE "wasm-lower"
36
37WebAssemblyTargetLowering::WebAssemblyTargetLowering(
38 const TargetMachine &TM, const WebAssemblySubtarget &STI)
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000039 : TargetLowering(TM), Subtarget(&STI) {
JF Bastienaf111db2015-08-24 22:16:48 +000040 auto MVTPtr = Subtarget->hasAddr64() ? MVT::i64 : MVT::i32;
41
JF Bastien71d29ac2015-08-12 17:53:29 +000042 // Booleans always contain 0 or 1.
43 setBooleanContents(ZeroOrOneBooleanContent);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000044 // WebAssembly does not produce floating-point exceptions on normal floating
45 // point operations.
46 setHasFloatingPointExceptions(false);
Dan Gohman489abd72015-07-07 22:38:06 +000047 // We don't know the microarchitecture here, so just reduce register pressure.
48 setSchedulingPreference(Sched::RegPressure);
JF Bastienb9073fb2015-07-22 21:28:15 +000049 // Tell ISel that we have a stack pointer.
50 setStackPointerRegisterToSaveRestore(
51 Subtarget->hasAddr64() ? WebAssembly::SP64 : WebAssembly::SP32);
52 // Set up the register classes.
Dan Gohmand0bf9812015-09-26 01:09:44 +000053 addRegisterClass(MVT::i32, &WebAssembly::I32RegClass);
54 addRegisterClass(MVT::i64, &WebAssembly::I64RegClass);
55 addRegisterClass(MVT::f32, &WebAssembly::F32RegClass);
56 addRegisterClass(MVT::f64, &WebAssembly::F64RegClass);
JF Bastienb9073fb2015-07-22 21:28:15 +000057 // Compute derived properties from the register classes.
58 computeRegisterProperties(Subtarget->getRegisterInfo());
59
JF Bastienaf111db2015-08-24 22:16:48 +000060 setOperationAction(ISD::GlobalAddress, MVTPtr, Custom);
Dan Gohman2c8fe6a2015-11-25 16:44:29 +000061 setOperationAction(ISD::ExternalSymbol, MVTPtr, Custom);
Dan Gohman950a13c2015-09-16 16:51:30 +000062 setOperationAction(ISD::JumpTable, MVTPtr, Custom);
Derek Schuff51699a82016-02-12 22:56:03 +000063 setOperationAction(ISD::BlockAddress, MVTPtr, Custom);
64 setOperationAction(ISD::BRIND, MVT::Other, Custom);
JF Bastienaf111db2015-08-24 22:16:48 +000065
Dan Gohman35bfb242015-12-04 23:22:35 +000066 // Take the default expansion for va_arg, va_copy, and va_end. There is no
67 // default action for va_start, so we do that custom.
68 setOperationAction(ISD::VASTART, MVT::Other, Custom);
69 setOperationAction(ISD::VAARG, MVT::Other, Expand);
70 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
71 setOperationAction(ISD::VAEND, MVT::Other, Expand);
72
JF Bastienda06bce2015-08-11 21:02:46 +000073 for (auto T : {MVT::f32, MVT::f64}) {
74 // Don't expand the floating-point types to constant pools.
75 setOperationAction(ISD::ConstantFP, T, Legal);
76 // Expand floating-point comparisons.
77 for (auto CC : {ISD::SETO, ISD::SETUO, ISD::SETUEQ, ISD::SETONE,
78 ISD::SETULT, ISD::SETULE, ISD::SETUGT, ISD::SETUGE})
79 setCondCodeAction(CC, T, Expand);
Dan Gohman32907a62015-08-20 22:57:13 +000080 // Expand floating-point library function operators.
Dan Gohmanebb23542015-12-05 19:15:57 +000081 for (auto Op : {ISD::FSIN, ISD::FCOS, ISD::FSINCOS, ISD::FPOWI, ISD::FPOW,
Dan Gohman9341c1d2015-12-10 04:52:33 +000082 ISD::FREM, ISD::FMA})
Dan Gohman32907a62015-08-20 22:57:13 +000083 setOperationAction(Op, T, Expand);
Dan Gohman896e53f2015-08-24 18:23:13 +000084 // Note supported floating-point library function operators that otherwise
85 // default to expand.
Dan Gohman7a6b9822015-11-29 22:32:02 +000086 for (auto Op :
87 {ISD::FCEIL, ISD::FFLOOR, ISD::FTRUNC, ISD::FNEARBYINT, ISD::FRINT})
Dan Gohman896e53f2015-08-24 18:23:13 +000088 setOperationAction(Op, T, Legal);
Dan Gohmanb84ae9b2015-11-10 21:40:21 +000089 // Support minnan and maxnan, which otherwise default to expand.
90 setOperationAction(ISD::FMINNAN, T, Legal);
91 setOperationAction(ISD::FMAXNAN, T, Legal);
JF Bastienda06bce2015-08-11 21:02:46 +000092 }
Dan Gohman32907a62015-08-20 22:57:13 +000093
94 for (auto T : {MVT::i32, MVT::i64}) {
95 // Expand unavailable integer operations.
Dan Gohman7a6b9822015-11-29 22:32:02 +000096 for (auto Op :
Dan Gohman665d7e32016-03-22 18:01:49 +000097 {ISD::BSWAP, ISD::SMUL_LOHI, ISD::UMUL_LOHI,
Dan Gohman7a6b9822015-11-29 22:32:02 +000098 ISD::MULHS, ISD::MULHU, ISD::SDIVREM, ISD::UDIVREM, ISD::SHL_PARTS,
99 ISD::SRA_PARTS, ISD::SRL_PARTS, ISD::ADDC, ISD::ADDE, ISD::SUBC,
Craig Topperb297b6b2016-04-23 02:49:25 +0000100 ISD::SUBE, ISD::CTLZ_ZERO_UNDEF, ISD::CTTZ_ZERO_UNDEF}) {
Dan Gohman32907a62015-08-20 22:57:13 +0000101 setOperationAction(Op, T, Expand);
102 }
103 }
104
105 // As a special case, these operators use the type to mean the type to
106 // sign-extend from.
Dan Gohmana5603b82015-12-10 01:00:19 +0000107 for (auto T : {MVT::i1, MVT::i8, MVT::i16, MVT::i32})
Dan Gohman32907a62015-08-20 22:57:13 +0000108 setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand);
109
110 // Dynamic stack allocation: use the default expansion.
111 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
112 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Dan Gohman2683a552015-08-24 22:31:52 +0000113 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVTPtr, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000114
Derek Schuff9769deb2015-12-11 23:49:46 +0000115 setOperationAction(ISD::FrameIndex, MVT::i32, Custom);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000116 setOperationAction(ISD::CopyToReg, MVT::Other, Custom);
Derek Schuff9769deb2015-12-11 23:49:46 +0000117
Dan Gohman950a13c2015-09-16 16:51:30 +0000118 // Expand these forms; we pattern-match the forms that we can handle in isel.
119 for (auto T : {MVT::i32, MVT::i64, MVT::f32, MVT::f64})
120 for (auto Op : {ISD::BR_CC, ISD::SELECT_CC})
121 setOperationAction(Op, T, Expand);
122
123 // We have custom switch handling.
124 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
125
JF Bastien73ff6af2015-08-31 22:24:11 +0000126 // WebAssembly doesn't have:
127 // - Floating-point extending loads.
128 // - Floating-point truncating stores.
129 // - i1 extending loads.
Dan Gohman60bddf12015-12-10 02:07:53 +0000130 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000131 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
132 for (auto T : MVT::integer_valuetypes())
133 for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
134 setLoadExtAction(Ext, T, MVT::i1, Promote);
Derek Schuffffa143c2015-11-10 00:30:57 +0000135
136 // Trap lowers to wasm unreachable
137 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +0000138}
Dan Gohman10e730a2015-06-29 23:51:55 +0000139
Dan Gohman7b634842015-08-24 18:44:37 +0000140FastISel *WebAssemblyTargetLowering::createFastISel(
141 FunctionLoweringInfo &FuncInfo, const TargetLibraryInfo *LibInfo) const {
142 return WebAssembly::createFastISel(FuncInfo, LibInfo);
143}
144
JF Bastienaf111db2015-08-24 22:16:48 +0000145bool WebAssemblyTargetLowering::isOffsetFoldingLegal(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000146 const GlobalAddressSDNode * /*GA*/) const {
Dan Gohmana4b710a2015-12-06 19:33:32 +0000147 // All offsets can be folded.
148 return true;
JF Bastienaf111db2015-08-24 22:16:48 +0000149}
150
Dan Gohman7a6b9822015-11-29 22:32:02 +0000151MVT WebAssemblyTargetLowering::getScalarShiftAmountTy(const DataLayout & /*DL*/,
JF Bastienfda53372015-08-03 00:00:11 +0000152 EVT VT) const {
Dan Gohmana8483752015-12-10 00:26:26 +0000153 unsigned BitWidth = NextPowerOf2(VT.getSizeInBits() - 1);
Derek Schuff3f063292016-02-11 20:57:09 +0000154 if (BitWidth > 1 && BitWidth < 8) BitWidth = 8;
Dan Gohman41729532015-12-16 23:25:51 +0000155
156 if (BitWidth > 64) {
157 BitWidth = 64;
158 assert(BitWidth >= Log2_32_Ceil(VT.getSizeInBits()) &&
159 "64-bit shift counts ought to be enough for anyone");
160 }
161
Dan Gohmana8483752015-12-10 00:26:26 +0000162 MVT Result = MVT::getIntegerVT(BitWidth);
163 assert(Result != MVT::INVALID_SIMPLE_VALUE_TYPE &&
164 "Unable to represent scalar shift amount type");
165 return Result;
JF Bastienfda53372015-08-03 00:00:11 +0000166}
167
Derek Schuff3f063292016-02-11 20:57:09 +0000168const char *WebAssemblyTargetLowering::getTargetNodeName(
169 unsigned Opcode) const {
JF Bastien480c8402015-08-11 20:13:18 +0000170 switch (static_cast<WebAssemblyISD::NodeType>(Opcode)) {
Derek Schuff3f063292016-02-11 20:57:09 +0000171 case WebAssemblyISD::FIRST_NUMBER:
172 break;
173#define HANDLE_NODETYPE(NODE) \
174 case WebAssemblyISD::NODE: \
JF Bastienaf111db2015-08-24 22:16:48 +0000175 return "WebAssemblyISD::" #NODE;
176#include "WebAssemblyISD.def"
177#undef HANDLE_NODETYPE
JF Bastien480c8402015-08-11 20:13:18 +0000178 }
179 return nullptr;
180}
181
Dan Gohmanf19ed562015-11-13 01:42:29 +0000182std::pair<unsigned, const TargetRegisterClass *>
183WebAssemblyTargetLowering::getRegForInlineAsmConstraint(
184 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
185 // First, see if this is a constraint that directly corresponds to a
186 // WebAssembly register class.
187 if (Constraint.size() == 1) {
188 switch (Constraint[0]) {
Derek Schuff3f063292016-02-11 20:57:09 +0000189 case 'r':
190 assert(VT != MVT::iPTR && "Pointer MVT not expected here");
191 if (VT.isInteger() && !VT.isVector()) {
192 if (VT.getSizeInBits() <= 32)
193 return std::make_pair(0U, &WebAssembly::I32RegClass);
194 if (VT.getSizeInBits() <= 64)
195 return std::make_pair(0U, &WebAssembly::I64RegClass);
196 }
197 break;
198 default:
199 break;
Dan Gohmanf19ed562015-11-13 01:42:29 +0000200 }
201 }
202
203 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
204}
205
Dan Gohman3192ddf2015-11-19 23:04:59 +0000206bool WebAssemblyTargetLowering::isCheapToSpeculateCttz() const {
207 // Assume ctz is a relatively cheap operation.
208 return true;
209}
210
211bool WebAssemblyTargetLowering::isCheapToSpeculateCtlz() const {
212 // Assume clz is a relatively cheap operation.
213 return true;
214}
215
Dan Gohman4b9d7912015-12-15 22:01:29 +0000216bool WebAssemblyTargetLowering::isLegalAddressingMode(const DataLayout &DL,
217 const AddrMode &AM,
218 Type *Ty,
219 unsigned AS) const {
220 // WebAssembly offsets are added as unsigned without wrapping. The
221 // isLegalAddressingMode gives us no way to determine if wrapping could be
222 // happening, so we approximate this by accepting only non-negative offsets.
Derek Schuff3f063292016-02-11 20:57:09 +0000223 if (AM.BaseOffs < 0) return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000224
225 // WebAssembly has no scale register operands.
Derek Schuff3f063292016-02-11 20:57:09 +0000226 if (AM.Scale != 0) return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000227
228 // Everything else is legal.
229 return true;
230}
231
Dan Gohmanbb372242016-01-26 03:39:31 +0000232bool WebAssemblyTargetLowering::allowsMisalignedMemoryAccesses(
Derek Schuff3f063292016-02-11 20:57:09 +0000233 EVT /*VT*/, unsigned /*AddrSpace*/, unsigned /*Align*/, bool *Fast) const {
Dan Gohmanbb372242016-01-26 03:39:31 +0000234 // WebAssembly supports unaligned accesses, though it should be declared
235 // with the p2align attribute on loads and stores which do so, and there
236 // may be a performance impact. We tell LLVM they're "fast" because
Dan Gohmanfb619e92016-01-26 14:55:17 +0000237 // for the kinds of things that LLVM uses this for (merging adjacent stores
Dan Gohmanbb372242016-01-26 03:39:31 +0000238 // of constants, etc.), WebAssembly implementations will either want the
239 // unaligned access or they'll split anyway.
Derek Schuff3f063292016-02-11 20:57:09 +0000240 if (Fast) *Fast = true;
Dan Gohmanbb372242016-01-26 03:39:31 +0000241 return true;
242}
243
Dan Gohman10e730a2015-06-29 23:51:55 +0000244//===----------------------------------------------------------------------===//
245// WebAssembly Lowering private implementation.
246//===----------------------------------------------------------------------===//
247
248//===----------------------------------------------------------------------===//
249// Lowering Code
250//===----------------------------------------------------------------------===//
251
JF Bastienb9073fb2015-07-22 21:28:15 +0000252static void fail(SDLoc DL, SelectionDAG &DAG, const char *msg) {
253 MachineFunction &MF = DAG.getMachineFunction();
254 DAG.getContext()->diagnose(
Oliver Stannard7e7d9832016-02-02 13:52:43 +0000255 DiagnosticInfoUnsupported(*MF.getFunction(), msg, DL.getDebugLoc()));
JF Bastienb9073fb2015-07-22 21:28:15 +0000256}
257
Dan Gohman85dbdda2015-12-04 17:16:07 +0000258// Test whether the given calling convention is supported.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000259static bool CallingConvSupported(CallingConv::ID CallConv) {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000260 // We currently support the language-independent target-independent
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000261 // conventions. We don't yet have a way to annotate calls with properties like
262 // "cold", and we don't have any call-clobbered registers, so these are mostly
263 // all handled the same.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000264 return CallConv == CallingConv::C || CallConv == CallingConv::Fast ||
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000265 CallConv == CallingConv::Cold ||
266 CallConv == CallingConv::PreserveMost ||
267 CallConv == CallingConv::PreserveAll ||
268 CallConv == CallingConv::CXX_FAST_TLS;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000269}
270
Derek Schuff3f063292016-02-11 20:57:09 +0000271SDValue WebAssemblyTargetLowering::LowerCall(
272 CallLoweringInfo &CLI, SmallVectorImpl<SDValue> &InVals) const {
JF Bastiend8a9d662015-08-24 21:59:51 +0000273 SelectionDAG &DAG = CLI.DAG;
274 SDLoc DL = CLI.DL;
275 SDValue Chain = CLI.Chain;
276 SDValue Callee = CLI.Callee;
277 MachineFunction &MF = DAG.getMachineFunction();
Derek Schuff992d83f2016-02-10 20:14:15 +0000278 auto Layout = MF.getDataLayout();
JF Bastiend8a9d662015-08-24 21:59:51 +0000279
280 CallingConv::ID CallConv = CLI.CallConv;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000281 if (!CallingConvSupported(CallConv))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000282 fail(DL, DAG,
283 "WebAssembly doesn't support language-specific or target-specific "
284 "calling conventions yet");
JF Bastiend8a9d662015-08-24 21:59:51 +0000285 if (CLI.IsPatchPoint)
286 fail(DL, DAG, "WebAssembly doesn't support patch point yet");
287
Dan Gohman9cc692b2015-10-02 20:54:23 +0000288 // WebAssembly doesn't currently support explicit tail calls. If they are
289 // required, fail. Otherwise, just disable them.
290 if ((CallConv == CallingConv::Fast && CLI.IsTailCall &&
291 MF.getTarget().Options.GuaranteedTailCallOpt) ||
292 (CLI.CS && CLI.CS->isMustTailCall()))
293 fail(DL, DAG, "WebAssembly doesn't support tail call yet");
294 CLI.IsTailCall = false;
295
JF Bastiend8a9d662015-08-24 21:59:51 +0000296 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Dan Gohmane590b332015-09-09 01:52:45 +0000297 if (Ins.size() > 1)
298 fail(DL, DAG, "WebAssembly doesn't support more than 1 returned value yet");
299
Dan Gohman2d822e72015-12-04 17:12:52 +0000300 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
Derek Schuff4dd67782016-01-27 21:17:39 +0000301 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
302 for (unsigned i = 0; i < Outs.size(); ++i) {
303 const ISD::OutputArg &Out = Outs[i];
304 SDValue &OutVal = OutVals[i];
Dan Gohman7935fa32015-12-10 00:22:40 +0000305 if (Out.Flags.isNest())
306 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000307 if (Out.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000308 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000309 if (Out.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000310 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000311 if (Out.Flags.isInConsecutiveRegsLast())
Dan Gohman7935fa32015-12-10 00:22:40 +0000312 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohmana6771b32016-02-12 21:30:18 +0000313 if (Out.Flags.isByVal() && Out.Flags.getByValSize() != 0) {
Derek Schuff4dd67782016-01-27 21:17:39 +0000314 auto *MFI = MF.getFrameInfo();
Derek Schuff4dd67782016-01-27 21:17:39 +0000315 int FI = MFI->CreateStackObject(Out.Flags.getByValSize(),
316 Out.Flags.getByValAlign(),
317 /*isSS=*/false);
318 SDValue SizeNode =
319 DAG.getConstant(Out.Flags.getByValSize(), DL, MVT::i32);
Derek Schuff992d83f2016-02-10 20:14:15 +0000320 SDValue FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff4dd67782016-01-27 21:17:39 +0000321 Chain = DAG.getMemcpy(
322 Chain, DL, FINode, OutVal, SizeNode, Out.Flags.getByValAlign(),
Dan Gohman476ffce2016-02-17 01:43:37 +0000323 /*isVolatile*/ false, /*AlwaysInline=*/false,
Derek Schuff4dd67782016-01-27 21:17:39 +0000324 /*isTailCall*/ false, MachinePointerInfo(), MachinePointerInfo());
325 OutVal = FINode;
326 }
Dan Gohman2d822e72015-12-04 17:12:52 +0000327 }
328
JF Bastiend8a9d662015-08-24 21:59:51 +0000329 bool IsVarArg = CLI.IsVarArg;
Dan Gohman35bfb242015-12-04 23:22:35 +0000330 unsigned NumFixedArgs = CLI.NumFixedArgs;
Derek Schuff992d83f2016-02-10 20:14:15 +0000331
332 auto PtrVT = getPointerTy(Layout);
Dan Gohmane590b332015-09-09 01:52:45 +0000333
JF Bastiend8a9d662015-08-24 21:59:51 +0000334 // Analyze operands of the call, assigning locations to each operand.
335 SmallVector<CCValAssign, 16> ArgLocs;
336 CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext());
JF Bastiend8a9d662015-08-24 21:59:51 +0000337
Dan Gohman35bfb242015-12-04 23:22:35 +0000338 if (IsVarArg) {
Derek Schuff27501e22016-02-10 19:51:04 +0000339 // Outgoing non-fixed arguments are placed in a buffer. First
340 // compute their offsets and the total amount of buffer space needed.
Dan Gohman35bfb242015-12-04 23:22:35 +0000341 for (SDValue Arg :
342 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
343 EVT VT = Arg.getValueType();
344 assert(VT != MVT::iPTR && "Legalized args should be concrete");
345 Type *Ty = VT.getTypeForEVT(*DAG.getContext());
Derek Schuff992d83f2016-02-10 20:14:15 +0000346 unsigned Offset = CCInfo.AllocateStack(Layout.getTypeAllocSize(Ty),
347 Layout.getABITypeAlignment(Ty));
Dan Gohman35bfb242015-12-04 23:22:35 +0000348 CCInfo.addLoc(CCValAssign::getMem(ArgLocs.size(), VT.getSimpleVT(),
349 Offset, VT.getSimpleVT(),
350 CCValAssign::Full));
351 }
352 }
353
354 unsigned NumBytes = CCInfo.getAlignedCallFrameSize();
355
Derek Schuff27501e22016-02-10 19:51:04 +0000356 SDValue FINode;
357 if (IsVarArg && NumBytes) {
Dan Gohman35bfb242015-12-04 23:22:35 +0000358 // For non-fixed arguments, next emit stores to store the argument values
Derek Schuff27501e22016-02-10 19:51:04 +0000359 // to the stack buffer at the offsets computed above.
Derek Schuff992d83f2016-02-10 20:14:15 +0000360 int FI = MF.getFrameInfo()->CreateStackObject(NumBytes,
361 Layout.getStackAlignment(),
Derek Schuff27501e22016-02-10 19:51:04 +0000362 /*isSS=*/false);
Dan Gohman35bfb242015-12-04 23:22:35 +0000363 unsigned ValNo = 0;
364 SmallVector<SDValue, 8> Chains;
365 for (SDValue Arg :
366 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
367 assert(ArgLocs[ValNo].getValNo() == ValNo &&
368 "ArgLocs should remain in order and only hold varargs args");
369 unsigned Offset = ArgLocs[ValNo++].getLocMemOffset();
Derek Schuff992d83f2016-02-10 20:14:15 +0000370 FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff27501e22016-02-10 19:51:04 +0000371 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, FINode,
Dan Gohman35bfb242015-12-04 23:22:35 +0000372 DAG.getConstant(Offset, DL, PtrVT));
Derek Schuff27501e22016-02-10 19:51:04 +0000373 Chains.push_back(DAG.getStore(
374 Chain, DL, Arg, Add,
375 MachinePointerInfo::getFixedStack(MF, FI, Offset), false, false, 0));
Dan Gohman35bfb242015-12-04 23:22:35 +0000376 }
377 if (!Chains.empty())
378 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Derek Schuff27501e22016-02-10 19:51:04 +0000379 } else if (IsVarArg) {
380 FINode = DAG.getIntPtrConstant(0, DL);
Dan Gohman35bfb242015-12-04 23:22:35 +0000381 }
382
383 // Compute the operands for the CALLn node.
JF Bastiend8a9d662015-08-24 21:59:51 +0000384 SmallVector<SDValue, 16> Ops;
385 Ops.push_back(Chain);
JF Bastienaf111db2015-08-24 22:16:48 +0000386 Ops.push_back(Callee);
Dan Gohman35bfb242015-12-04 23:22:35 +0000387
388 // Add all fixed arguments. Note that for non-varargs calls, NumFixedArgs
389 // isn't reliable.
390 Ops.append(OutVals.begin(),
391 IsVarArg ? OutVals.begin() + NumFixedArgs : OutVals.end());
Derek Schuff27501e22016-02-10 19:51:04 +0000392 // Add a pointer to the vararg buffer.
393 if (IsVarArg) Ops.push_back(FINode);
JF Bastiend8a9d662015-08-24 21:59:51 +0000394
Derek Schuff27501e22016-02-10 19:51:04 +0000395 SmallVector<EVT, 8> InTys;
Dan Gohman2d822e72015-12-04 17:12:52 +0000396 for (const auto &In : Ins) {
Dan Gohman7935fa32015-12-10 00:22:40 +0000397 assert(!In.Flags.isByVal() && "byval is not valid for return values");
398 assert(!In.Flags.isNest() && "nest is not valid for return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000399 if (In.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000400 fail(DL, DAG, "WebAssembly hasn't implemented inalloca return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000401 if (In.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000402 fail(DL, DAG, "WebAssembly hasn't implemented cons regs return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000403 if (In.Flags.isInConsecutiveRegsLast())
Dan Gohman4b9d7912015-12-15 22:01:29 +0000404 fail(DL, DAG,
405 "WebAssembly hasn't implemented cons regs last return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000406 // Ignore In.getOrigAlign() because all our arguments are passed in
407 // registers.
Derek Schuff27501e22016-02-10 19:51:04 +0000408 InTys.push_back(In.VT);
Dan Gohman2d822e72015-12-04 17:12:52 +0000409 }
Derek Schuff27501e22016-02-10 19:51:04 +0000410 InTys.push_back(MVT::Other);
411 SDVTList InTyList = DAG.getVTList(InTys);
Dan Gohmanf71abef2015-09-09 16:13:47 +0000412 SDValue Res =
413 DAG.getNode(Ins.empty() ? WebAssemblyISD::CALL0 : WebAssemblyISD::CALL1,
Derek Schuff27501e22016-02-10 19:51:04 +0000414 DL, InTyList, Ops);
JF Bastienaf111db2015-08-24 22:16:48 +0000415 if (Ins.empty()) {
416 Chain = Res;
417 } else {
418 InVals.push_back(Res);
419 Chain = Res.getValue(1);
420 }
JF Bastiend8a9d662015-08-24 21:59:51 +0000421
JF Bastiend8a9d662015-08-24 21:59:51 +0000422 return Chain;
423}
424
JF Bastienb9073fb2015-07-22 21:28:15 +0000425bool WebAssemblyTargetLowering::CanLowerReturn(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000426 CallingConv::ID /*CallConv*/, MachineFunction & /*MF*/, bool /*IsVarArg*/,
427 const SmallVectorImpl<ISD::OutputArg> &Outs,
428 LLVMContext & /*Context*/) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000429 // WebAssembly can't currently handle returning tuples.
430 return Outs.size() <= 1;
431}
432
433SDValue WebAssemblyTargetLowering::LowerReturn(
Dan Gohman35bfb242015-12-04 23:22:35 +0000434 SDValue Chain, CallingConv::ID CallConv, bool /*IsVarArg*/,
JF Bastienb9073fb2015-07-22 21:28:15 +0000435 const SmallVectorImpl<ISD::OutputArg> &Outs,
436 const SmallVectorImpl<SDValue> &OutVals, SDLoc DL,
437 SelectionDAG &DAG) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000438 assert(Outs.size() <= 1 && "WebAssembly can only return up to one value");
Dan Gohman85dbdda2015-12-04 17:16:07 +0000439 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000440 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
441
JF Bastien600aee92015-07-31 17:53:38 +0000442 SmallVector<SDValue, 4> RetOps(1, Chain);
443 RetOps.append(OutVals.begin(), OutVals.end());
JF Bastien4a2d5602015-07-31 21:04:18 +0000444 Chain = DAG.getNode(WebAssemblyISD::RETURN, DL, MVT::Other, RetOps);
JF Bastienb9073fb2015-07-22 21:28:15 +0000445
Dan Gohman754cd112015-11-11 01:33:02 +0000446 // Record the number and types of the return values.
447 for (const ISD::OutputArg &Out : Outs) {
Dan Gohmanac132e92015-12-02 23:40:03 +0000448 assert(!Out.Flags.isByVal() && "byval is not valid for return values");
449 assert(!Out.Flags.isNest() && "nest is not valid for return values");
Dan Gohman35bfb242015-12-04 23:22:35 +0000450 assert(Out.IsFixed && "non-fixed return value is not valid");
Dan Gohman754cd112015-11-11 01:33:02 +0000451 if (Out.Flags.isInAlloca())
452 fail(DL, DAG, "WebAssembly hasn't implemented inalloca results");
Dan Gohman754cd112015-11-11 01:33:02 +0000453 if (Out.Flags.isInConsecutiveRegs())
454 fail(DL, DAG, "WebAssembly hasn't implemented cons regs results");
455 if (Out.Flags.isInConsecutiveRegsLast())
456 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last results");
Dan Gohman754cd112015-11-11 01:33:02 +0000457 }
458
JF Bastienb9073fb2015-07-22 21:28:15 +0000459 return Chain;
460}
461
462SDValue WebAssemblyTargetLowering::LowerFormalArguments(
Derek Schuff27501e22016-02-10 19:51:04 +0000463 SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
JF Bastienb9073fb2015-07-22 21:28:15 +0000464 const SmallVectorImpl<ISD::InputArg> &Ins, SDLoc DL, SelectionDAG &DAG,
465 SmallVectorImpl<SDValue> &InVals) const {
466 MachineFunction &MF = DAG.getMachineFunction();
Derek Schuff27501e22016-02-10 19:51:04 +0000467 auto *MFI = MF.getInfo<WebAssemblyFunctionInfo>();
JF Bastienb9073fb2015-07-22 21:28:15 +0000468
Dan Gohman85dbdda2015-12-04 17:16:07 +0000469 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000470 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
JF Bastienb9073fb2015-07-22 21:28:15 +0000471
Dan Gohmanfb3e0592015-11-25 19:36:19 +0000472 // Set up the incoming ARGUMENTS value, which serves to represent the liveness
473 // of the incoming values before they're represented by virtual registers.
474 MF.getRegInfo().addLiveIn(WebAssembly::ARGUMENTS);
475
JF Bastien600aee92015-07-31 17:53:38 +0000476 for (const ISD::InputArg &In : Ins) {
JF Bastien600aee92015-07-31 17:53:38 +0000477 if (In.Flags.isInAlloca())
478 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
479 if (In.Flags.isNest())
480 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
JF Bastien600aee92015-07-31 17:53:38 +0000481 if (In.Flags.isInConsecutiveRegs())
482 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
483 if (In.Flags.isInConsecutiveRegsLast())
484 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohman9c54d3b2015-11-25 18:13:18 +0000485 // Ignore In.getOrigAlign() because all our arguments are passed in
486 // registers.
JF Bastiend7fcc6f2015-07-31 18:13:27 +0000487 InVals.push_back(
488 In.Used
489 ? DAG.getNode(WebAssemblyISD::ARGUMENT, DL, In.VT,
Dan Gohman5219ecf2015-11-14 23:28:15 +0000490 DAG.getTargetConstant(InVals.size(), DL, MVT::i32))
Dan Gohmancb7940f2015-12-04 17:09:42 +0000491 : DAG.getUNDEF(In.VT));
Dan Gohman754cd112015-11-11 01:33:02 +0000492
493 // Record the number and types of arguments.
Derek Schuff27501e22016-02-10 19:51:04 +0000494 MFI->addParam(In.VT);
JF Bastien600aee92015-07-31 17:53:38 +0000495 }
JF Bastienb9073fb2015-07-22 21:28:15 +0000496
Derek Schuff27501e22016-02-10 19:51:04 +0000497 // Varargs are copied into a buffer allocated by the caller, and a pointer to
498 // the buffer is passed as an argument.
499 if (IsVarArg) {
500 MVT PtrVT = getPointerTy(MF.getDataLayout());
501 unsigned VarargVreg =
502 MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrVT));
503 MFI->setVarargBufferVreg(VarargVreg);
504 Chain = DAG.getCopyToReg(
505 Chain, DL, VarargVreg,
506 DAG.getNode(WebAssemblyISD::ARGUMENT, DL, PtrVT,
507 DAG.getTargetConstant(Ins.size(), DL, MVT::i32)));
508 MFI->addParam(PtrVT);
509 }
Dan Gohman35bfb242015-12-04 23:22:35 +0000510
JF Bastienb9073fb2015-07-22 21:28:15 +0000511 return Chain;
512}
513
Dan Gohman10e730a2015-06-29 23:51:55 +0000514//===----------------------------------------------------------------------===//
JF Bastienaf111db2015-08-24 22:16:48 +0000515// Custom lowering hooks.
Dan Gohman10e730a2015-06-29 23:51:55 +0000516//===----------------------------------------------------------------------===//
517
JF Bastienaf111db2015-08-24 22:16:48 +0000518SDValue WebAssemblyTargetLowering::LowerOperation(SDValue Op,
519 SelectionDAG &DAG) const {
Derek Schuff51699a82016-02-12 22:56:03 +0000520 SDLoc DL(Op);
JF Bastienaf111db2015-08-24 22:16:48 +0000521 switch (Op.getOpcode()) {
Derek Schuff3f063292016-02-11 20:57:09 +0000522 default:
523 llvm_unreachable("unimplemented operation lowering");
524 return SDValue();
525 case ISD::FrameIndex:
526 return LowerFrameIndex(Op, DAG);
527 case ISD::GlobalAddress:
528 return LowerGlobalAddress(Op, DAG);
529 case ISD::ExternalSymbol:
530 return LowerExternalSymbol(Op, DAG);
531 case ISD::JumpTable:
532 return LowerJumpTable(Op, DAG);
533 case ISD::BR_JT:
534 return LowerBR_JT(Op, DAG);
535 case ISD::VASTART:
536 return LowerVASTART(Op, DAG);
Derek Schuff51699a82016-02-12 22:56:03 +0000537 case ISD::BlockAddress:
538 case ISD::BRIND:
539 fail(DL, DAG, "WebAssembly hasn't implemented computed gotos");
540 return SDValue();
541 case ISD::RETURNADDR: // Probably nothing meaningful can be returned here.
542 fail(DL, DAG, "WebAssembly hasn't implemented __builtin_return_address");
543 return SDValue();
Dan Gohman94c65662016-02-16 23:48:04 +0000544 case ISD::FRAMEADDR:
545 return LowerFRAMEADDR(Op, DAG);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000546 case ISD::CopyToReg:
547 return LowerCopyToReg(Op, DAG);
JF Bastienaf111db2015-08-24 22:16:48 +0000548 }
549}
550
Derek Schuffaadc89c2016-02-16 18:18:36 +0000551SDValue WebAssemblyTargetLowering::LowerCopyToReg(SDValue Op,
552 SelectionDAG &DAG) const {
553 SDValue Src = Op.getOperand(2);
554 if (isa<FrameIndexSDNode>(Src.getNode())) {
555 // CopyToReg nodes don't support FrameIndex operands. Other targets select
556 // the FI to some LEA-like instruction, but since we don't have that, we
557 // need to insert some kind of instruction that can take an FI operand and
558 // produces a value usable by CopyToReg (i.e. in a vreg). So insert a dummy
559 // copy_local between Op and its FI operand.
Dan Gohman02c08712016-02-20 23:09:44 +0000560 SDValue Chain = Op.getOperand(0);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000561 SDLoc DL(Op);
Dan Gohman02c08712016-02-20 23:09:44 +0000562 unsigned Reg = cast<RegisterSDNode>(Op.getOperand(1))->getReg();
Derek Schuffaadc89c2016-02-16 18:18:36 +0000563 EVT VT = Src.getValueType();
564 SDValue Copy(
565 DAG.getMachineNode(VT == MVT::i32 ? WebAssembly::COPY_LOCAL_I32
566 : WebAssembly::COPY_LOCAL_I64,
567 DL, VT, Src),
568 0);
Dan Gohman02c08712016-02-20 23:09:44 +0000569 return Op.getNode()->getNumValues() == 1
570 ? DAG.getCopyToReg(Chain, DL, Reg, Copy)
571 : DAG.getCopyToReg(Chain, DL, Reg, Copy, Op.getNumOperands() == 4
572 ? Op.getOperand(3)
573 : SDValue());
Derek Schuffaadc89c2016-02-16 18:18:36 +0000574 }
575 return SDValue();
576}
577
Derek Schuff9769deb2015-12-11 23:49:46 +0000578SDValue WebAssemblyTargetLowering::LowerFrameIndex(SDValue Op,
579 SelectionDAG &DAG) const {
580 int FI = cast<FrameIndexSDNode>(Op)->getIndex();
581 return DAG.getTargetFrameIndex(FI, Op.getValueType());
582}
583
Dan Gohman94c65662016-02-16 23:48:04 +0000584SDValue WebAssemblyTargetLowering::LowerFRAMEADDR(SDValue Op,
585 SelectionDAG &DAG) const {
586 // Non-zero depths are not supported by WebAssembly currently. Use the
587 // legalizer's default expansion, which is to return 0 (what this function is
588 // documented to do).
Dan Gohman1d547bf2016-02-17 00:14:03 +0000589 if (Op.getConstantOperandVal(0) > 0)
Dan Gohman94c65662016-02-16 23:48:04 +0000590 return SDValue();
591
592 DAG.getMachineFunction().getFrameInfo()->setFrameAddressIsTaken(true);
593 EVT VT = Op.getValueType();
594 unsigned FP =
595 Subtarget->getRegisterInfo()->getFrameRegister(DAG.getMachineFunction());
596 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), FP, VT);
597}
598
JF Bastienaf111db2015-08-24 22:16:48 +0000599SDValue WebAssemblyTargetLowering::LowerGlobalAddress(SDValue Op,
600 SelectionDAG &DAG) const {
601 SDLoc DL(Op);
602 const auto *GA = cast<GlobalAddressSDNode>(Op);
603 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000604 assert(GA->getTargetFlags() == 0 &&
605 "Unexpected target flags on generic GlobalAddressSDNode");
JF Bastienaf111db2015-08-24 22:16:48 +0000606 if (GA->getAddressSpace() != 0)
607 fail(DL, DAG, "WebAssembly only expects the 0 address space");
Dan Gohman4b9d7912015-12-15 22:01:29 +0000608 return DAG.getNode(
609 WebAssemblyISD::Wrapper, DL, VT,
610 DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT, GA->getOffset()));
JF Bastienaf111db2015-08-24 22:16:48 +0000611}
612
Derek Schuff3f063292016-02-11 20:57:09 +0000613SDValue WebAssemblyTargetLowering::LowerExternalSymbol(
614 SDValue Op, SelectionDAG &DAG) const {
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000615 SDLoc DL(Op);
616 const auto *ES = cast<ExternalSymbolSDNode>(Op);
617 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000618 assert(ES->getTargetFlags() == 0 &&
619 "Unexpected target flags on generic ExternalSymbolSDNode");
620 // Set the TargetFlags to 0x1 which indicates that this is a "function"
621 // symbol rather than a data symbol. We do this unconditionally even though
622 // we don't know anything about the symbol other than its name, because all
623 // external symbols used in target-independent SelectionDAG code are for
624 // functions.
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000625 return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
Dan Gohman26c67652016-01-11 23:38:05 +0000626 DAG.getTargetExternalSymbol(ES->getSymbol(), VT,
627 /*TargetFlags=*/0x1));
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000628}
629
Dan Gohman950a13c2015-09-16 16:51:30 +0000630SDValue WebAssemblyTargetLowering::LowerJumpTable(SDValue Op,
631 SelectionDAG &DAG) const {
632 // There's no need for a Wrapper node because we always incorporate a jump
Dan Gohman14026062016-03-08 03:18:12 +0000633 // table operand into a BR_TABLE instruction, rather than ever
Dan Gohmanbb7ce8e2015-11-20 03:02:49 +0000634 // materializing it in a register.
Dan Gohman950a13c2015-09-16 16:51:30 +0000635 const JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
636 return DAG.getTargetJumpTable(JT->getIndex(), Op.getValueType(),
637 JT->getTargetFlags());
638}
639
640SDValue WebAssemblyTargetLowering::LowerBR_JT(SDValue Op,
641 SelectionDAG &DAG) const {
642 SDLoc DL(Op);
643 SDValue Chain = Op.getOperand(0);
644 const auto *JT = cast<JumpTableSDNode>(Op.getOperand(1));
645 SDValue Index = Op.getOperand(2);
646 assert(JT->getTargetFlags() == 0 && "WebAssembly doesn't set target flags");
647
648 SmallVector<SDValue, 8> Ops;
649 Ops.push_back(Chain);
650 Ops.push_back(Index);
651
652 MachineJumpTableInfo *MJTI = DAG.getMachineFunction().getJumpTableInfo();
653 const auto &MBBs = MJTI->getJumpTables()[JT->getIndex()].MBBs;
654
Dan Gohman14026062016-03-08 03:18:12 +0000655 // Add an operand for each case.
656 for (auto MBB : MBBs) Ops.push_back(DAG.getBasicBlock(MBB));
657
Dan Gohman950a13c2015-09-16 16:51:30 +0000658 // TODO: For now, we just pick something arbitrary for a default case for now.
659 // We really want to sniff out the guard and put in the real default case (and
660 // delete the guard).
661 Ops.push_back(DAG.getBasicBlock(MBBs[0]));
662
Dan Gohman14026062016-03-08 03:18:12 +0000663 return DAG.getNode(WebAssemblyISD::BR_TABLE, DL, MVT::Other, Ops);
Dan Gohman950a13c2015-09-16 16:51:30 +0000664}
665
Dan Gohman35bfb242015-12-04 23:22:35 +0000666SDValue WebAssemblyTargetLowering::LowerVASTART(SDValue Op,
667 SelectionDAG &DAG) const {
668 SDLoc DL(Op);
669 EVT PtrVT = getPointerTy(DAG.getMachineFunction().getDataLayout());
670
Derek Schuff27501e22016-02-10 19:51:04 +0000671 auto *MFI = DAG.getMachineFunction().getInfo<WebAssemblyFunctionInfo>();
Dan Gohman35bfb242015-12-04 23:22:35 +0000672 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Derek Schuff27501e22016-02-10 19:51:04 +0000673
674 SDValue ArgN = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
675 MFI->getVarargBufferVreg(), PtrVT);
676 return DAG.getStore(Op.getOperand(0), DL, ArgN, Op.getOperand(1),
Dan Gohman35bfb242015-12-04 23:22:35 +0000677 MachinePointerInfo(SV), false, false, 0);
678}
679
Dan Gohman10e730a2015-06-29 23:51:55 +0000680//===----------------------------------------------------------------------===//
681// WebAssembly Optimization Hooks
682//===----------------------------------------------------------------------===//