| Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- ARMBaseInstrInfo.cpp - ARM Instruction Information ----------------===// |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the Base ARM implementation of the TargetInstrInfo class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| Amara Emerson | 52cfb6a | 2013-10-03 09:31:51 +0000 | [diff] [blame] | 14 | #include "ARMBaseInstrInfo.h" |
| Craig Topper | 5fa0caa | 2012-03-26 00:45:15 +0000 | [diff] [blame] | 15 | #include "ARMBaseRegisterInfo.h" |
| Evan Cheng | a8e8a7c | 2009-11-07 04:04:34 +0000 | [diff] [blame] | 16 | #include "ARMConstantPoolValue.h" |
| Amara Emerson | 52cfb6a | 2013-10-03 09:31:51 +0000 | [diff] [blame] | 17 | #include "ARMFeatures.h" |
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 18 | #include "ARMHazardRecognizer.h" |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 19 | #include "ARMMachineFunctionInfo.h" |
| Eugene Zelenko | e6cf437 | 2017-01-26 23:40:06 +0000 | [diff] [blame] | 20 | #include "ARMSubtarget.h" |
| Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 21 | #include "MCTargetDesc/ARMAddressingModes.h" |
| Eugene Zelenko | e6cf437 | 2017-01-26 23:40:06 +0000 | [diff] [blame] | 22 | #include "MCTargetDesc/ARMBaseInfo.h" |
| 23 | #include "llvm/ADT/DenseMap.h" |
| Chandler Carruth | 6bda14b | 2017-06-06 11:49:48 +0000 | [diff] [blame] | 24 | #include "llvm/ADT/STLExtras.h" |
| Eugene Zelenko | e6cf437 | 2017-01-26 23:40:06 +0000 | [diff] [blame] | 25 | #include "llvm/ADT/SmallSet.h" |
| 26 | #include "llvm/ADT/SmallVector.h" |
| Eugene Zelenko | e6cf437 | 2017-01-26 23:40:06 +0000 | [diff] [blame] | 27 | #include "llvm/ADT/Triple.h" |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/LiveVariables.h" |
| Eugene Zelenko | e6cf437 | 2017-01-26 23:40:06 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/MachineBasicBlock.h" |
| Evan Cheng | a8e8a7c | 2009-11-07 04:04:34 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/MachineConstantPool.h" |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| Eugene Zelenko | e6cf437 | 2017-01-26 23:40:06 +0000 | [diff] [blame] | 32 | #include "llvm/CodeGen/MachineFunction.h" |
| 33 | #include "llvm/CodeGen/MachineInstr.h" |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 34 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| Anton Korobeynikov | 75b59fb | 2009-10-07 00:06:35 +0000 | [diff] [blame] | 35 | #include "llvm/CodeGen/MachineMemOperand.h" |
| Eugene Zelenko | e6cf437 | 2017-01-26 23:40:06 +0000 | [diff] [blame] | 36 | #include "llvm/CodeGen/MachineOperand.h" |
| Evan Cheng | 168ced9 | 2010-05-22 01:47:14 +0000 | [diff] [blame] | 37 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
| Eugene Zelenko | e6cf437 | 2017-01-26 23:40:06 +0000 | [diff] [blame] | 38 | #include "llvm/CodeGen/ScoreboardHazardRecognizer.h" |
| Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 39 | #include "llvm/CodeGen/SelectionDAGNodes.h" |
| David Blaikie | 3f833ed | 2017-11-08 01:01:31 +0000 | [diff] [blame] | 40 | #include "llvm/CodeGen/TargetInstrInfo.h" |
| David Blaikie | b3bde2e | 2017-11-17 01:07:10 +0000 | [diff] [blame] | 41 | #include "llvm/CodeGen/TargetRegisterInfo.h" |
| Matthias Braun | 88e2131 | 2015-06-13 03:42:11 +0000 | [diff] [blame] | 42 | #include "llvm/CodeGen/TargetSchedule.h" |
| Eugene Zelenko | e6cf437 | 2017-01-26 23:40:06 +0000 | [diff] [blame] | 43 | #include "llvm/IR/Attributes.h" |
| Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 44 | #include "llvm/IR/Constants.h" |
| Eugene Zelenko | e6cf437 | 2017-01-26 23:40:06 +0000 | [diff] [blame] | 45 | #include "llvm/IR/DebugLoc.h" |
| Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 46 | #include "llvm/IR/Function.h" |
| 47 | #include "llvm/IR/GlobalValue.h" |
| Chris Lattner | 7b26fce | 2009-08-22 20:48:53 +0000 | [diff] [blame] | 48 | #include "llvm/MC/MCAsmInfo.h" |
| Eugene Zelenko | e6cf437 | 2017-01-26 23:40:06 +0000 | [diff] [blame] | 49 | #include "llvm/MC/MCInstrDesc.h" |
| 50 | #include "llvm/MC/MCInstrItineraries.h" |
| Jakub Staszak | 9b07c0a | 2011-07-10 02:58:07 +0000 | [diff] [blame] | 51 | #include "llvm/Support/BranchProbability.h" |
| Eugene Zelenko | e6cf437 | 2017-01-26 23:40:06 +0000 | [diff] [blame] | 52 | #include "llvm/Support/Casting.h" |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 53 | #include "llvm/Support/CommandLine.h" |
| Eugene Zelenko | e6cf437 | 2017-01-26 23:40:06 +0000 | [diff] [blame] | 54 | #include "llvm/Support/Compiler.h" |
| Anton Korobeynikov | 14635da | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 55 | #include "llvm/Support/Debug.h" |
| Torok Edwin | 56d0659 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 56 | #include "llvm/Support/ErrorHandling.h" |
| Benjamin Kramer | 799003b | 2015-03-23 19:32:43 +0000 | [diff] [blame] | 57 | #include "llvm/Support/raw_ostream.h" |
| Eugene Zelenko | e6cf437 | 2017-01-26 23:40:06 +0000 | [diff] [blame] | 58 | #include "llvm/Target/TargetMachine.h" |
| Eugene Zelenko | e6cf437 | 2017-01-26 23:40:06 +0000 | [diff] [blame] | 59 | #include <algorithm> |
| 60 | #include <cassert> |
| 61 | #include <cstdint> |
| 62 | #include <iterator> |
| 63 | #include <new> |
| 64 | #include <utility> |
| 65 | #include <vector> |
| Evan Cheng | 1e210d0 | 2011-06-28 20:07:07 +0000 | [diff] [blame] | 66 | |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 67 | using namespace llvm; |
| 68 | |
| Chandler Carruth | e96dd89 | 2014-04-21 22:55:11 +0000 | [diff] [blame] | 69 | #define DEBUG_TYPE "arm-instrinfo" |
| 70 | |
| Chandler Carruth | d174b72 | 2014-04-22 02:03:14 +0000 | [diff] [blame] | 71 | #define GET_INSTRINFO_CTOR_DTOR |
| 72 | #include "ARMGenInstrInfo.inc" |
| 73 | |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 74 | static cl::opt<bool> |
| 75 | EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden, |
| 76 | cl::desc("Enable ARM 2-addr to 3-addr conv")); |
| 77 | |
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 78 | /// ARM_MLxEntry - Record information about MLA / MLS instructions. |
| 79 | struct ARM_MLxEntry { |
| Craig Topper | 2fbd130 | 2012-05-24 03:59:11 +0000 | [diff] [blame] | 80 | uint16_t MLxOpc; // MLA / MLS opcode |
| 81 | uint16_t MulOpc; // Expanded multiplication opcode |
| 82 | uint16_t AddSubOpc; // Expanded add / sub opcode |
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 83 | bool NegAcc; // True if the acc is negated before the add / sub. |
| 84 | bool HasLane; // True if instruction has an extra "lane" operand. |
| 85 | }; |
| 86 | |
| 87 | static const ARM_MLxEntry ARM_MLxTable[] = { |
| 88 | // MLxOpc, MulOpc, AddSubOpc, NegAcc, HasLane |
| 89 | // fp scalar ops |
| 90 | { ARM::VMLAS, ARM::VMULS, ARM::VADDS, false, false }, |
| 91 | { ARM::VMLSS, ARM::VMULS, ARM::VSUBS, false, false }, |
| 92 | { ARM::VMLAD, ARM::VMULD, ARM::VADDD, false, false }, |
| 93 | { ARM::VMLSD, ARM::VMULD, ARM::VSUBD, false, false }, |
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 94 | { ARM::VNMLAS, ARM::VNMULS, ARM::VSUBS, true, false }, |
| 95 | { ARM::VNMLSS, ARM::VMULS, ARM::VSUBS, true, false }, |
| 96 | { ARM::VNMLAD, ARM::VNMULD, ARM::VSUBD, true, false }, |
| 97 | { ARM::VNMLSD, ARM::VMULD, ARM::VSUBD, true, false }, |
| 98 | |
| 99 | // fp SIMD ops |
| 100 | { ARM::VMLAfd, ARM::VMULfd, ARM::VADDfd, false, false }, |
| 101 | { ARM::VMLSfd, ARM::VMULfd, ARM::VSUBfd, false, false }, |
| 102 | { ARM::VMLAfq, ARM::VMULfq, ARM::VADDfq, false, false }, |
| 103 | { ARM::VMLSfq, ARM::VMULfq, ARM::VSUBfq, false, false }, |
| 104 | { ARM::VMLAslfd, ARM::VMULslfd, ARM::VADDfd, false, true }, |
| 105 | { ARM::VMLSslfd, ARM::VMULslfd, ARM::VSUBfd, false, true }, |
| 106 | { ARM::VMLAslfq, ARM::VMULslfq, ARM::VADDfq, false, true }, |
| 107 | { ARM::VMLSslfq, ARM::VMULslfq, ARM::VSUBfq, false, true }, |
| 108 | }; |
| 109 | |
| Anton Korobeynikov | 14635da | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 110 | ARMBaseInstrInfo::ARMBaseInstrInfo(const ARMSubtarget& STI) |
| Evan Cheng | 703a0fb | 2011-07-01 17:57:27 +0000 | [diff] [blame] | 111 | : ARMGenInstrInfo(ARM::ADJCALLSTACKDOWN, ARM::ADJCALLSTACKUP), |
| Anton Korobeynikov | 14635da | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 112 | Subtarget(STI) { |
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 113 | for (unsigned i = 0, e = array_lengthof(ARM_MLxTable); i != e; ++i) { |
| 114 | if (!MLxEntryMap.insert(std::make_pair(ARM_MLxTable[i].MLxOpc, i)).second) |
| Benjamin Kramer | 8ceb323 | 2015-10-25 22:28:27 +0000 | [diff] [blame] | 115 | llvm_unreachable("Duplicated entries?"); |
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 116 | MLxHazardOpcodes.insert(ARM_MLxTable[i].AddSubOpc); |
| 117 | MLxHazardOpcodes.insert(ARM_MLxTable[i].MulOpc); |
| 118 | } |
| 119 | } |
| 120 | |
| Andrew Trick | 10ffc2b | 2010-12-24 05:03:26 +0000 | [diff] [blame] | 121 | // Use a ScoreboardHazardRecognizer for prepass ARM scheduling. TargetInstrImpl |
| 122 | // currently defaults to no prepass hazard recognizer. |
| Eric Christopher | f047bfd | 2014-06-13 22:38:52 +0000 | [diff] [blame] | 123 | ScheduleHazardRecognizer * |
| 124 | ARMBaseInstrInfo::CreateTargetHazardRecognizer(const TargetSubtargetInfo *STI, |
| 125 | const ScheduleDAG *DAG) const { |
| Andrew Trick | 47ff14b | 2011-01-21 05:51:33 +0000 | [diff] [blame] | 126 | if (usePreRAHazardRecognizer()) { |
| Eric Christopher | f047bfd | 2014-06-13 22:38:52 +0000 | [diff] [blame] | 127 | const InstrItineraryData *II = |
| Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 128 | static_cast<const ARMSubtarget *>(STI)->getInstrItineraryData(); |
| Andrew Trick | 10ffc2b | 2010-12-24 05:03:26 +0000 | [diff] [blame] | 129 | return new ScoreboardHazardRecognizer(II, DAG, "pre-RA-sched"); |
| 130 | } |
| Eric Christopher | f047bfd | 2014-06-13 22:38:52 +0000 | [diff] [blame] | 131 | return TargetInstrInfo::CreateTargetHazardRecognizer(STI, DAG); |
| Andrew Trick | 10ffc2b | 2010-12-24 05:03:26 +0000 | [diff] [blame] | 132 | } |
| 133 | |
| 134 | ScheduleHazardRecognizer *ARMBaseInstrInfo:: |
| 135 | CreateTargetPostRAHazardRecognizer(const InstrItineraryData *II, |
| 136 | const ScheduleDAG *DAG) const { |
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 137 | if (Subtarget.isThumb2() || Subtarget.hasVFP2()) |
| Bill Wendling | f95178e | 2013-06-07 05:54:19 +0000 | [diff] [blame] | 138 | return (ScheduleHazardRecognizer *)new ARMHazardRecognizer(II, DAG); |
| Jakob Stoklund Olesen | 9de596e | 2012-11-28 02:35:17 +0000 | [diff] [blame] | 139 | return TargetInstrInfo::CreateTargetPostRAHazardRecognizer(II, DAG); |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 140 | } |
| 141 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 142 | MachineInstr *ARMBaseInstrInfo::convertToThreeAddress( |
| 143 | MachineFunction::iterator &MFI, MachineInstr &MI, LiveVariables *LV) const { |
| Evan Cheng | 0e075e2 | 2009-07-27 18:44:00 +0000 | [diff] [blame] | 144 | // FIXME: Thumb2 support. |
| 145 | |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 146 | if (!EnableARM3Addr) |
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 147 | return nullptr; |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 148 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 149 | MachineFunction &MF = *MI.getParent()->getParent(); |
| 150 | uint64_t TSFlags = MI.getDesc().TSFlags; |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 151 | bool isPre = false; |
| 152 | switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) { |
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 153 | default: return nullptr; |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 154 | case ARMII::IndexModePre: |
| 155 | isPre = true; |
| 156 | break; |
| 157 | case ARMII::IndexModePost: |
| 158 | break; |
| 159 | } |
| 160 | |
| 161 | // Try splitting an indexed load/store to an un-indexed one plus an add/sub |
| 162 | // operation. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 163 | unsigned MemOpc = getUnindexedOpcode(MI.getOpcode()); |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 164 | if (MemOpc == 0) |
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 165 | return nullptr; |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 166 | |
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 167 | MachineInstr *UpdateMI = nullptr; |
| 168 | MachineInstr *MemMI = nullptr; |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 169 | unsigned AddrMode = (TSFlags & ARMII::AddrModeMask); |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 170 | const MCInstrDesc &MCID = MI.getDesc(); |
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 171 | unsigned NumOps = MCID.getNumOperands(); |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 172 | bool isLoad = !MI.mayStore(); |
| 173 | const MachineOperand &WB = isLoad ? MI.getOperand(1) : MI.getOperand(0); |
| 174 | const MachineOperand &Base = MI.getOperand(2); |
| 175 | const MachineOperand &Offset = MI.getOperand(NumOps - 3); |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 176 | unsigned WBReg = WB.getReg(); |
| 177 | unsigned BaseReg = Base.getReg(); |
| 178 | unsigned OffReg = Offset.getReg(); |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 179 | unsigned OffImm = MI.getOperand(NumOps - 2).getImm(); |
| 180 | ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI.getOperand(NumOps - 1).getImm(); |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 181 | switch (AddrMode) { |
| Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 182 | default: llvm_unreachable("Unknown indexed op!"); |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 183 | case ARMII::AddrMode2: { |
| 184 | bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub; |
| 185 | unsigned Amt = ARM_AM::getAM2Offset(OffImm); |
| 186 | if (OffReg == 0) { |
| Evan Cheng | e3a53c4 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 187 | if (ARM_AM::getSOImmVal(Amt) == -1) |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 188 | // Can't encode it in a so_imm operand. This transformation will |
| 189 | // add more than 1 instruction. Abandon! |
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 190 | return nullptr; |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 191 | UpdateMI = BuildMI(MF, MI.getDebugLoc(), |
| Evan Cheng | 0e075e2 | 2009-07-27 18:44:00 +0000 | [diff] [blame] | 192 | get(isSub ? ARM::SUBri : ARM::ADDri), WBReg) |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 193 | .addReg(BaseReg) |
| 194 | .addImm(Amt) |
| Diana Picus | bd66b7d | 2017-01-20 08:15:24 +0000 | [diff] [blame] | 195 | .add(predOps(Pred)) |
| 196 | .add(condCodeOp()); |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 197 | } else if (Amt != 0) { |
| 198 | ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm); |
| 199 | unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt); |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 200 | UpdateMI = BuildMI(MF, MI.getDebugLoc(), |
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 201 | get(isSub ? ARM::SUBrsi : ARM::ADDrsi), WBReg) |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 202 | .addReg(BaseReg) |
| 203 | .addReg(OffReg) |
| 204 | .addReg(0) |
| 205 | .addImm(SOOpc) |
| Diana Picus | bd66b7d | 2017-01-20 08:15:24 +0000 | [diff] [blame] | 206 | .add(predOps(Pred)) |
| 207 | .add(condCodeOp()); |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 208 | } else |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 209 | UpdateMI = BuildMI(MF, MI.getDebugLoc(), |
| Evan Cheng | 0e075e2 | 2009-07-27 18:44:00 +0000 | [diff] [blame] | 210 | get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg) |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 211 | .addReg(BaseReg) |
| 212 | .addReg(OffReg) |
| Diana Picus | bd66b7d | 2017-01-20 08:15:24 +0000 | [diff] [blame] | 213 | .add(predOps(Pred)) |
| 214 | .add(condCodeOp()); |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 215 | break; |
| 216 | } |
| 217 | case ARMII::AddrMode3 : { |
| 218 | bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub; |
| 219 | unsigned Amt = ARM_AM::getAM3Offset(OffImm); |
| 220 | if (OffReg == 0) |
| 221 | // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 222 | UpdateMI = BuildMI(MF, MI.getDebugLoc(), |
| Evan Cheng | 0e075e2 | 2009-07-27 18:44:00 +0000 | [diff] [blame] | 223 | get(isSub ? ARM::SUBri : ARM::ADDri), WBReg) |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 224 | .addReg(BaseReg) |
| 225 | .addImm(Amt) |
| Diana Picus | bd66b7d | 2017-01-20 08:15:24 +0000 | [diff] [blame] | 226 | .add(predOps(Pred)) |
| 227 | .add(condCodeOp()); |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 228 | else |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 229 | UpdateMI = BuildMI(MF, MI.getDebugLoc(), |
| Evan Cheng | 0e075e2 | 2009-07-27 18:44:00 +0000 | [diff] [blame] | 230 | get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg) |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 231 | .addReg(BaseReg) |
| 232 | .addReg(OffReg) |
| Diana Picus | bd66b7d | 2017-01-20 08:15:24 +0000 | [diff] [blame] | 233 | .add(predOps(Pred)) |
| 234 | .add(condCodeOp()); |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 235 | break; |
| 236 | } |
| 237 | } |
| 238 | |
| 239 | std::vector<MachineInstr*> NewMIs; |
| 240 | if (isPre) { |
| 241 | if (isLoad) |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 242 | MemMI = |
| 243 | BuildMI(MF, MI.getDebugLoc(), get(MemOpc), MI.getOperand(0).getReg()) |
| 244 | .addReg(WBReg) |
| 245 | .addImm(0) |
| 246 | .addImm(Pred); |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 247 | else |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 248 | MemMI = BuildMI(MF, MI.getDebugLoc(), get(MemOpc)) |
| 249 | .addReg(MI.getOperand(1).getReg()) |
| 250 | .addReg(WBReg) |
| 251 | .addReg(0) |
| 252 | .addImm(0) |
| 253 | .addImm(Pred); |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 254 | NewMIs.push_back(MemMI); |
| 255 | NewMIs.push_back(UpdateMI); |
| 256 | } else { |
| 257 | if (isLoad) |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 258 | MemMI = |
| 259 | BuildMI(MF, MI.getDebugLoc(), get(MemOpc), MI.getOperand(0).getReg()) |
| 260 | .addReg(BaseReg) |
| 261 | .addImm(0) |
| 262 | .addImm(Pred); |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 263 | else |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 264 | MemMI = BuildMI(MF, MI.getDebugLoc(), get(MemOpc)) |
| 265 | .addReg(MI.getOperand(1).getReg()) |
| 266 | .addReg(BaseReg) |
| 267 | .addReg(0) |
| 268 | .addImm(0) |
| 269 | .addImm(Pred); |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 270 | if (WB.isDead()) |
| 271 | UpdateMI->getOperand(0).setIsDead(); |
| 272 | NewMIs.push_back(UpdateMI); |
| 273 | NewMIs.push_back(MemMI); |
| 274 | } |
| 275 | |
| 276 | // Transfer LiveVariables states, kill / dead info. |
| 277 | if (LV) { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 278 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { |
| 279 | MachineOperand &MO = MI.getOperand(i); |
| Jakob Stoklund Olesen | 2fb5b31 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 280 | if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg())) { |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 281 | unsigned Reg = MO.getReg(); |
| 282 | |
| 283 | LiveVariables::VarInfo &VI = LV->getVarInfo(Reg); |
| 284 | if (MO.isDef()) { |
| 285 | MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI; |
| 286 | if (MO.isDead()) |
| Duncan P. N. Exon Smith | d26fdc8 | 2016-07-01 01:51:32 +0000 | [diff] [blame] | 287 | LV->addVirtualRegisterDead(Reg, *NewMI); |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 288 | } |
| 289 | if (MO.isUse() && MO.isKill()) { |
| 290 | for (unsigned j = 0; j < 2; ++j) { |
| 291 | // Look at the two new MI's in reverse order. |
| 292 | MachineInstr *NewMI = NewMIs[j]; |
| 293 | if (!NewMI->readsRegister(Reg)) |
| 294 | continue; |
| Duncan P. N. Exon Smith | d26fdc8 | 2016-07-01 01:51:32 +0000 | [diff] [blame] | 295 | LV->addVirtualRegisterKilled(Reg, *NewMI); |
| 296 | if (VI.removeKill(MI)) |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 297 | VI.Kills.push_back(NewMI); |
| 298 | break; |
| 299 | } |
| 300 | } |
| 301 | } |
| 302 | } |
| 303 | } |
| 304 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 305 | MachineBasicBlock::iterator MBBI = MI.getIterator(); |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 306 | MFI->insert(MBBI, NewMIs[1]); |
| 307 | MFI->insert(MBBI, NewMIs[0]); |
| 308 | return NewMIs[0]; |
| 309 | } |
| 310 | |
| 311 | // Branch analysis. |
| Jacques Pienaar | 71c30a1 | 2016-07-15 14:41:04 +0000 | [diff] [blame] | 312 | bool ARMBaseInstrInfo::analyzeBranch(MachineBasicBlock &MBB, |
| 313 | MachineBasicBlock *&TBB, |
| 314 | MachineBasicBlock *&FBB, |
| 315 | SmallVectorImpl<MachineOperand> &Cond, |
| 316 | bool AllowModify) const { |
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 317 | TBB = nullptr; |
| 318 | FBB = nullptr; |
| Lang Hames | 24864fe | 2013-07-19 23:52:47 +0000 | [diff] [blame] | 319 | |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 320 | MachineBasicBlock::iterator I = MBB.end(); |
| Dale Johannesen | 4244d12 | 2010-04-02 01:38:09 +0000 | [diff] [blame] | 321 | if (I == MBB.begin()) |
| Lang Hames | 24864fe | 2013-07-19 23:52:47 +0000 | [diff] [blame] | 322 | return false; // Empty blocks are easy. |
| Dale Johannesen | 4244d12 | 2010-04-02 01:38:09 +0000 | [diff] [blame] | 323 | --I; |
| Lang Hames | 24864fe | 2013-07-19 23:52:47 +0000 | [diff] [blame] | 324 | |
| 325 | // Walk backwards from the end of the basic block until the branch is |
| 326 | // analyzed or we give up. |
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 327 | while (isPredicated(*I) || I->isTerminator() || I->isDebugValue()) { |
| Lang Hames | 24864fe | 2013-07-19 23:52:47 +0000 | [diff] [blame] | 328 | // Flag to be raised on unanalyzeable instructions. This is useful in cases |
| 329 | // where we want to clean up on the end of the basic block before we bail |
| 330 | // out. |
| 331 | bool CantAnalyze = false; |
| 332 | |
| 333 | // Skip over DEBUG values and predicated nonterminators. |
| Shiva Chen | 801bf7e | 2018-05-09 02:42:00 +0000 | [diff] [blame] | 334 | while (I->isDebugInstr() || !I->isTerminator()) { |
| Lang Hames | 24864fe | 2013-07-19 23:52:47 +0000 | [diff] [blame] | 335 | if (I == MBB.begin()) |
| 336 | return false; |
| 337 | --I; |
| 338 | } |
| 339 | |
| 340 | if (isIndirectBranchOpcode(I->getOpcode()) || |
| 341 | isJumpTableBranchOpcode(I->getOpcode())) { |
| 342 | // Indirect branches and jump tables can't be analyzed, but we still want |
| 343 | // to clean up any instructions at the tail of the basic block. |
| 344 | CantAnalyze = true; |
| 345 | } else if (isUncondBranchOpcode(I->getOpcode())) { |
| 346 | TBB = I->getOperand(0).getMBB(); |
| 347 | } else if (isCondBranchOpcode(I->getOpcode())) { |
| 348 | // Bail out if we encounter multiple conditional branches. |
| 349 | if (!Cond.empty()) |
| 350 | return true; |
| 351 | |
| 352 | assert(!FBB && "FBB should have been null."); |
| 353 | FBB = TBB; |
| 354 | TBB = I->getOperand(0).getMBB(); |
| 355 | Cond.push_back(I->getOperand(1)); |
| 356 | Cond.push_back(I->getOperand(2)); |
| 357 | } else if (I->isReturn()) { |
| 358 | // Returns can't be analyzed, but we should run cleanup. |
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 359 | CantAnalyze = !isPredicated(*I); |
| Lang Hames | 24864fe | 2013-07-19 23:52:47 +0000 | [diff] [blame] | 360 | } else { |
| 361 | // We encountered other unrecognized terminator. Bail out immediately. |
| 362 | return true; |
| 363 | } |
| 364 | |
| 365 | // Cleanup code - to be run for unpredicated unconditional branches and |
| 366 | // returns. |
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 367 | if (!isPredicated(*I) && |
| Lang Hames | 24864fe | 2013-07-19 23:52:47 +0000 | [diff] [blame] | 368 | (isUncondBranchOpcode(I->getOpcode()) || |
| 369 | isIndirectBranchOpcode(I->getOpcode()) || |
| 370 | isJumpTableBranchOpcode(I->getOpcode()) || |
| 371 | I->isReturn())) { |
| 372 | // Forget any previous condition branch information - it no longer applies. |
| 373 | Cond.clear(); |
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 374 | FBB = nullptr; |
| Lang Hames | 24864fe | 2013-07-19 23:52:47 +0000 | [diff] [blame] | 375 | |
| 376 | // If we can modify the function, delete everything below this |
| 377 | // unconditional branch. |
| 378 | if (AllowModify) { |
| Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 379 | MachineBasicBlock::iterator DI = std::next(I); |
| Lang Hames | 24864fe | 2013-07-19 23:52:47 +0000 | [diff] [blame] | 380 | while (DI != MBB.end()) { |
| Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 381 | MachineInstr &InstToDelete = *DI; |
| Lang Hames | 24864fe | 2013-07-19 23:52:47 +0000 | [diff] [blame] | 382 | ++DI; |
| Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 383 | InstToDelete.eraseFromParent(); |
| Lang Hames | 24864fe | 2013-07-19 23:52:47 +0000 | [diff] [blame] | 384 | } |
| 385 | } |
| 386 | } |
| 387 | |
| 388 | if (CantAnalyze) |
| 389 | return true; |
| 390 | |
| Dale Johannesen | 4244d12 | 2010-04-02 01:38:09 +0000 | [diff] [blame] | 391 | if (I == MBB.begin()) |
| 392 | return false; |
| Lang Hames | 24864fe | 2013-07-19 23:52:47 +0000 | [diff] [blame] | 393 | |
| Dale Johannesen | 4244d12 | 2010-04-02 01:38:09 +0000 | [diff] [blame] | 394 | --I; |
| 395 | } |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 396 | |
| Lang Hames | 24864fe | 2013-07-19 23:52:47 +0000 | [diff] [blame] | 397 | // We made it past the terminators without bailing out - we must have |
| 398 | // analyzed this branch successfully. |
| 399 | return false; |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 400 | } |
| 401 | |
| Matt Arsenault | 1b9fc8e | 2016-09-14 20:43:16 +0000 | [diff] [blame] | 402 | unsigned ARMBaseInstrInfo::removeBranch(MachineBasicBlock &MBB, |
| Matt Arsenault | a2b036e | 2016-09-14 17:23:48 +0000 | [diff] [blame] | 403 | int *BytesRemoved) const { |
| 404 | assert(!BytesRemoved && "code size not handled"); |
| 405 | |
| Benjamin Kramer | e61cbd1 | 2015-06-25 13:28:24 +0000 | [diff] [blame] | 406 | MachineBasicBlock::iterator I = MBB.getLastNonDebugInstr(); |
| 407 | if (I == MBB.end()) |
| 408 | return 0; |
| 409 | |
| Evan Cheng | 056c669 | 2009-07-27 18:20:05 +0000 | [diff] [blame] | 410 | if (!isUncondBranchOpcode(I->getOpcode()) && |
| 411 | !isCondBranchOpcode(I->getOpcode())) |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 412 | return 0; |
| 413 | |
| 414 | // Remove the branch. |
| 415 | I->eraseFromParent(); |
| 416 | |
| 417 | I = MBB.end(); |
| 418 | |
| 419 | if (I == MBB.begin()) return 1; |
| 420 | --I; |
| Evan Cheng | 056c669 | 2009-07-27 18:20:05 +0000 | [diff] [blame] | 421 | if (!isCondBranchOpcode(I->getOpcode())) |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 422 | return 1; |
| 423 | |
| 424 | // Remove the branch. |
| 425 | I->eraseFromParent(); |
| 426 | return 2; |
| 427 | } |
| 428 | |
| Matt Arsenault | e8e0f5c | 2016-09-14 17:24:15 +0000 | [diff] [blame] | 429 | unsigned ARMBaseInstrInfo::insertBranch(MachineBasicBlock &MBB, |
| Benjamin Kramer | bdc4956 | 2016-06-12 15:39:02 +0000 | [diff] [blame] | 430 | MachineBasicBlock *TBB, |
| 431 | MachineBasicBlock *FBB, |
| 432 | ArrayRef<MachineOperand> Cond, |
| Matt Arsenault | a2b036e | 2016-09-14 17:23:48 +0000 | [diff] [blame] | 433 | const DebugLoc &DL, |
| 434 | int *BytesAdded) const { |
| 435 | assert(!BytesAdded && "code size not handled"); |
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 436 | ARMFunctionInfo *AFI = MBB.getParent()->getInfo<ARMFunctionInfo>(); |
| 437 | int BOpc = !AFI->isThumbFunction() |
| 438 | ? ARM::B : (AFI->isThumb2Function() ? ARM::t2B : ARM::tB); |
| 439 | int BccOpc = !AFI->isThumbFunction() |
| 440 | ? ARM::Bcc : (AFI->isThumb2Function() ? ARM::t2Bcc : ARM::tBcc); |
| Owen Anderson | 29cfe6c | 2011-09-09 21:48:23 +0000 | [diff] [blame] | 441 | bool isThumb = AFI->isThumbFunction() || AFI->isThumb2Function(); |
| Andrew Trick | 3f1fdf1 | 2011-09-21 02:17:37 +0000 | [diff] [blame] | 442 | |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 443 | // Shouldn't be a fall through. |
| Matt Arsenault | e8e0f5c | 2016-09-14 17:24:15 +0000 | [diff] [blame] | 444 | assert(TBB && "insertBranch must not be told to insert a fallthrough"); |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 445 | assert((Cond.size() == 2 || Cond.size() == 0) && |
| 446 | "ARM branch conditions have two components!"); |
| 447 | |
| Peter Collingbourne | cfee5b0 | 2015-04-23 20:31:32 +0000 | [diff] [blame] | 448 | // For conditional branches, we use addOperand to preserve CPSR flags. |
| 449 | |
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 450 | if (!FBB) { |
| Owen Anderson | eb3f0fb | 2011-09-09 23:13:02 +0000 | [diff] [blame] | 451 | if (Cond.empty()) { // Unconditional branch? |
| Owen Anderson | 29cfe6c | 2011-09-09 21:48:23 +0000 | [diff] [blame] | 452 | if (isThumb) |
| Diana Picus | bd66b7d | 2017-01-20 08:15:24 +0000 | [diff] [blame] | 453 | BuildMI(&MBB, DL, get(BOpc)).addMBB(TBB).add(predOps(ARMCC::AL)); |
| Owen Anderson | 29cfe6c | 2011-09-09 21:48:23 +0000 | [diff] [blame] | 454 | else |
| 455 | BuildMI(&MBB, DL, get(BOpc)).addMBB(TBB); |
| Owen Anderson | eb3f0fb | 2011-09-09 23:13:02 +0000 | [diff] [blame] | 456 | } else |
| Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 457 | BuildMI(&MBB, DL, get(BccOpc)) |
| 458 | .addMBB(TBB) |
| 459 | .addImm(Cond[0].getImm()) |
| 460 | .add(Cond[1]); |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 461 | return 1; |
| 462 | } |
| 463 | |
| 464 | // Two-way conditional branch. |
| Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 465 | BuildMI(&MBB, DL, get(BccOpc)) |
| 466 | .addMBB(TBB) |
| 467 | .addImm(Cond[0].getImm()) |
| 468 | .add(Cond[1]); |
| Owen Anderson | 29cfe6c | 2011-09-09 21:48:23 +0000 | [diff] [blame] | 469 | if (isThumb) |
| Diana Picus | bd66b7d | 2017-01-20 08:15:24 +0000 | [diff] [blame] | 470 | BuildMI(&MBB, DL, get(BOpc)).addMBB(FBB).add(predOps(ARMCC::AL)); |
| Owen Anderson | 29cfe6c | 2011-09-09 21:48:23 +0000 | [diff] [blame] | 471 | else |
| 472 | BuildMI(&MBB, DL, get(BOpc)).addMBB(FBB); |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 473 | return 2; |
| 474 | } |
| 475 | |
| 476 | bool ARMBaseInstrInfo:: |
| Matt Arsenault | 1b9fc8e | 2016-09-14 20:43:16 +0000 | [diff] [blame] | 477 | reverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const { |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 478 | ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm(); |
| 479 | Cond[0].setImm(ARMCC::getOppositeCondition(CC)); |
| 480 | return false; |
| 481 | } |
| 482 | |
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 483 | bool ARMBaseInstrInfo::isPredicated(const MachineInstr &MI) const { |
| 484 | if (MI.isBundle()) { |
| 485 | MachineBasicBlock::const_instr_iterator I = MI.getIterator(); |
| 486 | MachineBasicBlock::const_instr_iterator E = MI.getParent()->instr_end(); |
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 487 | while (++I != E && I->isInsideBundle()) { |
| 488 | int PIdx = I->findFirstPredOperandIdx(); |
| 489 | if (PIdx != -1 && I->getOperand(PIdx).getImm() != ARMCC::AL) |
| 490 | return true; |
| 491 | } |
| 492 | return false; |
| 493 | } |
| 494 | |
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 495 | int PIdx = MI.findFirstPredOperandIdx(); |
| 496 | return PIdx != -1 && MI.getOperand(PIdx).getImm() != ARMCC::AL; |
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 497 | } |
| 498 | |
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 499 | bool ARMBaseInstrInfo::PredicateInstruction( |
| 500 | MachineInstr &MI, ArrayRef<MachineOperand> Pred) const { |
| 501 | unsigned Opc = MI.getOpcode(); |
| Evan Cheng | 056c669 | 2009-07-27 18:20:05 +0000 | [diff] [blame] | 502 | if (isUncondBranchOpcode(Opc)) { |
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 503 | MI.setDesc(get(getMatchingCondBranchOpcode(Opc))); |
| 504 | MachineInstrBuilder(*MI.getParent()->getParent(), MI) |
| Jakob Stoklund Olesen | 2ea2036 | 2012-12-20 22:53:55 +0000 | [diff] [blame] | 505 | .addImm(Pred[0].getImm()) |
| 506 | .addReg(Pred[1].getReg()); |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 507 | return true; |
| 508 | } |
| 509 | |
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 510 | int PIdx = MI.findFirstPredOperandIdx(); |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 511 | if (PIdx != -1) { |
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 512 | MachineOperand &PMO = MI.getOperand(PIdx); |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 513 | PMO.setImm(Pred[0].getImm()); |
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 514 | MI.getOperand(PIdx+1).setReg(Pred[1].getReg()); |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 515 | return true; |
| 516 | } |
| 517 | return false; |
| 518 | } |
| 519 | |
| Ahmed Bougacha | c88bf54 | 2015-06-11 19:30:37 +0000 | [diff] [blame] | 520 | bool ARMBaseInstrInfo::SubsumesPredicate(ArrayRef<MachineOperand> Pred1, |
| 521 | ArrayRef<MachineOperand> Pred2) const { |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 522 | if (Pred1.size() > 2 || Pred2.size() > 2) |
| 523 | return false; |
| 524 | |
| 525 | ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm(); |
| 526 | ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm(); |
| 527 | if (CC1 == CC2) |
| 528 | return true; |
| 529 | |
| 530 | switch (CC1) { |
| 531 | default: |
| 532 | return false; |
| 533 | case ARMCC::AL: |
| 534 | return true; |
| 535 | case ARMCC::HS: |
| 536 | return CC2 == ARMCC::HI; |
| 537 | case ARMCC::LS: |
| 538 | return CC2 == ARMCC::LO || CC2 == ARMCC::EQ; |
| 539 | case ARMCC::GE: |
| 540 | return CC2 == ARMCC::GT; |
| 541 | case ARMCC::LE: |
| 542 | return CC2 == ARMCC::LT; |
| 543 | } |
| 544 | } |
| 545 | |
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 546 | bool ARMBaseInstrInfo::DefinesPredicate( |
| 547 | MachineInstr &MI, std::vector<MachineOperand> &Pred) const { |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 548 | bool Found = false; |
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 549 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { |
| 550 | const MachineOperand &MO = MI.getOperand(i); |
| Jakob Stoklund Olesen | 4fad5b2 | 2012-02-17 19:23:15 +0000 | [diff] [blame] | 551 | if ((MO.isRegMask() && MO.clobbersPhysReg(ARM::CPSR)) || |
| 552 | (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)) { |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 553 | Pred.push_back(MO); |
| 554 | Found = true; |
| 555 | } |
| 556 | } |
| 557 | |
| 558 | return Found; |
| 559 | } |
| 560 | |
| Javed Absar | 4ae7e812 | 2017-06-02 08:53:19 +0000 | [diff] [blame] | 561 | bool ARMBaseInstrInfo::isCPSRDefined(const MachineInstr &MI) { |
| 562 | for (const auto &MO : MI.operands()) |
| James Molloy | 6967e5e | 2015-08-03 09:24:48 +0000 | [diff] [blame] | 563 | if (MO.isReg() && MO.getReg() == ARM::CPSR && MO.isDef() && !MO.isDead()) |
| Saleem Abdulrasool | ed8885b | 2014-08-10 22:20:37 +0000 | [diff] [blame] | 564 | return true; |
| 565 | return false; |
| 566 | } |
| 567 | |
| Javed Absar | 4ae7e812 | 2017-06-02 08:53:19 +0000 | [diff] [blame] | 568 | bool ARMBaseInstrInfo::isAddrMode3OpImm(const MachineInstr &MI, |
| 569 | unsigned Op) const { |
| 570 | const MachineOperand &Offset = MI.getOperand(Op + 1); |
| 571 | return Offset.getReg() != 0; |
| 572 | } |
| 573 | |
| 574 | // Load with negative register offset requires additional 1cyc and +I unit |
| 575 | // for Cortex A57 |
| 576 | bool ARMBaseInstrInfo::isAddrMode3OpMinusReg(const MachineInstr &MI, |
| 577 | unsigned Op) const { |
| 578 | const MachineOperand &Offset = MI.getOperand(Op + 1); |
| 579 | const MachineOperand &Opc = MI.getOperand(Op + 2); |
| 580 | assert(Opc.isImm()); |
| 581 | assert(Offset.isReg()); |
| 582 | int64_t OpcImm = Opc.getImm(); |
| 583 | |
| 584 | bool isSub = ARM_AM::getAM3Op(OpcImm) == ARM_AM::sub; |
| 585 | return (isSub && Offset.getReg() != 0); |
| 586 | } |
| 587 | |
| 588 | bool ARMBaseInstrInfo::isLdstScaledReg(const MachineInstr &MI, |
| 589 | unsigned Op) const { |
| 590 | const MachineOperand &Opc = MI.getOperand(Op + 2); |
| 591 | unsigned OffImm = Opc.getImm(); |
| 592 | return ARM_AM::getAM2ShiftOpc(OffImm) != ARM_AM::no_shift; |
| 593 | } |
| 594 | |
| 595 | // Load, scaled register offset, not plus LSL2 |
| 596 | bool ARMBaseInstrInfo::isLdstScaledRegNotPlusLsl2(const MachineInstr &MI, |
| 597 | unsigned Op) const { |
| 598 | const MachineOperand &Opc = MI.getOperand(Op + 2); |
| 599 | unsigned OffImm = Opc.getImm(); |
| 600 | |
| 601 | bool isAdd = ARM_AM::getAM2Op(OffImm) == ARM_AM::add; |
| 602 | unsigned Amt = ARM_AM::getAM2Offset(OffImm); |
| 603 | ARM_AM::ShiftOpc ShiftOpc = ARM_AM::getAM2ShiftOpc(OffImm); |
| 604 | if (ShiftOpc == ARM_AM::no_shift) return false; // not scaled |
| 605 | bool SimpleScaled = (isAdd && ShiftOpc == ARM_AM::lsl && Amt == 2); |
| 606 | return !SimpleScaled; |
| 607 | } |
| 608 | |
| 609 | // Minus reg for ldstso addr mode |
| 610 | bool ARMBaseInstrInfo::isLdstSoMinusReg(const MachineInstr &MI, |
| 611 | unsigned Op) const { |
| 612 | unsigned OffImm = MI.getOperand(Op + 2).getImm(); |
| 613 | return ARM_AM::getAM2Op(OffImm) == ARM_AM::sub; |
| 614 | } |
| 615 | |
| 616 | // Load, scaled register offset |
| 617 | bool ARMBaseInstrInfo::isAm2ScaledReg(const MachineInstr &MI, |
| 618 | unsigned Op) const { |
| 619 | unsigned OffImm = MI.getOperand(Op + 2).getImm(); |
| 620 | return ARM_AM::getAM2ShiftOpc(OffImm) != ARM_AM::no_shift; |
| 621 | } |
| 622 | |
| Saleem Abdulrasool | 27c78bf | 2014-08-11 20:13:25 +0000 | [diff] [blame] | 623 | static bool isEligibleForITBlock(const MachineInstr *MI) { |
| 624 | switch (MI->getOpcode()) { |
| 625 | default: return true; |
| 626 | case ARM::tADC: // ADC (register) T1 |
| 627 | case ARM::tADDi3: // ADD (immediate) T1 |
| 628 | case ARM::tADDi8: // ADD (immediate) T2 |
| 629 | case ARM::tADDrr: // ADD (register) T1 |
| 630 | case ARM::tAND: // AND (register) T1 |
| 631 | case ARM::tASRri: // ASR (immediate) T1 |
| 632 | case ARM::tASRrr: // ASR (register) T1 |
| 633 | case ARM::tBIC: // BIC (register) T1 |
| 634 | case ARM::tEOR: // EOR (register) T1 |
| 635 | case ARM::tLSLri: // LSL (immediate) T1 |
| 636 | case ARM::tLSLrr: // LSL (register) T1 |
| 637 | case ARM::tLSRri: // LSR (immediate) T1 |
| 638 | case ARM::tLSRrr: // LSR (register) T1 |
| 639 | case ARM::tMUL: // MUL T1 |
| 640 | case ARM::tMVN: // MVN (register) T1 |
| 641 | case ARM::tORR: // ORR (register) T1 |
| 642 | case ARM::tROR: // ROR (register) T1 |
| 643 | case ARM::tRSB: // RSB (immediate) T1 |
| 644 | case ARM::tSBC: // SBC (register) T1 |
| 645 | case ARM::tSUBi3: // SUB (immediate) T1 |
| 646 | case ARM::tSUBi8: // SUB (immediate) T2 |
| 647 | case ARM::tSUBrr: // SUB (register) T1 |
| Javed Absar | 4ae7e812 | 2017-06-02 08:53:19 +0000 | [diff] [blame] | 648 | return !ARMBaseInstrInfo::isCPSRDefined(*MI); |
| Saleem Abdulrasool | 27c78bf | 2014-08-11 20:13:25 +0000 | [diff] [blame] | 649 | } |
| 650 | } |
| 651 | |
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 652 | /// isPredicable - Return true if the specified instruction can be predicated. |
| 653 | /// By default, this returns true for every instruction with a |
| 654 | /// PredicateOperand. |
| Krzysztof Parzyszek | cc31871 | 2017-03-03 18:30:54 +0000 | [diff] [blame] | 655 | bool ARMBaseInstrInfo::isPredicable(const MachineInstr &MI) const { |
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 656 | if (!MI.isPredicable()) |
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 657 | return false; |
| 658 | |
| Saleem Abdulrasool | bfa25bd | 2016-09-06 04:00:12 +0000 | [diff] [blame] | 659 | if (MI.isBundle()) |
| 660 | return false; |
| 661 | |
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 662 | if (!isEligibleForITBlock(&MI)) |
| Saleem Abdulrasool | 27c78bf | 2014-08-11 20:13:25 +0000 | [diff] [blame] | 663 | return false; |
| Saleem Abdulrasool | ed8885b | 2014-08-10 22:20:37 +0000 | [diff] [blame] | 664 | |
| Krzysztof Parzyszek | cc31871 | 2017-03-03 18:30:54 +0000 | [diff] [blame] | 665 | const ARMFunctionInfo *AFI = |
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 666 | MI.getParent()->getParent()->getInfo<ARMFunctionInfo>(); |
| Joey Gouly | a5153cb | 2013-09-09 14:21:49 +0000 | [diff] [blame] | 667 | |
| Kristof Beyls | 9665249 | 2017-06-22 12:11:38 +0000 | [diff] [blame] | 668 | // Neon instructions in Thumb2 IT blocks are deprecated, see ARMARM. |
| 669 | // In their ARM encoding, they can't be encoded in a conditional form. |
| 670 | if ((MI.getDesc().TSFlags & ARMII::DomainMask) == ARMII::DomainNEON) |
| 671 | return false; |
| 672 | |
| Joey Gouly | a5153cb | 2013-09-09 14:21:49 +0000 | [diff] [blame] | 673 | if (AFI->isThumb2Function()) { |
| Weiming Zhao | 0da5cc0 | 2013-11-13 18:29:49 +0000 | [diff] [blame] | 674 | if (getSubtarget().restrictIT()) |
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 675 | return isV8EligibleForIT(&MI); |
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 676 | } |
| Joey Gouly | a5153cb | 2013-09-09 14:21:49 +0000 | [diff] [blame] | 677 | |
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 678 | return true; |
| 679 | } |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 680 | |
| Benjamin Kramer | 44a53da | 2014-04-12 18:45:24 +0000 | [diff] [blame] | 681 | namespace llvm { |
| Eugene Zelenko | e6cf437 | 2017-01-26 23:40:06 +0000 | [diff] [blame] | 682 | |
| Krzysztof Parzyszek | cc31871 | 2017-03-03 18:30:54 +0000 | [diff] [blame] | 683 | template <> bool IsCPSRDead<MachineInstr>(const MachineInstr *MI) { |
| Artyom Skrobov | 1a6cd1d | 2014-02-26 11:27:28 +0000 | [diff] [blame] | 684 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 685 | const MachineOperand &MO = MI->getOperand(i); |
| 686 | if (!MO.isReg() || MO.isUndef() || MO.isUse()) |
| 687 | continue; |
| 688 | if (MO.getReg() != ARM::CPSR) |
| 689 | continue; |
| 690 | if (!MO.isDead()) |
| 691 | return false; |
| 692 | } |
| 693 | // all definitions of CPSR are dead |
| 694 | return true; |
| 695 | } |
| Eugene Zelenko | e6cf437 | 2017-01-26 23:40:06 +0000 | [diff] [blame] | 696 | |
| 697 | } // end namespace llvm |
| Artyom Skrobov | 1a6cd1d | 2014-02-26 11:27:28 +0000 | [diff] [blame] | 698 | |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 699 | /// GetInstSize - Return the size of the specified MachineInstr. |
| 700 | /// |
| Sjoerd Meijer | 89217f8 | 2016-07-28 16:32:22 +0000 | [diff] [blame] | 701 | unsigned ARMBaseInstrInfo::getInstSizeInBytes(const MachineInstr &MI) const { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 702 | const MachineBasicBlock &MBB = *MI.getParent(); |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 703 | const MachineFunction *MF = MBB.getParent(); |
| Chris Lattner | e9a75a6 | 2009-08-22 21:43:10 +0000 | [diff] [blame] | 704 | const MCAsmInfo *MAI = MF->getTarget().getMCAsmInfo(); |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 705 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 706 | const MCInstrDesc &MCID = MI.getDesc(); |
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 707 | if (MCID.getSize()) |
| 708 | return MCID.getSize(); |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 709 | |
| David Blaikie | 46a9f01 | 2012-01-20 21:51:11 +0000 | [diff] [blame] | 710 | // If this machine instr is an inline asm, measure it. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 711 | if (MI.getOpcode() == ARM::INLINEASM) |
| 712 | return getInlineAsmLength(MI.getOperand(0).getSymbolName(), *MAI); |
| 713 | unsigned Opc = MI.getOpcode(); |
| David Blaikie | 46a9f01 | 2012-01-20 21:51:11 +0000 | [diff] [blame] | 714 | switch (Opc) { |
| Rafael Espindola | afeb01c | 2014-03-07 04:45:03 +0000 | [diff] [blame] | 715 | default: |
| 716 | // pseudo-instruction sizes are zero. |
| David Blaikie | 46a9f01 | 2012-01-20 21:51:11 +0000 | [diff] [blame] | 717 | return 0; |
| 718 | case TargetOpcode::BUNDLE: |
| 719 | return getInstBundleLength(MI); |
| 720 | case ARM::MOVi16_ga_pcrel: |
| 721 | case ARM::MOVTi16_ga_pcrel: |
| 722 | case ARM::t2MOVi16_ga_pcrel: |
| 723 | case ARM::t2MOVTi16_ga_pcrel: |
| 724 | return 4; |
| 725 | case ARM::MOVi32imm: |
| 726 | case ARM::t2MOVi32imm: |
| 727 | return 8; |
| 728 | case ARM::CONSTPOOL_ENTRY: |
| Tim Northover | a603c40 | 2015-05-31 19:22:07 +0000 | [diff] [blame] | 729 | case ARM::JUMPTABLE_INSTS: |
| 730 | case ARM::JUMPTABLE_ADDRS: |
| 731 | case ARM::JUMPTABLE_TBB: |
| 732 | case ARM::JUMPTABLE_TBH: |
| David Blaikie | 46a9f01 | 2012-01-20 21:51:11 +0000 | [diff] [blame] | 733 | // If this machine instr is a constant pool entry, its size is recorded as |
| 734 | // operand #2. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 735 | return MI.getOperand(2).getImm(); |
| David Blaikie | 46a9f01 | 2012-01-20 21:51:11 +0000 | [diff] [blame] | 736 | case ARM::Int_eh_sjlj_longjmp: |
| 737 | return 16; |
| 738 | case ARM::tInt_eh_sjlj_longjmp: |
| 739 | return 10; |
| Saleem Abdulrasool | eb059b0 | 2016-07-08 00:48:22 +0000 | [diff] [blame] | 740 | case ARM::tInt_WIN_eh_sjlj_longjmp: |
| 741 | return 12; |
| David Blaikie | 46a9f01 | 2012-01-20 21:51:11 +0000 | [diff] [blame] | 742 | case ARM::Int_eh_sjlj_setjmp: |
| 743 | case ARM::Int_eh_sjlj_setjmp_nofp: |
| 744 | return 20; |
| 745 | case ARM::tInt_eh_sjlj_setjmp: |
| 746 | case ARM::t2Int_eh_sjlj_setjmp: |
| 747 | case ARM::t2Int_eh_sjlj_setjmp_nofp: |
| 748 | return 12; |
| Tim Northover | 650b0ee5 | 2014-11-13 17:58:48 +0000 | [diff] [blame] | 749 | case ARM::SPACE: |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 750 | return MI.getOperand(1).getImm(); |
| David Blaikie | 46a9f01 | 2012-01-20 21:51:11 +0000 | [diff] [blame] | 751 | } |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 752 | } |
| 753 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 754 | unsigned ARMBaseInstrInfo::getInstBundleLength(const MachineInstr &MI) const { |
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 755 | unsigned Size = 0; |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 756 | MachineBasicBlock::const_instr_iterator I = MI.getIterator(); |
| 757 | MachineBasicBlock::const_instr_iterator E = MI.getParent()->instr_end(); |
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 758 | while (++I != E && I->isInsideBundle()) { |
| 759 | assert(!I->isBundle() && "No nested bundle!"); |
| Sjoerd Meijer | 89217f8 | 2016-07-28 16:32:22 +0000 | [diff] [blame] | 760 | Size += getInstSizeInBytes(*I); |
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 761 | } |
| 762 | return Size; |
| 763 | } |
| 764 | |
| Tim Northover | 5d72c5d | 2014-10-01 19:21:03 +0000 | [diff] [blame] | 765 | void ARMBaseInstrInfo::copyFromCPSR(MachineBasicBlock &MBB, |
| 766 | MachineBasicBlock::iterator I, |
| 767 | unsigned DestReg, bool KillSrc, |
| 768 | const ARMSubtarget &Subtarget) const { |
| 769 | unsigned Opc = Subtarget.isThumb() |
| 770 | ? (Subtarget.isMClass() ? ARM::t2MRS_M : ARM::t2MRS_AR) |
| 771 | : ARM::MRS; |
| 772 | |
| 773 | MachineInstrBuilder MIB = |
| 774 | BuildMI(MBB, I, I->getDebugLoc(), get(Opc), DestReg); |
| 775 | |
| 776 | // There is only 1 A/R class MRS instruction, and it always refers to |
| 777 | // APSR. However, there are lots of other possibilities on M-class cores. |
| 778 | if (Subtarget.isMClass()) |
| 779 | MIB.addImm(0x800); |
| 780 | |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 781 | MIB.add(predOps(ARMCC::AL)) |
| 782 | .addReg(ARM::CPSR, RegState::Implicit | getKillRegState(KillSrc)); |
| Tim Northover | 5d72c5d | 2014-10-01 19:21:03 +0000 | [diff] [blame] | 783 | } |
| 784 | |
| 785 | void ARMBaseInstrInfo::copyToCPSR(MachineBasicBlock &MBB, |
| 786 | MachineBasicBlock::iterator I, |
| 787 | unsigned SrcReg, bool KillSrc, |
| 788 | const ARMSubtarget &Subtarget) const { |
| 789 | unsigned Opc = Subtarget.isThumb() |
| 790 | ? (Subtarget.isMClass() ? ARM::t2MSR_M : ARM::t2MSR_AR) |
| 791 | : ARM::MSR; |
| 792 | |
| 793 | MachineInstrBuilder MIB = BuildMI(MBB, I, I->getDebugLoc(), get(Opc)); |
| 794 | |
| 795 | if (Subtarget.isMClass()) |
| 796 | MIB.addImm(0x800); |
| 797 | else |
| 798 | MIB.addImm(8); |
| 799 | |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 800 | MIB.addReg(SrcReg, getKillRegState(KillSrc)) |
| 801 | .add(predOps(ARMCC::AL)) |
| 802 | .addReg(ARM::CPSR, RegState::Implicit | RegState::Define); |
| Tim Northover | 5d72c5d | 2014-10-01 19:21:03 +0000 | [diff] [blame] | 803 | } |
| 804 | |
| Jakob Stoklund Olesen | d7b3300 | 2010-07-11 06:33:54 +0000 | [diff] [blame] | 805 | void ARMBaseInstrInfo::copyPhysReg(MachineBasicBlock &MBB, |
| Benjamin Kramer | bdc4956 | 2016-06-12 15:39:02 +0000 | [diff] [blame] | 806 | MachineBasicBlock::iterator I, |
| 807 | const DebugLoc &DL, unsigned DestReg, |
| 808 | unsigned SrcReg, bool KillSrc) const { |
| Jakob Stoklund Olesen | d7b3300 | 2010-07-11 06:33:54 +0000 | [diff] [blame] | 809 | bool GPRDest = ARM::GPRRegClass.contains(DestReg); |
| Jim Grosbach | 8815bef | 2013-10-22 02:29:35 +0000 | [diff] [blame] | 810 | bool GPRSrc = ARM::GPRRegClass.contains(SrcReg); |
| Bob Wilson | 70aa8d0 | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 811 | |
| Jakob Stoklund Olesen | d7b3300 | 2010-07-11 06:33:54 +0000 | [diff] [blame] | 812 | if (GPRDest && GPRSrc) { |
| Diana Picus | 8a73f55 | 2017-01-13 10:18:01 +0000 | [diff] [blame] | 813 | BuildMI(MBB, I, DL, get(ARM::MOVr), DestReg) |
| 814 | .addReg(SrcReg, getKillRegState(KillSrc)) |
| 815 | .add(predOps(ARMCC::AL)) |
| 816 | .add(condCodeOp()); |
| Jakob Stoklund Olesen | d7b3300 | 2010-07-11 06:33:54 +0000 | [diff] [blame] | 817 | return; |
| David Goodwin | e5b5d8f | 2009-08-05 21:02:22 +0000 | [diff] [blame] | 818 | } |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 819 | |
| Jakob Stoklund Olesen | d7b3300 | 2010-07-11 06:33:54 +0000 | [diff] [blame] | 820 | bool SPRDest = ARM::SPRRegClass.contains(DestReg); |
| Jim Grosbach | 8815bef | 2013-10-22 02:29:35 +0000 | [diff] [blame] | 821 | bool SPRSrc = ARM::SPRRegClass.contains(SrcReg); |
| Jakob Stoklund Olesen | d7b3300 | 2010-07-11 06:33:54 +0000 | [diff] [blame] | 822 | |
| Chad Rosier | be76251 | 2011-08-20 00:17:25 +0000 | [diff] [blame] | 823 | unsigned Opc = 0; |
| Jakob Stoklund Olesen | da7c0f8 | 2011-10-11 00:59:06 +0000 | [diff] [blame] | 824 | if (SPRDest && SPRSrc) |
| Jakob Stoklund Olesen | d7b3300 | 2010-07-11 06:33:54 +0000 | [diff] [blame] | 825 | Opc = ARM::VMOVS; |
| Jakob Stoklund Olesen | da7c0f8 | 2011-10-11 00:59:06 +0000 | [diff] [blame] | 826 | else if (GPRDest && SPRSrc) |
| Jakob Stoklund Olesen | d7b3300 | 2010-07-11 06:33:54 +0000 | [diff] [blame] | 827 | Opc = ARM::VMOVRS; |
| 828 | else if (SPRDest && GPRSrc) |
| 829 | Opc = ARM::VMOVSR; |
| Oliver Stannard | 51b1d46 | 2014-08-21 12:50:31 +0000 | [diff] [blame] | 830 | else if (ARM::DPRRegClass.contains(DestReg, SrcReg) && !Subtarget.isFPOnlySP()) |
| Jakob Stoklund Olesen | d7b3300 | 2010-07-11 06:33:54 +0000 | [diff] [blame] | 831 | Opc = ARM::VMOVD; |
| 832 | else if (ARM::QPRRegClass.contains(DestReg, SrcReg)) |
| Owen Anderson | 454e1c7 | 2011-07-15 18:46:47 +0000 | [diff] [blame] | 833 | Opc = ARM::VORRq; |
| Jakob Stoklund Olesen | d7b3300 | 2010-07-11 06:33:54 +0000 | [diff] [blame] | 834 | |
| Chad Rosier | be76251 | 2011-08-20 00:17:25 +0000 | [diff] [blame] | 835 | if (Opc) { |
| 836 | MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(Opc), DestReg); |
| Owen Anderson | 454e1c7 | 2011-07-15 18:46:47 +0000 | [diff] [blame] | 837 | MIB.addReg(SrcReg, getKillRegState(KillSrc)); |
| Chad Rosier | be76251 | 2011-08-20 00:17:25 +0000 | [diff] [blame] | 838 | if (Opc == ARM::VORRq) |
| 839 | MIB.addReg(SrcReg, getKillRegState(KillSrc)); |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 840 | MIB.add(predOps(ARMCC::AL)); |
| Chad Rosier | be76251 | 2011-08-20 00:17:25 +0000 | [diff] [blame] | 841 | return; |
| 842 | } |
| 843 | |
| Jakob Stoklund Olesen | caa6bd2 | 2012-03-29 21:10:40 +0000 | [diff] [blame] | 844 | // Handle register classes that require multiple instructions. |
| 845 | unsigned BeginIdx = 0; |
| 846 | unsigned SubRegs = 0; |
| Andrew Trick | b57e225 | 2012-08-29 04:41:37 +0000 | [diff] [blame] | 847 | int Spacing = 1; |
| Jakob Stoklund Olesen | caa6bd2 | 2012-03-29 21:10:40 +0000 | [diff] [blame] | 848 | |
| 849 | // Use VORRq when possible. |
| Jim Grosbach | 8815bef | 2013-10-22 02:29:35 +0000 | [diff] [blame] | 850 | if (ARM::QQPRRegClass.contains(DestReg, SrcReg)) { |
| 851 | Opc = ARM::VORRq; |
| 852 | BeginIdx = ARM::qsub_0; |
| 853 | SubRegs = 2; |
| 854 | } else if (ARM::QQQQPRRegClass.contains(DestReg, SrcReg)) { |
| 855 | Opc = ARM::VORRq; |
| 856 | BeginIdx = ARM::qsub_0; |
| 857 | SubRegs = 4; |
| Jakob Stoklund Olesen | caa6bd2 | 2012-03-29 21:10:40 +0000 | [diff] [blame] | 858 | // Fall back to VMOVD. |
| Jim Grosbach | 8815bef | 2013-10-22 02:29:35 +0000 | [diff] [blame] | 859 | } else if (ARM::DPairRegClass.contains(DestReg, SrcReg)) { |
| 860 | Opc = ARM::VMOVD; |
| 861 | BeginIdx = ARM::dsub_0; |
| 862 | SubRegs = 2; |
| 863 | } else if (ARM::DTripleRegClass.contains(DestReg, SrcReg)) { |
| 864 | Opc = ARM::VMOVD; |
| 865 | BeginIdx = ARM::dsub_0; |
| 866 | SubRegs = 3; |
| 867 | } else if (ARM::DQuadRegClass.contains(DestReg, SrcReg)) { |
| 868 | Opc = ARM::VMOVD; |
| 869 | BeginIdx = ARM::dsub_0; |
| 870 | SubRegs = 4; |
| 871 | } else if (ARM::GPRPairRegClass.contains(DestReg, SrcReg)) { |
| Jim Grosbach | dba14dd | 2013-10-22 02:29:37 +0000 | [diff] [blame] | 872 | Opc = Subtarget.isThumb2() ? ARM::tMOVr : ARM::MOVr; |
| Jim Grosbach | 8815bef | 2013-10-22 02:29:35 +0000 | [diff] [blame] | 873 | BeginIdx = ARM::gsub_0; |
| 874 | SubRegs = 2; |
| 875 | } else if (ARM::DPairSpcRegClass.contains(DestReg, SrcReg)) { |
| 876 | Opc = ARM::VMOVD; |
| 877 | BeginIdx = ARM::dsub_0; |
| 878 | SubRegs = 2; |
| 879 | Spacing = 2; |
| 880 | } else if (ARM::DTripleSpcRegClass.contains(DestReg, SrcReg)) { |
| 881 | Opc = ARM::VMOVD; |
| 882 | BeginIdx = ARM::dsub_0; |
| 883 | SubRegs = 3; |
| 884 | Spacing = 2; |
| 885 | } else if (ARM::DQuadSpcRegClass.contains(DestReg, SrcReg)) { |
| 886 | Opc = ARM::VMOVD; |
| 887 | BeginIdx = ARM::dsub_0; |
| 888 | SubRegs = 4; |
| 889 | Spacing = 2; |
| Oliver Stannard | 51b1d46 | 2014-08-21 12:50:31 +0000 | [diff] [blame] | 890 | } else if (ARM::DPRRegClass.contains(DestReg, SrcReg) && Subtarget.isFPOnlySP()) { |
| 891 | Opc = ARM::VMOVS; |
| 892 | BeginIdx = ARM::ssub_0; |
| 893 | SubRegs = 2; |
| Tim Northover | 5d72c5d | 2014-10-01 19:21:03 +0000 | [diff] [blame] | 894 | } else if (SrcReg == ARM::CPSR) { |
| 895 | copyFromCPSR(MBB, I, DestReg, KillSrc, Subtarget); |
| 896 | return; |
| 897 | } else if (DestReg == ARM::CPSR) { |
| 898 | copyToCPSR(MBB, I, SrcReg, KillSrc, Subtarget); |
| 899 | return; |
| Jim Grosbach | 8815bef | 2013-10-22 02:29:35 +0000 | [diff] [blame] | 900 | } |
| Jakob Stoklund Olesen | caa6bd2 | 2012-03-29 21:10:40 +0000 | [diff] [blame] | 901 | |
| Andrew Trick | b57e225 | 2012-08-29 04:41:37 +0000 | [diff] [blame] | 902 | assert(Opc && "Impossible reg-to-reg copy"); |
| Jakob Stoklund Olesen | caa6bd2 | 2012-03-29 21:10:40 +0000 | [diff] [blame] | 903 | |
| Andrew Trick | 4cc6949 | 2012-08-29 01:58:52 +0000 | [diff] [blame] | 904 | const TargetRegisterInfo *TRI = &getRegisterInfo(); |
| 905 | MachineInstrBuilder Mov; |
| Andrew Trick | bd0073d | 2012-08-29 01:58:55 +0000 | [diff] [blame] | 906 | |
| 907 | // Copy register tuples backward when the first Dest reg overlaps with SrcReg. |
| 908 | if (TRI->regsOverlap(SrcReg, TRI->getSubReg(DestReg, BeginIdx))) { |
| Jim Grosbach | 8815bef | 2013-10-22 02:29:35 +0000 | [diff] [blame] | 909 | BeginIdx = BeginIdx + ((SubRegs - 1) * Spacing); |
| Andrew Trick | bd0073d | 2012-08-29 01:58:55 +0000 | [diff] [blame] | 910 | Spacing = -Spacing; |
| 911 | } |
| 912 | #ifndef NDEBUG |
| 913 | SmallSet<unsigned, 4> DstRegs; |
| 914 | #endif |
| Andrew Trick | 4cc6949 | 2012-08-29 01:58:52 +0000 | [diff] [blame] | 915 | for (unsigned i = 0; i != SubRegs; ++i) { |
| Jim Grosbach | 8815bef | 2013-10-22 02:29:35 +0000 | [diff] [blame] | 916 | unsigned Dst = TRI->getSubReg(DestReg, BeginIdx + i * Spacing); |
| 917 | unsigned Src = TRI->getSubReg(SrcReg, BeginIdx + i * Spacing); |
| Andrew Trick | 4cc6949 | 2012-08-29 01:58:52 +0000 | [diff] [blame] | 918 | assert(Dst && Src && "Bad sub-register"); |
| Andrew Trick | bd0073d | 2012-08-29 01:58:55 +0000 | [diff] [blame] | 919 | #ifndef NDEBUG |
| Andrew Trick | bd0073d | 2012-08-29 01:58:55 +0000 | [diff] [blame] | 920 | assert(!DstRegs.count(Src) && "destructive vector copy"); |
| Andrew Trick | b57e225 | 2012-08-29 04:41:37 +0000 | [diff] [blame] | 921 | DstRegs.insert(Dst); |
| Andrew Trick | bd0073d | 2012-08-29 01:58:55 +0000 | [diff] [blame] | 922 | #endif |
| Jim Grosbach | 8815bef | 2013-10-22 02:29:35 +0000 | [diff] [blame] | 923 | Mov = BuildMI(MBB, I, I->getDebugLoc(), get(Opc), Dst).addReg(Src); |
| Andrew Trick | 4cc6949 | 2012-08-29 01:58:52 +0000 | [diff] [blame] | 924 | // VORR takes two source operands. |
| 925 | if (Opc == ARM::VORRq) |
| 926 | Mov.addReg(Src); |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 927 | Mov = Mov.add(predOps(ARMCC::AL)); |
| JF Bastien | 583db65 | 2013-07-12 23:33:03 +0000 | [diff] [blame] | 928 | // MOVr can set CC. |
| 929 | if (Opc == ARM::MOVr) |
| Diana Picus | 8a73f55 | 2017-01-13 10:18:01 +0000 | [diff] [blame] | 930 | Mov = Mov.add(condCodeOp()); |
| Andrew Trick | 4cc6949 | 2012-08-29 01:58:52 +0000 | [diff] [blame] | 931 | } |
| 932 | // Add implicit super-register defs and kills to the last instruction. |
| 933 | Mov->addRegisterDefined(DestReg, TRI); |
| 934 | if (KillSrc) |
| 935 | Mov->addRegisterKilled(SrcReg, TRI); |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 936 | } |
| 937 | |
| Petar Jovanovic | c051000 | 2018-05-23 15:28:28 +0000 | [diff] [blame] | 938 | bool ARMBaseInstrInfo::isCopyInstr(const MachineInstr &MI, MachineOperand &Src, |
| 939 | MachineOperand &Dest) const { |
| 940 | // VMOVRRD is also a copy instruction but it requires |
| 941 | // special way of handling. It is more complex copy version |
| 942 | // and since that we are not considering it. For recognition |
| 943 | // of such instruction isExtractSubregLike MI interface fuction |
| 944 | // could be used. |
| 945 | // VORRq is considered as a move only if two inputs are |
| 946 | // the same register. |
| 947 | if (!MI.isMoveReg() || |
| 948 | (MI.getOpcode() == ARM::VORRq && |
| 949 | MI.getOperand(1).getReg() != MI.getOperand(2).getReg())) |
| 950 | return false; |
| 951 | Dest = MI.getOperand(0); |
| 952 | Src = MI.getOperand(1); |
| 953 | return true; |
| 954 | } |
| 955 | |
| Tim Northover | 798697d | 2013-04-21 11:57:07 +0000 | [diff] [blame] | 956 | const MachineInstrBuilder & |
| 957 | ARMBaseInstrInfo::AddDReg(MachineInstrBuilder &MIB, unsigned Reg, |
| 958 | unsigned SubIdx, unsigned State, |
| 959 | const TargetRegisterInfo *TRI) const { |
| Evan Cheng | ddc93c7 | 2010-05-07 00:24:52 +0000 | [diff] [blame] | 960 | if (!SubIdx) |
| 961 | return MIB.addReg(Reg, State); |
| 962 | |
| 963 | if (TargetRegisterInfo::isPhysicalRegister(Reg)) |
| 964 | return MIB.addReg(TRI->getSubReg(Reg, SubIdx), State); |
| 965 | return MIB.addReg(Reg, State, SubIdx); |
| 966 | } |
| 967 | |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 968 | void ARMBaseInstrInfo:: |
| 969 | storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 970 | unsigned SrcReg, bool isKill, int FI, |
| Evan Cheng | efb126a | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 971 | const TargetRegisterClass *RC, |
| 972 | const TargetRegisterInfo *TRI) const { |
| Chris Lattner | 6f306d7 | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 973 | DebugLoc DL; |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 974 | if (I != MBB.end()) DL = I->getDebugLoc(); |
| Anton Korobeynikov | 75b59fb | 2009-10-07 00:06:35 +0000 | [diff] [blame] | 975 | MachineFunction &MF = *MBB.getParent(); |
| Matthias Braun | 941a705 | 2016-07-28 18:40:00 +0000 | [diff] [blame] | 976 | MachineFrameInfo &MFI = MF.getFrameInfo(); |
| Jim Grosbach | a15c3b7 | 2009-11-08 00:27:19 +0000 | [diff] [blame] | 977 | unsigned Align = MFI.getObjectAlignment(FI); |
| Anton Korobeynikov | 75b59fb | 2009-10-07 00:06:35 +0000 | [diff] [blame] | 978 | |
| Alex Lorenz | e40c8a2 | 2015-08-11 23:09:45 +0000 | [diff] [blame] | 979 | MachineMemOperand *MMO = MF.getMachineMemOperand( |
| 980 | MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOStore, |
| 981 | MFI.getObjectSize(FI), Align); |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 982 | |
| Krzysztof Parzyszek | 44e25f3 | 2017-04-24 18:55:33 +0000 | [diff] [blame] | 983 | switch (TRI->getSpillSize(*RC)) { |
| Sjoerd Meijer | 3b4294ed | 2018-02-14 15:09:09 +0000 | [diff] [blame] | 984 | case 2: |
| 985 | if (ARM::HPRRegClass.hasSubClassEq(RC)) { |
| 986 | BuildMI(MBB, I, DL, get(ARM::VSTRH)) |
| 987 | .addReg(SrcReg, getKillRegState(isKill)) |
| 988 | .addFrameIndex(FI) |
| 989 | .addImm(0) |
| 990 | .addMemOperand(MMO) |
| 991 | .add(predOps(ARMCC::AL)); |
| 992 | } else |
| 993 | llvm_unreachable("Unknown reg class!"); |
| 994 | break; |
| Owen Anderson | 732f82c | 2011-08-10 17:21:20 +0000 | [diff] [blame] | 995 | case 4: |
| 996 | if (ARM::GPRRegClass.hasSubClassEq(RC)) { |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 997 | BuildMI(MBB, I, DL, get(ARM::STRi12)) |
| 998 | .addReg(SrcReg, getKillRegState(isKill)) |
| 999 | .addFrameIndex(FI) |
| 1000 | .addImm(0) |
| 1001 | .addMemOperand(MMO) |
| 1002 | .add(predOps(ARMCC::AL)); |
| Owen Anderson | 732f82c | 2011-08-10 17:21:20 +0000 | [diff] [blame] | 1003 | } else if (ARM::SPRRegClass.hasSubClassEq(RC)) { |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1004 | BuildMI(MBB, I, DL, get(ARM::VSTRS)) |
| 1005 | .addReg(SrcReg, getKillRegState(isKill)) |
| 1006 | .addFrameIndex(FI) |
| 1007 | .addImm(0) |
| 1008 | .addMemOperand(MMO) |
| 1009 | .add(predOps(ARMCC::AL)); |
| Owen Anderson | 732f82c | 2011-08-10 17:21:20 +0000 | [diff] [blame] | 1010 | } else |
| 1011 | llvm_unreachable("Unknown reg class!"); |
| 1012 | break; |
| 1013 | case 8: |
| 1014 | if (ARM::DPRRegClass.hasSubClassEq(RC)) { |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1015 | BuildMI(MBB, I, DL, get(ARM::VSTRD)) |
| 1016 | .addReg(SrcReg, getKillRegState(isKill)) |
| 1017 | .addFrameIndex(FI) |
| 1018 | .addImm(0) |
| 1019 | .addMemOperand(MMO) |
| 1020 | .add(predOps(ARMCC::AL)); |
| Jakob Stoklund Olesen | e46a104 | 2012-10-26 21:29:15 +0000 | [diff] [blame] | 1021 | } else if (ARM::GPRPairRegClass.hasSubClassEq(RC)) { |
| Tim Northover | 798697d | 2013-04-21 11:57:07 +0000 | [diff] [blame] | 1022 | if (Subtarget.hasV5TEOps()) { |
| 1023 | MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(ARM::STRD)); |
| 1024 | AddDReg(MIB, SrcReg, ARM::gsub_0, getKillRegState(isKill), TRI); |
| 1025 | AddDReg(MIB, SrcReg, ARM::gsub_1, 0, TRI); |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1026 | MIB.addFrameIndex(FI).addReg(0).addImm(0).addMemOperand(MMO) |
| 1027 | .add(predOps(ARMCC::AL)); |
| Tim Northover | 798697d | 2013-04-21 11:57:07 +0000 | [diff] [blame] | 1028 | } else { |
| 1029 | // Fallback to STM instruction, which has existed since the dawn of |
| 1030 | // time. |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1031 | MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(ARM::STMIA)) |
| 1032 | .addFrameIndex(FI) |
| 1033 | .addMemOperand(MMO) |
| 1034 | .add(predOps(ARMCC::AL)); |
| Tim Northover | 798697d | 2013-04-21 11:57:07 +0000 | [diff] [blame] | 1035 | AddDReg(MIB, SrcReg, ARM::gsub_0, getKillRegState(isKill), TRI); |
| 1036 | AddDReg(MIB, SrcReg, ARM::gsub_1, 0, TRI); |
| 1037 | } |
| Owen Anderson | 732f82c | 2011-08-10 17:21:20 +0000 | [diff] [blame] | 1038 | } else |
| 1039 | llvm_unreachable("Unknown reg class!"); |
| 1040 | break; |
| 1041 | case 16: |
| Jakob Stoklund Olesen | 9e51212 | 2012-03-28 21:20:32 +0000 | [diff] [blame] | 1042 | if (ARM::DPairRegClass.hasSubClassEq(RC)) { |
| Jakob Stoklund Olesen | d110e2a | 2012-01-05 00:26:57 +0000 | [diff] [blame] | 1043 | // Use aligned spills if the stack can be realigned. |
| 1044 | if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) { |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1045 | BuildMI(MBB, I, DL, get(ARM::VST1q64)) |
| 1046 | .addFrameIndex(FI) |
| 1047 | .addImm(16) |
| 1048 | .addReg(SrcReg, getKillRegState(isKill)) |
| 1049 | .addMemOperand(MMO) |
| 1050 | .add(predOps(ARMCC::AL)); |
| Owen Anderson | 732f82c | 2011-08-10 17:21:20 +0000 | [diff] [blame] | 1051 | } else { |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1052 | BuildMI(MBB, I, DL, get(ARM::VSTMQIA)) |
| 1053 | .addReg(SrcReg, getKillRegState(isKill)) |
| 1054 | .addFrameIndex(FI) |
| 1055 | .addMemOperand(MMO) |
| 1056 | .add(predOps(ARMCC::AL)); |
| Owen Anderson | 732f82c | 2011-08-10 17:21:20 +0000 | [diff] [blame] | 1057 | } |
| 1058 | } else |
| 1059 | llvm_unreachable("Unknown reg class!"); |
| 1060 | break; |
| Anton Korobeynikov | 218aaf6 | 2012-08-04 13:16:12 +0000 | [diff] [blame] | 1061 | case 24: |
| 1062 | if (ARM::DTripleRegClass.hasSubClassEq(RC)) { |
| 1063 | // Use aligned spills if the stack can be realigned. |
| 1064 | if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) { |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1065 | BuildMI(MBB, I, DL, get(ARM::VST1d64TPseudo)) |
| 1066 | .addFrameIndex(FI) |
| 1067 | .addImm(16) |
| 1068 | .addReg(SrcReg, getKillRegState(isKill)) |
| 1069 | .addMemOperand(MMO) |
| 1070 | .add(predOps(ARMCC::AL)); |
| Anton Korobeynikov | 218aaf6 | 2012-08-04 13:16:12 +0000 | [diff] [blame] | 1071 | } else { |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1072 | MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(ARM::VSTMDIA)) |
| 1073 | .addFrameIndex(FI) |
| 1074 | .add(predOps(ARMCC::AL)) |
| 1075 | .addMemOperand(MMO); |
| Anton Korobeynikov | 218aaf6 | 2012-08-04 13:16:12 +0000 | [diff] [blame] | 1076 | MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI); |
| 1077 | MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI); |
| 1078 | AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI); |
| 1079 | } |
| 1080 | } else |
| 1081 | llvm_unreachable("Unknown reg class!"); |
| 1082 | break; |
| Owen Anderson | 732f82c | 2011-08-10 17:21:20 +0000 | [diff] [blame] | 1083 | case 32: |
| Anton Korobeynikov | 218aaf6 | 2012-08-04 13:16:12 +0000 | [diff] [blame] | 1084 | if (ARM::QQPRRegClass.hasSubClassEq(RC) || ARM::DQuadRegClass.hasSubClassEq(RC)) { |
| Owen Anderson | 732f82c | 2011-08-10 17:21:20 +0000 | [diff] [blame] | 1085 | if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) { |
| 1086 | // FIXME: It's possible to only store part of the QQ register if the |
| 1087 | // spilled def has a sub-register index. |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1088 | BuildMI(MBB, I, DL, get(ARM::VST1d64QPseudo)) |
| 1089 | .addFrameIndex(FI) |
| 1090 | .addImm(16) |
| 1091 | .addReg(SrcReg, getKillRegState(isKill)) |
| 1092 | .addMemOperand(MMO) |
| 1093 | .add(predOps(ARMCC::AL)); |
| Owen Anderson | 732f82c | 2011-08-10 17:21:20 +0000 | [diff] [blame] | 1094 | } else { |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1095 | MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(ARM::VSTMDIA)) |
| 1096 | .addFrameIndex(FI) |
| 1097 | .add(predOps(ARMCC::AL)) |
| 1098 | .addMemOperand(MMO); |
| Owen Anderson | 732f82c | 2011-08-10 17:21:20 +0000 | [diff] [blame] | 1099 | MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI); |
| 1100 | MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI); |
| 1101 | MIB = AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI); |
| 1102 | AddDReg(MIB, SrcReg, ARM::dsub_3, 0, TRI); |
| 1103 | } |
| 1104 | } else |
| 1105 | llvm_unreachable("Unknown reg class!"); |
| 1106 | break; |
| 1107 | case 64: |
| 1108 | if (ARM::QQQQPRRegClass.hasSubClassEq(RC)) { |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1109 | MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(ARM::VSTMDIA)) |
| 1110 | .addFrameIndex(FI) |
| 1111 | .add(predOps(ARMCC::AL)) |
| 1112 | .addMemOperand(MMO); |
| Owen Anderson | 732f82c | 2011-08-10 17:21:20 +0000 | [diff] [blame] | 1113 | MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI); |
| 1114 | MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI); |
| 1115 | MIB = AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI); |
| 1116 | MIB = AddDReg(MIB, SrcReg, ARM::dsub_3, 0, TRI); |
| 1117 | MIB = AddDReg(MIB, SrcReg, ARM::dsub_4, 0, TRI); |
| 1118 | MIB = AddDReg(MIB, SrcReg, ARM::dsub_5, 0, TRI); |
| 1119 | MIB = AddDReg(MIB, SrcReg, ARM::dsub_6, 0, TRI); |
| 1120 | AddDReg(MIB, SrcReg, ARM::dsub_7, 0, TRI); |
| 1121 | } else |
| 1122 | llvm_unreachable("Unknown reg class!"); |
| 1123 | break; |
| 1124 | default: |
| 1125 | llvm_unreachable("Unknown reg class!"); |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 1126 | } |
| 1127 | } |
| 1128 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1129 | unsigned ARMBaseInstrInfo::isStoreToStackSlot(const MachineInstr &MI, |
| 1130 | int &FrameIndex) const { |
| 1131 | switch (MI.getOpcode()) { |
| Jakob Stoklund Olesen | 11f5be3 | 2010-09-15 16:36:26 +0000 | [diff] [blame] | 1132 | default: break; |
| Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1133 | case ARM::STRrs: |
| Jakob Stoklund Olesen | 11f5be3 | 2010-09-15 16:36:26 +0000 | [diff] [blame] | 1134 | case ARM::t2STRs: // FIXME: don't use t2STRs to access frame. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1135 | if (MI.getOperand(1).isFI() && MI.getOperand(2).isReg() && |
| 1136 | MI.getOperand(3).isImm() && MI.getOperand(2).getReg() == 0 && |
| 1137 | MI.getOperand(3).getImm() == 0) { |
| 1138 | FrameIndex = MI.getOperand(1).getIndex(); |
| 1139 | return MI.getOperand(0).getReg(); |
| Jakob Stoklund Olesen | 11f5be3 | 2010-09-15 16:36:26 +0000 | [diff] [blame] | 1140 | } |
| 1141 | break; |
| Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1142 | case ARM::STRi12: |
| Jakob Stoklund Olesen | 11f5be3 | 2010-09-15 16:36:26 +0000 | [diff] [blame] | 1143 | case ARM::t2STRi12: |
| Jim Grosbach | d86f34d | 2011-06-29 20:26:39 +0000 | [diff] [blame] | 1144 | case ARM::tSTRspi: |
| Jakob Stoklund Olesen | 11f5be3 | 2010-09-15 16:36:26 +0000 | [diff] [blame] | 1145 | case ARM::VSTRD: |
| 1146 | case ARM::VSTRS: |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1147 | if (MI.getOperand(1).isFI() && MI.getOperand(2).isImm() && |
| 1148 | MI.getOperand(2).getImm() == 0) { |
| 1149 | FrameIndex = MI.getOperand(1).getIndex(); |
| 1150 | return MI.getOperand(0).getReg(); |
| Jakob Stoklund Olesen | 11f5be3 | 2010-09-15 16:36:26 +0000 | [diff] [blame] | 1151 | } |
| 1152 | break; |
| Jim Grosbach | c988e0c | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 1153 | case ARM::VST1q64: |
| Anton Korobeynikov | 3a4fdfe | 2012-08-04 13:22:14 +0000 | [diff] [blame] | 1154 | case ARM::VST1d64TPseudo: |
| 1155 | case ARM::VST1d64QPseudo: |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1156 | if (MI.getOperand(0).isFI() && MI.getOperand(2).getSubReg() == 0) { |
| 1157 | FrameIndex = MI.getOperand(0).getIndex(); |
| 1158 | return MI.getOperand(2).getReg(); |
| Jakob Stoklund Olesen | 33005d1 | 2010-09-15 17:27:09 +0000 | [diff] [blame] | 1159 | } |
| Jakob Stoklund Olesen | b929c71 | 2010-09-15 21:40:09 +0000 | [diff] [blame] | 1160 | break; |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1161 | case ARM::VSTMQIA: |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1162 | if (MI.getOperand(1).isFI() && MI.getOperand(0).getSubReg() == 0) { |
| 1163 | FrameIndex = MI.getOperand(1).getIndex(); |
| 1164 | return MI.getOperand(0).getReg(); |
| Jakob Stoklund Olesen | 33005d1 | 2010-09-15 17:27:09 +0000 | [diff] [blame] | 1165 | } |
| 1166 | break; |
| Jakob Stoklund Olesen | 11f5be3 | 2010-09-15 16:36:26 +0000 | [diff] [blame] | 1167 | } |
| 1168 | |
| 1169 | return 0; |
| 1170 | } |
| 1171 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1172 | unsigned ARMBaseInstrInfo::isStoreToStackSlotPostFE(const MachineInstr &MI, |
| Jakob Stoklund Olesen | c04a66b | 2011-08-08 21:45:32 +0000 | [diff] [blame] | 1173 | int &FrameIndex) const { |
| 1174 | const MachineMemOperand *Dummy; |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1175 | return MI.mayStore() && hasStoreToStackSlot(MI, Dummy, FrameIndex); |
| Jakob Stoklund Olesen | c04a66b | 2011-08-08 21:45:32 +0000 | [diff] [blame] | 1176 | } |
| 1177 | |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 1178 | void ARMBaseInstrInfo:: |
| 1179 | loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 1180 | unsigned DestReg, int FI, |
| Evan Cheng | efb126a | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 1181 | const TargetRegisterClass *RC, |
| 1182 | const TargetRegisterInfo *TRI) const { |
| Chris Lattner | 6f306d7 | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 1183 | DebugLoc DL; |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 1184 | if (I != MBB.end()) DL = I->getDebugLoc(); |
| Anton Korobeynikov | 75b59fb | 2009-10-07 00:06:35 +0000 | [diff] [blame] | 1185 | MachineFunction &MF = *MBB.getParent(); |
| Matthias Braun | 941a705 | 2016-07-28 18:40:00 +0000 | [diff] [blame] | 1186 | MachineFrameInfo &MFI = MF.getFrameInfo(); |
| Jim Grosbach | a15c3b7 | 2009-11-08 00:27:19 +0000 | [diff] [blame] | 1187 | unsigned Align = MFI.getObjectAlignment(FI); |
| Alex Lorenz | e40c8a2 | 2015-08-11 23:09:45 +0000 | [diff] [blame] | 1188 | MachineMemOperand *MMO = MF.getMachineMemOperand( |
| 1189 | MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOLoad, |
| 1190 | MFI.getObjectSize(FI), Align); |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 1191 | |
| Krzysztof Parzyszek | 44e25f3 | 2017-04-24 18:55:33 +0000 | [diff] [blame] | 1192 | switch (TRI->getSpillSize(*RC)) { |
| Sjoerd Meijer | 3b4294ed | 2018-02-14 15:09:09 +0000 | [diff] [blame] | 1193 | case 2: |
| 1194 | if (ARM::HPRRegClass.hasSubClassEq(RC)) { |
| 1195 | BuildMI(MBB, I, DL, get(ARM::VLDRH), DestReg) |
| 1196 | .addFrameIndex(FI) |
| 1197 | .addImm(0) |
| 1198 | .addMemOperand(MMO) |
| 1199 | .add(predOps(ARMCC::AL)); |
| 1200 | } else |
| 1201 | llvm_unreachable("Unknown reg class!"); |
| 1202 | break; |
| Owen Anderson | 732f82c | 2011-08-10 17:21:20 +0000 | [diff] [blame] | 1203 | case 4: |
| 1204 | if (ARM::GPRRegClass.hasSubClassEq(RC)) { |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1205 | BuildMI(MBB, I, DL, get(ARM::LDRi12), DestReg) |
| 1206 | .addFrameIndex(FI) |
| 1207 | .addImm(0) |
| 1208 | .addMemOperand(MMO) |
| 1209 | .add(predOps(ARMCC::AL)); |
| Owen Anderson | 732f82c | 2011-08-10 17:21:20 +0000 | [diff] [blame] | 1210 | } else if (ARM::SPRRegClass.hasSubClassEq(RC)) { |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1211 | BuildMI(MBB, I, DL, get(ARM::VLDRS), DestReg) |
| 1212 | .addFrameIndex(FI) |
| 1213 | .addImm(0) |
| 1214 | .addMemOperand(MMO) |
| 1215 | .add(predOps(ARMCC::AL)); |
| Owen Anderson | 732f82c | 2011-08-10 17:21:20 +0000 | [diff] [blame] | 1216 | } else |
| 1217 | llvm_unreachable("Unknown reg class!"); |
| Bob Wilson | a92e41a | 2010-06-18 21:32:42 +0000 | [diff] [blame] | 1218 | break; |
| Owen Anderson | 732f82c | 2011-08-10 17:21:20 +0000 | [diff] [blame] | 1219 | case 8: |
| 1220 | if (ARM::DPRRegClass.hasSubClassEq(RC)) { |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1221 | BuildMI(MBB, I, DL, get(ARM::VLDRD), DestReg) |
| 1222 | .addFrameIndex(FI) |
| 1223 | .addImm(0) |
| 1224 | .addMemOperand(MMO) |
| 1225 | .add(predOps(ARMCC::AL)); |
| Jakob Stoklund Olesen | e46a104 | 2012-10-26 21:29:15 +0000 | [diff] [blame] | 1226 | } else if (ARM::GPRPairRegClass.hasSubClassEq(RC)) { |
| Tim Northover | 798697d | 2013-04-21 11:57:07 +0000 | [diff] [blame] | 1227 | MachineInstrBuilder MIB; |
| 1228 | |
| 1229 | if (Subtarget.hasV5TEOps()) { |
| 1230 | MIB = BuildMI(MBB, I, DL, get(ARM::LDRD)); |
| 1231 | AddDReg(MIB, DestReg, ARM::gsub_0, RegState::DefineNoRead, TRI); |
| 1232 | AddDReg(MIB, DestReg, ARM::gsub_1, RegState::DefineNoRead, TRI); |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1233 | MIB.addFrameIndex(FI).addReg(0).addImm(0).addMemOperand(MMO) |
| 1234 | .add(predOps(ARMCC::AL)); |
| Tim Northover | 798697d | 2013-04-21 11:57:07 +0000 | [diff] [blame] | 1235 | } else { |
| 1236 | // Fallback to LDM instruction, which has existed since the dawn of |
| 1237 | // time. |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1238 | MIB = BuildMI(MBB, I, DL, get(ARM::LDMIA)) |
| 1239 | .addFrameIndex(FI) |
| 1240 | .addMemOperand(MMO) |
| 1241 | .add(predOps(ARMCC::AL)); |
| Tim Northover | 798697d | 2013-04-21 11:57:07 +0000 | [diff] [blame] | 1242 | MIB = AddDReg(MIB, DestReg, ARM::gsub_0, RegState::DefineNoRead, TRI); |
| 1243 | MIB = AddDReg(MIB, DestReg, ARM::gsub_1, RegState::DefineNoRead, TRI); |
| 1244 | } |
| 1245 | |
| Jakob Stoklund Olesen | e46a104 | 2012-10-26 21:29:15 +0000 | [diff] [blame] | 1246 | if (TargetRegisterInfo::isPhysicalRegister(DestReg)) |
| 1247 | MIB.addReg(DestReg, RegState::ImplicitDefine); |
| Owen Anderson | 732f82c | 2011-08-10 17:21:20 +0000 | [diff] [blame] | 1248 | } else |
| 1249 | llvm_unreachable("Unknown reg class!"); |
| Bob Wilson | a92e41a | 2010-06-18 21:32:42 +0000 | [diff] [blame] | 1250 | break; |
| Owen Anderson | 732f82c | 2011-08-10 17:21:20 +0000 | [diff] [blame] | 1251 | case 16: |
| Jakob Stoklund Olesen | 9e51212 | 2012-03-28 21:20:32 +0000 | [diff] [blame] | 1252 | if (ARM::DPairRegClass.hasSubClassEq(RC)) { |
| Jakob Stoklund Olesen | d110e2a | 2012-01-05 00:26:57 +0000 | [diff] [blame] | 1253 | if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) { |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1254 | BuildMI(MBB, I, DL, get(ARM::VLD1q64), DestReg) |
| 1255 | .addFrameIndex(FI) |
| 1256 | .addImm(16) |
| 1257 | .addMemOperand(MMO) |
| 1258 | .add(predOps(ARMCC::AL)); |
| Owen Anderson | 732f82c | 2011-08-10 17:21:20 +0000 | [diff] [blame] | 1259 | } else { |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1260 | BuildMI(MBB, I, DL, get(ARM::VLDMQIA), DestReg) |
| 1261 | .addFrameIndex(FI) |
| 1262 | .addMemOperand(MMO) |
| 1263 | .add(predOps(ARMCC::AL)); |
| Owen Anderson | 732f82c | 2011-08-10 17:21:20 +0000 | [diff] [blame] | 1264 | } |
| 1265 | } else |
| 1266 | llvm_unreachable("Unknown reg class!"); |
| Bob Wilson | a92e41a | 2010-06-18 21:32:42 +0000 | [diff] [blame] | 1267 | break; |
| Anton Korobeynikov | 218aaf6 | 2012-08-04 13:16:12 +0000 | [diff] [blame] | 1268 | case 24: |
| 1269 | if (ARM::DTripleRegClass.hasSubClassEq(RC)) { |
| 1270 | if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) { |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1271 | BuildMI(MBB, I, DL, get(ARM::VLD1d64TPseudo), DestReg) |
| 1272 | .addFrameIndex(FI) |
| 1273 | .addImm(16) |
| 1274 | .addMemOperand(MMO) |
| 1275 | .add(predOps(ARMCC::AL)); |
| Anton Korobeynikov | 218aaf6 | 2012-08-04 13:16:12 +0000 | [diff] [blame] | 1276 | } else { |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1277 | MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(ARM::VLDMDIA)) |
| 1278 | .addFrameIndex(FI) |
| 1279 | .addMemOperand(MMO) |
| 1280 | .add(predOps(ARMCC::AL)); |
| Anton Korobeynikov | 218aaf6 | 2012-08-04 13:16:12 +0000 | [diff] [blame] | 1281 | MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::DefineNoRead, TRI); |
| 1282 | MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::DefineNoRead, TRI); |
| 1283 | MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::DefineNoRead, TRI); |
| 1284 | if (TargetRegisterInfo::isPhysicalRegister(DestReg)) |
| 1285 | MIB.addReg(DestReg, RegState::ImplicitDefine); |
| 1286 | } |
| 1287 | } else |
| 1288 | llvm_unreachable("Unknown reg class!"); |
| 1289 | break; |
| 1290 | case 32: |
| 1291 | if (ARM::QQPRRegClass.hasSubClassEq(RC) || ARM::DQuadRegClass.hasSubClassEq(RC)) { |
| Owen Anderson | 732f82c | 2011-08-10 17:21:20 +0000 | [diff] [blame] | 1292 | if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) { |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1293 | BuildMI(MBB, I, DL, get(ARM::VLD1d64QPseudo), DestReg) |
| 1294 | .addFrameIndex(FI) |
| 1295 | .addImm(16) |
| 1296 | .addMemOperand(MMO) |
| 1297 | .add(predOps(ARMCC::AL)); |
| Owen Anderson | 732f82c | 2011-08-10 17:21:20 +0000 | [diff] [blame] | 1298 | } else { |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1299 | MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(ARM::VLDMDIA)) |
| 1300 | .addFrameIndex(FI) |
| 1301 | .add(predOps(ARMCC::AL)) |
| 1302 | .addMemOperand(MMO); |
| Jakob Stoklund Olesen | f729cea | 2012-03-04 18:40:30 +0000 | [diff] [blame] | 1303 | MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::DefineNoRead, TRI); |
| 1304 | MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::DefineNoRead, TRI); |
| 1305 | MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::DefineNoRead, TRI); |
| 1306 | MIB = AddDReg(MIB, DestReg, ARM::dsub_3, RegState::DefineNoRead, TRI); |
| Jakob Stoklund Olesen | d9b427e | 2012-03-06 02:48:17 +0000 | [diff] [blame] | 1307 | if (TargetRegisterInfo::isPhysicalRegister(DestReg)) |
| 1308 | MIB.addReg(DestReg, RegState::ImplicitDefine); |
| Owen Anderson | 732f82c | 2011-08-10 17:21:20 +0000 | [diff] [blame] | 1309 | } |
| 1310 | } else |
| 1311 | llvm_unreachable("Unknown reg class!"); |
| 1312 | break; |
| 1313 | case 64: |
| 1314 | if (ARM::QQQQPRRegClass.hasSubClassEq(RC)) { |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1315 | MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(ARM::VLDMDIA)) |
| 1316 | .addFrameIndex(FI) |
| 1317 | .add(predOps(ARMCC::AL)) |
| 1318 | .addMemOperand(MMO); |
| Jakob Stoklund Olesen | f729cea | 2012-03-04 18:40:30 +0000 | [diff] [blame] | 1319 | MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::DefineNoRead, TRI); |
| 1320 | MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::DefineNoRead, TRI); |
| 1321 | MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::DefineNoRead, TRI); |
| 1322 | MIB = AddDReg(MIB, DestReg, ARM::dsub_3, RegState::DefineNoRead, TRI); |
| 1323 | MIB = AddDReg(MIB, DestReg, ARM::dsub_4, RegState::DefineNoRead, TRI); |
| 1324 | MIB = AddDReg(MIB, DestReg, ARM::dsub_5, RegState::DefineNoRead, TRI); |
| 1325 | MIB = AddDReg(MIB, DestReg, ARM::dsub_6, RegState::DefineNoRead, TRI); |
| 1326 | MIB = AddDReg(MIB, DestReg, ARM::dsub_7, RegState::DefineNoRead, TRI); |
| Jakob Stoklund Olesen | d9b427e | 2012-03-06 02:48:17 +0000 | [diff] [blame] | 1327 | if (TargetRegisterInfo::isPhysicalRegister(DestReg)) |
| 1328 | MIB.addReg(DestReg, RegState::ImplicitDefine); |
| Owen Anderson | 732f82c | 2011-08-10 17:21:20 +0000 | [diff] [blame] | 1329 | } else |
| 1330 | llvm_unreachable("Unknown reg class!"); |
| Bob Wilson | a92e41a | 2010-06-18 21:32:42 +0000 | [diff] [blame] | 1331 | break; |
| Bob Wilson | a92e41a | 2010-06-18 21:32:42 +0000 | [diff] [blame] | 1332 | default: |
| 1333 | llvm_unreachable("Unknown regclass!"); |
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 1334 | } |
| 1335 | } |
| 1336 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1337 | unsigned ARMBaseInstrInfo::isLoadFromStackSlot(const MachineInstr &MI, |
| 1338 | int &FrameIndex) const { |
| 1339 | switch (MI.getOpcode()) { |
| Jakob Stoklund Olesen | 11f5be3 | 2010-09-15 16:36:26 +0000 | [diff] [blame] | 1340 | default: break; |
| Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1341 | case ARM::LDRrs: |
| Jakob Stoklund Olesen | 11f5be3 | 2010-09-15 16:36:26 +0000 | [diff] [blame] | 1342 | case ARM::t2LDRs: // FIXME: don't use t2LDRs to access frame. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1343 | if (MI.getOperand(1).isFI() && MI.getOperand(2).isReg() && |
| 1344 | MI.getOperand(3).isImm() && MI.getOperand(2).getReg() == 0 && |
| 1345 | MI.getOperand(3).getImm() == 0) { |
| 1346 | FrameIndex = MI.getOperand(1).getIndex(); |
| 1347 | return MI.getOperand(0).getReg(); |
| Jakob Stoklund Olesen | 11f5be3 | 2010-09-15 16:36:26 +0000 | [diff] [blame] | 1348 | } |
| 1349 | break; |
| Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1350 | case ARM::LDRi12: |
| Jakob Stoklund Olesen | 11f5be3 | 2010-09-15 16:36:26 +0000 | [diff] [blame] | 1351 | case ARM::t2LDRi12: |
| Jim Grosbach | d86f34d | 2011-06-29 20:26:39 +0000 | [diff] [blame] | 1352 | case ARM::tLDRspi: |
| Jakob Stoklund Olesen | 11f5be3 | 2010-09-15 16:36:26 +0000 | [diff] [blame] | 1353 | case ARM::VLDRD: |
| 1354 | case ARM::VLDRS: |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1355 | if (MI.getOperand(1).isFI() && MI.getOperand(2).isImm() && |
| 1356 | MI.getOperand(2).getImm() == 0) { |
| 1357 | FrameIndex = MI.getOperand(1).getIndex(); |
| 1358 | return MI.getOperand(0).getReg(); |
| Jakob Stoklund Olesen | 11f5be3 | 2010-09-15 16:36:26 +0000 | [diff] [blame] | 1359 | } |
| 1360 | break; |
| Jim Grosbach | c988e0c | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 1361 | case ARM::VLD1q64: |
| Anton Korobeynikov | 3a4fdfe | 2012-08-04 13:22:14 +0000 | [diff] [blame] | 1362 | case ARM::VLD1d64TPseudo: |
| 1363 | case ARM::VLD1d64QPseudo: |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1364 | if (MI.getOperand(1).isFI() && MI.getOperand(0).getSubReg() == 0) { |
| 1365 | FrameIndex = MI.getOperand(1).getIndex(); |
| 1366 | return MI.getOperand(0).getReg(); |
| Jakob Stoklund Olesen | 33005d1 | 2010-09-15 17:27:09 +0000 | [diff] [blame] | 1367 | } |
| 1368 | break; |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1369 | case ARM::VLDMQIA: |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1370 | if (MI.getOperand(1).isFI() && MI.getOperand(0).getSubReg() == 0) { |
| 1371 | FrameIndex = MI.getOperand(1).getIndex(); |
| 1372 | return MI.getOperand(0).getReg(); |
| Jakob Stoklund Olesen | 44857a3 | 2010-09-15 21:40:11 +0000 | [diff] [blame] | 1373 | } |
| 1374 | break; |
| Jakob Stoklund Olesen | 11f5be3 | 2010-09-15 16:36:26 +0000 | [diff] [blame] | 1375 | } |
| 1376 | |
| 1377 | return 0; |
| 1378 | } |
| 1379 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1380 | unsigned ARMBaseInstrInfo::isLoadFromStackSlotPostFE(const MachineInstr &MI, |
| 1381 | int &FrameIndex) const { |
| Jakob Stoklund Olesen | c04a66b | 2011-08-08 21:45:32 +0000 | [diff] [blame] | 1382 | const MachineMemOperand *Dummy; |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1383 | return MI.mayLoad() && hasLoadFromStackSlot(MI, Dummy, FrameIndex); |
| Jakob Stoklund Olesen | c04a66b | 2011-08-08 21:45:32 +0000 | [diff] [blame] | 1384 | } |
| 1385 | |
| Adrian Prantl | 5f8f34e4 | 2018-05-01 15:54:18 +0000 | [diff] [blame] | 1386 | /// Expands MEMCPY to either LDMIA/STMIA or LDMIA_UPD/STMID_UPD |
| Scott Douglass | 953f908 | 2015-10-05 14:49:54 +0000 | [diff] [blame] | 1387 | /// depending on whether the result is used. |
| Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 1388 | void ARMBaseInstrInfo::expandMEMCPY(MachineBasicBlock::iterator MI) const { |
| Scott Douglass | 953f908 | 2015-10-05 14:49:54 +0000 | [diff] [blame] | 1389 | bool isThumb1 = Subtarget.isThumb1Only(); |
| 1390 | bool isThumb2 = Subtarget.isThumb2(); |
| 1391 | const ARMBaseInstrInfo *TII = Subtarget.getInstrInfo(); |
| 1392 | |
| Scott Douglass | 953f908 | 2015-10-05 14:49:54 +0000 | [diff] [blame] | 1393 | DebugLoc dl = MI->getDebugLoc(); |
| 1394 | MachineBasicBlock *BB = MI->getParent(); |
| 1395 | |
| 1396 | MachineInstrBuilder LDM, STM; |
| 1397 | if (isThumb1 || !MI->getOperand(1).isDead()) { |
| Geoff Berry | 60c4310 | 2017-12-12 17:53:59 +0000 | [diff] [blame] | 1398 | MachineOperand LDWb(MI->getOperand(1)); |
| Scott Douglass | 953f908 | 2015-10-05 14:49:54 +0000 | [diff] [blame] | 1399 | LDM = BuildMI(*BB, MI, dl, TII->get(isThumb2 ? ARM::t2LDMIA_UPD |
| 1400 | : isThumb1 ? ARM::tLDMIA_UPD |
| 1401 | : ARM::LDMIA_UPD)) |
| Geoff Berry | 60c4310 | 2017-12-12 17:53:59 +0000 | [diff] [blame] | 1402 | .add(LDWb); |
| Scott Douglass | 953f908 | 2015-10-05 14:49:54 +0000 | [diff] [blame] | 1403 | } else { |
| 1404 | LDM = BuildMI(*BB, MI, dl, TII->get(isThumb2 ? ARM::t2LDMIA : ARM::LDMIA)); |
| 1405 | } |
| 1406 | |
| 1407 | if (isThumb1 || !MI->getOperand(0).isDead()) { |
| Geoff Berry | 60c4310 | 2017-12-12 17:53:59 +0000 | [diff] [blame] | 1408 | MachineOperand STWb(MI->getOperand(0)); |
| Scott Douglass | 953f908 | 2015-10-05 14:49:54 +0000 | [diff] [blame] | 1409 | STM = BuildMI(*BB, MI, dl, TII->get(isThumb2 ? ARM::t2STMIA_UPD |
| 1410 | : isThumb1 ? ARM::tSTMIA_UPD |
| 1411 | : ARM::STMIA_UPD)) |
| Geoff Berry | 60c4310 | 2017-12-12 17:53:59 +0000 | [diff] [blame] | 1412 | .add(STWb); |
| Scott Douglass | 953f908 | 2015-10-05 14:49:54 +0000 | [diff] [blame] | 1413 | } else { |
| 1414 | STM = BuildMI(*BB, MI, dl, TII->get(isThumb2 ? ARM::t2STMIA : ARM::STMIA)); |
| 1415 | } |
| 1416 | |
| Geoff Berry | 60c4310 | 2017-12-12 17:53:59 +0000 | [diff] [blame] | 1417 | MachineOperand LDBase(MI->getOperand(3)); |
| Geoff Berry | 60c4310 | 2017-12-12 17:53:59 +0000 | [diff] [blame] | 1418 | LDM.add(LDBase).add(predOps(ARMCC::AL)); |
| 1419 | |
| 1420 | MachineOperand STBase(MI->getOperand(2)); |
| Geoff Berry | 60c4310 | 2017-12-12 17:53:59 +0000 | [diff] [blame] | 1421 | STM.add(STBase).add(predOps(ARMCC::AL)); |
| Scott Douglass | 953f908 | 2015-10-05 14:49:54 +0000 | [diff] [blame] | 1422 | |
| 1423 | // Sort the scratch registers into ascending order. |
| 1424 | const TargetRegisterInfo &TRI = getRegisterInfo(); |
| Eugene Zelenko | e6cf437 | 2017-01-26 23:40:06 +0000 | [diff] [blame] | 1425 | SmallVector<unsigned, 6> ScratchRegs; |
| Scott Douglass | 953f908 | 2015-10-05 14:49:54 +0000 | [diff] [blame] | 1426 | for(unsigned I = 5; I < MI->getNumOperands(); ++I) |
| 1427 | ScratchRegs.push_back(MI->getOperand(I).getReg()); |
| Mandeep Singh Grang | 9893fe2 | 2018-04-05 18:31:50 +0000 | [diff] [blame] | 1428 | llvm::sort(ScratchRegs.begin(), ScratchRegs.end(), |
| 1429 | [&TRI](const unsigned &Reg1, |
| 1430 | const unsigned &Reg2) -> bool { |
| 1431 | return TRI.getEncodingValue(Reg1) < |
| 1432 | TRI.getEncodingValue(Reg2); |
| 1433 | }); |
| Scott Douglass | 953f908 | 2015-10-05 14:49:54 +0000 | [diff] [blame] | 1434 | |
| 1435 | for (const auto &Reg : ScratchRegs) { |
| 1436 | LDM.addReg(Reg, RegState::Define); |
| 1437 | STM.addReg(Reg, RegState::Kill); |
| 1438 | } |
| 1439 | |
| Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 1440 | BB->erase(MI); |
| Scott Douglass | 953f908 | 2015-10-05 14:49:54 +0000 | [diff] [blame] | 1441 | } |
| 1442 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1443 | bool ARMBaseInstrInfo::expandPostRAPseudo(MachineInstr &MI) const { |
| 1444 | if (MI.getOpcode() == TargetOpcode::LOAD_STACK_GUARD) { |
| Daniel Sanders | fbdab43 | 2015-07-06 16:33:18 +0000 | [diff] [blame] | 1445 | assert(getSubtarget().getTargetTriple().isOSBinFormatMachO() && |
| Akira Hatanaka | e5b6e0d | 2014-07-25 19:31:34 +0000 | [diff] [blame] | 1446 | "LOAD_STACK_GUARD currently supported only for MachO."); |
| Rafael Espindola | 82f4631 | 2016-06-28 15:18:26 +0000 | [diff] [blame] | 1447 | expandLoadStackGuard(MI); |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1448 | MI.getParent()->erase(MI); |
| Akira Hatanaka | e5b6e0d | 2014-07-25 19:31:34 +0000 | [diff] [blame] | 1449 | return true; |
| 1450 | } |
| 1451 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1452 | if (MI.getOpcode() == ARM::MEMCPY) { |
| Scott Douglass | 953f908 | 2015-10-05 14:49:54 +0000 | [diff] [blame] | 1453 | expandMEMCPY(MI); |
| 1454 | return true; |
| 1455 | } |
| 1456 | |
| Jakob Stoklund Olesen | da7c0f8 | 2011-10-11 00:59:06 +0000 | [diff] [blame] | 1457 | // This hook gets to expand COPY instructions before they become |
| 1458 | // copyPhysReg() calls. Look for VMOVS instructions that can legally be |
| 1459 | // widened to VMOVD. We prefer the VMOVD when possible because it may be |
| 1460 | // changed into a VORR that can go down the NEON pipeline. |
| Diana Picus | b772e40 | 2016-07-06 11:22:11 +0000 | [diff] [blame] | 1461 | if (!MI.isCopy() || Subtarget.dontWidenVMOVS() || Subtarget.isFPOnlySP()) |
| Jakob Stoklund Olesen | da7c0f8 | 2011-10-11 00:59:06 +0000 | [diff] [blame] | 1462 | return false; |
| 1463 | |
| 1464 | // Look for a copy between even S-registers. That is where we keep floats |
| 1465 | // when using NEON v2f32 instructions for f32 arithmetic. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1466 | unsigned DstRegS = MI.getOperand(0).getReg(); |
| 1467 | unsigned SrcRegS = MI.getOperand(1).getReg(); |
| Jakob Stoklund Olesen | da7c0f8 | 2011-10-11 00:59:06 +0000 | [diff] [blame] | 1468 | if (!ARM::SPRRegClass.contains(DstRegS, SrcRegS)) |
| 1469 | return false; |
| 1470 | |
| 1471 | const TargetRegisterInfo *TRI = &getRegisterInfo(); |
| 1472 | unsigned DstRegD = TRI->getMatchingSuperReg(DstRegS, ARM::ssub_0, |
| 1473 | &ARM::DPRRegClass); |
| 1474 | unsigned SrcRegD = TRI->getMatchingSuperReg(SrcRegS, ARM::ssub_0, |
| 1475 | &ARM::DPRRegClass); |
| 1476 | if (!DstRegD || !SrcRegD) |
| 1477 | return false; |
| 1478 | |
| 1479 | // We want to widen this into a DstRegD = VMOVD SrcRegD copy. This is only |
| 1480 | // legal if the COPY already defines the full DstRegD, and it isn't a |
| 1481 | // sub-register insertion. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1482 | if (!MI.definesRegister(DstRegD, TRI) || MI.readsRegister(DstRegD, TRI)) |
| Jakob Stoklund Olesen | da7c0f8 | 2011-10-11 00:59:06 +0000 | [diff] [blame] | 1483 | return false; |
| 1484 | |
| Jakob Stoklund Olesen | 39c31a7 | 2011-10-12 00:06:23 +0000 | [diff] [blame] | 1485 | // A dead copy shouldn't show up here, but reject it just in case. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1486 | if (MI.getOperand(0).isDead()) |
| Jakob Stoklund Olesen | 39c31a7 | 2011-10-12 00:06:23 +0000 | [diff] [blame] | 1487 | return false; |
| 1488 | |
| 1489 | // All clear, widen the COPY. |
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 1490 | LLVM_DEBUG(dbgs() << "widening: " << MI); |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1491 | MachineInstrBuilder MIB(*MI.getParent()->getParent(), MI); |
| Jakob Stoklund Olesen | 39c31a7 | 2011-10-12 00:06:23 +0000 | [diff] [blame] | 1492 | |
| Francis Visoiu Mistrih | a8a83d1 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 1493 | // Get rid of the old implicit-def of DstRegD. Leave it if it defines a Q-reg |
| Jakob Stoklund Olesen | 39c31a7 | 2011-10-12 00:06:23 +0000 | [diff] [blame] | 1494 | // or some other super-register. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1495 | int ImpDefIdx = MI.findRegisterDefOperandIdx(DstRegD); |
| Jakob Stoklund Olesen | 39c31a7 | 2011-10-12 00:06:23 +0000 | [diff] [blame] | 1496 | if (ImpDefIdx != -1) |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1497 | MI.RemoveOperand(ImpDefIdx); |
| Jakob Stoklund Olesen | 39c31a7 | 2011-10-12 00:06:23 +0000 | [diff] [blame] | 1498 | |
| 1499 | // Change the opcode and operands. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1500 | MI.setDesc(get(ARM::VMOVD)); |
| 1501 | MI.getOperand(0).setReg(DstRegD); |
| 1502 | MI.getOperand(1).setReg(SrcRegD); |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1503 | MIB.add(predOps(ARMCC::AL)); |
| Jakob Stoklund Olesen | 39c31a7 | 2011-10-12 00:06:23 +0000 | [diff] [blame] | 1504 | |
| 1505 | // We are now reading SrcRegD instead of SrcRegS. This may upset the |
| 1506 | // register scavenger and machine verifier, so we need to indicate that we |
| 1507 | // are reading an undefined value from SrcRegD, but a proper value from |
| 1508 | // SrcRegS. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1509 | MI.getOperand(1).setIsUndef(); |
| Jakob Stoklund Olesen | b159b5f | 2012-12-19 21:31:56 +0000 | [diff] [blame] | 1510 | MIB.addReg(SrcRegS, RegState::Implicit); |
| Jakob Stoklund Olesen | 39c31a7 | 2011-10-12 00:06:23 +0000 | [diff] [blame] | 1511 | |
| 1512 | // SrcRegD may actually contain an unrelated value in the ssub_1 |
| 1513 | // sub-register. Don't kill it. Only kill the ssub_0 sub-register. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1514 | if (MI.getOperand(1).isKill()) { |
| 1515 | MI.getOperand(1).setIsKill(false); |
| 1516 | MI.addRegisterKilled(SrcRegS, TRI, true); |
| Jakob Stoklund Olesen | 39c31a7 | 2011-10-12 00:06:23 +0000 | [diff] [blame] | 1517 | } |
| 1518 | |
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 1519 | LLVM_DEBUG(dbgs() << "replaced by: " << MI); |
| Jakob Stoklund Olesen | da7c0f8 | 2011-10-11 00:59:06 +0000 | [diff] [blame] | 1520 | return true; |
| 1521 | } |
| 1522 | |
| Jakob Stoklund Olesen | 29a64c9 | 2010-01-06 23:47:07 +0000 | [diff] [blame] | 1523 | /// Create a copy of a const pool value. Update CPI to the new index and return |
| 1524 | /// the label UID. |
| 1525 | static unsigned duplicateCPV(MachineFunction &MF, unsigned &CPI) { |
| 1526 | MachineConstantPool *MCP = MF.getConstantPool(); |
| 1527 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 1528 | |
| 1529 | const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI]; |
| 1530 | assert(MCPE.isMachineConstantPoolEntry() && |
| 1531 | "Expecting a machine constantpool entry!"); |
| 1532 | ARMConstantPoolValue *ACPV = |
| 1533 | static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal); |
| 1534 | |
| Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1535 | unsigned PCLabelId = AFI->createPICLabelUId(); |
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1536 | ARMConstantPoolValue *NewCPV = nullptr; |
| Oliver Stannard | 8f85994 | 2014-01-29 16:01:24 +0000 | [diff] [blame] | 1537 | |
| Jim Grosbach | 1f77ee5 | 2010-09-10 21:38:22 +0000 | [diff] [blame] | 1538 | // FIXME: The below assumes PIC relocation model and that the function |
| 1539 | // is Thumb mode (t1 or t2). PCAdjustment would be 8 for ARM mode PIC, and |
| 1540 | // zero for non-PIC in ARM or Thumb. The callers are all of thumb LDR |
| 1541 | // instructions, so that's probably OK, but is PIC always correct when |
| 1542 | // we get here? |
| Jakob Stoklund Olesen | 29a64c9 | 2010-01-06 23:47:07 +0000 | [diff] [blame] | 1543 | if (ACPV->isGlobalValue()) |
| Peter Collingbourne | 97aae40 | 2015-10-26 18:23:16 +0000 | [diff] [blame] | 1544 | NewCPV = ARMConstantPoolConstant::Create( |
| 1545 | cast<ARMConstantPoolConstant>(ACPV)->getGV(), PCLabelId, ARMCP::CPValue, |
| 1546 | 4, ACPV->getModifier(), ACPV->mustAddCurrentAddress()); |
| Jakob Stoklund Olesen | 29a64c9 | 2010-01-06 23:47:07 +0000 | [diff] [blame] | 1547 | else if (ACPV->isExtSymbol()) |
| Bill Wendling | c214cb0 | 2011-10-01 08:58:29 +0000 | [diff] [blame] | 1548 | NewCPV = ARMConstantPoolSymbol:: |
| Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 1549 | Create(MF.getFunction().getContext(), |
| Bill Wendling | c214cb0 | 2011-10-01 08:58:29 +0000 | [diff] [blame] | 1550 | cast<ARMConstantPoolSymbol>(ACPV)->getSymbol(), PCLabelId, 4); |
| Jakob Stoklund Olesen | 29a64c9 | 2010-01-06 23:47:07 +0000 | [diff] [blame] | 1551 | else if (ACPV->isBlockAddress()) |
| Bill Wendling | 7753d66 | 2011-10-01 08:00:54 +0000 | [diff] [blame] | 1552 | NewCPV = ARMConstantPoolConstant:: |
| 1553 | Create(cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress(), PCLabelId, |
| 1554 | ARMCP::CPBlockAddress, 4); |
| Jim Grosbach | 1f77ee5 | 2010-09-10 21:38:22 +0000 | [diff] [blame] | 1555 | else if (ACPV->isLSDA()) |
| Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 1556 | NewCPV = ARMConstantPoolConstant::Create(&MF.getFunction(), PCLabelId, |
| Bill Wendling | 7753d66 | 2011-10-01 08:00:54 +0000 | [diff] [blame] | 1557 | ARMCP::CPLSDA, 4); |
| Bill Wendling | 69bc3de | 2011-09-29 23:50:42 +0000 | [diff] [blame] | 1558 | else if (ACPV->isMachineBasicBlock()) |
| Bill Wendling | 4a4772f | 2011-10-01 09:30:42 +0000 | [diff] [blame] | 1559 | NewCPV = ARMConstantPoolMBB:: |
| Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 1560 | Create(MF.getFunction().getContext(), |
| Bill Wendling | 4a4772f | 2011-10-01 09:30:42 +0000 | [diff] [blame] | 1561 | cast<ARMConstantPoolMBB>(ACPV)->getMBB(), PCLabelId, 4); |
| Jakob Stoklund Olesen | 29a64c9 | 2010-01-06 23:47:07 +0000 | [diff] [blame] | 1562 | else |
| 1563 | llvm_unreachable("Unexpected ARM constantpool value type!!"); |
| 1564 | CPI = MCP->getConstantPoolIndex(NewCPV, MCPE.getAlignment()); |
| 1565 | return PCLabelId; |
| 1566 | } |
| 1567 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1568 | void ARMBaseInstrInfo::reMaterialize(MachineBasicBlock &MBB, |
| 1569 | MachineBasicBlock::iterator I, |
| 1570 | unsigned DestReg, unsigned SubIdx, |
| 1571 | const MachineInstr &Orig, |
| 1572 | const TargetRegisterInfo &TRI) const { |
| 1573 | unsigned Opcode = Orig.getOpcode(); |
| Evan Cheng | fe86442 | 2009-11-08 00:15:23 +0000 | [diff] [blame] | 1574 | switch (Opcode) { |
| 1575 | default: { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1576 | MachineInstr *MI = MBB.getParent()->CloneMachineInstr(&Orig); |
| 1577 | MI->substituteRegister(Orig.getOperand(0).getReg(), DestReg, SubIdx, TRI); |
| Evan Cheng | fe86442 | 2009-11-08 00:15:23 +0000 | [diff] [blame] | 1578 | MBB.insert(I, MI); |
| 1579 | break; |
| 1580 | } |
| 1581 | case ARM::tLDRpci_pic: |
| 1582 | case ARM::t2LDRpci_pic: { |
| 1583 | MachineFunction &MF = *MBB.getParent(); |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1584 | unsigned CPI = Orig.getOperand(1).getIndex(); |
| Jakob Stoklund Olesen | 29a64c9 | 2010-01-06 23:47:07 +0000 | [diff] [blame] | 1585 | unsigned PCLabelId = duplicateCPV(MF, CPI); |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1586 | MachineInstrBuilder MIB = |
| 1587 | BuildMI(MBB, I, Orig.getDebugLoc(), get(Opcode), DestReg) |
| 1588 | .addConstantPoolIndex(CPI) |
| 1589 | .addImm(PCLabelId); |
| 1590 | MIB->setMemRefs(Orig.memoperands_begin(), Orig.memoperands_end()); |
| Evan Cheng | fe86442 | 2009-11-08 00:15:23 +0000 | [diff] [blame] | 1591 | break; |
| 1592 | } |
| 1593 | } |
| Evan Cheng | fe86442 | 2009-11-08 00:15:23 +0000 | [diff] [blame] | 1594 | } |
| 1595 | |
| Matthias Braun | 55bc9b3 | 2017-08-22 23:56:30 +0000 | [diff] [blame] | 1596 | MachineInstr & |
| 1597 | ARMBaseInstrInfo::duplicate(MachineBasicBlock &MBB, |
| 1598 | MachineBasicBlock::iterator InsertBefore, |
| 1599 | const MachineInstr &Orig) const { |
| 1600 | MachineInstr &Cloned = TargetInstrInfo::duplicate(MBB, InsertBefore, Orig); |
| 1601 | MachineBasicBlock::instr_iterator I = Cloned.getIterator(); |
| 1602 | for (;;) { |
| 1603 | switch (I->getOpcode()) { |
| 1604 | case ARM::tLDRpci_pic: |
| 1605 | case ARM::t2LDRpci_pic: { |
| 1606 | MachineFunction &MF = *MBB.getParent(); |
| 1607 | unsigned CPI = I->getOperand(1).getIndex(); |
| 1608 | unsigned PCLabelId = duplicateCPV(MF, CPI); |
| 1609 | I->getOperand(1).setIndex(CPI); |
| 1610 | I->getOperand(2).setImm(PCLabelId); |
| 1611 | break; |
| 1612 | } |
| 1613 | } |
| 1614 | if (!I->isBundledWithSucc()) |
| 1615 | break; |
| 1616 | ++I; |
| Jakob Stoklund Olesen | 29a64c9 | 2010-01-06 23:47:07 +0000 | [diff] [blame] | 1617 | } |
| Matthias Braun | 55bc9b3 | 2017-08-22 23:56:30 +0000 | [diff] [blame] | 1618 | return Cloned; |
| Jakob Stoklund Olesen | 29a64c9 | 2010-01-06 23:47:07 +0000 | [diff] [blame] | 1619 | } |
| 1620 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1621 | bool ARMBaseInstrInfo::produceSameValue(const MachineInstr &MI0, |
| 1622 | const MachineInstr &MI1, |
| Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1623 | const MachineRegisterInfo *MRI) const { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1624 | unsigned Opcode = MI0.getOpcode(); |
| Evan Cheng | 028ccbfc | 2011-01-20 23:55:07 +0000 | [diff] [blame] | 1625 | if (Opcode == ARM::t2LDRpci || |
| Evan Cheng | bbd50b0 | 2009-11-20 02:10:27 +0000 | [diff] [blame] | 1626 | Opcode == ARM::t2LDRpci_pic || |
| 1627 | Opcode == ARM::tLDRpci || |
| Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1628 | Opcode == ARM::tLDRpci_pic || |
| Tim Northover | 72360d2 | 2013-12-02 10:35:41 +0000 | [diff] [blame] | 1629 | Opcode == ARM::LDRLIT_ga_pcrel || |
| 1630 | Opcode == ARM::LDRLIT_ga_pcrel_ldr || |
| 1631 | Opcode == ARM::tLDRLIT_ga_pcrel || |
| Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1632 | Opcode == ARM::MOV_ga_pcrel || |
| 1633 | Opcode == ARM::MOV_ga_pcrel_ldr || |
| Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1634 | Opcode == ARM::t2MOV_ga_pcrel) { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1635 | if (MI1.getOpcode() != Opcode) |
| Evan Cheng | a8e8a7c | 2009-11-07 04:04:34 +0000 | [diff] [blame] | 1636 | return false; |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1637 | if (MI0.getNumOperands() != MI1.getNumOperands()) |
| Evan Cheng | a8e8a7c | 2009-11-07 04:04:34 +0000 | [diff] [blame] | 1638 | return false; |
| 1639 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1640 | const MachineOperand &MO0 = MI0.getOperand(1); |
| 1641 | const MachineOperand &MO1 = MI1.getOperand(1); |
| Evan Cheng | a8e8a7c | 2009-11-07 04:04:34 +0000 | [diff] [blame] | 1642 | if (MO0.getOffset() != MO1.getOffset()) |
| 1643 | return false; |
| 1644 | |
| Tim Northover | 72360d2 | 2013-12-02 10:35:41 +0000 | [diff] [blame] | 1645 | if (Opcode == ARM::LDRLIT_ga_pcrel || |
| 1646 | Opcode == ARM::LDRLIT_ga_pcrel_ldr || |
| 1647 | Opcode == ARM::tLDRLIT_ga_pcrel || |
| 1648 | Opcode == ARM::MOV_ga_pcrel || |
| Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1649 | Opcode == ARM::MOV_ga_pcrel_ldr || |
| Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1650 | Opcode == ARM::t2MOV_ga_pcrel) |
| Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1651 | // Ignore the PC labels. |
| 1652 | return MO0.getGlobal() == MO1.getGlobal(); |
| 1653 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1654 | const MachineFunction *MF = MI0.getParent()->getParent(); |
| Evan Cheng | a8e8a7c | 2009-11-07 04:04:34 +0000 | [diff] [blame] | 1655 | const MachineConstantPool *MCP = MF->getConstantPool(); |
| 1656 | int CPI0 = MO0.getIndex(); |
| 1657 | int CPI1 = MO1.getIndex(); |
| 1658 | const MachineConstantPoolEntry &MCPE0 = MCP->getConstants()[CPI0]; |
| 1659 | const MachineConstantPoolEntry &MCPE1 = MCP->getConstants()[CPI1]; |
| Evan Cheng | f098bf1 | 2011-03-24 06:20:03 +0000 | [diff] [blame] | 1660 | bool isARMCP0 = MCPE0.isMachineConstantPoolEntry(); |
| 1661 | bool isARMCP1 = MCPE1.isMachineConstantPoolEntry(); |
| 1662 | if (isARMCP0 && isARMCP1) { |
| 1663 | ARMConstantPoolValue *ACPV0 = |
| 1664 | static_cast<ARMConstantPoolValue*>(MCPE0.Val.MachineCPVal); |
| 1665 | ARMConstantPoolValue *ACPV1 = |
| 1666 | static_cast<ARMConstantPoolValue*>(MCPE1.Val.MachineCPVal); |
| 1667 | return ACPV0->hasSameValue(ACPV1); |
| 1668 | } else if (!isARMCP0 && !isARMCP1) { |
| 1669 | return MCPE0.Val.ConstVal == MCPE1.Val.ConstVal; |
| 1670 | } |
| 1671 | return false; |
| Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1672 | } else if (Opcode == ARM::PICLDR) { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1673 | if (MI1.getOpcode() != Opcode) |
| Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1674 | return false; |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1675 | if (MI0.getNumOperands() != MI1.getNumOperands()) |
| Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1676 | return false; |
| 1677 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1678 | unsigned Addr0 = MI0.getOperand(1).getReg(); |
| 1679 | unsigned Addr1 = MI1.getOperand(1).getReg(); |
| Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1680 | if (Addr0 != Addr1) { |
| 1681 | if (!MRI || |
| 1682 | !TargetRegisterInfo::isVirtualRegister(Addr0) || |
| 1683 | !TargetRegisterInfo::isVirtualRegister(Addr1)) |
| 1684 | return false; |
| 1685 | |
| 1686 | // This assumes SSA form. |
| 1687 | MachineInstr *Def0 = MRI->getVRegDef(Addr0); |
| 1688 | MachineInstr *Def1 = MRI->getVRegDef(Addr1); |
| 1689 | // Check if the loaded value, e.g. a constantpool of a global address, are |
| 1690 | // the same. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1691 | if (!produceSameValue(*Def0, *Def1, MRI)) |
| Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1692 | return false; |
| 1693 | } |
| 1694 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1695 | for (unsigned i = 3, e = MI0.getNumOperands(); i != e; ++i) { |
| Francis Visoiu Mistrih | 7d9bef8 | 2018-01-09 17:31:07 +0000 | [diff] [blame] | 1696 | // %12 = PICLDR %11, 0, 14, %noreg |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1697 | const MachineOperand &MO0 = MI0.getOperand(i); |
| 1698 | const MachineOperand &MO1 = MI1.getOperand(i); |
| Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1699 | if (!MO0.isIdenticalTo(MO1)) |
| 1700 | return false; |
| 1701 | } |
| 1702 | return true; |
| Evan Cheng | a8e8a7c | 2009-11-07 04:04:34 +0000 | [diff] [blame] | 1703 | } |
| 1704 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1705 | return MI0.isIdenticalTo(MI1, MachineInstr::IgnoreVRegDefs); |
| Evan Cheng | a8e8a7c | 2009-11-07 04:04:34 +0000 | [diff] [blame] | 1706 | } |
| 1707 | |
| Bill Wendling | f470747 | 2010-06-23 23:00:16 +0000 | [diff] [blame] | 1708 | /// areLoadsFromSameBasePtr - This is used by the pre-regalloc scheduler to |
| 1709 | /// determine if two loads are loading from the same base address. It should |
| 1710 | /// only return true if the base pointers are the same and the only differences |
| 1711 | /// between the two addresses is the offset. It also returns the offsets by |
| 1712 | /// reference. |
| Andrew Trick | a7714a0 | 2012-11-12 19:40:10 +0000 | [diff] [blame] | 1713 | /// |
| 1714 | /// FIXME: remove this in favor of the MachineInstr interface once pre-RA-sched |
| 1715 | /// is permanently disabled. |
| Bill Wendling | f470747 | 2010-06-23 23:00:16 +0000 | [diff] [blame] | 1716 | bool ARMBaseInstrInfo::areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2, |
| 1717 | int64_t &Offset1, |
| 1718 | int64_t &Offset2) const { |
| 1719 | // Don't worry about Thumb: just ARM and Thumb2. |
| 1720 | if (Subtarget.isThumb1Only()) return false; |
| 1721 | |
| 1722 | if (!Load1->isMachineOpcode() || !Load2->isMachineOpcode()) |
| 1723 | return false; |
| 1724 | |
| 1725 | switch (Load1->getMachineOpcode()) { |
| 1726 | default: |
| 1727 | return false; |
| Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1728 | case ARM::LDRi12: |
| Jim Grosbach | 5a7c715 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 1729 | case ARM::LDRBi12: |
| Bill Wendling | f470747 | 2010-06-23 23:00:16 +0000 | [diff] [blame] | 1730 | case ARM::LDRD: |
| 1731 | case ARM::LDRH: |
| 1732 | case ARM::LDRSB: |
| 1733 | case ARM::LDRSH: |
| 1734 | case ARM::VLDRD: |
| 1735 | case ARM::VLDRS: |
| 1736 | case ARM::t2LDRi8: |
| Renato Golin | b184cd9 | 2013-08-14 16:35:29 +0000 | [diff] [blame] | 1737 | case ARM::t2LDRBi8: |
| Bill Wendling | f470747 | 2010-06-23 23:00:16 +0000 | [diff] [blame] | 1738 | case ARM::t2LDRDi8: |
| 1739 | case ARM::t2LDRSHi8: |
| 1740 | case ARM::t2LDRi12: |
| Renato Golin | b184cd9 | 2013-08-14 16:35:29 +0000 | [diff] [blame] | 1741 | case ARM::t2LDRBi12: |
| Bill Wendling | f470747 | 2010-06-23 23:00:16 +0000 | [diff] [blame] | 1742 | case ARM::t2LDRSHi12: |
| 1743 | break; |
| 1744 | } |
| 1745 | |
| 1746 | switch (Load2->getMachineOpcode()) { |
| 1747 | default: |
| 1748 | return false; |
| Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1749 | case ARM::LDRi12: |
| Jim Grosbach | 5a7c715 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 1750 | case ARM::LDRBi12: |
| Bill Wendling | f470747 | 2010-06-23 23:00:16 +0000 | [diff] [blame] | 1751 | case ARM::LDRD: |
| 1752 | case ARM::LDRH: |
| 1753 | case ARM::LDRSB: |
| 1754 | case ARM::LDRSH: |
| 1755 | case ARM::VLDRD: |
| 1756 | case ARM::VLDRS: |
| 1757 | case ARM::t2LDRi8: |
| Renato Golin | b184cd9 | 2013-08-14 16:35:29 +0000 | [diff] [blame] | 1758 | case ARM::t2LDRBi8: |
| Bill Wendling | f470747 | 2010-06-23 23:00:16 +0000 | [diff] [blame] | 1759 | case ARM::t2LDRSHi8: |
| 1760 | case ARM::t2LDRi12: |
| Renato Golin | b184cd9 | 2013-08-14 16:35:29 +0000 | [diff] [blame] | 1761 | case ARM::t2LDRBi12: |
| Bill Wendling | f470747 | 2010-06-23 23:00:16 +0000 | [diff] [blame] | 1762 | case ARM::t2LDRSHi12: |
| 1763 | break; |
| 1764 | } |
| 1765 | |
| 1766 | // Check if base addresses and chain operands match. |
| 1767 | if (Load1->getOperand(0) != Load2->getOperand(0) || |
| 1768 | Load1->getOperand(4) != Load2->getOperand(4)) |
| 1769 | return false; |
| 1770 | |
| 1771 | // Index should be Reg0. |
| 1772 | if (Load1->getOperand(3) != Load2->getOperand(3)) |
| 1773 | return false; |
| 1774 | |
| 1775 | // Determine the offsets. |
| 1776 | if (isa<ConstantSDNode>(Load1->getOperand(1)) && |
| 1777 | isa<ConstantSDNode>(Load2->getOperand(1))) { |
| 1778 | Offset1 = cast<ConstantSDNode>(Load1->getOperand(1))->getSExtValue(); |
| 1779 | Offset2 = cast<ConstantSDNode>(Load2->getOperand(1))->getSExtValue(); |
| 1780 | return true; |
| 1781 | } |
| 1782 | |
| 1783 | return false; |
| 1784 | } |
| 1785 | |
| 1786 | /// shouldScheduleLoadsNear - This is a used by the pre-regalloc scheduler to |
| Chris Lattner | 0ab5e2c | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 1787 | /// determine (in conjunction with areLoadsFromSameBasePtr) if two loads should |
| Bill Wendling | f470747 | 2010-06-23 23:00:16 +0000 | [diff] [blame] | 1788 | /// be scheduled togther. On some targets if two loads are loading from |
| 1789 | /// addresses in the same cache line, it's better if they are scheduled |
| 1790 | /// together. This function takes two integers that represent the load offsets |
| 1791 | /// from the common base address. It returns true if it decides it's desirable |
| 1792 | /// to schedule the two loads together. "NumLoads" is the number of loads that |
| 1793 | /// have already been scheduled after Load1. |
| Andrew Trick | a7714a0 | 2012-11-12 19:40:10 +0000 | [diff] [blame] | 1794 | /// |
| 1795 | /// FIXME: remove this in favor of the MachineInstr interface once pre-RA-sched |
| 1796 | /// is permanently disabled. |
| Bill Wendling | f470747 | 2010-06-23 23:00:16 +0000 | [diff] [blame] | 1797 | bool ARMBaseInstrInfo::shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2, |
| 1798 | int64_t Offset1, int64_t Offset2, |
| 1799 | unsigned NumLoads) const { |
| 1800 | // Don't worry about Thumb: just ARM and Thumb2. |
| 1801 | if (Subtarget.isThumb1Only()) return false; |
| 1802 | |
| 1803 | assert(Offset2 > Offset1); |
| 1804 | |
| 1805 | if ((Offset2 - Offset1) / 8 > 64) |
| 1806 | return false; |
| 1807 | |
| Renato Golin | b184cd9 | 2013-08-14 16:35:29 +0000 | [diff] [blame] | 1808 | // Check if the machine opcodes are different. If they are different |
| 1809 | // then we consider them to not be of the same base address, |
| 1810 | // EXCEPT in the case of Thumb2 byte loads where one is LDRBi8 and the other LDRBi12. |
| 1811 | // In this case, they are considered to be the same because they are different |
| 1812 | // encoding forms of the same basic instruction. |
| 1813 | if ((Load1->getMachineOpcode() != Load2->getMachineOpcode()) && |
| 1814 | !((Load1->getMachineOpcode() == ARM::t2LDRBi8 && |
| 1815 | Load2->getMachineOpcode() == ARM::t2LDRBi12) || |
| 1816 | (Load1->getMachineOpcode() == ARM::t2LDRBi12 && |
| 1817 | Load2->getMachineOpcode() == ARM::t2LDRBi8))) |
| Bill Wendling | f470747 | 2010-06-23 23:00:16 +0000 | [diff] [blame] | 1818 | return false; // FIXME: overly conservative? |
| 1819 | |
| 1820 | // Four loads in a row should be sufficient. |
| 1821 | if (NumLoads >= 3) |
| 1822 | return false; |
| 1823 | |
| 1824 | return true; |
| 1825 | } |
| 1826 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1827 | bool ARMBaseInstrInfo::isSchedulingBoundary(const MachineInstr &MI, |
| Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 1828 | const MachineBasicBlock *MBB, |
| 1829 | const MachineFunction &MF) const { |
| Jim Grosbach | ba3ece6 | 2010-06-25 18:43:14 +0000 | [diff] [blame] | 1830 | // Debug info is never a scheduling boundary. It's necessary to be explicit |
| 1831 | // due to the special treatment of IT instructions below, otherwise a |
| 1832 | // dbg_value followed by an IT will result in the IT instruction being |
| 1833 | // considered a scheduling hazard, which is wrong. It should be the actual |
| 1834 | // instruction preceding the dbg_value instruction(s), just like it is |
| 1835 | // when debug info is not present. |
| Shiva Chen | 801bf7e | 2018-05-09 02:42:00 +0000 | [diff] [blame] | 1836 | if (MI.isDebugInstr()) |
| Jim Grosbach | ba3ece6 | 2010-06-25 18:43:14 +0000 | [diff] [blame] | 1837 | return false; |
| 1838 | |
| Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 1839 | // Terminators and labels can't be scheduled around. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1840 | if (MI.isTerminator() || MI.isPosition()) |
| Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 1841 | return true; |
| 1842 | |
| 1843 | // Treat the start of the IT block as a scheduling boundary, but schedule |
| 1844 | // t2IT along with all instructions following it. |
| 1845 | // FIXME: This is a big hammer. But the alternative is to add all potential |
| 1846 | // true and anti dependencies to IT block instructions as implicit operands |
| 1847 | // to the t2IT instruction. The added compile time and complexity does not |
| 1848 | // seem worth it. |
| 1849 | MachineBasicBlock::const_iterator I = MI; |
| Shiva Chen | 801bf7e | 2018-05-09 02:42:00 +0000 | [diff] [blame] | 1850 | // Make sure to skip any debug instructions |
| 1851 | while (++I != MBB->end() && I->isDebugInstr()) |
| Jim Grosbach | ba3ece6 | 2010-06-25 18:43:14 +0000 | [diff] [blame] | 1852 | ; |
| 1853 | if (I != MBB->end() && I->getOpcode() == ARM::t2IT) |
| Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 1854 | return true; |
| 1855 | |
| 1856 | // Don't attempt to schedule around any instruction that defines |
| 1857 | // a stack-oriented pointer, as it's unlikely to be profitable. This |
| 1858 | // saves compile time, because it doesn't require every single |
| 1859 | // stack slot reference to depend on the instruction that does the |
| 1860 | // modification. |
| Jakob Stoklund Olesen | 6909faa | 2012-02-21 23:47:43 +0000 | [diff] [blame] | 1861 | // Calls don't actually change the stack pointer, even if they have imp-defs. |
| Jakob Stoklund Olesen | 5f37f1c | 2012-02-22 01:07:19 +0000 | [diff] [blame] | 1862 | // No ARM calling conventions change the stack pointer. (X86 calling |
| 1863 | // conventions sometimes do). |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1864 | if (!MI.isCall() && MI.definesRegister(ARM::SP)) |
| Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 1865 | return true; |
| 1866 | |
| 1867 | return false; |
| 1868 | } |
| 1869 | |
| Jakub Staszak | 9b07c0a | 2011-07-10 02:58:07 +0000 | [diff] [blame] | 1870 | bool ARMBaseInstrInfo:: |
| 1871 | isProfitableToIfCvt(MachineBasicBlock &MBB, |
| 1872 | unsigned NumCycles, unsigned ExtraPredCycles, |
| Cong Hou | c536bd9 | 2015-09-10 23:10:42 +0000 | [diff] [blame] | 1873 | BranchProbability Probability) const { |
| Cameron Zwarich | 8001850 | 2011-04-13 06:39:16 +0000 | [diff] [blame] | 1874 | if (!NumCycles) |
| Evan Cheng | 02b184d | 2010-06-25 22:42:03 +0000 | [diff] [blame] | 1875 | return false; |
| Michael J. Spencer | e7f00cb | 2010-10-05 06:00:33 +0000 | [diff] [blame] | 1876 | |
| Peter Collingbourne | 6529523 | 2015-04-23 20:31:30 +0000 | [diff] [blame] | 1877 | // If we are optimizing for size, see if the branch in the predecessor can be |
| 1878 | // lowered to cbn?z by the constant island lowering pass, and return false if |
| 1879 | // so. This results in a shorter instruction sequence. |
| Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 1880 | if (MBB.getParent()->getFunction().optForSize()) { |
| Peter Collingbourne | 6529523 | 2015-04-23 20:31:30 +0000 | [diff] [blame] | 1881 | MachineBasicBlock *Pred = *MBB.pred_begin(); |
| 1882 | if (!Pred->empty()) { |
| 1883 | MachineInstr *LastMI = &*Pred->rbegin(); |
| 1884 | if (LastMI->getOpcode() == ARM::t2Bcc) { |
| 1885 | MachineBasicBlock::iterator CmpMI = LastMI; |
| 1886 | if (CmpMI != Pred->begin()) { |
| 1887 | --CmpMI; |
| 1888 | if (CmpMI->getOpcode() == ARM::tCMPi8 || |
| 1889 | CmpMI->getOpcode() == ARM::t2CMPri) { |
| 1890 | unsigned Reg = CmpMI->getOperand(0).getReg(); |
| 1891 | unsigned PredReg = 0; |
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 1892 | ARMCC::CondCodes P = getInstrPredicate(*CmpMI, PredReg); |
| Peter Collingbourne | 6529523 | 2015-04-23 20:31:30 +0000 | [diff] [blame] | 1893 | if (P == ARMCC::AL && CmpMI->getOperand(1).getImm() == 0 && |
| 1894 | isARMLowRegister(Reg)) |
| 1895 | return false; |
| 1896 | } |
| 1897 | } |
| 1898 | } |
| 1899 | } |
| 1900 | } |
| Artyom Skrobov | 283316b | 2017-03-14 13:38:45 +0000 | [diff] [blame] | 1901 | return isProfitableToIfCvt(MBB, NumCycles, ExtraPredCycles, |
| 1902 | MBB, 0, 0, Probability); |
| Evan Cheng | 02b184d | 2010-06-25 22:42:03 +0000 | [diff] [blame] | 1903 | } |
| Michael J. Spencer | e7f00cb | 2010-10-05 06:00:33 +0000 | [diff] [blame] | 1904 | |
| Evan Cheng | 02b184d | 2010-06-25 22:42:03 +0000 | [diff] [blame] | 1905 | bool ARMBaseInstrInfo:: |
| John Brawn | 75d76e5 | 2017-06-28 14:11:15 +0000 | [diff] [blame] | 1906 | isProfitableToIfCvt(MachineBasicBlock &TBB, |
| Evan Cheng | debf9c5 | 2010-11-03 00:45:17 +0000 | [diff] [blame] | 1907 | unsigned TCycles, unsigned TExtra, |
| John Brawn | 75d76e5 | 2017-06-28 14:11:15 +0000 | [diff] [blame] | 1908 | MachineBasicBlock &FBB, |
| Evan Cheng | debf9c5 | 2010-11-03 00:45:17 +0000 | [diff] [blame] | 1909 | unsigned FCycles, unsigned FExtra, |
| Cong Hou | c536bd9 | 2015-09-10 23:10:42 +0000 | [diff] [blame] | 1910 | BranchProbability Probability) const { |
| Artyom Skrobov | 283316b | 2017-03-14 13:38:45 +0000 | [diff] [blame] | 1911 | if (!TCycles) |
| Owen Anderson | 88af7d0 | 2010-09-28 18:32:13 +0000 | [diff] [blame] | 1912 | return false; |
| Michael J. Spencer | e7f00cb | 2010-10-05 06:00:33 +0000 | [diff] [blame] | 1913 | |
| Owen Anderson | 88af7d0 | 2010-09-28 18:32:13 +0000 | [diff] [blame] | 1914 | // Attempt to estimate the relative costs of predication versus branching. |
| Cong Hou | f9f9ffb | 2015-09-18 18:19:40 +0000 | [diff] [blame] | 1915 | // Here we scale up each component of UnpredCost to avoid precision issue when |
| 1916 | // scaling TCycles/FCycles by Probability. |
| 1917 | const unsigned ScalingUpFactor = 1024; |
| Jakub Staszak | 9b07c0a | 2011-07-10 02:58:07 +0000 | [diff] [blame] | 1918 | |
| John Brawn | 75d76e5 | 2017-06-28 14:11:15 +0000 | [diff] [blame] | 1919 | unsigned PredCost = (TCycles + FCycles + TExtra + FExtra) * ScalingUpFactor; |
| 1920 | unsigned UnpredCost; |
| 1921 | if (!Subtarget.hasBranchPredictor()) { |
| 1922 | // When we don't have a branch predictor it's always cheaper to not take a |
| 1923 | // branch than take it, so we have to take that into account. |
| 1924 | unsigned NotTakenBranchCost = 1; |
| 1925 | unsigned TakenBranchCost = Subtarget.getMispredictionPenalty(); |
| 1926 | unsigned TUnpredCycles, FUnpredCycles; |
| 1927 | if (!FCycles) { |
| 1928 | // Triangle: TBB is the fallthrough |
| 1929 | TUnpredCycles = TCycles + NotTakenBranchCost; |
| 1930 | FUnpredCycles = TakenBranchCost; |
| 1931 | } else { |
| 1932 | // Diamond: TBB is the block that is branched to, FBB is the fallthrough |
| 1933 | TUnpredCycles = TCycles + TakenBranchCost; |
| 1934 | FUnpredCycles = FCycles + NotTakenBranchCost; |
| John Brawn | 97cc283 | 2017-07-12 13:23:10 +0000 | [diff] [blame] | 1935 | // The branch at the end of FBB will disappear when it's predicated, so |
| 1936 | // discount it from PredCost. |
| 1937 | PredCost -= 1 * ScalingUpFactor; |
| John Brawn | 75d76e5 | 2017-06-28 14:11:15 +0000 | [diff] [blame] | 1938 | } |
| 1939 | // The total cost is the cost of each path scaled by their probabilites |
| 1940 | unsigned TUnpredCost = Probability.scale(TUnpredCycles * ScalingUpFactor); |
| 1941 | unsigned FUnpredCost = Probability.getCompl().scale(FUnpredCycles * ScalingUpFactor); |
| 1942 | UnpredCost = TUnpredCost + FUnpredCost; |
| 1943 | // When predicating assume that the first IT can be folded away but later |
| 1944 | // ones cost one cycle each |
| 1945 | if (Subtarget.isThumb2() && TCycles + FCycles > 4) { |
| 1946 | PredCost += ((TCycles + FCycles - 4) / 4) * ScalingUpFactor; |
| 1947 | } |
| 1948 | } else { |
| 1949 | unsigned TUnpredCost = Probability.scale(TCycles * ScalingUpFactor); |
| 1950 | unsigned FUnpredCost = |
| 1951 | Probability.getCompl().scale(FCycles * ScalingUpFactor); |
| 1952 | UnpredCost = TUnpredCost + FUnpredCost; |
| 1953 | UnpredCost += 1 * ScalingUpFactor; // The branch itself |
| 1954 | UnpredCost += Subtarget.getMispredictionPenalty() * ScalingUpFactor / 10; |
| 1955 | } |
| 1956 | |
| 1957 | return PredCost <= UnpredCost; |
| Evan Cheng | 02b184d | 2010-06-25 22:42:03 +0000 | [diff] [blame] | 1958 | } |
| 1959 | |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 1960 | bool |
| 1961 | ARMBaseInstrInfo::isProfitableToUnpredicate(MachineBasicBlock &TMBB, |
| 1962 | MachineBasicBlock &FMBB) const { |
| Diana Picus | c5baa43 | 2016-06-23 07:47:35 +0000 | [diff] [blame] | 1963 | // Reduce false anti-dependencies to let the target's out-of-order execution |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 1964 | // engine do its thing. |
| Diana Picus | c5baa43 | 2016-06-23 07:47:35 +0000 | [diff] [blame] | 1965 | return Subtarget.isProfitableToUnpredicate(); |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 1966 | } |
| 1967 | |
| Evan Cheng | 2aa91cc | 2009-08-08 03:20:32 +0000 | [diff] [blame] | 1968 | /// getInstrPredicate - If instruction is predicated, returns its predicate |
| 1969 | /// condition, otherwise returns AL. It also returns the condition code |
| 1970 | /// register by reference. |
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 1971 | ARMCC::CondCodes llvm::getInstrPredicate(const MachineInstr &MI, |
| 1972 | unsigned &PredReg) { |
| 1973 | int PIdx = MI.findFirstPredOperandIdx(); |
| Evan Cheng | 2aa91cc | 2009-08-08 03:20:32 +0000 | [diff] [blame] | 1974 | if (PIdx == -1) { |
| 1975 | PredReg = 0; |
| 1976 | return ARMCC::AL; |
| 1977 | } |
| 1978 | |
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 1979 | PredReg = MI.getOperand(PIdx+1).getReg(); |
| 1980 | return (ARMCC::CondCodes)MI.getOperand(PIdx).getImm(); |
| Evan Cheng | 2aa91cc | 2009-08-08 03:20:32 +0000 | [diff] [blame] | 1981 | } |
| 1982 | |
| Matthias Braun | fa3872e | 2015-05-18 20:27:55 +0000 | [diff] [blame] | 1983 | unsigned llvm::getMatchingCondBranchOpcode(unsigned Opc) { |
| Evan Cheng | 056c669 | 2009-07-27 18:20:05 +0000 | [diff] [blame] | 1984 | if (Opc == ARM::B) |
| 1985 | return ARM::Bcc; |
| David Blaikie | 46a9f01 | 2012-01-20 21:51:11 +0000 | [diff] [blame] | 1986 | if (Opc == ARM::tB) |
| Evan Cheng | 056c669 | 2009-07-27 18:20:05 +0000 | [diff] [blame] | 1987 | return ARM::tBcc; |
| David Blaikie | 46a9f01 | 2012-01-20 21:51:11 +0000 | [diff] [blame] | 1988 | if (Opc == ARM::t2B) |
| 1989 | return ARM::t2Bcc; |
| Evan Cheng | 056c669 | 2009-07-27 18:20:05 +0000 | [diff] [blame] | 1990 | |
| 1991 | llvm_unreachable("Unknown unconditional branch opcode!"); |
| Evan Cheng | 056c669 | 2009-07-27 18:20:05 +0000 | [diff] [blame] | 1992 | } |
| 1993 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1994 | MachineInstr *ARMBaseInstrInfo::commuteInstructionImpl(MachineInstr &MI, |
| Andrew Kaylor | 16c4da0 | 2015-09-28 20:33:22 +0000 | [diff] [blame] | 1995 | bool NewMI, |
| 1996 | unsigned OpIdx1, |
| 1997 | unsigned OpIdx2) const { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1998 | switch (MI.getOpcode()) { |
| Jakob Stoklund Olesen | 0a5b72f | 2012-04-04 18:23:42 +0000 | [diff] [blame] | 1999 | case ARM::MOVCCr: |
| 2000 | case ARM::t2MOVCCr: { |
| 2001 | // MOVCC can be commuted by inverting the condition. |
| 2002 | unsigned PredReg = 0; |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2003 | ARMCC::CondCodes CC = getInstrPredicate(MI, PredReg); |
| Jakob Stoklund Olesen | 0a5b72f | 2012-04-04 18:23:42 +0000 | [diff] [blame] | 2004 | // MOVCC AL can't be inverted. Shouldn't happen. |
| 2005 | if (CC == ARMCC::AL || PredReg != ARM::CPSR) |
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2006 | return nullptr; |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2007 | MachineInstr *CommutedMI = |
| 2008 | TargetInstrInfo::commuteInstructionImpl(MI, NewMI, OpIdx1, OpIdx2); |
| 2009 | if (!CommutedMI) |
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2010 | return nullptr; |
| Jakob Stoklund Olesen | 0a5b72f | 2012-04-04 18:23:42 +0000 | [diff] [blame] | 2011 | // After swapping the MOVCC operands, also invert the condition. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2012 | CommutedMI->getOperand(CommutedMI->findFirstPredOperandIdx()) |
| 2013 | .setImm(ARMCC::getOppositeCondition(CC)); |
| 2014 | return CommutedMI; |
| Jakob Stoklund Olesen | 0a5b72f | 2012-04-04 18:23:42 +0000 | [diff] [blame] | 2015 | } |
| 2016 | } |
| Andrew Kaylor | 16c4da0 | 2015-09-28 20:33:22 +0000 | [diff] [blame] | 2017 | return TargetInstrInfo::commuteInstructionImpl(MI, NewMI, OpIdx1, OpIdx2); |
| Jakob Stoklund Olesen | 0a5b72f | 2012-04-04 18:23:42 +0000 | [diff] [blame] | 2018 | } |
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 2019 | |
| Jakob Stoklund Olesen | 6cb9612 | 2012-08-15 22:16:39 +0000 | [diff] [blame] | 2020 | /// Identify instructions that can be folded into a MOVCC instruction, and |
| Jakob Stoklund Olesen | f831059 | 2012-09-05 23:58:02 +0000 | [diff] [blame] | 2021 | /// return the defining instruction. |
| 2022 | static MachineInstr *canFoldIntoMOVCC(unsigned Reg, |
| 2023 | const MachineRegisterInfo &MRI, |
| 2024 | const TargetInstrInfo *TII) { |
| Jakob Stoklund Olesen | 6cb9612 | 2012-08-15 22:16:39 +0000 | [diff] [blame] | 2025 | if (!TargetRegisterInfo::isVirtualRegister(Reg)) |
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2026 | return nullptr; |
| Jakob Stoklund Olesen | 6cb9612 | 2012-08-15 22:16:39 +0000 | [diff] [blame] | 2027 | if (!MRI.hasOneNonDBGUse(Reg)) |
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2028 | return nullptr; |
| Jakob Stoklund Olesen | f831059 | 2012-09-05 23:58:02 +0000 | [diff] [blame] | 2029 | MachineInstr *MI = MRI.getVRegDef(Reg); |
| Jakob Stoklund Olesen | 6cb9612 | 2012-08-15 22:16:39 +0000 | [diff] [blame] | 2030 | if (!MI) |
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2031 | return nullptr; |
| Jakob Stoklund Olesen | f831059 | 2012-09-05 23:58:02 +0000 | [diff] [blame] | 2032 | // MI is folded into the MOVCC by predicating it. |
| 2033 | if (!MI->isPredicable()) |
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2034 | return nullptr; |
| Jakob Stoklund Olesen | 6cb9612 | 2012-08-15 22:16:39 +0000 | [diff] [blame] | 2035 | // Check if MI has any non-dead defs or physreg uses. This also detects |
| 2036 | // predicated instructions which will be reading CPSR. |
| 2037 | for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) { |
| 2038 | const MachineOperand &MO = MI->getOperand(i); |
| Jakob Stoklund Olesen | 7b1a2e8 | 2012-08-17 20:55:34 +0000 | [diff] [blame] | 2039 | // Reject frame index operands, PEI can't handle the predicated pseudos. |
| 2040 | if (MO.isFI() || MO.isCPI() || MO.isJTI()) |
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2041 | return nullptr; |
| Jakob Stoklund Olesen | 6cb9612 | 2012-08-15 22:16:39 +0000 | [diff] [blame] | 2042 | if (!MO.isReg()) |
| 2043 | continue; |
| Jakob Stoklund Olesen | f831059 | 2012-09-05 23:58:02 +0000 | [diff] [blame] | 2044 | // MI can't have any tied operands, that would conflict with predication. |
| 2045 | if (MO.isTied()) |
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2046 | return nullptr; |
| Jakob Stoklund Olesen | 6cb9612 | 2012-08-15 22:16:39 +0000 | [diff] [blame] | 2047 | if (TargetRegisterInfo::isPhysicalRegister(MO.getReg())) |
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2048 | return nullptr; |
| Jakob Stoklund Olesen | 6cb9612 | 2012-08-15 22:16:39 +0000 | [diff] [blame] | 2049 | if (MO.isDef() && !MO.isDead()) |
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2050 | return nullptr; |
| Jakob Stoklund Olesen | 6cb9612 | 2012-08-15 22:16:39 +0000 | [diff] [blame] | 2051 | } |
| Jakob Stoklund Olesen | f831059 | 2012-09-05 23:58:02 +0000 | [diff] [blame] | 2052 | bool DontMoveAcrossStores = true; |
| Matthias Braun | 07066cc | 2015-05-19 21:22:20 +0000 | [diff] [blame] | 2053 | if (!MI->isSafeToMove(/* AliasAnalysis = */ nullptr, DontMoveAcrossStores)) |
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2054 | return nullptr; |
| Jakob Stoklund Olesen | f831059 | 2012-09-05 23:58:02 +0000 | [diff] [blame] | 2055 | return MI; |
| Jakob Stoklund Olesen | 6cb9612 | 2012-08-15 22:16:39 +0000 | [diff] [blame] | 2056 | } |
| 2057 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2058 | bool ARMBaseInstrInfo::analyzeSelect(const MachineInstr &MI, |
| Jakob Stoklund Olesen | c19bf02 | 2012-08-16 23:14:20 +0000 | [diff] [blame] | 2059 | SmallVectorImpl<MachineOperand> &Cond, |
| 2060 | unsigned &TrueOp, unsigned &FalseOp, |
| 2061 | bool &Optimizable) const { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2062 | assert((MI.getOpcode() == ARM::MOVCCr || MI.getOpcode() == ARM::t2MOVCCr) && |
| Jakob Stoklund Olesen | c19bf02 | 2012-08-16 23:14:20 +0000 | [diff] [blame] | 2063 | "Unknown select instruction"); |
| 2064 | // MOVCC operands: |
| 2065 | // 0: Def. |
| 2066 | // 1: True use. |
| 2067 | // 2: False use. |
| 2068 | // 3: Condition code. |
| 2069 | // 4: CPSR use. |
| 2070 | TrueOp = 1; |
| 2071 | FalseOp = 2; |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2072 | Cond.push_back(MI.getOperand(3)); |
| 2073 | Cond.push_back(MI.getOperand(4)); |
| Jakob Stoklund Olesen | c19bf02 | 2012-08-16 23:14:20 +0000 | [diff] [blame] | 2074 | // We can always fold a def. |
| 2075 | Optimizable = true; |
| 2076 | return false; |
| 2077 | } |
| 2078 | |
| Mehdi Amini | 22e5974 | 2015-01-13 07:07:13 +0000 | [diff] [blame] | 2079 | MachineInstr * |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2080 | ARMBaseInstrInfo::optimizeSelect(MachineInstr &MI, |
| Mehdi Amini | 22e5974 | 2015-01-13 07:07:13 +0000 | [diff] [blame] | 2081 | SmallPtrSetImpl<MachineInstr *> &SeenMIs, |
| 2082 | bool PreferFalse) const { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2083 | assert((MI.getOpcode() == ARM::MOVCCr || MI.getOpcode() == ARM::t2MOVCCr) && |
| Jakob Stoklund Olesen | c19bf02 | 2012-08-16 23:14:20 +0000 | [diff] [blame] | 2084 | "Unknown select instruction"); |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2085 | MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo(); |
| 2086 | MachineInstr *DefMI = canFoldIntoMOVCC(MI.getOperand(2).getReg(), MRI, this); |
| Jakob Stoklund Olesen | f831059 | 2012-09-05 23:58:02 +0000 | [diff] [blame] | 2087 | bool Invert = !DefMI; |
| 2088 | if (!DefMI) |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2089 | DefMI = canFoldIntoMOVCC(MI.getOperand(1).getReg(), MRI, this); |
| Jakob Stoklund Olesen | f831059 | 2012-09-05 23:58:02 +0000 | [diff] [blame] | 2090 | if (!DefMI) |
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2091 | return nullptr; |
| Jakob Stoklund Olesen | c19bf02 | 2012-08-16 23:14:20 +0000 | [diff] [blame] | 2092 | |
| Matthias Braun | 2f169f9 | 2013-10-04 16:52:56 +0000 | [diff] [blame] | 2093 | // Find new register class to use. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2094 | MachineOperand FalseReg = MI.getOperand(Invert ? 2 : 1); |
| 2095 | unsigned DestReg = MI.getOperand(0).getReg(); |
| Matthias Braun | 2f169f9 | 2013-10-04 16:52:56 +0000 | [diff] [blame] | 2096 | const TargetRegisterClass *PreviousClass = MRI.getRegClass(FalseReg.getReg()); |
| 2097 | if (!MRI.constrainRegClass(DestReg, PreviousClass)) |
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2098 | return nullptr; |
| Matthias Braun | 2f169f9 | 2013-10-04 16:52:56 +0000 | [diff] [blame] | 2099 | |
| Jakob Stoklund Olesen | c19bf02 | 2012-08-16 23:14:20 +0000 | [diff] [blame] | 2100 | // Create a new predicated version of DefMI. |
| 2101 | // Rfalse is the first use. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2102 | MachineInstrBuilder NewMI = |
| 2103 | BuildMI(*MI.getParent(), MI, MI.getDebugLoc(), DefMI->getDesc(), DestReg); |
| Jakob Stoklund Olesen | c19bf02 | 2012-08-16 23:14:20 +0000 | [diff] [blame] | 2104 | |
| 2105 | // Copy all the DefMI operands, excluding its (null) predicate. |
| 2106 | const MCInstrDesc &DefDesc = DefMI->getDesc(); |
| 2107 | for (unsigned i = 1, e = DefDesc.getNumOperands(); |
| 2108 | i != e && !DefDesc.OpInfo[i].isPredicate(); ++i) |
| Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 2109 | NewMI.add(DefMI->getOperand(i)); |
| Jakob Stoklund Olesen | c19bf02 | 2012-08-16 23:14:20 +0000 | [diff] [blame] | 2110 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2111 | unsigned CondCode = MI.getOperand(3).getImm(); |
| Jakob Stoklund Olesen | c19bf02 | 2012-08-16 23:14:20 +0000 | [diff] [blame] | 2112 | if (Invert) |
| 2113 | NewMI.addImm(ARMCC::getOppositeCondition(ARMCC::CondCodes(CondCode))); |
| 2114 | else |
| 2115 | NewMI.addImm(CondCode); |
| Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 2116 | NewMI.add(MI.getOperand(4)); |
| Jakob Stoklund Olesen | c19bf02 | 2012-08-16 23:14:20 +0000 | [diff] [blame] | 2117 | |
| 2118 | // DefMI is not the -S version that sets CPSR, so add an optional %noreg. |
| 2119 | if (NewMI->hasOptionalDef()) |
| Diana Picus | 8a73f55 | 2017-01-13 10:18:01 +0000 | [diff] [blame] | 2120 | NewMI.add(condCodeOp()); |
| Jakob Stoklund Olesen | c19bf02 | 2012-08-16 23:14:20 +0000 | [diff] [blame] | 2121 | |
| Jakob Stoklund Olesen | f831059 | 2012-09-05 23:58:02 +0000 | [diff] [blame] | 2122 | // The output register value when the predicate is false is an implicit |
| 2123 | // register operand tied to the first def. |
| 2124 | // The tie makes the register allocator ensure the FalseReg is allocated the |
| 2125 | // same register as operand 0. |
| Jakob Stoklund Olesen | f831059 | 2012-09-05 23:58:02 +0000 | [diff] [blame] | 2126 | FalseReg.setImplicit(); |
| Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 2127 | NewMI.add(FalseReg); |
| Jakob Stoklund Olesen | f831059 | 2012-09-05 23:58:02 +0000 | [diff] [blame] | 2128 | NewMI->tieOperands(0, NewMI->getNumOperands() - 1); |
| 2129 | |
| Mehdi Amini | 22e5974 | 2015-01-13 07:07:13 +0000 | [diff] [blame] | 2130 | // Update SeenMIs set: register newly created MI and erase removed DefMI. |
| 2131 | SeenMIs.insert(NewMI); |
| 2132 | SeenMIs.erase(DefMI); |
| 2133 | |
| Pete Cooper | 2127b00 | 2015-04-30 23:57:47 +0000 | [diff] [blame] | 2134 | // If MI is inside a loop, and DefMI is outside the loop, then kill flags on |
| 2135 | // DefMI would be invalid when tranferred inside the loop. Checking for a |
| 2136 | // loop is expensive, but at least remove kill flags if they are in different |
| 2137 | // BBs. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2138 | if (DefMI->getParent() != MI.getParent()) |
| Pete Cooper | 2127b00 | 2015-04-30 23:57:47 +0000 | [diff] [blame] | 2139 | NewMI->clearKillInfo(); |
| 2140 | |
| Jakob Stoklund Olesen | c19bf02 | 2012-08-16 23:14:20 +0000 | [diff] [blame] | 2141 | // The caller will erase MI, but not DefMI. |
| 2142 | DefMI->eraseFromParent(); |
| 2143 | return NewMI; |
| 2144 | } |
| 2145 | |
| Andrew Trick | 924123a | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 2146 | /// Map pseudo instructions that imply an 'S' bit onto real opcodes. Whether the |
| 2147 | /// instruction is encoded with an 'S' bit is determined by the optional CPSR |
| 2148 | /// def operand. |
| 2149 | /// |
| 2150 | /// This will go away once we can teach tblgen how to set the optional CPSR def |
| 2151 | /// operand itself. |
| 2152 | struct AddSubFlagsOpcodePair { |
| Craig Topper | 2fbd130 | 2012-05-24 03:59:11 +0000 | [diff] [blame] | 2153 | uint16_t PseudoOpc; |
| 2154 | uint16_t MachineOpc; |
| Andrew Trick | 924123a | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 2155 | }; |
| 2156 | |
| Craig Topper | 2fbd130 | 2012-05-24 03:59:11 +0000 | [diff] [blame] | 2157 | static const AddSubFlagsOpcodePair AddSubFlagsOpcodeMap[] = { |
| Andrew Trick | 924123a | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 2158 | {ARM::ADDSri, ARM::ADDri}, |
| 2159 | {ARM::ADDSrr, ARM::ADDrr}, |
| 2160 | {ARM::ADDSrsi, ARM::ADDrsi}, |
| 2161 | {ARM::ADDSrsr, ARM::ADDrsr}, |
| 2162 | |
| 2163 | {ARM::SUBSri, ARM::SUBri}, |
| 2164 | {ARM::SUBSrr, ARM::SUBrr}, |
| 2165 | {ARM::SUBSrsi, ARM::SUBrsi}, |
| 2166 | {ARM::SUBSrsr, ARM::SUBrsr}, |
| 2167 | |
| 2168 | {ARM::RSBSri, ARM::RSBri}, |
| Andrew Trick | 924123a | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 2169 | {ARM::RSBSrsi, ARM::RSBrsi}, |
| 2170 | {ARM::RSBSrsr, ARM::RSBrsr}, |
| 2171 | |
| Artyom Skrobov | 92c0653 | 2017-03-22 23:35:51 +0000 | [diff] [blame] | 2172 | {ARM::tADDSi3, ARM::tADDi3}, |
| 2173 | {ARM::tADDSi8, ARM::tADDi8}, |
| 2174 | {ARM::tADDSrr, ARM::tADDrr}, |
| 2175 | {ARM::tADCS, ARM::tADC}, |
| 2176 | |
| 2177 | {ARM::tSUBSi3, ARM::tSUBi3}, |
| 2178 | {ARM::tSUBSi8, ARM::tSUBi8}, |
| 2179 | {ARM::tSUBSrr, ARM::tSUBrr}, |
| 2180 | {ARM::tSBCS, ARM::tSBC}, |
| 2181 | |
| Andrew Trick | 924123a | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 2182 | {ARM::t2ADDSri, ARM::t2ADDri}, |
| 2183 | {ARM::t2ADDSrr, ARM::t2ADDrr}, |
| 2184 | {ARM::t2ADDSrs, ARM::t2ADDrs}, |
| 2185 | |
| 2186 | {ARM::t2SUBSri, ARM::t2SUBri}, |
| 2187 | {ARM::t2SUBSrr, ARM::t2SUBrr}, |
| 2188 | {ARM::t2SUBSrs, ARM::t2SUBrs}, |
| 2189 | |
| 2190 | {ARM::t2RSBSri, ARM::t2RSBri}, |
| 2191 | {ARM::t2RSBSrs, ARM::t2RSBrs}, |
| 2192 | }; |
| 2193 | |
| 2194 | unsigned llvm::convertAddSubFlagsOpcode(unsigned OldOpc) { |
| Craig Topper | 2fbd130 | 2012-05-24 03:59:11 +0000 | [diff] [blame] | 2195 | for (unsigned i = 0, e = array_lengthof(AddSubFlagsOpcodeMap); i != e; ++i) |
| 2196 | if (OldOpc == AddSubFlagsOpcodeMap[i].PseudoOpc) |
| 2197 | return AddSubFlagsOpcodeMap[i].MachineOpc; |
| Andrew Trick | 924123a | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 2198 | return 0; |
| 2199 | } |
| 2200 | |
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 2201 | void llvm::emitARMRegPlusImmediate(MachineBasicBlock &MBB, |
| Benjamin Kramer | bdc4956 | 2016-06-12 15:39:02 +0000 | [diff] [blame] | 2202 | MachineBasicBlock::iterator &MBBI, |
| 2203 | const DebugLoc &dl, unsigned DestReg, |
| 2204 | unsigned BaseReg, int NumBytes, |
| 2205 | ARMCC::CondCodes Pred, unsigned PredReg, |
| 2206 | const ARMBaseInstrInfo &TII, |
| 2207 | unsigned MIFlags) { |
| Tim Northover | c9432eb | 2013-11-04 23:04:15 +0000 | [diff] [blame] | 2208 | if (NumBytes == 0 && DestReg != BaseReg) { |
| 2209 | BuildMI(MBB, MBBI, dl, TII.get(ARM::MOVr), DestReg) |
| Diana Picus | bd66b7d | 2017-01-20 08:15:24 +0000 | [diff] [blame] | 2210 | .addReg(BaseReg, RegState::Kill) |
| 2211 | .add(predOps(Pred, PredReg)) |
| 2212 | .add(condCodeOp()) |
| 2213 | .setMIFlags(MIFlags); |
| Tim Northover | c9432eb | 2013-11-04 23:04:15 +0000 | [diff] [blame] | 2214 | return; |
| 2215 | } |
| 2216 | |
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 2217 | bool isSub = NumBytes < 0; |
| 2218 | if (isSub) NumBytes = -NumBytes; |
| 2219 | |
| 2220 | while (NumBytes) { |
| 2221 | unsigned RotAmt = ARM_AM::getSOImmValRotate(NumBytes); |
| 2222 | unsigned ThisVal = NumBytes & ARM_AM::rotr32(0xFF, RotAmt); |
| 2223 | assert(ThisVal && "Didn't extract field correctly"); |
| 2224 | |
| 2225 | // We will handle these bits from offset, clear them. |
| 2226 | NumBytes &= ~ThisVal; |
| 2227 | |
| 2228 | assert(ARM_AM::getSOImmVal(ThisVal) != -1 && "Bit extraction didn't work?"); |
| 2229 | |
| 2230 | // Build the new ADD / SUB. |
| 2231 | unsigned Opc = isSub ? ARM::SUBri : ARM::ADDri; |
| 2232 | BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg) |
| Diana Picus | bd66b7d | 2017-01-20 08:15:24 +0000 | [diff] [blame] | 2233 | .addReg(BaseReg, RegState::Kill) |
| 2234 | .addImm(ThisVal) |
| 2235 | .add(predOps(Pred, PredReg)) |
| 2236 | .add(condCodeOp()) |
| 2237 | .setMIFlags(MIFlags); |
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 2238 | BaseReg = DestReg; |
| 2239 | } |
| 2240 | } |
| 2241 | |
| Tim Northover | dee8604 | 2013-12-02 14:46:26 +0000 | [diff] [blame] | 2242 | bool llvm::tryFoldSPUpdateIntoPushPop(const ARMSubtarget &Subtarget, |
| 2243 | MachineFunction &MF, MachineInstr *MI, |
| Tim Northover | 93bcc66 | 2013-11-08 17:18:07 +0000 | [diff] [blame] | 2244 | unsigned NumBytes) { |
| 2245 | // This optimisation potentially adds lots of load and store |
| 2246 | // micro-operations, it's only really a great benefit to code-size. |
| Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 2247 | if (!MF.getFunction().optForMinSize()) |
| Tim Northover | 93bcc66 | 2013-11-08 17:18:07 +0000 | [diff] [blame] | 2248 | return false; |
| 2249 | |
| 2250 | // If only one register is pushed/popped, LLVM can use an LDR/STR |
| 2251 | // instead. We can't modify those so make sure we're dealing with an |
| 2252 | // instruction we understand. |
| 2253 | bool IsPop = isPopOpcode(MI->getOpcode()); |
| 2254 | bool IsPush = isPushOpcode(MI->getOpcode()); |
| 2255 | if (!IsPush && !IsPop) |
| 2256 | return false; |
| 2257 | |
| 2258 | bool IsVFPPushPop = MI->getOpcode() == ARM::VSTMDDB_UPD || |
| 2259 | MI->getOpcode() == ARM::VLDMDIA_UPD; |
| 2260 | bool IsT1PushPop = MI->getOpcode() == ARM::tPUSH || |
| 2261 | MI->getOpcode() == ARM::tPOP || |
| 2262 | MI->getOpcode() == ARM::tPOP_RET; |
| 2263 | |
| 2264 | assert((IsT1PushPop || (MI->getOperand(0).getReg() == ARM::SP && |
| 2265 | MI->getOperand(1).getReg() == ARM::SP)) && |
| 2266 | "trying to fold sp update into non-sp-updating push/pop"); |
| 2267 | |
| 2268 | // The VFP push & pop act on D-registers, so we can only fold an adjustment |
| 2269 | // by a multiple of 8 bytes in correctly. Similarly rN is 4-bytes. Don't try |
| 2270 | // if this is violated. |
| 2271 | if (NumBytes % (IsVFPPushPop ? 8 : 4) != 0) |
| 2272 | return false; |
| 2273 | |
| 2274 | // ARM and Thumb2 push/pop insts have explicit "sp, sp" operands (+ |
| 2275 | // pred) so the list starts at 4. Thumb1 starts after the predicate. |
| 2276 | int RegListIdx = IsT1PushPop ? 2 : 4; |
| 2277 | |
| 2278 | // Calculate the space we'll need in terms of registers. |
| Tim Northover | a9cc385 | 2016-10-26 20:01:00 +0000 | [diff] [blame] | 2279 | unsigned RegsNeeded; |
| 2280 | const TargetRegisterClass *RegClass; |
| Tim Northover | 93bcc66 | 2013-11-08 17:18:07 +0000 | [diff] [blame] | 2281 | if (IsVFPPushPop) { |
| Tim Northover | 93bcc66 | 2013-11-08 17:18:07 +0000 | [diff] [blame] | 2282 | RegsNeeded = NumBytes / 8; |
| Tim Northover | a9cc385 | 2016-10-26 20:01:00 +0000 | [diff] [blame] | 2283 | RegClass = &ARM::DPRRegClass; |
| Tim Northover | 93bcc66 | 2013-11-08 17:18:07 +0000 | [diff] [blame] | 2284 | } else { |
| Tim Northover | 93bcc66 | 2013-11-08 17:18:07 +0000 | [diff] [blame] | 2285 | RegsNeeded = NumBytes / 4; |
| Tim Northover | a9cc385 | 2016-10-26 20:01:00 +0000 | [diff] [blame] | 2286 | RegClass = &ARM::GPRRegClass; |
| Tim Northover | 93bcc66 | 2013-11-08 17:18:07 +0000 | [diff] [blame] | 2287 | } |
| 2288 | |
| 2289 | // We're going to have to strip all list operands off before |
| 2290 | // re-adding them since the order matters, so save the existing ones |
| 2291 | // for later. |
| 2292 | SmallVector<MachineOperand, 4> RegList; |
| Tim Northover | a9cc385 | 2016-10-26 20:01:00 +0000 | [diff] [blame] | 2293 | |
| 2294 | // We're also going to need the first register transferred by this |
| 2295 | // instruction, which won't necessarily be the first register in the list. |
| 2296 | unsigned FirstRegEnc = -1; |
| Tim Northover | 93bcc66 | 2013-11-08 17:18:07 +0000 | [diff] [blame] | 2297 | |
| Tim Northover | 93bcc66 | 2013-11-08 17:18:07 +0000 | [diff] [blame] | 2298 | const TargetRegisterInfo *TRI = MF.getRegInfo().getTargetRegisterInfo(); |
| Tim Northover | a9cc385 | 2016-10-26 20:01:00 +0000 | [diff] [blame] | 2299 | for (int i = MI->getNumOperands() - 1; i >= RegListIdx; --i) { |
| 2300 | MachineOperand &MO = MI->getOperand(i); |
| 2301 | RegList.push_back(MO); |
| 2302 | |
| 2303 | if (MO.isReg() && TRI->getEncodingValue(MO.getReg()) < FirstRegEnc) |
| 2304 | FirstRegEnc = TRI->getEncodingValue(MO.getReg()); |
| 2305 | } |
| 2306 | |
| Tim Northover | 45479dc | 2013-12-01 14:16:24 +0000 | [diff] [blame] | 2307 | const MCPhysReg *CSRegs = TRI->getCalleeSavedRegs(&MF); |
| Tim Northover | 93bcc66 | 2013-11-08 17:18:07 +0000 | [diff] [blame] | 2308 | |
| 2309 | // Now try to find enough space in the reglist to allocate NumBytes. |
| Tim Northover | a9cc385 | 2016-10-26 20:01:00 +0000 | [diff] [blame] | 2310 | for (int CurRegEnc = FirstRegEnc - 1; CurRegEnc >= 0 && RegsNeeded; |
| 2311 | --CurRegEnc) { |
| 2312 | unsigned CurReg = RegClass->getRegister(CurRegEnc); |
| Tim Northover | 93bcc66 | 2013-11-08 17:18:07 +0000 | [diff] [blame] | 2313 | if (!IsPop) { |
| Momchil Velikov | ac7c5c1 | 2018-01-08 14:47:19 +0000 | [diff] [blame] | 2314 | // Pushing any register is completely harmless, mark the register involved |
| 2315 | // as undef since we don't care about its value and must not restore it |
| 2316 | // during stack unwinding. |
| Tim Northover | 93bcc66 | 2013-11-08 17:18:07 +0000 | [diff] [blame] | 2317 | RegList.push_back(MachineOperand::CreateReg(CurReg, false, false, |
| 2318 | false, false, true)); |
| Tim Northover | 45479dc | 2013-12-01 14:16:24 +0000 | [diff] [blame] | 2319 | --RegsNeeded; |
| Tim Northover | 93bcc66 | 2013-11-08 17:18:07 +0000 | [diff] [blame] | 2320 | continue; |
| 2321 | } |
| 2322 | |
| Tim Northover | 45479dc | 2013-12-01 14:16:24 +0000 | [diff] [blame] | 2323 | // However, we can only pop an extra register if it's not live. For |
| 2324 | // registers live within the function we might clobber a return value |
| 2325 | // register; the other way a register can be live here is if it's |
| 2326 | // callee-saved. |
| 2327 | if (isCalleeSavedRegister(CurReg, CSRegs) || |
| Matthias Braun | 60d69e2 | 2015-12-11 19:42:09 +0000 | [diff] [blame] | 2328 | MI->getParent()->computeRegisterLiveness(TRI, CurReg, MI) != |
| 2329 | MachineBasicBlock::LQR_Dead) { |
| Tim Northover | 45479dc | 2013-12-01 14:16:24 +0000 | [diff] [blame] | 2330 | // VFP pops don't allow holes in the register list, so any skip is fatal |
| 2331 | // for our transformation. GPR pops do, so we should just keep looking. |
| 2332 | if (IsVFPPushPop) |
| 2333 | return false; |
| 2334 | else |
| 2335 | continue; |
| 2336 | } |
| Tim Northover | 93bcc66 | 2013-11-08 17:18:07 +0000 | [diff] [blame] | 2337 | |
| 2338 | // Mark the unimportant registers as <def,dead> in the POP. |
| Lang Hames | 1ca1123 | 2013-11-22 00:46:32 +0000 | [diff] [blame] | 2339 | RegList.push_back(MachineOperand::CreateReg(CurReg, true, false, false, |
| 2340 | true)); |
| Tim Northover | 45479dc | 2013-12-01 14:16:24 +0000 | [diff] [blame] | 2341 | --RegsNeeded; |
| Tim Northover | 93bcc66 | 2013-11-08 17:18:07 +0000 | [diff] [blame] | 2342 | } |
| 2343 | |
| 2344 | if (RegsNeeded > 0) |
| 2345 | return false; |
| 2346 | |
| 2347 | // Finally we know we can profitably perform the optimisation so go |
| 2348 | // ahead: strip all existing registers off and add them back again |
| 2349 | // in the right order. |
| 2350 | for (int i = MI->getNumOperands() - 1; i >= RegListIdx; --i) |
| 2351 | MI->RemoveOperand(i); |
| 2352 | |
| 2353 | // Add the complete list back in. |
| 2354 | MachineInstrBuilder MIB(MF, &*MI); |
| 2355 | for (int i = RegList.size() - 1; i >= 0; --i) |
| Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 2356 | MIB.add(RegList[i]); |
| Tim Northover | 93bcc66 | 2013-11-08 17:18:07 +0000 | [diff] [blame] | 2357 | |
| 2358 | return true; |
| 2359 | } |
| 2360 | |
| Evan Cheng | 7a37b1a | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 2361 | bool llvm::rewriteARMFrameIndex(MachineInstr &MI, unsigned FrameRegIdx, |
| 2362 | unsigned FrameReg, int &Offset, |
| 2363 | const ARMBaseInstrInfo &TII) { |
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 2364 | unsigned Opcode = MI.getOpcode(); |
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 2365 | const MCInstrDesc &Desc = MI.getDesc(); |
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 2366 | unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask); |
| 2367 | bool isSub = false; |
| Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 2368 | |
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 2369 | // Memory operands in inline assembly always use AddrMode2. |
| 2370 | if (Opcode == ARM::INLINEASM) |
| 2371 | AddrMode = ARMII::AddrMode2; |
| Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 2372 | |
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 2373 | if (Opcode == ARM::ADDri) { |
| 2374 | Offset += MI.getOperand(FrameRegIdx+1).getImm(); |
| 2375 | if (Offset == 0) { |
| 2376 | // Turn it into a move. |
| 2377 | MI.setDesc(TII.get(ARM::MOVr)); |
| 2378 | MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); |
| 2379 | MI.RemoveOperand(FrameRegIdx+1); |
| Evan Cheng | 7a37b1a | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 2380 | Offset = 0; |
| 2381 | return true; |
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 2382 | } else if (Offset < 0) { |
| 2383 | Offset = -Offset; |
| 2384 | isSub = true; |
| 2385 | MI.setDesc(TII.get(ARM::SUBri)); |
| 2386 | } |
| 2387 | |
| 2388 | // Common case: small offset, fits into instruction. |
| 2389 | if (ARM_AM::getSOImmVal(Offset) != -1) { |
| 2390 | // Replace the FrameIndex with sp / fp |
| 2391 | MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); |
| 2392 | MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset); |
| Evan Cheng | 7a37b1a | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 2393 | Offset = 0; |
| 2394 | return true; |
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 2395 | } |
| 2396 | |
| 2397 | // Otherwise, pull as much of the immedidate into this ADDri/SUBri |
| 2398 | // as possible. |
| 2399 | unsigned RotAmt = ARM_AM::getSOImmValRotate(Offset); |
| 2400 | unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xFF, RotAmt); |
| 2401 | |
| 2402 | // We will handle these bits from offset, clear them. |
| 2403 | Offset &= ~ThisImmVal; |
| 2404 | |
| 2405 | // Get the properly encoded SOImmVal field. |
| 2406 | assert(ARM_AM::getSOImmVal(ThisImmVal) != -1 && |
| 2407 | "Bit extraction didn't work?"); |
| 2408 | MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal); |
| 2409 | } else { |
| 2410 | unsigned ImmIdx = 0; |
| 2411 | int InstrOffs = 0; |
| 2412 | unsigned NumBits = 0; |
| 2413 | unsigned Scale = 1; |
| 2414 | switch (AddrMode) { |
| Eugene Zelenko | e6cf437 | 2017-01-26 23:40:06 +0000 | [diff] [blame] | 2415 | case ARMII::AddrMode_i12: |
| Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 2416 | ImmIdx = FrameRegIdx + 1; |
| 2417 | InstrOffs = MI.getOperand(ImmIdx).getImm(); |
| 2418 | NumBits = 12; |
| 2419 | break; |
| Eugene Zelenko | e6cf437 | 2017-01-26 23:40:06 +0000 | [diff] [blame] | 2420 | case ARMII::AddrMode2: |
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 2421 | ImmIdx = FrameRegIdx+2; |
| 2422 | InstrOffs = ARM_AM::getAM2Offset(MI.getOperand(ImmIdx).getImm()); |
| 2423 | if (ARM_AM::getAM2Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub) |
| 2424 | InstrOffs *= -1; |
| 2425 | NumBits = 12; |
| 2426 | break; |
| Eugene Zelenko | e6cf437 | 2017-01-26 23:40:06 +0000 | [diff] [blame] | 2427 | case ARMII::AddrMode3: |
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 2428 | ImmIdx = FrameRegIdx+2; |
| 2429 | InstrOffs = ARM_AM::getAM3Offset(MI.getOperand(ImmIdx).getImm()); |
| 2430 | if (ARM_AM::getAM3Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub) |
| 2431 | InstrOffs *= -1; |
| 2432 | NumBits = 8; |
| 2433 | break; |
| Anton Korobeynikov | 887d05c | 2009-08-08 13:35:48 +0000 | [diff] [blame] | 2434 | case ARMII::AddrMode4: |
| Jim Grosbach | 01c1cae | 2009-11-15 21:45:34 +0000 | [diff] [blame] | 2435 | case ARMII::AddrMode6: |
| Evan Cheng | 7a37b1a | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 2436 | // Can't fold any offset even if it's zero. |
| 2437 | return false; |
| Eugene Zelenko | e6cf437 | 2017-01-26 23:40:06 +0000 | [diff] [blame] | 2438 | case ARMII::AddrMode5: |
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 2439 | ImmIdx = FrameRegIdx+1; |
| 2440 | InstrOffs = ARM_AM::getAM5Offset(MI.getOperand(ImmIdx).getImm()); |
| 2441 | if (ARM_AM::getAM5Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub) |
| 2442 | InstrOffs *= -1; |
| 2443 | NumBits = 8; |
| 2444 | Scale = 4; |
| 2445 | break; |
| Sjoerd Meijer | 011de9c | 2018-01-26 09:26:40 +0000 | [diff] [blame] | 2446 | case ARMII::AddrMode5FP16: |
| 2447 | ImmIdx = FrameRegIdx+1; |
| 2448 | InstrOffs = ARM_AM::getAM5Offset(MI.getOperand(ImmIdx).getImm()); |
| 2449 | if (ARM_AM::getAM5Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub) |
| 2450 | InstrOffs *= -1; |
| 2451 | NumBits = 8; |
| 2452 | Scale = 2; |
| 2453 | break; |
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 2454 | default: |
| 2455 | llvm_unreachable("Unsupported addressing mode!"); |
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 2456 | } |
| 2457 | |
| 2458 | Offset += InstrOffs * Scale; |
| 2459 | assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!"); |
| 2460 | if (Offset < 0) { |
| 2461 | Offset = -Offset; |
| 2462 | isSub = true; |
| 2463 | } |
| 2464 | |
| 2465 | // Attempt to fold address comp. if opcode has offset bits |
| 2466 | if (NumBits > 0) { |
| 2467 | // Common case: small offset, fits into instruction. |
| 2468 | MachineOperand &ImmOp = MI.getOperand(ImmIdx); |
| 2469 | int ImmedOffset = Offset / Scale; |
| 2470 | unsigned Mask = (1 << NumBits) - 1; |
| 2471 | if ((unsigned)Offset <= Mask * Scale) { |
| 2472 | // Replace the FrameIndex with sp |
| 2473 | MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); |
| Jim Grosbach | 9d2d1f0 | 2010-10-27 01:19:41 +0000 | [diff] [blame] | 2474 | // FIXME: When addrmode2 goes away, this will simplify (like the |
| 2475 | // T2 version), as the LDR.i12 versions don't need the encoding |
| 2476 | // tricks for the offset value. |
| 2477 | if (isSub) { |
| 2478 | if (AddrMode == ARMII::AddrMode_i12) |
| 2479 | ImmedOffset = -ImmedOffset; |
| 2480 | else |
| 2481 | ImmedOffset |= 1 << NumBits; |
| 2482 | } |
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 2483 | ImmOp.ChangeToImmediate(ImmedOffset); |
| Evan Cheng | 7a37b1a | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 2484 | Offset = 0; |
| 2485 | return true; |
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 2486 | } |
| Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 2487 | |
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 2488 | // Otherwise, it didn't fit. Pull in what we can to simplify the immed. |
| 2489 | ImmedOffset = ImmedOffset & Mask; |
| Jim Grosbach | 8bf1483 | 2010-10-27 16:50:31 +0000 | [diff] [blame] | 2490 | if (isSub) { |
| 2491 | if (AddrMode == ARMII::AddrMode_i12) |
| 2492 | ImmedOffset = -ImmedOffset; |
| 2493 | else |
| 2494 | ImmedOffset |= 1 << NumBits; |
| 2495 | } |
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 2496 | ImmOp.ChangeToImmediate(ImmedOffset); |
| 2497 | Offset &= ~(Mask*Scale); |
| 2498 | } |
| 2499 | } |
| 2500 | |
| Evan Cheng | 7a37b1a | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 2501 | Offset = (isSub) ? -Offset : Offset; |
| 2502 | return Offset == 0; |
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 2503 | } |
| Bill Wendling | 7de9d52 | 2010-08-06 01:32:48 +0000 | [diff] [blame] | 2504 | |
| Manman Ren | 6fa76dc | 2012-06-29 21:33:59 +0000 | [diff] [blame] | 2505 | /// analyzeCompare - For a comparison instruction, return the source registers |
| 2506 | /// in SrcReg and SrcReg2 if having two register operands, and the value it |
| 2507 | /// compares against in CmpValue. Return true if the comparison instruction |
| 2508 | /// can be analyzed. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2509 | bool ARMBaseInstrInfo::analyzeCompare(const MachineInstr &MI, unsigned &SrcReg, |
| 2510 | unsigned &SrcReg2, int &CmpMask, |
| 2511 | int &CmpValue) const { |
| 2512 | switch (MI.getOpcode()) { |
| Bill Wendling | 7de9d52 | 2010-08-06 01:32:48 +0000 | [diff] [blame] | 2513 | default: break; |
| Bill Wendling | 79553ba | 2010-08-11 00:23:00 +0000 | [diff] [blame] | 2514 | case ARM::CMPri: |
| Bill Wendling | 7de9d52 | 2010-08-06 01:32:48 +0000 | [diff] [blame] | 2515 | case ARM::t2CMPri: |
| James Molloy | 0f41227 | 2016-09-09 09:51:06 +0000 | [diff] [blame] | 2516 | case ARM::tCMPi8: |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2517 | SrcReg = MI.getOperand(0).getReg(); |
| Manman Ren | 6fa76dc | 2012-06-29 21:33:59 +0000 | [diff] [blame] | 2518 | SrcReg2 = 0; |
| Gabor Greif | adbbb93 | 2010-09-21 12:01:15 +0000 | [diff] [blame] | 2519 | CmpMask = ~0; |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2520 | CmpValue = MI.getOperand(1).getImm(); |
| Bill Wendling | 7de9d52 | 2010-08-06 01:32:48 +0000 | [diff] [blame] | 2521 | return true; |
| Manman Ren | dc8ad00 | 2012-05-11 01:30:47 +0000 | [diff] [blame] | 2522 | case ARM::CMPrr: |
| 2523 | case ARM::t2CMPrr: |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2524 | SrcReg = MI.getOperand(0).getReg(); |
| 2525 | SrcReg2 = MI.getOperand(1).getReg(); |
| Manman Ren | dc8ad00 | 2012-05-11 01:30:47 +0000 | [diff] [blame] | 2526 | CmpMask = ~0; |
| 2527 | CmpValue = 0; |
| 2528 | return true; |
| Gabor Greif | adbbb93 | 2010-09-21 12:01:15 +0000 | [diff] [blame] | 2529 | case ARM::TSTri: |
| 2530 | case ARM::t2TSTri: |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2531 | SrcReg = MI.getOperand(0).getReg(); |
| Manman Ren | 6fa76dc | 2012-06-29 21:33:59 +0000 | [diff] [blame] | 2532 | SrcReg2 = 0; |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2533 | CmpMask = MI.getOperand(1).getImm(); |
| Gabor Greif | adbbb93 | 2010-09-21 12:01:15 +0000 | [diff] [blame] | 2534 | CmpValue = 0; |
| 2535 | return true; |
| 2536 | } |
| 2537 | |
| 2538 | return false; |
| 2539 | } |
| 2540 | |
| Gabor Greif | d36e3e8 | 2010-09-29 10:12:08 +0000 | [diff] [blame] | 2541 | /// isSuitableForMask - Identify a suitable 'and' instruction that |
| 2542 | /// operates on the given source register and applies the same mask |
| 2543 | /// as a 'tst' instruction. Provide a limited look-through for copies. |
| 2544 | /// When successful, MI will hold the found instruction. |
| 2545 | static bool isSuitableForMask(MachineInstr *&MI, unsigned SrcReg, |
| Gabor Greif | 1a25ae8 | 2010-09-21 13:30:57 +0000 | [diff] [blame] | 2546 | int CmpMask, bool CommonUse) { |
| Gabor Greif | d36e3e8 | 2010-09-29 10:12:08 +0000 | [diff] [blame] | 2547 | switch (MI->getOpcode()) { |
| Gabor Greif | adbbb93 | 2010-09-21 12:01:15 +0000 | [diff] [blame] | 2548 | case ARM::ANDri: |
| 2549 | case ARM::t2ANDri: |
| Gabor Greif | d36e3e8 | 2010-09-29 10:12:08 +0000 | [diff] [blame] | 2550 | if (CmpMask != MI->getOperand(2).getImm()) |
| Gabor Greif | 1a25ae8 | 2010-09-21 13:30:57 +0000 | [diff] [blame] | 2551 | return false; |
| Gabor Greif | d36e3e8 | 2010-09-29 10:12:08 +0000 | [diff] [blame] | 2552 | if (SrcReg == MI->getOperand(CommonUse ? 1 : 0).getReg()) |
| Gabor Greif | adbbb93 | 2010-09-21 12:01:15 +0000 | [diff] [blame] | 2553 | return true; |
| 2554 | break; |
| Bill Wendling | 7de9d52 | 2010-08-06 01:32:48 +0000 | [diff] [blame] | 2555 | } |
| 2556 | |
| 2557 | return false; |
| 2558 | } |
| 2559 | |
| Manman Ren | b1b3db6 | 2012-06-29 22:06:19 +0000 | [diff] [blame] | 2560 | /// getSwappedCondition - assume the flags are set by MI(a,b), return |
| 2561 | /// the condition code if we modify the instructions such that flags are |
| 2562 | /// set by MI(b,a). |
| 2563 | inline static ARMCC::CondCodes getSwappedCondition(ARMCC::CondCodes CC) { |
| 2564 | switch (CC) { |
| 2565 | default: return ARMCC::AL; |
| 2566 | case ARMCC::EQ: return ARMCC::EQ; |
| 2567 | case ARMCC::NE: return ARMCC::NE; |
| 2568 | case ARMCC::HS: return ARMCC::LS; |
| 2569 | case ARMCC::LO: return ARMCC::HI; |
| 2570 | case ARMCC::HI: return ARMCC::LO; |
| 2571 | case ARMCC::LS: return ARMCC::HS; |
| 2572 | case ARMCC::GE: return ARMCC::LE; |
| 2573 | case ARMCC::LT: return ARMCC::GT; |
| 2574 | case ARMCC::GT: return ARMCC::LT; |
| 2575 | case ARMCC::LE: return ARMCC::GE; |
| 2576 | } |
| 2577 | } |
| 2578 | |
| Joel Galenson | fe7fa40 | 2018-01-17 19:19:05 +0000 | [diff] [blame] | 2579 | /// getCmpToAddCondition - assume the flags are set by CMP(a,b), return |
| 2580 | /// the condition code if we modify the instructions such that flags are |
| 2581 | /// set by ADD(a,b,X). |
| 2582 | inline static ARMCC::CondCodes getCmpToAddCondition(ARMCC::CondCodes CC) { |
| 2583 | switch (CC) { |
| 2584 | default: return ARMCC::AL; |
| 2585 | case ARMCC::HS: return ARMCC::LO; |
| 2586 | case ARMCC::LO: return ARMCC::HS; |
| 2587 | case ARMCC::VS: return ARMCC::VS; |
| 2588 | case ARMCC::VC: return ARMCC::VC; |
| 2589 | } |
| 2590 | } |
| 2591 | |
| Manman Ren | b1b3db6 | 2012-06-29 22:06:19 +0000 | [diff] [blame] | 2592 | /// isRedundantFlagInstr - check whether the first instruction, whose only |
| 2593 | /// purpose is to update flags, can be made redundant. |
| 2594 | /// CMPrr can be made redundant by SUBrr if the operands are the same. |
| 2595 | /// CMPri can be made redundant by SUBri if the operands are the same. |
| Joel Galenson | fe7fa40 | 2018-01-17 19:19:05 +0000 | [diff] [blame] | 2596 | /// CMPrr(r0, r1) can be made redundant by ADDr[ri](r0, r1, X). |
| Manman Ren | b1b3db6 | 2012-06-29 22:06:19 +0000 | [diff] [blame] | 2597 | /// This function can be extended later on. |
| Joel Galenson | fe7fa40 | 2018-01-17 19:19:05 +0000 | [diff] [blame] | 2598 | inline static bool isRedundantFlagInstr(const MachineInstr *CmpI, |
| 2599 | unsigned SrcReg, unsigned SrcReg2, |
| 2600 | int ImmValue, const MachineInstr *OI) { |
| Manman Ren | b1b3db6 | 2012-06-29 22:06:19 +0000 | [diff] [blame] | 2601 | if ((CmpI->getOpcode() == ARM::CMPrr || |
| 2602 | CmpI->getOpcode() == ARM::t2CMPrr) && |
| 2603 | (OI->getOpcode() == ARM::SUBrr || |
| 2604 | OI->getOpcode() == ARM::t2SUBrr) && |
| 2605 | ((OI->getOperand(1).getReg() == SrcReg && |
| 2606 | OI->getOperand(2).getReg() == SrcReg2) || |
| 2607 | (OI->getOperand(1).getReg() == SrcReg2 && |
| 2608 | OI->getOperand(2).getReg() == SrcReg))) |
| 2609 | return true; |
| 2610 | |
| 2611 | if ((CmpI->getOpcode() == ARM::CMPri || |
| 2612 | CmpI->getOpcode() == ARM::t2CMPri) && |
| 2613 | (OI->getOpcode() == ARM::SUBri || |
| 2614 | OI->getOpcode() == ARM::t2SUBri) && |
| 2615 | OI->getOperand(1).getReg() == SrcReg && |
| 2616 | OI->getOperand(2).getImm() == ImmValue) |
| 2617 | return true; |
| Joel Galenson | fe7fa40 | 2018-01-17 19:19:05 +0000 | [diff] [blame] | 2618 | |
| 2619 | if ((CmpI->getOpcode() == ARM::CMPrr || CmpI->getOpcode() == ARM::t2CMPrr) && |
| 2620 | (OI->getOpcode() == ARM::ADDrr || OI->getOpcode() == ARM::t2ADDrr || |
| 2621 | OI->getOpcode() == ARM::ADDri || OI->getOpcode() == ARM::t2ADDri) && |
| 2622 | OI->getOperand(0).isReg() && OI->getOperand(1).isReg() && |
| 2623 | OI->getOperand(0).getReg() == SrcReg && |
| 2624 | OI->getOperand(1).getReg() == SrcReg2) |
| 2625 | return true; |
| Manman Ren | b1b3db6 | 2012-06-29 22:06:19 +0000 | [diff] [blame] | 2626 | return false; |
| 2627 | } |
| 2628 | |
| Sjoerd Meijer | 2db2a94 | 2017-01-20 13:10:12 +0000 | [diff] [blame] | 2629 | static bool isOptimizeCompareCandidate(MachineInstr *MI, bool &IsThumb1) { |
| 2630 | switch (MI->getOpcode()) { |
| 2631 | default: return false; |
| 2632 | case ARM::tLSLri: |
| 2633 | case ARM::tLSRri: |
| 2634 | case ARM::tLSLrr: |
| 2635 | case ARM::tLSRrr: |
| 2636 | case ARM::tSUBrr: |
| 2637 | case ARM::tADDrr: |
| 2638 | case ARM::tADDi3: |
| 2639 | case ARM::tADDi8: |
| 2640 | case ARM::tSUBi3: |
| 2641 | case ARM::tSUBi8: |
| 2642 | case ARM::tMUL: |
| 2643 | IsThumb1 = true; |
| 2644 | LLVM_FALLTHROUGH; |
| 2645 | case ARM::RSBrr: |
| 2646 | case ARM::RSBri: |
| 2647 | case ARM::RSCrr: |
| 2648 | case ARM::RSCri: |
| 2649 | case ARM::ADDrr: |
| 2650 | case ARM::ADDri: |
| 2651 | case ARM::ADCrr: |
| 2652 | case ARM::ADCri: |
| 2653 | case ARM::SUBrr: |
| 2654 | case ARM::SUBri: |
| 2655 | case ARM::SBCrr: |
| 2656 | case ARM::SBCri: |
| 2657 | case ARM::t2RSBri: |
| 2658 | case ARM::t2ADDrr: |
| 2659 | case ARM::t2ADDri: |
| 2660 | case ARM::t2ADCrr: |
| 2661 | case ARM::t2ADCri: |
| 2662 | case ARM::t2SUBrr: |
| 2663 | case ARM::t2SUBri: |
| 2664 | case ARM::t2SBCrr: |
| 2665 | case ARM::t2SBCri: |
| 2666 | case ARM::ANDrr: |
| 2667 | case ARM::ANDri: |
| 2668 | case ARM::t2ANDrr: |
| 2669 | case ARM::t2ANDri: |
| 2670 | case ARM::ORRrr: |
| 2671 | case ARM::ORRri: |
| 2672 | case ARM::t2ORRrr: |
| 2673 | case ARM::t2ORRri: |
| 2674 | case ARM::EORrr: |
| 2675 | case ARM::EORri: |
| 2676 | case ARM::t2EORrr: |
| 2677 | case ARM::t2EORri: |
| 2678 | case ARM::t2LSRri: |
| 2679 | case ARM::t2LSRrr: |
| 2680 | case ARM::t2LSLri: |
| 2681 | case ARM::t2LSLrr: |
| 2682 | return true; |
| 2683 | } |
| 2684 | } |
| 2685 | |
| Manman Ren | 6fa76dc | 2012-06-29 21:33:59 +0000 | [diff] [blame] | 2686 | /// optimizeCompareInstr - Convert the instruction supplying the argument to the |
| 2687 | /// comparison into one that sets the zero bit in the flags register; |
| 2688 | /// Remove a redundant Compare instruction if an earlier instruction can set the |
| 2689 | /// flags in the same way as Compare. |
| 2690 | /// E.g. SUBrr(r1,r2) and CMPrr(r1,r2). We also handle the case where two |
| 2691 | /// operands are swapped: SUBrr(r1,r2) and CMPrr(r2,r1), by updating the |
| 2692 | /// condition code of instructions which use the flags. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2693 | bool ARMBaseInstrInfo::optimizeCompareInstr( |
| 2694 | MachineInstr &CmpInstr, unsigned SrcReg, unsigned SrcReg2, int CmpMask, |
| 2695 | int CmpValue, const MachineRegisterInfo *MRI) const { |
| Manman Ren | b1b3db6 | 2012-06-29 22:06:19 +0000 | [diff] [blame] | 2696 | // Get the unique definition of SrcReg. |
| 2697 | MachineInstr *MI = MRI->getUniqueVRegDef(SrcReg); |
| 2698 | if (!MI) return false; |
| Bill Wendling | 0412300 | 2010-09-10 23:34:19 +0000 | [diff] [blame] | 2699 | |
| Gabor Greif | adbbb93 | 2010-09-21 12:01:15 +0000 | [diff] [blame] | 2700 | // Masked compares sometimes use the same register as the corresponding 'and'. |
| 2701 | if (CmpMask != ~0) { |
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 2702 | if (!isSuitableForMask(MI, SrcReg, CmpMask, false) || isPredicated(*MI)) { |
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2703 | MI = nullptr; |
| Owen Anderson | 16c6bf4 | 2014-03-13 23:12:04 +0000 | [diff] [blame] | 2704 | for (MachineRegisterInfo::use_instr_iterator |
| 2705 | UI = MRI->use_instr_begin(SrcReg), UE = MRI->use_instr_end(); |
| 2706 | UI != UE; ++UI) { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2707 | if (UI->getParent() != CmpInstr.getParent()) |
| 2708 | continue; |
| Gabor Greif | d36e3e8 | 2010-09-29 10:12:08 +0000 | [diff] [blame] | 2709 | MachineInstr *PotentialAND = &*UI; |
| Jakob Stoklund Olesen | 8b9dce5 | 2012-09-10 19:17:25 +0000 | [diff] [blame] | 2710 | if (!isSuitableForMask(PotentialAND, SrcReg, CmpMask, true) || |
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 2711 | isPredicated(*PotentialAND)) |
| Gabor Greif | adbbb93 | 2010-09-21 12:01:15 +0000 | [diff] [blame] | 2712 | continue; |
| Gabor Greif | d36e3e8 | 2010-09-29 10:12:08 +0000 | [diff] [blame] | 2713 | MI = PotentialAND; |
| Gabor Greif | adbbb93 | 2010-09-21 12:01:15 +0000 | [diff] [blame] | 2714 | break; |
| 2715 | } |
| 2716 | if (!MI) return false; |
| 2717 | } |
| 2718 | } |
| 2719 | |
| Manman Ren | dc8ad00 | 2012-05-11 01:30:47 +0000 | [diff] [blame] | 2720 | // Get ready to iterate backward from CmpInstr. |
| 2721 | MachineBasicBlock::iterator I = CmpInstr, E = MI, |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2722 | B = CmpInstr.getParent()->begin(); |
| Bill Wendling | 59ebe44 | 2010-10-09 00:03:48 +0000 | [diff] [blame] | 2723 | |
| 2724 | // Early exit if CmpInstr is at the beginning of the BB. |
| 2725 | if (I == B) return false; |
| 2726 | |
| Manman Ren | dc8ad00 | 2012-05-11 01:30:47 +0000 | [diff] [blame] | 2727 | // There are two possible candidates which can be changed to set CPSR: |
| Joel Galenson | fe7fa40 | 2018-01-17 19:19:05 +0000 | [diff] [blame] | 2728 | // One is MI, the other is a SUB or ADD instruction. |
| 2729 | // For CMPrr(r1,r2), we are looking for SUB(r1,r2), SUB(r2,r1), or |
| 2730 | // ADDr[ri](r1, r2, X). |
| Manman Ren | dc8ad00 | 2012-05-11 01:30:47 +0000 | [diff] [blame] | 2731 | // For CMPri(r1, CmpValue), we are looking for SUBri(r1, CmpValue). |
| Joel Galenson | fe7fa40 | 2018-01-17 19:19:05 +0000 | [diff] [blame] | 2732 | MachineInstr *SubAdd = nullptr; |
| Manman Ren | 6fa76dc | 2012-06-29 21:33:59 +0000 | [diff] [blame] | 2733 | if (SrcReg2 != 0) |
| Manman Ren | dc8ad00 | 2012-05-11 01:30:47 +0000 | [diff] [blame] | 2734 | // MI is not a candidate for CMPrr. |
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2735 | MI = nullptr; |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2736 | else if (MI->getParent() != CmpInstr.getParent() || CmpValue != 0) { |
| Manman Ren | dc8ad00 | 2012-05-11 01:30:47 +0000 | [diff] [blame] | 2737 | // Conservatively refuse to convert an instruction which isn't in the same |
| 2738 | // BB as the comparison. |
| Joel Galenson | fe7fa40 | 2018-01-17 19:19:05 +0000 | [diff] [blame] | 2739 | // For CMPri w/ CmpValue != 0, a SubAdd may still be a candidate. |
| Jan Wen Voung | d21194f | 2015-02-02 16:56:50 +0000 | [diff] [blame] | 2740 | // Thus we cannot return here. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2741 | if (CmpInstr.getOpcode() == ARM::CMPri || |
| 2742 | CmpInstr.getOpcode() == ARM::t2CMPri) |
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2743 | MI = nullptr; |
| Manman Ren | dc8ad00 | 2012-05-11 01:30:47 +0000 | [diff] [blame] | 2744 | else |
| 2745 | return false; |
| 2746 | } |
| 2747 | |
| Sjoerd Meijer | 2db2a94 | 2017-01-20 13:10:12 +0000 | [diff] [blame] | 2748 | bool IsThumb1 = false; |
| 2749 | if (MI && !isOptimizeCompareCandidate(MI, IsThumb1)) |
| 2750 | return false; |
| 2751 | |
| 2752 | // We also want to do this peephole for cases like this: if (a*b == 0), |
| 2753 | // and optimise away the CMP instruction from the generated code sequence: |
| 2754 | // MULS, MOVS, MOVS, CMP. Here the MOVS instructions load the boolean values |
| 2755 | // resulting from the select instruction, but these MOVS instructions for |
| 2756 | // Thumb1 (V6M) are flag setting and are thus preventing this optimisation. |
| 2757 | // However, if we only have MOVS instructions in between the CMP and the |
| 2758 | // other instruction (the MULS in this example), then the CPSR is dead so we |
| 2759 | // can safely reorder the sequence into: MOVS, MOVS, MULS, CMP. We do this |
| 2760 | // reordering and then continue the analysis hoping we can eliminate the |
| 2761 | // CMP. This peephole works on the vregs, so is still in SSA form. As a |
| 2762 | // consequence, the movs won't redefine/kill the MUL operands which would |
| 2763 | // make this reordering illegal. |
| 2764 | if (MI && IsThumb1) { |
| 2765 | --I; |
| 2766 | bool CanReorder = true; |
| 2767 | const bool HasStmts = I != E; |
| 2768 | for (; I != E; --I) { |
| 2769 | if (I->getOpcode() != ARM::tMOVi8) { |
| 2770 | CanReorder = false; |
| 2771 | break; |
| 2772 | } |
| 2773 | } |
| 2774 | if (HasStmts && CanReorder) { |
| 2775 | MI = MI->removeFromParent(); |
| 2776 | E = CmpInstr; |
| 2777 | CmpInstr.getParent()->insert(E, MI); |
| 2778 | } |
| 2779 | I = CmpInstr; |
| 2780 | E = MI; |
| 2781 | } |
| 2782 | |
| Manman Ren | dc8ad00 | 2012-05-11 01:30:47 +0000 | [diff] [blame] | 2783 | // Check that CPSR isn't set between the comparison instruction and the one we |
| Joel Galenson | fe7fa40 | 2018-01-17 19:19:05 +0000 | [diff] [blame] | 2784 | // want to change. At the same time, search for SubAdd. |
| Manman Ren | b1b3db6 | 2012-06-29 22:06:19 +0000 | [diff] [blame] | 2785 | const TargetRegisterInfo *TRI = &getRegisterInfo(); |
| Joel Galenson | 1d89cd2 | 2018-01-22 17:53:47 +0000 | [diff] [blame] | 2786 | do { |
| 2787 | const MachineInstr &Instr = *--I; |
| Bill Wendling | 7de9d52 | 2010-08-06 01:32:48 +0000 | [diff] [blame] | 2788 | |
| Joel Galenson | fe7fa40 | 2018-01-17 19:19:05 +0000 | [diff] [blame] | 2789 | // Check whether CmpInstr can be made redundant by the current instruction. |
| Joel Galenson | 1d89cd2 | 2018-01-22 17:53:47 +0000 | [diff] [blame] | 2790 | if (isRedundantFlagInstr(&CmpInstr, SrcReg, SrcReg2, CmpValue, &Instr)) { |
| Joel Galenson | fe7fa40 | 2018-01-17 19:19:05 +0000 | [diff] [blame] | 2791 | SubAdd = &*I; |
| 2792 | break; |
| 2793 | } |
| 2794 | |
| Joel Galenson | 1d89cd2 | 2018-01-22 17:53:47 +0000 | [diff] [blame] | 2795 | // Allow E (which was initially MI) to be SubAdd but do not search before E. |
| 2796 | if (I == E) |
| 2797 | break; |
| 2798 | |
| Manman Ren | b1b3db6 | 2012-06-29 22:06:19 +0000 | [diff] [blame] | 2799 | if (Instr.modifiesRegister(ARM::CPSR, TRI) || |
| 2800 | Instr.readsRegister(ARM::CPSR, TRI)) |
| Bill Wendling | c6627ee | 2010-11-01 20:41:43 +0000 | [diff] [blame] | 2801 | // This instruction modifies or uses CPSR after the one we want to |
| 2802 | // change. We can't do this transformation. |
| Manman Ren | b1b3db6 | 2012-06-29 22:06:19 +0000 | [diff] [blame] | 2803 | return false; |
| Evan Cheng | d757c88 | 2010-09-21 23:49:07 +0000 | [diff] [blame] | 2804 | |
| Joel Galenson | 1d89cd2 | 2018-01-22 17:53:47 +0000 | [diff] [blame] | 2805 | } while (I != B); |
| Bill Wendling | 7de9d52 | 2010-08-06 01:32:48 +0000 | [diff] [blame] | 2806 | |
| Manman Ren | dc8ad00 | 2012-05-11 01:30:47 +0000 | [diff] [blame] | 2807 | // Return false if no candidates exist. |
| Joel Galenson | fe7fa40 | 2018-01-17 19:19:05 +0000 | [diff] [blame] | 2808 | if (!MI && !SubAdd) |
| Manman Ren | dc8ad00 | 2012-05-11 01:30:47 +0000 | [diff] [blame] | 2809 | return false; |
| 2810 | |
| 2811 | // The single candidate is called MI. |
| Joel Galenson | fe7fa40 | 2018-01-17 19:19:05 +0000 | [diff] [blame] | 2812 | if (!MI) MI = SubAdd; |
| Manman Ren | dc8ad00 | 2012-05-11 01:30:47 +0000 | [diff] [blame] | 2813 | |
| Jakob Stoklund Olesen | 8b9dce5 | 2012-09-10 19:17:25 +0000 | [diff] [blame] | 2814 | // We can't use a predicated instruction - it doesn't always write the flags. |
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 2815 | if (isPredicated(*MI)) |
| Jakob Stoklund Olesen | 8b9dce5 | 2012-09-10 19:17:25 +0000 | [diff] [blame] | 2816 | return false; |
| 2817 | |
| Sjoerd Meijer | 2db2a94 | 2017-01-20 13:10:12 +0000 | [diff] [blame] | 2818 | // Scan forward for the use of CPSR |
| 2819 | // When checking against MI: if it's a conditional code that requires |
| 2820 | // checking of the V bit or C bit, then this is not safe to do. |
| 2821 | // It is safe to remove CmpInstr if CPSR is redefined or killed. |
| 2822 | // If we are done with the basic block, we need to check whether CPSR is |
| 2823 | // live-out. |
| 2824 | SmallVector<std::pair<MachineOperand*, ARMCC::CondCodes>, 4> |
| 2825 | OperandsToUpdate; |
| 2826 | bool isSafe = false; |
| 2827 | I = CmpInstr; |
| 2828 | E = CmpInstr.getParent()->end(); |
| 2829 | while (!isSafe && ++I != E) { |
| 2830 | const MachineInstr &Instr = *I; |
| 2831 | for (unsigned IO = 0, EO = Instr.getNumOperands(); |
| 2832 | !isSafe && IO != EO; ++IO) { |
| 2833 | const MachineOperand &MO = Instr.getOperand(IO); |
| 2834 | if (MO.isRegMask() && MO.clobbersPhysReg(ARM::CPSR)) { |
| 2835 | isSafe = true; |
| 2836 | break; |
| 2837 | } |
| 2838 | if (!MO.isReg() || MO.getReg() != ARM::CPSR) |
| 2839 | continue; |
| 2840 | if (MO.isDef()) { |
| 2841 | isSafe = true; |
| 2842 | break; |
| 2843 | } |
| 2844 | // Condition code is after the operand before CPSR except for VSELs. |
| 2845 | ARMCC::CondCodes CC; |
| 2846 | bool IsInstrVSel = true; |
| 2847 | switch (Instr.getOpcode()) { |
| 2848 | default: |
| 2849 | IsInstrVSel = false; |
| 2850 | CC = (ARMCC::CondCodes)Instr.getOperand(IO - 1).getImm(); |
| 2851 | break; |
| 2852 | case ARM::VSELEQD: |
| 2853 | case ARM::VSELEQS: |
| 2854 | CC = ARMCC::EQ; |
| 2855 | break; |
| 2856 | case ARM::VSELGTD: |
| 2857 | case ARM::VSELGTS: |
| 2858 | CC = ARMCC::GT; |
| 2859 | break; |
| 2860 | case ARM::VSELGED: |
| 2861 | case ARM::VSELGES: |
| 2862 | CC = ARMCC::GE; |
| 2863 | break; |
| 2864 | case ARM::VSELVSS: |
| 2865 | case ARM::VSELVSD: |
| 2866 | CC = ARMCC::VS; |
| 2867 | break; |
| 2868 | } |
| Weiming Zhao | 43d8e6c | 2013-12-06 17:56:48 +0000 | [diff] [blame] | 2869 | |
| Joel Galenson | fe7fa40 | 2018-01-17 19:19:05 +0000 | [diff] [blame] | 2870 | if (SubAdd) { |
| Sjoerd Meijer | 2db2a94 | 2017-01-20 13:10:12 +0000 | [diff] [blame] | 2871 | // If we have SUB(r1, r2) and CMP(r2, r1), the condition code based |
| 2872 | // on CMP needs to be updated to be based on SUB. |
| Joel Galenson | fe7fa40 | 2018-01-17 19:19:05 +0000 | [diff] [blame] | 2873 | // If we have ADD(r1, r2, X) and CMP(r1, r2), the condition code also |
| 2874 | // needs to be modified. |
| Sjoerd Meijer | 2db2a94 | 2017-01-20 13:10:12 +0000 | [diff] [blame] | 2875 | // Push the condition code operands to OperandsToUpdate. |
| 2876 | // If it is safe to remove CmpInstr, the condition code of these |
| 2877 | // operands will be modified. |
| Joel Galenson | fe7fa40 | 2018-01-17 19:19:05 +0000 | [diff] [blame] | 2878 | unsigned Opc = SubAdd->getOpcode(); |
| 2879 | bool IsSub = Opc == ARM::SUBrr || Opc == ARM::t2SUBrr || |
| 2880 | Opc == ARM::SUBri || Opc == ARM::t2SUBri; |
| 2881 | if (!IsSub || (SrcReg2 != 0 && SubAdd->getOperand(1).getReg() == SrcReg2 && |
| 2882 | SubAdd->getOperand(2).getReg() == SrcReg)) { |
| Sjoerd Meijer | 2db2a94 | 2017-01-20 13:10:12 +0000 | [diff] [blame] | 2883 | // VSel doesn't support condition code update. |
| 2884 | if (IsInstrVSel) |
| Manman Ren | dc8ad00 | 2012-05-11 01:30:47 +0000 | [diff] [blame] | 2885 | return false; |
| Joel Galenson | fe7fa40 | 2018-01-17 19:19:05 +0000 | [diff] [blame] | 2886 | // Ensure we can swap the condition. |
| 2887 | ARMCC::CondCodes NewCC = (IsSub ? getSwappedCondition(CC) : getCmpToAddCondition(CC)); |
| 2888 | if (NewCC == ARMCC::AL) |
| 2889 | return false; |
| Sjoerd Meijer | 2db2a94 | 2017-01-20 13:10:12 +0000 | [diff] [blame] | 2890 | OperandsToUpdate.push_back( |
| 2891 | std::make_pair(&((*I).getOperand(IO - 1)), NewCC)); |
| 2892 | } |
| 2893 | } else { |
| Joel Galenson | fe7fa40 | 2018-01-17 19:19:05 +0000 | [diff] [blame] | 2894 | // No SubAdd, so this is x = <op> y, z; cmp x, 0. |
| Sjoerd Meijer | 2db2a94 | 2017-01-20 13:10:12 +0000 | [diff] [blame] | 2895 | switch (CC) { |
| 2896 | case ARMCC::EQ: // Z |
| 2897 | case ARMCC::NE: // Z |
| 2898 | case ARMCC::MI: // N |
| 2899 | case ARMCC::PL: // N |
| 2900 | case ARMCC::AL: // none |
| 2901 | // CPSR can be used multiple times, we should continue. |
| 2902 | break; |
| 2903 | case ARMCC::HS: // C |
| 2904 | case ARMCC::LO: // C |
| 2905 | case ARMCC::VS: // V |
| 2906 | case ARMCC::VC: // V |
| 2907 | case ARMCC::HI: // C Z |
| 2908 | case ARMCC::LS: // C Z |
| 2909 | case ARMCC::GE: // N V |
| 2910 | case ARMCC::LT: // N V |
| 2911 | case ARMCC::GT: // Z N V |
| 2912 | case ARMCC::LE: // Z N V |
| 2913 | // The instruction uses the V bit or C bit which is not safe. |
| 2914 | return false; |
| Jan Wen Voung | d21194f | 2015-02-02 16:56:50 +0000 | [diff] [blame] | 2915 | } |
| Evan Cheng | 425489d | 2011-03-23 22:52:04 +0000 | [diff] [blame] | 2916 | } |
| 2917 | } |
| Bill Wendling | 7de9d52 | 2010-08-06 01:32:48 +0000 | [diff] [blame] | 2918 | } |
| Sjoerd Meijer | 2db2a94 | 2017-01-20 13:10:12 +0000 | [diff] [blame] | 2919 | |
| 2920 | // If CPSR is not killed nor re-defined, we should check whether it is |
| 2921 | // live-out. If it is live-out, do not optimize. |
| 2922 | if (!isSafe) { |
| 2923 | MachineBasicBlock *MBB = CmpInstr.getParent(); |
| 2924 | for (MachineBasicBlock::succ_iterator SI = MBB->succ_begin(), |
| 2925 | SE = MBB->succ_end(); SI != SE; ++SI) |
| 2926 | if ((*SI)->isLiveIn(ARM::CPSR)) |
| 2927 | return false; |
| Cameron Zwarich | 0829b30 | 2011-04-15 20:45:00 +0000 | [diff] [blame] | 2928 | } |
| Sjoerd Meijer | 2db2a94 | 2017-01-20 13:10:12 +0000 | [diff] [blame] | 2929 | |
| 2930 | // Toggle the optional operand to CPSR (if it exists - in Thumb1 we always |
| 2931 | // set CPSR so this is represented as an explicit output) |
| 2932 | if (!IsThumb1) { |
| 2933 | MI->getOperand(5).setReg(ARM::CPSR); |
| 2934 | MI->getOperand(5).setIsDef(true); |
| 2935 | } |
| 2936 | assert(!isPredicated(*MI) && "Can't use flags from predicated instruction"); |
| 2937 | CmpInstr.eraseFromParent(); |
| 2938 | |
| 2939 | // Modify the condition code of operands in OperandsToUpdate. |
| 2940 | // Since we have SUB(r1, r2) and CMP(r2, r1), the condition code needs to |
| 2941 | // be changed from r2 > r1 to r1 < r2, from r2 < r1 to r1 > r2, etc. |
| 2942 | for (unsigned i = 0, e = OperandsToUpdate.size(); i < e; i++) |
| 2943 | OperandsToUpdate[i].first->setImm(OperandsToUpdate[i].second); |
| 2944 | |
| 2945 | return true; |
| Bill Wendling | 7de9d52 | 2010-08-06 01:32:48 +0000 | [diff] [blame] | 2946 | } |
| Evan Cheng | 367a5df | 2010-09-09 18:18:55 +0000 | [diff] [blame] | 2947 | |
| Joel Galenson | fe7fa40 | 2018-01-17 19:19:05 +0000 | [diff] [blame] | 2948 | bool ARMBaseInstrInfo::shouldSink(const MachineInstr &MI) const { |
| 2949 | // Do not sink MI if it might be used to optimize a redundant compare. |
| 2950 | // We heuristically only look at the instruction immediately following MI to |
| 2951 | // avoid potentially searching the entire basic block. |
| 2952 | if (isPredicated(MI)) |
| 2953 | return true; |
| 2954 | MachineBasicBlock::const_iterator Next = &MI; |
| 2955 | ++Next; |
| 2956 | unsigned SrcReg, SrcReg2; |
| 2957 | int CmpMask, CmpValue; |
| 2958 | if (Next != MI.getParent()->end() && |
| 2959 | analyzeCompare(*Next, SrcReg, SrcReg2, CmpMask, CmpValue) && |
| 2960 | isRedundantFlagInstr(&*Next, SrcReg, SrcReg2, CmpValue, &MI)) |
| 2961 | return false; |
| 2962 | return true; |
| 2963 | } |
| 2964 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2965 | bool ARMBaseInstrInfo::FoldImmediate(MachineInstr &UseMI, MachineInstr &DefMI, |
| 2966 | unsigned Reg, |
| Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2967 | MachineRegisterInfo *MRI) const { |
| 2968 | // Fold large immediates into add, sub, or, xor. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2969 | unsigned DefOpc = DefMI.getOpcode(); |
| Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2970 | if (DefOpc != ARM::t2MOVi32imm && DefOpc != ARM::MOVi32imm) |
| 2971 | return false; |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2972 | if (!DefMI.getOperand(1).isImm()) |
| Francis Visoiu Mistrih | 5df3bbf | 2017-12-14 10:03:09 +0000 | [diff] [blame] | 2973 | // Could be t2MOVi32imm @xx |
| Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2974 | return false; |
| 2975 | |
| 2976 | if (!MRI->hasOneNonDBGUse(Reg)) |
| 2977 | return false; |
| 2978 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2979 | const MCInstrDesc &DefMCID = DefMI.getDesc(); |
| Evan Cheng | a2b48d9 | 2012-03-26 23:31:00 +0000 | [diff] [blame] | 2980 | if (DefMCID.hasOptionalDef()) { |
| 2981 | unsigned NumOps = DefMCID.getNumOperands(); |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2982 | const MachineOperand &MO = DefMI.getOperand(NumOps - 1); |
| Evan Cheng | a2b48d9 | 2012-03-26 23:31:00 +0000 | [diff] [blame] | 2983 | if (MO.getReg() == ARM::CPSR && !MO.isDead()) |
| 2984 | // If DefMI defines CPSR and it is not dead, it's obviously not safe |
| 2985 | // to delete DefMI. |
| 2986 | return false; |
| 2987 | } |
| 2988 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2989 | const MCInstrDesc &UseMCID = UseMI.getDesc(); |
| Evan Cheng | a2b48d9 | 2012-03-26 23:31:00 +0000 | [diff] [blame] | 2990 | if (UseMCID.hasOptionalDef()) { |
| 2991 | unsigned NumOps = UseMCID.getNumOperands(); |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2992 | if (UseMI.getOperand(NumOps - 1).getReg() == ARM::CPSR) |
| Evan Cheng | a2b48d9 | 2012-03-26 23:31:00 +0000 | [diff] [blame] | 2993 | // If the instruction sets the flag, do not attempt this optimization |
| 2994 | // since it may change the semantics of the code. |
| 2995 | return false; |
| 2996 | } |
| 2997 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 2998 | unsigned UseOpc = UseMI.getOpcode(); |
| Evan Cheng | 2d4e42f | 2010-11-18 01:43:23 +0000 | [diff] [blame] | 2999 | unsigned NewUseOpc = 0; |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3000 | uint32_t ImmVal = (uint32_t)DefMI.getOperand(1).getImm(); |
| Evan Cheng | 2d4e42f | 2010-11-18 01:43:23 +0000 | [diff] [blame] | 3001 | uint32_t SOImmValV1 = 0, SOImmValV2 = 0; |
| Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3002 | bool Commute = false; |
| 3003 | switch (UseOpc) { |
| 3004 | default: return false; |
| 3005 | case ARM::SUBrr: |
| 3006 | case ARM::ADDrr: |
| 3007 | case ARM::ORRrr: |
| 3008 | case ARM::EORrr: |
| 3009 | case ARM::t2SUBrr: |
| 3010 | case ARM::t2ADDrr: |
| 3011 | case ARM::t2ORRrr: |
| 3012 | case ARM::t2EORrr: { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3013 | Commute = UseMI.getOperand(2).getReg() != Reg; |
| Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3014 | switch (UseOpc) { |
| 3015 | default: break; |
| Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3016 | case ARM::ADDrr: |
| Eugene Zelenko | e6cf437 | 2017-01-26 23:40:06 +0000 | [diff] [blame] | 3017 | case ARM::SUBrr: |
| Tim Northover | c08db18 | 2016-05-02 18:30:08 +0000 | [diff] [blame] | 3018 | if (UseOpc == ARM::SUBrr && Commute) |
| 3019 | return false; |
| 3020 | |
| 3021 | // ADD/SUB are special because they're essentially the same operation, so |
| 3022 | // we can handle a larger range of immediates. |
| 3023 | if (ARM_AM::isSOImmTwoPartVal(ImmVal)) |
| 3024 | NewUseOpc = UseOpc == ARM::ADDrr ? ARM::ADDri : ARM::SUBri; |
| 3025 | else if (ARM_AM::isSOImmTwoPartVal(-ImmVal)) { |
| 3026 | ImmVal = -ImmVal; |
| 3027 | NewUseOpc = UseOpc == ARM::ADDrr ? ARM::SUBri : ARM::ADDri; |
| 3028 | } else |
| 3029 | return false; |
| 3030 | SOImmValV1 = (uint32_t)ARM_AM::getSOImmTwoPartFirst(ImmVal); |
| 3031 | SOImmValV2 = (uint32_t)ARM_AM::getSOImmTwoPartSecond(ImmVal); |
| 3032 | break; |
| Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3033 | case ARM::ORRrr: |
| Eugene Zelenko | e6cf437 | 2017-01-26 23:40:06 +0000 | [diff] [blame] | 3034 | case ARM::EORrr: |
| Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3035 | if (!ARM_AM::isSOImmTwoPartVal(ImmVal)) |
| 3036 | return false; |
| 3037 | SOImmValV1 = (uint32_t)ARM_AM::getSOImmTwoPartFirst(ImmVal); |
| 3038 | SOImmValV2 = (uint32_t)ARM_AM::getSOImmTwoPartSecond(ImmVal); |
| 3039 | switch (UseOpc) { |
| 3040 | default: break; |
| Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3041 | case ARM::ORRrr: NewUseOpc = ARM::ORRri; break; |
| 3042 | case ARM::EORrr: NewUseOpc = ARM::EORri; break; |
| 3043 | } |
| 3044 | break; |
| Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3045 | case ARM::t2ADDrr: |
| Eugene Zelenko | e6cf437 | 2017-01-26 23:40:06 +0000 | [diff] [blame] | 3046 | case ARM::t2SUBrr: |
| Tim Northover | c08db18 | 2016-05-02 18:30:08 +0000 | [diff] [blame] | 3047 | if (UseOpc == ARM::t2SUBrr && Commute) |
| 3048 | return false; |
| 3049 | |
| 3050 | // ADD/SUB are special because they're essentially the same operation, so |
| 3051 | // we can handle a larger range of immediates. |
| 3052 | if (ARM_AM::isT2SOImmTwoPartVal(ImmVal)) |
| 3053 | NewUseOpc = UseOpc == ARM::t2ADDrr ? ARM::t2ADDri : ARM::t2SUBri; |
| 3054 | else if (ARM_AM::isT2SOImmTwoPartVal(-ImmVal)) { |
| 3055 | ImmVal = -ImmVal; |
| 3056 | NewUseOpc = UseOpc == ARM::t2ADDrr ? ARM::t2SUBri : ARM::t2ADDri; |
| 3057 | } else |
| 3058 | return false; |
| 3059 | SOImmValV1 = (uint32_t)ARM_AM::getT2SOImmTwoPartFirst(ImmVal); |
| 3060 | SOImmValV2 = (uint32_t)ARM_AM::getT2SOImmTwoPartSecond(ImmVal); |
| 3061 | break; |
| Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3062 | case ARM::t2ORRrr: |
| Eugene Zelenko | e6cf437 | 2017-01-26 23:40:06 +0000 | [diff] [blame] | 3063 | case ARM::t2EORrr: |
| Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3064 | if (!ARM_AM::isT2SOImmTwoPartVal(ImmVal)) |
| 3065 | return false; |
| 3066 | SOImmValV1 = (uint32_t)ARM_AM::getT2SOImmTwoPartFirst(ImmVal); |
| 3067 | SOImmValV2 = (uint32_t)ARM_AM::getT2SOImmTwoPartSecond(ImmVal); |
| 3068 | switch (UseOpc) { |
| 3069 | default: break; |
| Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3070 | case ARM::t2ORRrr: NewUseOpc = ARM::t2ORRri; break; |
| 3071 | case ARM::t2EORrr: NewUseOpc = ARM::t2EORri; break; |
| 3072 | } |
| 3073 | break; |
| 3074 | } |
| Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3075 | } |
| 3076 | } |
| 3077 | |
| 3078 | unsigned OpIdx = Commute ? 2 : 1; |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3079 | unsigned Reg1 = UseMI.getOperand(OpIdx).getReg(); |
| 3080 | bool isKill = UseMI.getOperand(OpIdx).isKill(); |
| Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3081 | unsigned NewReg = MRI->createVirtualRegister(MRI->getRegClass(Reg)); |
| Diana Picus | 8a73f55 | 2017-01-13 10:18:01 +0000 | [diff] [blame] | 3082 | BuildMI(*UseMI.getParent(), UseMI, UseMI.getDebugLoc(), get(NewUseOpc), |
| 3083 | NewReg) |
| 3084 | .addReg(Reg1, getKillRegState(isKill)) |
| 3085 | .addImm(SOImmValV1) |
| 3086 | .add(predOps(ARMCC::AL)) |
| 3087 | .add(condCodeOp()); |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3088 | UseMI.setDesc(get(NewUseOpc)); |
| 3089 | UseMI.getOperand(1).setReg(NewReg); |
| 3090 | UseMI.getOperand(1).setIsKill(); |
| 3091 | UseMI.getOperand(2).ChangeToImmediate(SOImmValV2); |
| 3092 | DefMI.eraseFromParent(); |
| Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3093 | return true; |
| 3094 | } |
| 3095 | |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3096 | static unsigned getNumMicroOpsSwiftLdSt(const InstrItineraryData *ItinData, |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3097 | const MachineInstr &MI) { |
| 3098 | switch (MI.getOpcode()) { |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3099 | default: { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3100 | const MCInstrDesc &Desc = MI.getDesc(); |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3101 | int UOps = ItinData->getNumMicroOps(Desc.getSchedClass()); |
| 3102 | assert(UOps >= 0 && "bad # UOps"); |
| 3103 | return UOps; |
| 3104 | } |
| 3105 | |
| 3106 | case ARM::LDRrs: |
| 3107 | case ARM::LDRBrs: |
| 3108 | case ARM::STRrs: |
| 3109 | case ARM::STRBrs: { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3110 | unsigned ShOpVal = MI.getOperand(3).getImm(); |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3111 | bool isSub = ARM_AM::getAM2Op(ShOpVal) == ARM_AM::sub; |
| 3112 | unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal); |
| 3113 | if (!isSub && |
| 3114 | (ShImm == 0 || |
| 3115 | ((ShImm == 1 || ShImm == 2 || ShImm == 3) && |
| 3116 | ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))) |
| 3117 | return 1; |
| 3118 | return 2; |
| 3119 | } |
| 3120 | |
| 3121 | case ARM::LDRH: |
| 3122 | case ARM::STRH: { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3123 | if (!MI.getOperand(2).getReg()) |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3124 | return 1; |
| 3125 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3126 | unsigned ShOpVal = MI.getOperand(3).getImm(); |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3127 | bool isSub = ARM_AM::getAM2Op(ShOpVal) == ARM_AM::sub; |
| 3128 | unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal); |
| 3129 | if (!isSub && |
| 3130 | (ShImm == 0 || |
| 3131 | ((ShImm == 1 || ShImm == 2 || ShImm == 3) && |
| 3132 | ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))) |
| 3133 | return 1; |
| 3134 | return 2; |
| 3135 | } |
| 3136 | |
| 3137 | case ARM::LDRSB: |
| 3138 | case ARM::LDRSH: |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3139 | return (ARM_AM::getAM3Op(MI.getOperand(3).getImm()) == ARM_AM::sub) ? 3 : 2; |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3140 | |
| 3141 | case ARM::LDRSB_POST: |
| 3142 | case ARM::LDRSH_POST: { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3143 | unsigned Rt = MI.getOperand(0).getReg(); |
| 3144 | unsigned Rm = MI.getOperand(3).getReg(); |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3145 | return (Rt == Rm) ? 4 : 3; |
| 3146 | } |
| 3147 | |
| 3148 | case ARM::LDR_PRE_REG: |
| 3149 | case ARM::LDRB_PRE_REG: { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3150 | unsigned Rt = MI.getOperand(0).getReg(); |
| 3151 | unsigned Rm = MI.getOperand(3).getReg(); |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3152 | if (Rt == Rm) |
| 3153 | return 3; |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3154 | unsigned ShOpVal = MI.getOperand(4).getImm(); |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3155 | bool isSub = ARM_AM::getAM2Op(ShOpVal) == ARM_AM::sub; |
| 3156 | unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal); |
| 3157 | if (!isSub && |
| 3158 | (ShImm == 0 || |
| 3159 | ((ShImm == 1 || ShImm == 2 || ShImm == 3) && |
| 3160 | ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))) |
| 3161 | return 2; |
| 3162 | return 3; |
| 3163 | } |
| 3164 | |
| 3165 | case ARM::STR_PRE_REG: |
| 3166 | case ARM::STRB_PRE_REG: { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3167 | unsigned ShOpVal = MI.getOperand(4).getImm(); |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3168 | bool isSub = ARM_AM::getAM2Op(ShOpVal) == ARM_AM::sub; |
| 3169 | unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal); |
| 3170 | if (!isSub && |
| 3171 | (ShImm == 0 || |
| 3172 | ((ShImm == 1 || ShImm == 2 || ShImm == 3) && |
| 3173 | ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))) |
| 3174 | return 2; |
| 3175 | return 3; |
| 3176 | } |
| 3177 | |
| 3178 | case ARM::LDRH_PRE: |
| 3179 | case ARM::STRH_PRE: { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3180 | unsigned Rt = MI.getOperand(0).getReg(); |
| 3181 | unsigned Rm = MI.getOperand(3).getReg(); |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3182 | if (!Rm) |
| 3183 | return 2; |
| 3184 | if (Rt == Rm) |
| 3185 | return 3; |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3186 | return (ARM_AM::getAM3Op(MI.getOperand(4).getImm()) == ARM_AM::sub) ? 3 : 2; |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3187 | } |
| 3188 | |
| 3189 | case ARM::LDR_POST_REG: |
| 3190 | case ARM::LDRB_POST_REG: |
| 3191 | case ARM::LDRH_POST: { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3192 | unsigned Rt = MI.getOperand(0).getReg(); |
| 3193 | unsigned Rm = MI.getOperand(3).getReg(); |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3194 | return (Rt == Rm) ? 3 : 2; |
| 3195 | } |
| 3196 | |
| 3197 | case ARM::LDR_PRE_IMM: |
| 3198 | case ARM::LDRB_PRE_IMM: |
| 3199 | case ARM::LDR_POST_IMM: |
| 3200 | case ARM::LDRB_POST_IMM: |
| 3201 | case ARM::STRB_POST_IMM: |
| 3202 | case ARM::STRB_POST_REG: |
| 3203 | case ARM::STRB_PRE_IMM: |
| 3204 | case ARM::STRH_POST: |
| 3205 | case ARM::STR_POST_IMM: |
| 3206 | case ARM::STR_POST_REG: |
| 3207 | case ARM::STR_PRE_IMM: |
| 3208 | return 2; |
| 3209 | |
| 3210 | case ARM::LDRSB_PRE: |
| 3211 | case ARM::LDRSH_PRE: { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3212 | unsigned Rm = MI.getOperand(3).getReg(); |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3213 | if (Rm == 0) |
| 3214 | return 3; |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3215 | unsigned Rt = MI.getOperand(0).getReg(); |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3216 | if (Rt == Rm) |
| 3217 | return 4; |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3218 | unsigned ShOpVal = MI.getOperand(4).getImm(); |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3219 | bool isSub = ARM_AM::getAM2Op(ShOpVal) == ARM_AM::sub; |
| 3220 | unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal); |
| 3221 | if (!isSub && |
| 3222 | (ShImm == 0 || |
| 3223 | ((ShImm == 1 || ShImm == 2 || ShImm == 3) && |
| 3224 | ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))) |
| 3225 | return 3; |
| 3226 | return 4; |
| 3227 | } |
| 3228 | |
| 3229 | case ARM::LDRD: { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3230 | unsigned Rt = MI.getOperand(0).getReg(); |
| 3231 | unsigned Rn = MI.getOperand(2).getReg(); |
| 3232 | unsigned Rm = MI.getOperand(3).getReg(); |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3233 | if (Rm) |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3234 | return (ARM_AM::getAM3Op(MI.getOperand(4).getImm()) == ARM_AM::sub) ? 4 |
| 3235 | : 3; |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3236 | return (Rt == Rn) ? 3 : 2; |
| 3237 | } |
| 3238 | |
| 3239 | case ARM::STRD: { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3240 | unsigned Rm = MI.getOperand(3).getReg(); |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3241 | if (Rm) |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3242 | return (ARM_AM::getAM3Op(MI.getOperand(4).getImm()) == ARM_AM::sub) ? 4 |
| 3243 | : 3; |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3244 | return 2; |
| 3245 | } |
| 3246 | |
| 3247 | case ARM::LDRD_POST: |
| 3248 | case ARM::t2LDRD_POST: |
| 3249 | return 3; |
| 3250 | |
| 3251 | case ARM::STRD_POST: |
| 3252 | case ARM::t2STRD_POST: |
| 3253 | return 4; |
| 3254 | |
| 3255 | case ARM::LDRD_PRE: { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3256 | unsigned Rt = MI.getOperand(0).getReg(); |
| 3257 | unsigned Rn = MI.getOperand(3).getReg(); |
| 3258 | unsigned Rm = MI.getOperand(4).getReg(); |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3259 | if (Rm) |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3260 | return (ARM_AM::getAM3Op(MI.getOperand(5).getImm()) == ARM_AM::sub) ? 5 |
| 3261 | : 4; |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3262 | return (Rt == Rn) ? 4 : 3; |
| 3263 | } |
| 3264 | |
| 3265 | case ARM::t2LDRD_PRE: { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3266 | unsigned Rt = MI.getOperand(0).getReg(); |
| 3267 | unsigned Rn = MI.getOperand(3).getReg(); |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3268 | return (Rt == Rn) ? 4 : 3; |
| 3269 | } |
| 3270 | |
| 3271 | case ARM::STRD_PRE: { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3272 | unsigned Rm = MI.getOperand(4).getReg(); |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3273 | if (Rm) |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3274 | return (ARM_AM::getAM3Op(MI.getOperand(5).getImm()) == ARM_AM::sub) ? 5 |
| 3275 | : 4; |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3276 | return 3; |
| 3277 | } |
| 3278 | |
| 3279 | case ARM::t2STRD_PRE: |
| 3280 | return 3; |
| 3281 | |
| 3282 | case ARM::t2LDR_POST: |
| 3283 | case ARM::t2LDRB_POST: |
| 3284 | case ARM::t2LDRB_PRE: |
| 3285 | case ARM::t2LDRSBi12: |
| 3286 | case ARM::t2LDRSBi8: |
| 3287 | case ARM::t2LDRSBpci: |
| 3288 | case ARM::t2LDRSBs: |
| 3289 | case ARM::t2LDRH_POST: |
| 3290 | case ARM::t2LDRH_PRE: |
| 3291 | case ARM::t2LDRSBT: |
| 3292 | case ARM::t2LDRSB_POST: |
| 3293 | case ARM::t2LDRSB_PRE: |
| 3294 | case ARM::t2LDRSH_POST: |
| 3295 | case ARM::t2LDRSH_PRE: |
| 3296 | case ARM::t2LDRSHi12: |
| 3297 | case ARM::t2LDRSHi8: |
| 3298 | case ARM::t2LDRSHpci: |
| 3299 | case ARM::t2LDRSHs: |
| 3300 | return 2; |
| 3301 | |
| 3302 | case ARM::t2LDRDi8: { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3303 | unsigned Rt = MI.getOperand(0).getReg(); |
| 3304 | unsigned Rn = MI.getOperand(2).getReg(); |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3305 | return (Rt == Rn) ? 3 : 2; |
| 3306 | } |
| 3307 | |
| 3308 | case ARM::t2STRB_POST: |
| 3309 | case ARM::t2STRB_PRE: |
| 3310 | case ARM::t2STRBs: |
| 3311 | case ARM::t2STRDi8: |
| 3312 | case ARM::t2STRH_POST: |
| 3313 | case ARM::t2STRH_PRE: |
| 3314 | case ARM::t2STRHs: |
| 3315 | case ARM::t2STR_POST: |
| 3316 | case ARM::t2STR_PRE: |
| 3317 | case ARM::t2STRs: |
| 3318 | return 2; |
| 3319 | } |
| 3320 | } |
| 3321 | |
| Andrew Trick | 2ac6f7d | 2012-09-14 18:48:46 +0000 | [diff] [blame] | 3322 | // Return the number of 32-bit words loaded by LDM or stored by STM. If this |
| 3323 | // can't be easily determined return 0 (missing MachineMemOperand). |
| 3324 | // |
| 3325 | // FIXME: The current MachineInstr design does not support relying on machine |
| 3326 | // mem operands to determine the width of a memory access. Instead, we expect |
| 3327 | // the target to provide this information based on the instruction opcode and |
| Robin Morisset | 039781e | 2014-08-29 21:53:01 +0000 | [diff] [blame] | 3328 | // operands. However, using MachineMemOperand is the best solution now for |
| Andrew Trick | 2ac6f7d | 2012-09-14 18:48:46 +0000 | [diff] [blame] | 3329 | // two reasons: |
| 3330 | // |
| 3331 | // 1) getNumMicroOps tries to infer LDM memory width from the total number of MI |
| 3332 | // operands. This is much more dangerous than using the MachineMemOperand |
| 3333 | // sizes because CodeGen passes can insert/remove optional machine operands. In |
| 3334 | // fact, it's totally incorrect for preRA passes and appears to be wrong for |
| 3335 | // postRA passes as well. |
| 3336 | // |
| 3337 | // 2) getNumLDMAddresses is only used by the scheduling machine model and any |
| 3338 | // machine model that calls this should handle the unknown (zero size) case. |
| 3339 | // |
| 3340 | // Long term, we should require a target hook that verifies MachineMemOperand |
| 3341 | // sizes during MC lowering. That target hook should be local to MC lowering |
| 3342 | // because we can't ensure that it is aware of other MI forms. Doing this will |
| 3343 | // ensure that MachineMemOperands are correctly propagated through all passes. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3344 | unsigned ARMBaseInstrInfo::getNumLDMAddresses(const MachineInstr &MI) const { |
| Andrew Trick | 2ac6f7d | 2012-09-14 18:48:46 +0000 | [diff] [blame] | 3345 | unsigned Size = 0; |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3346 | for (MachineInstr::mmo_iterator I = MI.memoperands_begin(), |
| 3347 | E = MI.memoperands_end(); |
| 3348 | I != E; ++I) { |
| Andrew Trick | 2ac6f7d | 2012-09-14 18:48:46 +0000 | [diff] [blame] | 3349 | Size += (*I)->getSize(); |
| 3350 | } |
| 3351 | return Size / 4; |
| 3352 | } |
| 3353 | |
| Diana Picus | 92423ce | 2016-06-27 09:08:23 +0000 | [diff] [blame] | 3354 | static unsigned getNumMicroOpsSingleIssuePlusExtras(unsigned Opc, |
| 3355 | unsigned NumRegs) { |
| 3356 | unsigned UOps = 1 + NumRegs; // 1 for address computation. |
| 3357 | switch (Opc) { |
| 3358 | default: |
| 3359 | break; |
| 3360 | case ARM::VLDMDIA_UPD: |
| 3361 | case ARM::VLDMDDB_UPD: |
| 3362 | case ARM::VLDMSIA_UPD: |
| 3363 | case ARM::VLDMSDB_UPD: |
| 3364 | case ARM::VSTMDIA_UPD: |
| 3365 | case ARM::VSTMDDB_UPD: |
| 3366 | case ARM::VSTMSIA_UPD: |
| 3367 | case ARM::VSTMSDB_UPD: |
| 3368 | case ARM::LDMIA_UPD: |
| 3369 | case ARM::LDMDA_UPD: |
| 3370 | case ARM::LDMDB_UPD: |
| 3371 | case ARM::LDMIB_UPD: |
| 3372 | case ARM::STMIA_UPD: |
| 3373 | case ARM::STMDA_UPD: |
| 3374 | case ARM::STMDB_UPD: |
| 3375 | case ARM::STMIB_UPD: |
| 3376 | case ARM::tLDMIA_UPD: |
| 3377 | case ARM::tSTMIA_UPD: |
| 3378 | case ARM::t2LDMIA_UPD: |
| 3379 | case ARM::t2LDMDB_UPD: |
| 3380 | case ARM::t2STMIA_UPD: |
| 3381 | case ARM::t2STMDB_UPD: |
| 3382 | ++UOps; // One for base register writeback. |
| 3383 | break; |
| 3384 | case ARM::LDMIA_RET: |
| 3385 | case ARM::tPOP_RET: |
| 3386 | case ARM::t2LDMIA_RET: |
| 3387 | UOps += 2; // One for base reg wb, one for write to pc. |
| 3388 | break; |
| 3389 | } |
| 3390 | return UOps; |
| 3391 | } |
| 3392 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3393 | unsigned ARMBaseInstrInfo::getNumMicroOps(const InstrItineraryData *ItinData, |
| 3394 | const MachineInstr &MI) const { |
| Evan Cheng | bf40707 | 2010-09-10 01:29:16 +0000 | [diff] [blame] | 3395 | if (!ItinData || ItinData->isEmpty()) |
| Evan Cheng | 367a5df | 2010-09-09 18:18:55 +0000 | [diff] [blame] | 3396 | return 1; |
| 3397 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3398 | const MCInstrDesc &Desc = MI.getDesc(); |
| Evan Cheng | 367a5df | 2010-09-09 18:18:55 +0000 | [diff] [blame] | 3399 | unsigned Class = Desc.getSchedClass(); |
| Andrew Trick | f161e39 | 2012-07-02 18:10:42 +0000 | [diff] [blame] | 3400 | int ItinUOps = ItinData->getNumMicroOps(Class); |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3401 | if (ItinUOps >= 0) { |
| 3402 | if (Subtarget.isSwift() && (Desc.mayLoad() || Desc.mayStore())) |
| 3403 | return getNumMicroOpsSwiftLdSt(ItinData, MI); |
| 3404 | |
| Andrew Trick | f161e39 | 2012-07-02 18:10:42 +0000 | [diff] [blame] | 3405 | return ItinUOps; |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3406 | } |
| Evan Cheng | 367a5df | 2010-09-09 18:18:55 +0000 | [diff] [blame] | 3407 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3408 | unsigned Opc = MI.getOpcode(); |
| Evan Cheng | 367a5df | 2010-09-09 18:18:55 +0000 | [diff] [blame] | 3409 | switch (Opc) { |
| 3410 | default: |
| 3411 | llvm_unreachable("Unexpected multi-uops instruction!"); |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 3412 | case ARM::VLDMQIA: |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 3413 | case ARM::VSTMQIA: |
| Evan Cheng | 367a5df | 2010-09-09 18:18:55 +0000 | [diff] [blame] | 3414 | return 2; |
| 3415 | |
| 3416 | // The number of uOps for load / store multiple are determined by the number |
| 3417 | // registers. |
| Andrew Trick | c416ba6 | 2010-12-24 04:28:06 +0000 | [diff] [blame] | 3418 | // |
| Evan Cheng | bf40707 | 2010-09-10 01:29:16 +0000 | [diff] [blame] | 3419 | // On Cortex-A8, each pair of register loads / stores can be scheduled on the |
| 3420 | // same cycle. The scheduling for the first load / store must be done |
| Sylvestre Ledru | 35521e2 | 2012-07-23 08:51:15 +0000 | [diff] [blame] | 3421 | // separately by assuming the address is not 64-bit aligned. |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 3422 | // |
| Evan Cheng | bf40707 | 2010-09-10 01:29:16 +0000 | [diff] [blame] | 3423 | // On Cortex-A9, the formula is simply (#reg / 2) + (#reg % 2). If the address |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 3424 | // is not 64-bit aligned, then AGU would take an extra cycle. For VFP / NEON |
| 3425 | // load / store multiple, the formula is (#reg / 2) + (#reg % 2) + 1. |
| 3426 | case ARM::VLDMDIA: |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 3427 | case ARM::VLDMDIA_UPD: |
| 3428 | case ARM::VLDMDDB_UPD: |
| 3429 | case ARM::VLDMSIA: |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 3430 | case ARM::VLDMSIA_UPD: |
| 3431 | case ARM::VLDMSDB_UPD: |
| 3432 | case ARM::VSTMDIA: |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 3433 | case ARM::VSTMDIA_UPD: |
| 3434 | case ARM::VSTMDDB_UPD: |
| 3435 | case ARM::VSTMSIA: |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 3436 | case ARM::VSTMSIA_UPD: |
| 3437 | case ARM::VSTMSDB_UPD: { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3438 | unsigned NumRegs = MI.getNumOperands() - Desc.getNumOperands(); |
| Evan Cheng | 367a5df | 2010-09-09 18:18:55 +0000 | [diff] [blame] | 3439 | return (NumRegs / 2) + (NumRegs % 2) + 1; |
| 3440 | } |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 3441 | |
| 3442 | case ARM::LDMIA_RET: |
| 3443 | case ARM::LDMIA: |
| 3444 | case ARM::LDMDA: |
| 3445 | case ARM::LDMDB: |
| 3446 | case ARM::LDMIB: |
| 3447 | case ARM::LDMIA_UPD: |
| 3448 | case ARM::LDMDA_UPD: |
| 3449 | case ARM::LDMDB_UPD: |
| 3450 | case ARM::LDMIB_UPD: |
| 3451 | case ARM::STMIA: |
| 3452 | case ARM::STMDA: |
| 3453 | case ARM::STMDB: |
| 3454 | case ARM::STMIB: |
| 3455 | case ARM::STMIA_UPD: |
| 3456 | case ARM::STMDA_UPD: |
| 3457 | case ARM::STMDB_UPD: |
| 3458 | case ARM::STMIB_UPD: |
| 3459 | case ARM::tLDMIA: |
| 3460 | case ARM::tLDMIA_UPD: |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 3461 | case ARM::tSTMIA_UPD: |
| Evan Cheng | 367a5df | 2010-09-09 18:18:55 +0000 | [diff] [blame] | 3462 | case ARM::tPOP_RET: |
| 3463 | case ARM::tPOP: |
| 3464 | case ARM::tPUSH: |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 3465 | case ARM::t2LDMIA_RET: |
| 3466 | case ARM::t2LDMIA: |
| 3467 | case ARM::t2LDMDB: |
| 3468 | case ARM::t2LDMIA_UPD: |
| 3469 | case ARM::t2LDMDB_UPD: |
| 3470 | case ARM::t2STMIA: |
| 3471 | case ARM::t2STMDB: |
| 3472 | case ARM::t2STMIA_UPD: |
| 3473 | case ARM::t2STMDB_UPD: { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3474 | unsigned NumRegs = MI.getNumOperands() - Desc.getNumOperands() + 1; |
| Diana Picus | 92423ce | 2016-06-27 09:08:23 +0000 | [diff] [blame] | 3475 | switch (Subtarget.getLdStMultipleTiming()) { |
| 3476 | case ARMSubtarget::SingleIssuePlusExtras: |
| 3477 | return getNumMicroOpsSingleIssuePlusExtras(Opc, NumRegs); |
| 3478 | case ARMSubtarget::SingleIssue: |
| 3479 | // Assume the worst. |
| 3480 | return NumRegs; |
| 3481 | case ARMSubtarget::DoubleIssue: { |
| Evan Cheng | debf9c5 | 2010-11-03 00:45:17 +0000 | [diff] [blame] | 3482 | if (NumRegs < 4) |
| 3483 | return 2; |
| 3484 | // 4 registers would be issued: 2, 2. |
| 3485 | // 5 registers would be issued: 2, 2, 1. |
| Diana Picus | 92423ce | 2016-06-27 09:08:23 +0000 | [diff] [blame] | 3486 | unsigned UOps = (NumRegs / 2); |
| Evan Cheng | debf9c5 | 2010-11-03 00:45:17 +0000 | [diff] [blame] | 3487 | if (NumRegs % 2) |
| Diana Picus | 92423ce | 2016-06-27 09:08:23 +0000 | [diff] [blame] | 3488 | ++UOps; |
| 3489 | return UOps; |
| 3490 | } |
| 3491 | case ARMSubtarget::DoubleIssueCheckUnalignedAccess: { |
| 3492 | unsigned UOps = (NumRegs / 2); |
| Evan Cheng | bf40707 | 2010-09-10 01:29:16 +0000 | [diff] [blame] | 3493 | // If there are odd number of registers or if it's not 64-bit aligned, |
| 3494 | // then it takes an extra AGU (Address Generation Unit) cycle. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3495 | if ((NumRegs % 2) || !MI.hasOneMemOperand() || |
| 3496 | (*MI.memoperands_begin())->getAlignment() < 8) |
| Diana Picus | 92423ce | 2016-06-27 09:08:23 +0000 | [diff] [blame] | 3497 | ++UOps; |
| 3498 | return UOps; |
| 3499 | } |
| Michael J. Spencer | e7f00cb | 2010-10-05 06:00:33 +0000 | [diff] [blame] | 3500 | } |
| Evan Cheng | 367a5df | 2010-09-09 18:18:55 +0000 | [diff] [blame] | 3501 | } |
| 3502 | } |
| Diana Picus | 92423ce | 2016-06-27 09:08:23 +0000 | [diff] [blame] | 3503 | llvm_unreachable("Didn't find the number of microops"); |
| Evan Cheng | 367a5df | 2010-09-09 18:18:55 +0000 | [diff] [blame] | 3504 | } |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 3505 | |
| 3506 | int |
| Evan Cheng | 412e37b | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 3507 | ARMBaseInstrInfo::getVLDMDefCycle(const InstrItineraryData *ItinData, |
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 3508 | const MCInstrDesc &DefMCID, |
| Evan Cheng | 412e37b | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 3509 | unsigned DefClass, |
| 3510 | unsigned DefIdx, unsigned DefAlign) const { |
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 3511 | int RegNo = (int)(DefIdx+1) - DefMCID.getNumOperands() + 1; |
| Evan Cheng | 412e37b | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 3512 | if (RegNo <= 0) |
| 3513 | // Def is the address writeback. |
| 3514 | return ItinData->getOperandCycle(DefClass, DefIdx); |
| 3515 | |
| 3516 | int DefCycle; |
| Tim Northover | 0feb91e | 2014-04-01 14:10:07 +0000 | [diff] [blame] | 3517 | if (Subtarget.isCortexA8() || Subtarget.isCortexA7()) { |
| Evan Cheng | 412e37b | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 3518 | // (regno / 2) + (regno % 2) + 1 |
| 3519 | DefCycle = RegNo / 2 + 1; |
| 3520 | if (RegNo % 2) |
| 3521 | ++DefCycle; |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3522 | } else if (Subtarget.isLikeA9() || Subtarget.isSwift()) { |
| Evan Cheng | 412e37b | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 3523 | DefCycle = RegNo; |
| 3524 | bool isSLoad = false; |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 3525 | |
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 3526 | switch (DefMCID.getOpcode()) { |
| Evan Cheng | 412e37b | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 3527 | default: break; |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 3528 | case ARM::VLDMSIA: |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 3529 | case ARM::VLDMSIA_UPD: |
| 3530 | case ARM::VLDMSDB_UPD: |
| Evan Cheng | 412e37b | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 3531 | isSLoad = true; |
| 3532 | break; |
| 3533 | } |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 3534 | |
| Evan Cheng | 412e37b | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 3535 | // If there are odd number of 'S' registers or if it's not 64-bit aligned, |
| 3536 | // then it takes an extra cycle. |
| 3537 | if ((isSLoad && (RegNo % 2)) || DefAlign < 8) |
| 3538 | ++DefCycle; |
| 3539 | } else { |
| 3540 | // Assume the worst. |
| 3541 | DefCycle = RegNo + 2; |
| 3542 | } |
| 3543 | |
| 3544 | return DefCycle; |
| 3545 | } |
| 3546 | |
| Javed Absar | 4ae7e812 | 2017-06-02 08:53:19 +0000 | [diff] [blame] | 3547 | bool ARMBaseInstrInfo::isLDMBaseRegInList(const MachineInstr &MI) const { |
| 3548 | unsigned BaseReg = MI.getOperand(0).getReg(); |
| 3549 | for (unsigned i = 1, sz = MI.getNumOperands(); i < sz; ++i) { |
| 3550 | const auto &Op = MI.getOperand(i); |
| 3551 | if (Op.isReg() && Op.getReg() == BaseReg) |
| 3552 | return true; |
| 3553 | } |
| 3554 | return false; |
| 3555 | } |
| 3556 | unsigned |
| 3557 | ARMBaseInstrInfo::getLDMVariableDefsSize(const MachineInstr &MI) const { |
| Francis Visoiu Mistrih | 7d9bef8 | 2018-01-09 17:31:07 +0000 | [diff] [blame] | 3558 | // ins GPR:$Rn, $p (2xOp), reglist:$regs, variable_ops |
| 3559 | // (outs GPR:$wb), (ins GPR:$Rn, $p (2xOp), reglist:$regs, variable_ops) |
| Javed Absar | 4ae7e812 | 2017-06-02 08:53:19 +0000 | [diff] [blame] | 3560 | return MI.getNumOperands() + 1 - MI.getDesc().getNumOperands(); |
| 3561 | } |
| 3562 | |
| Evan Cheng | 412e37b | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 3563 | int |
| 3564 | ARMBaseInstrInfo::getLDMDefCycle(const InstrItineraryData *ItinData, |
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 3565 | const MCInstrDesc &DefMCID, |
| Evan Cheng | 412e37b | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 3566 | unsigned DefClass, |
| 3567 | unsigned DefIdx, unsigned DefAlign) const { |
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 3568 | int RegNo = (int)(DefIdx+1) - DefMCID.getNumOperands() + 1; |
| Evan Cheng | 412e37b | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 3569 | if (RegNo <= 0) |
| 3570 | // Def is the address writeback. |
| 3571 | return ItinData->getOperandCycle(DefClass, DefIdx); |
| 3572 | |
| 3573 | int DefCycle; |
| Tim Northover | 0feb91e | 2014-04-01 14:10:07 +0000 | [diff] [blame] | 3574 | if (Subtarget.isCortexA8() || Subtarget.isCortexA7()) { |
| Evan Cheng | 412e37b | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 3575 | // 4 registers would be issued: 1, 2, 1. |
| 3576 | // 5 registers would be issued: 1, 2, 2. |
| 3577 | DefCycle = RegNo / 2; |
| 3578 | if (DefCycle < 1) |
| 3579 | DefCycle = 1; |
| 3580 | // Result latency is issue cycle + 2: E2. |
| 3581 | DefCycle += 2; |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3582 | } else if (Subtarget.isLikeA9() || Subtarget.isSwift()) { |
| Evan Cheng | 412e37b | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 3583 | DefCycle = (RegNo / 2); |
| 3584 | // If there are odd number of registers or if it's not 64-bit aligned, |
| 3585 | // then it takes an extra AGU (Address Generation Unit) cycle. |
| 3586 | if ((RegNo % 2) || DefAlign < 8) |
| 3587 | ++DefCycle; |
| 3588 | // Result latency is AGU cycles + 2. |
| 3589 | DefCycle += 2; |
| 3590 | } else { |
| 3591 | // Assume the worst. |
| 3592 | DefCycle = RegNo + 2; |
| 3593 | } |
| 3594 | |
| 3595 | return DefCycle; |
| 3596 | } |
| 3597 | |
| 3598 | int |
| 3599 | ARMBaseInstrInfo::getVSTMUseCycle(const InstrItineraryData *ItinData, |
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 3600 | const MCInstrDesc &UseMCID, |
| Evan Cheng | 412e37b | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 3601 | unsigned UseClass, |
| 3602 | unsigned UseIdx, unsigned UseAlign) const { |
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 3603 | int RegNo = (int)(UseIdx+1) - UseMCID.getNumOperands() + 1; |
| Evan Cheng | 412e37b | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 3604 | if (RegNo <= 0) |
| 3605 | return ItinData->getOperandCycle(UseClass, UseIdx); |
| 3606 | |
| 3607 | int UseCycle; |
| Tim Northover | 0feb91e | 2014-04-01 14:10:07 +0000 | [diff] [blame] | 3608 | if (Subtarget.isCortexA8() || Subtarget.isCortexA7()) { |
| Evan Cheng | 412e37b | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 3609 | // (regno / 2) + (regno % 2) + 1 |
| 3610 | UseCycle = RegNo / 2 + 1; |
| 3611 | if (RegNo % 2) |
| 3612 | ++UseCycle; |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3613 | } else if (Subtarget.isLikeA9() || Subtarget.isSwift()) { |
| Evan Cheng | 412e37b | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 3614 | UseCycle = RegNo; |
| 3615 | bool isSStore = false; |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 3616 | |
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 3617 | switch (UseMCID.getOpcode()) { |
| Evan Cheng | 412e37b | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 3618 | default: break; |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 3619 | case ARM::VSTMSIA: |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 3620 | case ARM::VSTMSIA_UPD: |
| 3621 | case ARM::VSTMSDB_UPD: |
| Evan Cheng | 412e37b | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 3622 | isSStore = true; |
| 3623 | break; |
| 3624 | } |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 3625 | |
| Evan Cheng | 412e37b | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 3626 | // If there are odd number of 'S' registers or if it's not 64-bit aligned, |
| 3627 | // then it takes an extra cycle. |
| 3628 | if ((isSStore && (RegNo % 2)) || UseAlign < 8) |
| 3629 | ++UseCycle; |
| 3630 | } else { |
| 3631 | // Assume the worst. |
| 3632 | UseCycle = RegNo + 2; |
| 3633 | } |
| 3634 | |
| 3635 | return UseCycle; |
| 3636 | } |
| 3637 | |
| 3638 | int |
| 3639 | ARMBaseInstrInfo::getSTMUseCycle(const InstrItineraryData *ItinData, |
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 3640 | const MCInstrDesc &UseMCID, |
| Evan Cheng | 412e37b | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 3641 | unsigned UseClass, |
| 3642 | unsigned UseIdx, unsigned UseAlign) const { |
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 3643 | int RegNo = (int)(UseIdx+1) - UseMCID.getNumOperands() + 1; |
| Evan Cheng | 412e37b | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 3644 | if (RegNo <= 0) |
| 3645 | return ItinData->getOperandCycle(UseClass, UseIdx); |
| 3646 | |
| 3647 | int UseCycle; |
| Tim Northover | 0feb91e | 2014-04-01 14:10:07 +0000 | [diff] [blame] | 3648 | if (Subtarget.isCortexA8() || Subtarget.isCortexA7()) { |
| Evan Cheng | 412e37b | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 3649 | UseCycle = RegNo / 2; |
| 3650 | if (UseCycle < 2) |
| 3651 | UseCycle = 2; |
| 3652 | // Read in E3. |
| 3653 | UseCycle += 2; |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3654 | } else if (Subtarget.isLikeA9() || Subtarget.isSwift()) { |
| Evan Cheng | 412e37b | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 3655 | UseCycle = (RegNo / 2); |
| 3656 | // If there are odd number of registers or if it's not 64-bit aligned, |
| 3657 | // then it takes an extra AGU (Address Generation Unit) cycle. |
| 3658 | if ((RegNo % 2) || UseAlign < 8) |
| 3659 | ++UseCycle; |
| 3660 | } else { |
| 3661 | // Assume the worst. |
| 3662 | UseCycle = 1; |
| 3663 | } |
| 3664 | return UseCycle; |
| 3665 | } |
| 3666 | |
| 3667 | int |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 3668 | ARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData, |
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 3669 | const MCInstrDesc &DefMCID, |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 3670 | unsigned DefIdx, unsigned DefAlign, |
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 3671 | const MCInstrDesc &UseMCID, |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 3672 | unsigned UseIdx, unsigned UseAlign) const { |
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 3673 | unsigned DefClass = DefMCID.getSchedClass(); |
| 3674 | unsigned UseClass = UseMCID.getSchedClass(); |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 3675 | |
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 3676 | if (DefIdx < DefMCID.getNumDefs() && UseIdx < UseMCID.getNumOperands()) |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 3677 | return ItinData->getOperandLatency(DefClass, DefIdx, UseClass, UseIdx); |
| 3678 | |
| 3679 | // This may be a def / use of a variable_ops instruction, the operand |
| 3680 | // latency might be determinable dynamically. Let the target try to |
| 3681 | // figure it out. |
| Evan Cheng | e2c211c | 2010-10-28 02:00:25 +0000 | [diff] [blame] | 3682 | int DefCycle = -1; |
| Evan Cheng | ff31073 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 3683 | bool LdmBypass = false; |
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 3684 | switch (DefMCID.getOpcode()) { |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 3685 | default: |
| 3686 | DefCycle = ItinData->getOperandCycle(DefClass, DefIdx); |
| 3687 | break; |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 3688 | |
| 3689 | case ARM::VLDMDIA: |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 3690 | case ARM::VLDMDIA_UPD: |
| 3691 | case ARM::VLDMDDB_UPD: |
| 3692 | case ARM::VLDMSIA: |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 3693 | case ARM::VLDMSIA_UPD: |
| 3694 | case ARM::VLDMSDB_UPD: |
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 3695 | DefCycle = getVLDMDefCycle(ItinData, DefMCID, DefClass, DefIdx, DefAlign); |
| Evan Cheng | 1958cef | 2010-10-07 01:50:48 +0000 | [diff] [blame] | 3696 | break; |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 3697 | |
| 3698 | case ARM::LDMIA_RET: |
| 3699 | case ARM::LDMIA: |
| 3700 | case ARM::LDMDA: |
| 3701 | case ARM::LDMDB: |
| 3702 | case ARM::LDMIB: |
| 3703 | case ARM::LDMIA_UPD: |
| 3704 | case ARM::LDMDA_UPD: |
| 3705 | case ARM::LDMDB_UPD: |
| 3706 | case ARM::LDMIB_UPD: |
| 3707 | case ARM::tLDMIA: |
| 3708 | case ARM::tLDMIA_UPD: |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 3709 | case ARM::tPUSH: |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 3710 | case ARM::t2LDMIA_RET: |
| 3711 | case ARM::t2LDMIA: |
| 3712 | case ARM::t2LDMDB: |
| 3713 | case ARM::t2LDMIA_UPD: |
| 3714 | case ARM::t2LDMDB_UPD: |
| Eugene Zelenko | e6cf437 | 2017-01-26 23:40:06 +0000 | [diff] [blame] | 3715 | LdmBypass = true; |
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 3716 | DefCycle = getLDMDefCycle(ItinData, DefMCID, DefClass, DefIdx, DefAlign); |
| Evan Cheng | 412e37b | 2010-10-07 23:12:15 +0000 | [diff] [blame] | 3717 | break; |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 3718 | } |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 3719 | |
| 3720 | if (DefCycle == -1) |
| 3721 | // We can't seem to determine the result latency of the def, assume it's 2. |
| 3722 | DefCycle = 2; |
| 3723 | |
| 3724 | int UseCycle = -1; |
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 3725 | switch (UseMCID.getOpcode()) { |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 3726 | default: |
| 3727 | UseCycle = ItinData->getOperandCycle(UseClass, UseIdx); |
| 3728 | break; |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 3729 | |
| 3730 | case ARM::VSTMDIA: |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 3731 | case ARM::VSTMDIA_UPD: |
| 3732 | case ARM::VSTMDDB_UPD: |
| 3733 | case ARM::VSTMSIA: |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 3734 | case ARM::VSTMSIA_UPD: |
| 3735 | case ARM::VSTMSDB_UPD: |
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 3736 | UseCycle = getVSTMUseCycle(ItinData, UseMCID, UseClass, UseIdx, UseAlign); |
| Evan Cheng | 1958cef | 2010-10-07 01:50:48 +0000 | [diff] [blame] | 3737 | break; |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 3738 | |
| 3739 | case ARM::STMIA: |
| 3740 | case ARM::STMDA: |
| 3741 | case ARM::STMDB: |
| 3742 | case ARM::STMIB: |
| 3743 | case ARM::STMIA_UPD: |
| 3744 | case ARM::STMDA_UPD: |
| 3745 | case ARM::STMDB_UPD: |
| 3746 | case ARM::STMIB_UPD: |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 3747 | case ARM::tSTMIA_UPD: |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 3748 | case ARM::tPOP_RET: |
| 3749 | case ARM::tPOP: |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 3750 | case ARM::t2STMIA: |
| 3751 | case ARM::t2STMDB: |
| 3752 | case ARM::t2STMIA_UPD: |
| 3753 | case ARM::t2STMDB_UPD: |
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 3754 | UseCycle = getSTMUseCycle(ItinData, UseMCID, UseClass, UseIdx, UseAlign); |
| Evan Cheng | 1958cef | 2010-10-07 01:50:48 +0000 | [diff] [blame] | 3755 | break; |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 3756 | } |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 3757 | |
| 3758 | if (UseCycle == -1) |
| 3759 | // Assume it's read in the first stage. |
| 3760 | UseCycle = 1; |
| 3761 | |
| 3762 | UseCycle = DefCycle - UseCycle + 1; |
| 3763 | if (UseCycle > 0) { |
| 3764 | if (LdmBypass) { |
| 3765 | // It's a variable_ops instruction so we can't use DefIdx here. Just use |
| 3766 | // first def operand. |
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 3767 | if (ItinData->hasPipelineForwarding(DefClass, DefMCID.getNumOperands()-1, |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 3768 | UseClass, UseIdx)) |
| 3769 | --UseCycle; |
| 3770 | } else if (ItinData->hasPipelineForwarding(DefClass, DefIdx, |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 3771 | UseClass, UseIdx)) { |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 3772 | --UseCycle; |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 3773 | } |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 3774 | } |
| 3775 | |
| 3776 | return UseCycle; |
| 3777 | } |
| 3778 | |
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 3779 | static const MachineInstr *getBundledDefMI(const TargetRegisterInfo *TRI, |
| Evan Cheng | da103bf | 2011-12-14 20:00:08 +0000 | [diff] [blame] | 3780 | const MachineInstr *MI, unsigned Reg, |
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 3781 | unsigned &DefIdx, unsigned &Dist) { |
| 3782 | Dist = 0; |
| 3783 | |
| 3784 | MachineBasicBlock::const_iterator I = MI; ++I; |
| Duncan P. N. Exon Smith | d84f600 | 2016-02-22 21:30:15 +0000 | [diff] [blame] | 3785 | MachineBasicBlock::const_instr_iterator II = std::prev(I.getInstrIterator()); |
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 3786 | assert(II->isInsideBundle() && "Empty bundle?"); |
| 3787 | |
| 3788 | int Idx = -1; |
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 3789 | while (II->isInsideBundle()) { |
| 3790 | Idx = II->findRegisterDefOperandIdx(Reg, false, true, TRI); |
| 3791 | if (Idx != -1) |
| 3792 | break; |
| 3793 | --II; |
| 3794 | ++Dist; |
| 3795 | } |
| 3796 | |
| 3797 | assert(Idx != -1 && "Cannot find bundled definition!"); |
| 3798 | DefIdx = Idx; |
| Duncan P. N. Exon Smith | 9f9559e | 2015-10-19 23:25:57 +0000 | [diff] [blame] | 3799 | return &*II; |
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 3800 | } |
| 3801 | |
| 3802 | static const MachineInstr *getBundledUseMI(const TargetRegisterInfo *TRI, |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3803 | const MachineInstr &MI, unsigned Reg, |
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 3804 | unsigned &UseIdx, unsigned &Dist) { |
| 3805 | Dist = 0; |
| 3806 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3807 | MachineBasicBlock::const_instr_iterator II = ++MI.getIterator(); |
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 3808 | assert(II->isInsideBundle() && "Empty bundle?"); |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3809 | MachineBasicBlock::const_instr_iterator E = MI.getParent()->instr_end(); |
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 3810 | |
| 3811 | // FIXME: This doesn't properly handle multiple uses. |
| 3812 | int Idx = -1; |
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 3813 | while (II != E && II->isInsideBundle()) { |
| 3814 | Idx = II->findRegisterUseOperandIdx(Reg, false, TRI); |
| 3815 | if (Idx != -1) |
| 3816 | break; |
| 3817 | if (II->getOpcode() != ARM::t2IT) |
| 3818 | ++Dist; |
| 3819 | ++II; |
| 3820 | } |
| 3821 | |
| Evan Cheng | da103bf | 2011-12-14 20:00:08 +0000 | [diff] [blame] | 3822 | if (Idx == -1) { |
| 3823 | Dist = 0; |
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 3824 | return nullptr; |
| Evan Cheng | da103bf | 2011-12-14 20:00:08 +0000 | [diff] [blame] | 3825 | } |
| 3826 | |
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 3827 | UseIdx = Idx; |
| Duncan P. N. Exon Smith | 9f9559e | 2015-10-19 23:25:57 +0000 | [diff] [blame] | 3828 | return &*II; |
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 3829 | } |
| 3830 | |
| Andrew Trick | 5b1cadf | 2012-06-07 19:42:00 +0000 | [diff] [blame] | 3831 | /// Return the number of cycles to add to (or subtract from) the static |
| 3832 | /// itinerary based on the def opcode and alignment. The caller will ensure that |
| 3833 | /// adjusted latency is at least one cycle. |
| 3834 | static int adjustDefLatency(const ARMSubtarget &Subtarget, |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3835 | const MachineInstr &DefMI, |
| 3836 | const MCInstrDesc &DefMCID, unsigned DefAlign) { |
| Andrew Trick | 5b1cadf | 2012-06-07 19:42:00 +0000 | [diff] [blame] | 3837 | int Adjust = 0; |
| Tim Northover | 0feb91e | 2014-04-01 14:10:07 +0000 | [diff] [blame] | 3838 | if (Subtarget.isCortexA8() || Subtarget.isLikeA9() || Subtarget.isCortexA7()) { |
| Evan Cheng | ff31073 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 3839 | // FIXME: Shifter op hack: no shift (i.e. [r +/- r]) or [r + r << 2] |
| 3840 | // variants are one cycle cheaper. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3841 | switch (DefMCID.getOpcode()) { |
| Evan Cheng | ff31073 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 3842 | default: break; |
| Jakob Stoklund Olesen | b3de7b1 | 2012-08-28 03:11:27 +0000 | [diff] [blame] | 3843 | case ARM::LDRrs: |
| 3844 | case ARM::LDRBrs: { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3845 | unsigned ShOpVal = DefMI.getOperand(3).getImm(); |
| Evan Cheng | ff31073 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 3846 | unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal); |
| 3847 | if (ShImm == 0 || |
| 3848 | (ShImm == 2 && ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl)) |
| Andrew Trick | 5b1cadf | 2012-06-07 19:42:00 +0000 | [diff] [blame] | 3849 | --Adjust; |
| Evan Cheng | ff31073 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 3850 | break; |
| 3851 | } |
| Jakob Stoklund Olesen | b3de7b1 | 2012-08-28 03:11:27 +0000 | [diff] [blame] | 3852 | case ARM::t2LDRs: |
| 3853 | case ARM::t2LDRBs: |
| 3854 | case ARM::t2LDRHs: |
| Evan Cheng | ff31073 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 3855 | case ARM::t2LDRSHs: { |
| 3856 | // Thumb2 mode: lsl only. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3857 | unsigned ShAmt = DefMI.getOperand(3).getImm(); |
| Evan Cheng | ff31073 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 3858 | if (ShAmt == 0 || ShAmt == 2) |
| Andrew Trick | 5b1cadf | 2012-06-07 19:42:00 +0000 | [diff] [blame] | 3859 | --Adjust; |
| Evan Cheng | ff31073 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 3860 | break; |
| 3861 | } |
| 3862 | } |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3863 | } else if (Subtarget.isSwift()) { |
| 3864 | // FIXME: Properly handle all of the latency adjustments for address |
| 3865 | // writeback. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3866 | switch (DefMCID.getOpcode()) { |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3867 | default: break; |
| 3868 | case ARM::LDRrs: |
| 3869 | case ARM::LDRBrs: { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3870 | unsigned ShOpVal = DefMI.getOperand(3).getImm(); |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3871 | bool isSub = ARM_AM::getAM2Op(ShOpVal) == ARM_AM::sub; |
| 3872 | unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal); |
| 3873 | if (!isSub && |
| 3874 | (ShImm == 0 || |
| 3875 | ((ShImm == 1 || ShImm == 2 || ShImm == 3) && |
| 3876 | ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))) |
| 3877 | Adjust -= 2; |
| 3878 | else if (!isSub && |
| 3879 | ShImm == 1 && ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsr) |
| 3880 | --Adjust; |
| 3881 | break; |
| 3882 | } |
| 3883 | case ARM::t2LDRs: |
| 3884 | case ARM::t2LDRBs: |
| 3885 | case ARM::t2LDRHs: |
| 3886 | case ARM::t2LDRSHs: { |
| 3887 | // Thumb2 mode: lsl only. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3888 | unsigned ShAmt = DefMI.getOperand(3).getImm(); |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 3889 | if (ShAmt == 0 || ShAmt == 1 || ShAmt == 2 || ShAmt == 3) |
| 3890 | Adjust -= 2; |
| 3891 | break; |
| 3892 | } |
| 3893 | } |
| Evan Cheng | ff31073 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 3894 | } |
| 3895 | |
| Diana Picus | 92423ce | 2016-06-27 09:08:23 +0000 | [diff] [blame] | 3896 | if (DefAlign < 8 && Subtarget.checkVLDnAccessAlignment()) { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 3897 | switch (DefMCID.getOpcode()) { |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 3898 | default: break; |
| 3899 | case ARM::VLD1q8: |
| 3900 | case ARM::VLD1q16: |
| 3901 | case ARM::VLD1q32: |
| 3902 | case ARM::VLD1q64: |
| Jim Grosbach | 2098cb1 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 3903 | case ARM::VLD1q8wb_fixed: |
| 3904 | case ARM::VLD1q16wb_fixed: |
| 3905 | case ARM::VLD1q32wb_fixed: |
| 3906 | case ARM::VLD1q64wb_fixed: |
| 3907 | case ARM::VLD1q8wb_register: |
| 3908 | case ARM::VLD1q16wb_register: |
| 3909 | case ARM::VLD1q32wb_register: |
| 3910 | case ARM::VLD1q64wb_register: |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 3911 | case ARM::VLD2d8: |
| 3912 | case ARM::VLD2d16: |
| 3913 | case ARM::VLD2d32: |
| 3914 | case ARM::VLD2q8: |
| 3915 | case ARM::VLD2q16: |
| 3916 | case ARM::VLD2q32: |
| Jim Grosbach | d146a02 | 2011-12-09 21:28:25 +0000 | [diff] [blame] | 3917 | case ARM::VLD2d8wb_fixed: |
| 3918 | case ARM::VLD2d16wb_fixed: |
| 3919 | case ARM::VLD2d32wb_fixed: |
| 3920 | case ARM::VLD2q8wb_fixed: |
| 3921 | case ARM::VLD2q16wb_fixed: |
| 3922 | case ARM::VLD2q32wb_fixed: |
| 3923 | case ARM::VLD2d8wb_register: |
| 3924 | case ARM::VLD2d16wb_register: |
| 3925 | case ARM::VLD2d32wb_register: |
| 3926 | case ARM::VLD2q8wb_register: |
| 3927 | case ARM::VLD2q16wb_register: |
| 3928 | case ARM::VLD2q32wb_register: |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 3929 | case ARM::VLD3d8: |
| 3930 | case ARM::VLD3d16: |
| 3931 | case ARM::VLD3d32: |
| 3932 | case ARM::VLD1d64T: |
| 3933 | case ARM::VLD3d8_UPD: |
| 3934 | case ARM::VLD3d16_UPD: |
| 3935 | case ARM::VLD3d32_UPD: |
| Jim Grosbach | 92fd05e | 2011-10-24 23:26:05 +0000 | [diff] [blame] | 3936 | case ARM::VLD1d64Twb_fixed: |
| 3937 | case ARM::VLD1d64Twb_register: |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 3938 | case ARM::VLD3q8_UPD: |
| 3939 | case ARM::VLD3q16_UPD: |
| 3940 | case ARM::VLD3q32_UPD: |
| 3941 | case ARM::VLD4d8: |
| 3942 | case ARM::VLD4d16: |
| 3943 | case ARM::VLD4d32: |
| 3944 | case ARM::VLD1d64Q: |
| 3945 | case ARM::VLD4d8_UPD: |
| 3946 | case ARM::VLD4d16_UPD: |
| 3947 | case ARM::VLD4d32_UPD: |
| Jim Grosbach | 17ec1a1 | 2011-10-25 00:14:01 +0000 | [diff] [blame] | 3948 | case ARM::VLD1d64Qwb_fixed: |
| 3949 | case ARM::VLD1d64Qwb_register: |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 3950 | case ARM::VLD4q8_UPD: |
| 3951 | case ARM::VLD4q16_UPD: |
| 3952 | case ARM::VLD4q32_UPD: |
| 3953 | case ARM::VLD1DUPq8: |
| 3954 | case ARM::VLD1DUPq16: |
| 3955 | case ARM::VLD1DUPq32: |
| Jim Grosbach | a68c9a8 | 2011-11-30 19:35:44 +0000 | [diff] [blame] | 3956 | case ARM::VLD1DUPq8wb_fixed: |
| 3957 | case ARM::VLD1DUPq16wb_fixed: |
| 3958 | case ARM::VLD1DUPq32wb_fixed: |
| 3959 | case ARM::VLD1DUPq8wb_register: |
| 3960 | case ARM::VLD1DUPq16wb_register: |
| 3961 | case ARM::VLD1DUPq32wb_register: |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 3962 | case ARM::VLD2DUPd8: |
| 3963 | case ARM::VLD2DUPd16: |
| 3964 | case ARM::VLD2DUPd32: |
| Jim Grosbach | c80a264 | 2011-12-21 19:40:55 +0000 | [diff] [blame] | 3965 | case ARM::VLD2DUPd8wb_fixed: |
| 3966 | case ARM::VLD2DUPd16wb_fixed: |
| 3967 | case ARM::VLD2DUPd32wb_fixed: |
| 3968 | case ARM::VLD2DUPd8wb_register: |
| 3969 | case ARM::VLD2DUPd16wb_register: |
| 3970 | case ARM::VLD2DUPd32wb_register: |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 3971 | case ARM::VLD4DUPd8: |
| 3972 | case ARM::VLD4DUPd16: |
| 3973 | case ARM::VLD4DUPd32: |
| 3974 | case ARM::VLD4DUPd8_UPD: |
| 3975 | case ARM::VLD4DUPd16_UPD: |
| 3976 | case ARM::VLD4DUPd32_UPD: |
| 3977 | case ARM::VLD1LNd8: |
| 3978 | case ARM::VLD1LNd16: |
| 3979 | case ARM::VLD1LNd32: |
| 3980 | case ARM::VLD1LNd8_UPD: |
| 3981 | case ARM::VLD1LNd16_UPD: |
| 3982 | case ARM::VLD1LNd32_UPD: |
| 3983 | case ARM::VLD2LNd8: |
| 3984 | case ARM::VLD2LNd16: |
| 3985 | case ARM::VLD2LNd32: |
| 3986 | case ARM::VLD2LNq16: |
| 3987 | case ARM::VLD2LNq32: |
| 3988 | case ARM::VLD2LNd8_UPD: |
| 3989 | case ARM::VLD2LNd16_UPD: |
| 3990 | case ARM::VLD2LNd32_UPD: |
| 3991 | case ARM::VLD2LNq16_UPD: |
| 3992 | case ARM::VLD2LNq32_UPD: |
| 3993 | case ARM::VLD4LNd8: |
| 3994 | case ARM::VLD4LNd16: |
| 3995 | case ARM::VLD4LNd32: |
| 3996 | case ARM::VLD4LNq16: |
| 3997 | case ARM::VLD4LNq32: |
| 3998 | case ARM::VLD4LNd8_UPD: |
| 3999 | case ARM::VLD4LNd16_UPD: |
| 4000 | case ARM::VLD4LNd32_UPD: |
| 4001 | case ARM::VLD4LNq16_UPD: |
| 4002 | case ARM::VLD4LNq32_UPD: |
| 4003 | // If the address is not 64-bit aligned, the latencies of these |
| 4004 | // instructions increases by one. |
| Andrew Trick | 5b1cadf | 2012-06-07 19:42:00 +0000 | [diff] [blame] | 4005 | ++Adjust; |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 4006 | break; |
| 4007 | } |
| Andrew Trick | 5b1cadf | 2012-06-07 19:42:00 +0000 | [diff] [blame] | 4008 | } |
| 4009 | return Adjust; |
| 4010 | } |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 4011 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4012 | int ARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData, |
| 4013 | const MachineInstr &DefMI, |
| 4014 | unsigned DefIdx, |
| 4015 | const MachineInstr &UseMI, |
| 4016 | unsigned UseIdx) const { |
| Andrew Trick | 5b1cadf | 2012-06-07 19:42:00 +0000 | [diff] [blame] | 4017 | // No operand latency. The caller may fall back to getInstrLatency. |
| 4018 | if (!ItinData || ItinData->isEmpty()) |
| 4019 | return -1; |
| 4020 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4021 | const MachineOperand &DefMO = DefMI.getOperand(DefIdx); |
| Andrew Trick | 5b1cadf | 2012-06-07 19:42:00 +0000 | [diff] [blame] | 4022 | unsigned Reg = DefMO.getReg(); |
| Andrew Trick | 5b1cadf | 2012-06-07 19:42:00 +0000 | [diff] [blame] | 4023 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4024 | const MachineInstr *ResolvedDefMI = &DefMI; |
| Andrew Trick | 5b1cadf | 2012-06-07 19:42:00 +0000 | [diff] [blame] | 4025 | unsigned DefAdj = 0; |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4026 | if (DefMI.isBundle()) |
| 4027 | ResolvedDefMI = |
| 4028 | getBundledDefMI(&getRegisterInfo(), &DefMI, Reg, DefIdx, DefAdj); |
| 4029 | if (ResolvedDefMI->isCopyLike() || ResolvedDefMI->isInsertSubreg() || |
| 4030 | ResolvedDefMI->isRegSequence() || ResolvedDefMI->isImplicitDef()) { |
| Andrew Trick | 5b1cadf | 2012-06-07 19:42:00 +0000 | [diff] [blame] | 4031 | return 1; |
| 4032 | } |
| 4033 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4034 | const MachineInstr *ResolvedUseMI = &UseMI; |
| Andrew Trick | 5b1cadf | 2012-06-07 19:42:00 +0000 | [diff] [blame] | 4035 | unsigned UseAdj = 0; |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4036 | if (UseMI.isBundle()) { |
| 4037 | ResolvedUseMI = |
| 4038 | getBundledUseMI(&getRegisterInfo(), UseMI, Reg, UseIdx, UseAdj); |
| 4039 | if (!ResolvedUseMI) |
| Andrew Trick | 77d0b88 | 2012-06-22 02:50:33 +0000 | [diff] [blame] | 4040 | return -1; |
| Andrew Trick | 5b1cadf | 2012-06-07 19:42:00 +0000 | [diff] [blame] | 4041 | } |
| 4042 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4043 | return getOperandLatencyImpl( |
| 4044 | ItinData, *ResolvedDefMI, DefIdx, ResolvedDefMI->getDesc(), DefAdj, DefMO, |
| 4045 | Reg, *ResolvedUseMI, UseIdx, ResolvedUseMI->getDesc(), UseAdj); |
| 4046 | } |
| 4047 | |
| 4048 | int ARMBaseInstrInfo::getOperandLatencyImpl( |
| 4049 | const InstrItineraryData *ItinData, const MachineInstr &DefMI, |
| 4050 | unsigned DefIdx, const MCInstrDesc &DefMCID, unsigned DefAdj, |
| 4051 | const MachineOperand &DefMO, unsigned Reg, const MachineInstr &UseMI, |
| 4052 | unsigned UseIdx, const MCInstrDesc &UseMCID, unsigned UseAdj) const { |
| Andrew Trick | 5b1cadf | 2012-06-07 19:42:00 +0000 | [diff] [blame] | 4053 | if (Reg == ARM::CPSR) { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4054 | if (DefMI.getOpcode() == ARM::FMSTAT) { |
| Andrew Trick | 5b1cadf | 2012-06-07 19:42:00 +0000 | [diff] [blame] | 4055 | // fpscr -> cpsr stalls over 20 cycles on A8 (and earlier?) |
| Silviu Baranga | b47bb94 | 2012-09-13 15:05:10 +0000 | [diff] [blame] | 4056 | return Subtarget.isLikeA9() ? 1 : 20; |
| Andrew Trick | 5b1cadf | 2012-06-07 19:42:00 +0000 | [diff] [blame] | 4057 | } |
| 4058 | |
| 4059 | // CPSR set and branch can be paired in the same cycle. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4060 | if (UseMI.isBranch()) |
| Andrew Trick | 5b1cadf | 2012-06-07 19:42:00 +0000 | [diff] [blame] | 4061 | return 0; |
| 4062 | |
| 4063 | // Otherwise it takes the instruction latency (generally one). |
| 4064 | unsigned Latency = getInstrLatency(ItinData, DefMI); |
| 4065 | |
| 4066 | // For Thumb2 and -Os, prefer scheduling CPSR setting instruction close to |
| 4067 | // its uses. Instructions which are otherwise scheduled between them may |
| 4068 | // incur a code size penalty (not able to use the CPSR setting 16-bit |
| 4069 | // instructions). |
| 4070 | if (Latency > 0 && Subtarget.isThumb2()) { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4071 | const MachineFunction *MF = DefMI.getParent()->getParent(); |
| Sanjay Patel | 924879a | 2015-08-04 15:49:57 +0000 | [diff] [blame] | 4072 | // FIXME: Use Function::optForSize(). |
| Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 4073 | if (MF->getFunction().hasFnAttribute(Attribute::OptimizeForSize)) |
| Andrew Trick | 5b1cadf | 2012-06-07 19:42:00 +0000 | [diff] [blame] | 4074 | --Latency; |
| 4075 | } |
| 4076 | return Latency; |
| 4077 | } |
| 4078 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4079 | if (DefMO.isImplicit() || UseMI.getOperand(UseIdx).isImplicit()) |
| Andrew Trick | 77d0b88 | 2012-06-22 02:50:33 +0000 | [diff] [blame] | 4080 | return -1; |
| 4081 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4082 | unsigned DefAlign = DefMI.hasOneMemOperand() |
| 4083 | ? (*DefMI.memoperands_begin())->getAlignment() |
| 4084 | : 0; |
| 4085 | unsigned UseAlign = UseMI.hasOneMemOperand() |
| 4086 | ? (*UseMI.memoperands_begin())->getAlignment() |
| 4087 | : 0; |
| Andrew Trick | 5b1cadf | 2012-06-07 19:42:00 +0000 | [diff] [blame] | 4088 | |
| 4089 | // Get the itinerary's latency if possible, and handle variable_ops. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4090 | int Latency = getOperandLatency(ItinData, DefMCID, DefIdx, DefAlign, UseMCID, |
| 4091 | UseIdx, UseAlign); |
| Andrew Trick | 5b1cadf | 2012-06-07 19:42:00 +0000 | [diff] [blame] | 4092 | // Unable to find operand latency. The caller may resort to getInstrLatency. |
| 4093 | if (Latency < 0) |
| 4094 | return Latency; |
| 4095 | |
| 4096 | // Adjust for IT block position. |
| 4097 | int Adj = DefAdj + UseAdj; |
| 4098 | |
| 4099 | // Adjust for dynamic def-side opcode variants not captured by the itinerary. |
| 4100 | Adj += adjustDefLatency(Subtarget, DefMI, DefMCID, DefAlign); |
| 4101 | if (Adj >= 0 || (int)Latency > -Adj) { |
| 4102 | return Latency + Adj; |
| 4103 | } |
| 4104 | // Return the itinerary latency, which may be zero but not less than zero. |
| Evan Cheng | ff31073 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 4105 | return Latency; |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 4106 | } |
| 4107 | |
| 4108 | int |
| 4109 | ARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData, |
| 4110 | SDNode *DefNode, unsigned DefIdx, |
| 4111 | SDNode *UseNode, unsigned UseIdx) const { |
| 4112 | if (!DefNode->isMachineOpcode()) |
| 4113 | return 1; |
| 4114 | |
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 4115 | const MCInstrDesc &DefMCID = get(DefNode->getMachineOpcode()); |
| Andrew Trick | 47ff14b | 2011-01-21 05:51:33 +0000 | [diff] [blame] | 4116 | |
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 4117 | if (isZeroCost(DefMCID.Opcode)) |
| Andrew Trick | 47ff14b | 2011-01-21 05:51:33 +0000 | [diff] [blame] | 4118 | return 0; |
| 4119 | |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 4120 | if (!ItinData || ItinData->isEmpty()) |
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 4121 | return DefMCID.mayLoad() ? 3 : 1; |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 4122 | |
| Evan Cheng | 6c1414f | 2010-10-29 18:09:28 +0000 | [diff] [blame] | 4123 | if (!UseNode->isMachineOpcode()) { |
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 4124 | int Latency = ItinData->getOperandCycle(DefMCID.getSchedClass(), DefIdx); |
| Diana Picus | 92423ce | 2016-06-27 09:08:23 +0000 | [diff] [blame] | 4125 | int Adj = Subtarget.getPreISelOperandLatencyAdjustment(); |
| 4126 | int Threshold = 1 + Adj; |
| 4127 | return Latency <= Threshold ? 1 : Latency - Adj; |
| Evan Cheng | 6c1414f | 2010-10-29 18:09:28 +0000 | [diff] [blame] | 4128 | } |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 4129 | |
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 4130 | const MCInstrDesc &UseMCID = get(UseNode->getMachineOpcode()); |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 4131 | const MachineSDNode *DefMN = dyn_cast<MachineSDNode>(DefNode); |
| 4132 | unsigned DefAlign = !DefMN->memoperands_empty() |
| 4133 | ? (*DefMN->memoperands_begin())->getAlignment() : 0; |
| 4134 | const MachineSDNode *UseMN = dyn_cast<MachineSDNode>(UseNode); |
| 4135 | unsigned UseAlign = !UseMN->memoperands_empty() |
| 4136 | ? (*UseMN->memoperands_begin())->getAlignment() : 0; |
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 4137 | int Latency = getOperandLatency(ItinData, DefMCID, DefIdx, DefAlign, |
| 4138 | UseMCID, UseIdx, UseAlign); |
| Evan Cheng | ff31073 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 4139 | |
| 4140 | if (Latency > 1 && |
| Tim Northover | 0feb91e | 2014-04-01 14:10:07 +0000 | [diff] [blame] | 4141 | (Subtarget.isCortexA8() || Subtarget.isLikeA9() || |
| 4142 | Subtarget.isCortexA7())) { |
| Evan Cheng | ff31073 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 4143 | // FIXME: Shifter op hack: no shift (i.e. [r +/- r]) or [r + r << 2] |
| 4144 | // variants are one cycle cheaper. |
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 4145 | switch (DefMCID.getOpcode()) { |
| Evan Cheng | ff31073 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 4146 | default: break; |
| Jakob Stoklund Olesen | b3de7b1 | 2012-08-28 03:11:27 +0000 | [diff] [blame] | 4147 | case ARM::LDRrs: |
| 4148 | case ARM::LDRBrs: { |
| Evan Cheng | ff31073 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 4149 | unsigned ShOpVal = |
| 4150 | cast<ConstantSDNode>(DefNode->getOperand(2))->getZExtValue(); |
| 4151 | unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal); |
| 4152 | if (ShImm == 0 || |
| 4153 | (ShImm == 2 && ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl)) |
| 4154 | --Latency; |
| 4155 | break; |
| 4156 | } |
| Jakob Stoklund Olesen | b3de7b1 | 2012-08-28 03:11:27 +0000 | [diff] [blame] | 4157 | case ARM::t2LDRs: |
| 4158 | case ARM::t2LDRBs: |
| 4159 | case ARM::t2LDRHs: |
| Evan Cheng | ff31073 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 4160 | case ARM::t2LDRSHs: { |
| 4161 | // Thumb2 mode: lsl only. |
| 4162 | unsigned ShAmt = |
| 4163 | cast<ConstantSDNode>(DefNode->getOperand(2))->getZExtValue(); |
| 4164 | if (ShAmt == 0 || ShAmt == 2) |
| 4165 | --Latency; |
| 4166 | break; |
| 4167 | } |
| 4168 | } |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 4169 | } else if (DefIdx == 0 && Latency > 2 && Subtarget.isSwift()) { |
| 4170 | // FIXME: Properly handle all of the latency adjustments for address |
| 4171 | // writeback. |
| 4172 | switch (DefMCID.getOpcode()) { |
| 4173 | default: break; |
| 4174 | case ARM::LDRrs: |
| 4175 | case ARM::LDRBrs: { |
| 4176 | unsigned ShOpVal = |
| 4177 | cast<ConstantSDNode>(DefNode->getOperand(2))->getZExtValue(); |
| 4178 | unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal); |
| 4179 | if (ShImm == 0 || |
| 4180 | ((ShImm == 1 || ShImm == 2 || ShImm == 3) && |
| 4181 | ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl)) |
| 4182 | Latency -= 2; |
| 4183 | else if (ShImm == 1 && ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsr) |
| 4184 | --Latency; |
| 4185 | break; |
| 4186 | } |
| 4187 | case ARM::t2LDRs: |
| 4188 | case ARM::t2LDRBs: |
| 4189 | case ARM::t2LDRHs: |
| Eugene Zelenko | e6cf437 | 2017-01-26 23:40:06 +0000 | [diff] [blame] | 4190 | case ARM::t2LDRSHs: |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 4191 | // Thumb2 mode: lsl 0-3 only. |
| 4192 | Latency -= 2; |
| 4193 | break; |
| 4194 | } |
| Evan Cheng | ff31073 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 4195 | } |
| 4196 | |
| Diana Picus | 92423ce | 2016-06-27 09:08:23 +0000 | [diff] [blame] | 4197 | if (DefAlign < 8 && Subtarget.checkVLDnAccessAlignment()) |
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 4198 | switch (DefMCID.getOpcode()) { |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 4199 | default: break; |
| Jim Grosbach | c988e0c | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 4200 | case ARM::VLD1q8: |
| 4201 | case ARM::VLD1q16: |
| 4202 | case ARM::VLD1q32: |
| 4203 | case ARM::VLD1q64: |
| 4204 | case ARM::VLD1q8wb_register: |
| 4205 | case ARM::VLD1q16wb_register: |
| 4206 | case ARM::VLD1q32wb_register: |
| 4207 | case ARM::VLD1q64wb_register: |
| 4208 | case ARM::VLD1q8wb_fixed: |
| 4209 | case ARM::VLD1q16wb_fixed: |
| 4210 | case ARM::VLD1q32wb_fixed: |
| 4211 | case ARM::VLD1q64wb_fixed: |
| 4212 | case ARM::VLD2d8: |
| 4213 | case ARM::VLD2d16: |
| 4214 | case ARM::VLD2d32: |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 4215 | case ARM::VLD2q8Pseudo: |
| 4216 | case ARM::VLD2q16Pseudo: |
| 4217 | case ARM::VLD2q32Pseudo: |
| Jim Grosbach | c988e0c | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 4218 | case ARM::VLD2d8wb_fixed: |
| 4219 | case ARM::VLD2d16wb_fixed: |
| 4220 | case ARM::VLD2d32wb_fixed: |
| Jim Grosbach | d146a02 | 2011-12-09 21:28:25 +0000 | [diff] [blame] | 4221 | case ARM::VLD2q8PseudoWB_fixed: |
| 4222 | case ARM::VLD2q16PseudoWB_fixed: |
| 4223 | case ARM::VLD2q32PseudoWB_fixed: |
| Jim Grosbach | c988e0c | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 4224 | case ARM::VLD2d8wb_register: |
| 4225 | case ARM::VLD2d16wb_register: |
| 4226 | case ARM::VLD2d32wb_register: |
| Jim Grosbach | d146a02 | 2011-12-09 21:28:25 +0000 | [diff] [blame] | 4227 | case ARM::VLD2q8PseudoWB_register: |
| 4228 | case ARM::VLD2q16PseudoWB_register: |
| 4229 | case ARM::VLD2q32PseudoWB_register: |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 4230 | case ARM::VLD3d8Pseudo: |
| 4231 | case ARM::VLD3d16Pseudo: |
| 4232 | case ARM::VLD3d32Pseudo: |
| 4233 | case ARM::VLD1d64TPseudo: |
| Jiangning Liu | 4df2363 | 2014-01-16 09:16:13 +0000 | [diff] [blame] | 4234 | case ARM::VLD1d64TPseudoWB_fixed: |
| Florian Hahn | 9deef20 | 2018-03-02 13:02:55 +0000 | [diff] [blame] | 4235 | case ARM::VLD1d64TPseudoWB_register: |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 4236 | case ARM::VLD3d8Pseudo_UPD: |
| 4237 | case ARM::VLD3d16Pseudo_UPD: |
| 4238 | case ARM::VLD3d32Pseudo_UPD: |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 4239 | case ARM::VLD3q8Pseudo_UPD: |
| 4240 | case ARM::VLD3q16Pseudo_UPD: |
| 4241 | case ARM::VLD3q32Pseudo_UPD: |
| 4242 | case ARM::VLD3q8oddPseudo: |
| 4243 | case ARM::VLD3q16oddPseudo: |
| 4244 | case ARM::VLD3q32oddPseudo: |
| 4245 | case ARM::VLD3q8oddPseudo_UPD: |
| 4246 | case ARM::VLD3q16oddPseudo_UPD: |
| 4247 | case ARM::VLD3q32oddPseudo_UPD: |
| 4248 | case ARM::VLD4d8Pseudo: |
| 4249 | case ARM::VLD4d16Pseudo: |
| 4250 | case ARM::VLD4d32Pseudo: |
| 4251 | case ARM::VLD1d64QPseudo: |
| Jiangning Liu | 4df2363 | 2014-01-16 09:16:13 +0000 | [diff] [blame] | 4252 | case ARM::VLD1d64QPseudoWB_fixed: |
| Florian Hahn | 9deef20 | 2018-03-02 13:02:55 +0000 | [diff] [blame] | 4253 | case ARM::VLD1d64QPseudoWB_register: |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 4254 | case ARM::VLD4d8Pseudo_UPD: |
| 4255 | case ARM::VLD4d16Pseudo_UPD: |
| 4256 | case ARM::VLD4d32Pseudo_UPD: |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 4257 | case ARM::VLD4q8Pseudo_UPD: |
| 4258 | case ARM::VLD4q16Pseudo_UPD: |
| 4259 | case ARM::VLD4q32Pseudo_UPD: |
| 4260 | case ARM::VLD4q8oddPseudo: |
| 4261 | case ARM::VLD4q16oddPseudo: |
| 4262 | case ARM::VLD4q32oddPseudo: |
| 4263 | case ARM::VLD4q8oddPseudo_UPD: |
| 4264 | case ARM::VLD4q16oddPseudo_UPD: |
| 4265 | case ARM::VLD4q32oddPseudo_UPD: |
| Jim Grosbach | 13a292c | 2012-03-06 22:01:44 +0000 | [diff] [blame] | 4266 | case ARM::VLD1DUPq8: |
| 4267 | case ARM::VLD1DUPq16: |
| 4268 | case ARM::VLD1DUPq32: |
| 4269 | case ARM::VLD1DUPq8wb_fixed: |
| 4270 | case ARM::VLD1DUPq16wb_fixed: |
| 4271 | case ARM::VLD1DUPq32wb_fixed: |
| 4272 | case ARM::VLD1DUPq8wb_register: |
| 4273 | case ARM::VLD1DUPq16wb_register: |
| 4274 | case ARM::VLD1DUPq32wb_register: |
| 4275 | case ARM::VLD2DUPd8: |
| 4276 | case ARM::VLD2DUPd16: |
| 4277 | case ARM::VLD2DUPd32: |
| 4278 | case ARM::VLD2DUPd8wb_fixed: |
| 4279 | case ARM::VLD2DUPd16wb_fixed: |
| 4280 | case ARM::VLD2DUPd32wb_fixed: |
| 4281 | case ARM::VLD2DUPd8wb_register: |
| 4282 | case ARM::VLD2DUPd16wb_register: |
| 4283 | case ARM::VLD2DUPd32wb_register: |
| Evan Cheng | 7d6cd490 | 2011-04-19 01:21:49 +0000 | [diff] [blame] | 4284 | case ARM::VLD4DUPd8Pseudo: |
| 4285 | case ARM::VLD4DUPd16Pseudo: |
| 4286 | case ARM::VLD4DUPd32Pseudo: |
| 4287 | case ARM::VLD4DUPd8Pseudo_UPD: |
| 4288 | case ARM::VLD4DUPd16Pseudo_UPD: |
| 4289 | case ARM::VLD4DUPd32Pseudo_UPD: |
| 4290 | case ARM::VLD1LNq8Pseudo: |
| 4291 | case ARM::VLD1LNq16Pseudo: |
| 4292 | case ARM::VLD1LNq32Pseudo: |
| 4293 | case ARM::VLD1LNq8Pseudo_UPD: |
| 4294 | case ARM::VLD1LNq16Pseudo_UPD: |
| 4295 | case ARM::VLD1LNq32Pseudo_UPD: |
| 4296 | case ARM::VLD2LNd8Pseudo: |
| 4297 | case ARM::VLD2LNd16Pseudo: |
| 4298 | case ARM::VLD2LNd32Pseudo: |
| 4299 | case ARM::VLD2LNq16Pseudo: |
| 4300 | case ARM::VLD2LNq32Pseudo: |
| 4301 | case ARM::VLD2LNd8Pseudo_UPD: |
| 4302 | case ARM::VLD2LNd16Pseudo_UPD: |
| 4303 | case ARM::VLD2LNd32Pseudo_UPD: |
| 4304 | case ARM::VLD2LNq16Pseudo_UPD: |
| 4305 | case ARM::VLD2LNq32Pseudo_UPD: |
| 4306 | case ARM::VLD4LNd8Pseudo: |
| 4307 | case ARM::VLD4LNd16Pseudo: |
| 4308 | case ARM::VLD4LNd32Pseudo: |
| 4309 | case ARM::VLD4LNq16Pseudo: |
| 4310 | case ARM::VLD4LNq32Pseudo: |
| 4311 | case ARM::VLD4LNd8Pseudo_UPD: |
| 4312 | case ARM::VLD4LNd16Pseudo_UPD: |
| 4313 | case ARM::VLD4LNd32Pseudo_UPD: |
| 4314 | case ARM::VLD4LNq16Pseudo_UPD: |
| 4315 | case ARM::VLD4LNq32Pseudo_UPD: |
| 4316 | // If the address is not 64-bit aligned, the latencies of these |
| 4317 | // instructions increases by one. |
| 4318 | ++Latency; |
| 4319 | break; |
| 4320 | } |
| 4321 | |
| Evan Cheng | ff31073 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 4322 | return Latency; |
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 4323 | } |
| Evan Cheng | 63c7608 | 2010-10-19 18:58:51 +0000 | [diff] [blame] | 4324 | |
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 4325 | unsigned ARMBaseInstrInfo::getPredicationCost(const MachineInstr &MI) const { |
| 4326 | if (MI.isCopyLike() || MI.isInsertSubreg() || MI.isRegSequence() || |
| 4327 | MI.isImplicitDef()) |
| Arnold Schwaighofer | d2f96b9 | 2013-09-30 15:28:56 +0000 | [diff] [blame] | 4328 | return 0; |
| 4329 | |
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 4330 | if (MI.isBundle()) |
| Arnold Schwaighofer | d2f96b9 | 2013-09-30 15:28:56 +0000 | [diff] [blame] | 4331 | return 0; |
| 4332 | |
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 4333 | const MCInstrDesc &MCID = MI.getDesc(); |
| Arnold Schwaighofer | d2f96b9 | 2013-09-30 15:28:56 +0000 | [diff] [blame] | 4334 | |
| Javed Absar | 4ae7e812 | 2017-06-02 08:53:19 +0000 | [diff] [blame] | 4335 | if (MCID.isCall() || (MCID.hasImplicitDefOfPhysReg(ARM::CPSR) && |
| 4336 | !Subtarget.cheapPredicableCPSRDef())) { |
| Arnold Schwaighofer | d2f96b9 | 2013-09-30 15:28:56 +0000 | [diff] [blame] | 4337 | // When predicated, CPSR is an additional source operand for CPSR updating |
| 4338 | // instructions, this apparently increases their latencies. |
| 4339 | return 1; |
| 4340 | } |
| 4341 | return 0; |
| 4342 | } |
| 4343 | |
| Andrew Trick | 4544606 | 2012-06-05 21:11:27 +0000 | [diff] [blame] | 4344 | unsigned ARMBaseInstrInfo::getInstrLatency(const InstrItineraryData *ItinData, |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4345 | const MachineInstr &MI, |
| Andrew Trick | 4544606 | 2012-06-05 21:11:27 +0000 | [diff] [blame] | 4346 | unsigned *PredCost) const { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4347 | if (MI.isCopyLike() || MI.isInsertSubreg() || MI.isRegSequence() || |
| 4348 | MI.isImplicitDef()) |
| Evan Cheng | debf9c5 | 2010-11-03 00:45:17 +0000 | [diff] [blame] | 4349 | return 1; |
| 4350 | |
| Andrew Trick | fb1a74c | 2012-06-07 19:41:55 +0000 | [diff] [blame] | 4351 | // An instruction scheduler typically runs on unbundled instructions, however |
| 4352 | // other passes may query the latency of a bundled instruction. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4353 | if (MI.isBundle()) { |
| Andrew Trick | fb1a74c | 2012-06-07 19:41:55 +0000 | [diff] [blame] | 4354 | unsigned Latency = 0; |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4355 | MachineBasicBlock::const_instr_iterator I = MI.getIterator(); |
| 4356 | MachineBasicBlock::const_instr_iterator E = MI.getParent()->instr_end(); |
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 4357 | while (++I != E && I->isInsideBundle()) { |
| 4358 | if (I->getOpcode() != ARM::t2IT) |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4359 | Latency += getInstrLatency(ItinData, *I, PredCost); |
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 4360 | } |
| 4361 | return Latency; |
| 4362 | } |
| 4363 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4364 | const MCInstrDesc &MCID = MI.getDesc(); |
| Javed Absar | 4ae7e812 | 2017-06-02 08:53:19 +0000 | [diff] [blame] | 4365 | if (PredCost && (MCID.isCall() || (MCID.hasImplicitDefOfPhysReg(ARM::CPSR) && |
| 4366 | !Subtarget.cheapPredicableCPSRDef()))) { |
| Evan Cheng | debf9c5 | 2010-11-03 00:45:17 +0000 | [diff] [blame] | 4367 | // When predicated, CPSR is an additional source operand for CPSR updating |
| 4368 | // instructions, this apparently increases their latencies. |
| 4369 | *PredCost = 1; |
| Andrew Trick | fb1a74c | 2012-06-07 19:41:55 +0000 | [diff] [blame] | 4370 | } |
| 4371 | // Be sure to call getStageLatency for an empty itinerary in case it has a |
| 4372 | // valid MinLatency property. |
| 4373 | if (!ItinData) |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4374 | return MI.mayLoad() ? 3 : 1; |
| Andrew Trick | fb1a74c | 2012-06-07 19:41:55 +0000 | [diff] [blame] | 4375 | |
| 4376 | unsigned Class = MCID.getSchedClass(); |
| 4377 | |
| 4378 | // For instructions with variable uops, use uops as latency. |
| Andrew Trick | 21cca97 | 2012-07-02 19:12:29 +0000 | [diff] [blame] | 4379 | if (!ItinData->isEmpty() && ItinData->getNumMicroOps(Class) < 0) |
| Andrew Trick | fb1a74c | 2012-06-07 19:41:55 +0000 | [diff] [blame] | 4380 | return getNumMicroOps(ItinData, MI); |
| Andrew Trick | 21cca97 | 2012-07-02 19:12:29 +0000 | [diff] [blame] | 4381 | |
| Andrew Trick | fb1a74c | 2012-06-07 19:41:55 +0000 | [diff] [blame] | 4382 | // For the common case, fall back on the itinerary's latency. |
| Andrew Trick | 5b1cadf | 2012-06-07 19:42:00 +0000 | [diff] [blame] | 4383 | unsigned Latency = ItinData->getStageLatency(Class); |
| 4384 | |
| 4385 | // Adjust for dynamic def-side opcode variants not captured by the itinerary. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4386 | unsigned DefAlign = |
| 4387 | MI.hasOneMemOperand() ? (*MI.memoperands_begin())->getAlignment() : 0; |
| 4388 | int Adj = adjustDefLatency(Subtarget, MI, MCID, DefAlign); |
| Andrew Trick | 5b1cadf | 2012-06-07 19:42:00 +0000 | [diff] [blame] | 4389 | if (Adj >= 0 || (int)Latency > -Adj) { |
| 4390 | return Latency + Adj; |
| 4391 | } |
| 4392 | return Latency; |
| Evan Cheng | debf9c5 | 2010-11-03 00:45:17 +0000 | [diff] [blame] | 4393 | } |
| 4394 | |
| 4395 | int ARMBaseInstrInfo::getInstrLatency(const InstrItineraryData *ItinData, |
| 4396 | SDNode *Node) const { |
| 4397 | if (!Node->isMachineOpcode()) |
| 4398 | return 1; |
| 4399 | |
| 4400 | if (!ItinData || ItinData->isEmpty()) |
| 4401 | return 1; |
| 4402 | |
| 4403 | unsigned Opcode = Node->getMachineOpcode(); |
| 4404 | switch (Opcode) { |
| 4405 | default: |
| 4406 | return ItinData->getStageLatency(get(Opcode).getSchedClass()); |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 4407 | case ARM::VLDMQIA: |
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 4408 | case ARM::VSTMQIA: |
| Evan Cheng | debf9c5 | 2010-11-03 00:45:17 +0000 | [diff] [blame] | 4409 | return 2; |
| Eric Christopher | b006fc9 | 2010-11-18 19:40:05 +0000 | [diff] [blame] | 4410 | } |
| Evan Cheng | debf9c5 | 2010-11-03 00:45:17 +0000 | [diff] [blame] | 4411 | } |
| 4412 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4413 | bool ARMBaseInstrInfo::hasHighOperandLatency(const TargetSchedModel &SchedModel, |
| 4414 | const MachineRegisterInfo *MRI, |
| 4415 | const MachineInstr &DefMI, |
| 4416 | unsigned DefIdx, |
| 4417 | const MachineInstr &UseMI, |
| 4418 | unsigned UseIdx) const { |
| 4419 | unsigned DDomain = DefMI.getDesc().TSFlags & ARMII::DomainMask; |
| 4420 | unsigned UDomain = UseMI.getDesc().TSFlags & ARMII::DomainMask; |
| Diana Picus | 92423ce | 2016-06-27 09:08:23 +0000 | [diff] [blame] | 4421 | if (Subtarget.nonpipelinedVFP() && |
| Evan Cheng | 63c7608 | 2010-10-19 18:58:51 +0000 | [diff] [blame] | 4422 | (DDomain == ARMII::DomainVFP || UDomain == ARMII::DomainVFP)) |
| Evan Cheng | 63c7608 | 2010-10-19 18:58:51 +0000 | [diff] [blame] | 4423 | return true; |
| 4424 | |
| 4425 | // Hoist VFP / NEON instructions with 4 or higher latency. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4426 | unsigned Latency = |
| 4427 | SchedModel.computeOperandLatency(&DefMI, DefIdx, &UseMI, UseIdx); |
| Evan Cheng | 63c7608 | 2010-10-19 18:58:51 +0000 | [diff] [blame] | 4428 | if (Latency <= 3) |
| 4429 | return false; |
| 4430 | return DDomain == ARMII::DomainVFP || DDomain == ARMII::DomainNEON || |
| 4431 | UDomain == ARMII::DomainVFP || UDomain == ARMII::DomainNEON; |
| 4432 | } |
| Evan Cheng | e96b8d7 | 2010-10-26 02:08:50 +0000 | [diff] [blame] | 4433 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4434 | bool ARMBaseInstrInfo::hasLowDefLatency(const TargetSchedModel &SchedModel, |
| 4435 | const MachineInstr &DefMI, |
| 4436 | unsigned DefIdx) const { |
| Matthias Braun | 88e2131 | 2015-06-13 03:42:11 +0000 | [diff] [blame] | 4437 | const InstrItineraryData *ItinData = SchedModel.getInstrItineraries(); |
| Evan Cheng | e96b8d7 | 2010-10-26 02:08:50 +0000 | [diff] [blame] | 4438 | if (!ItinData || ItinData->isEmpty()) |
| 4439 | return false; |
| 4440 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4441 | unsigned DDomain = DefMI.getDesc().TSFlags & ARMII::DomainMask; |
| Evan Cheng | e96b8d7 | 2010-10-26 02:08:50 +0000 | [diff] [blame] | 4442 | if (DDomain == ARMII::DomainGeneral) { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4443 | unsigned DefClass = DefMI.getDesc().getSchedClass(); |
| Evan Cheng | e96b8d7 | 2010-10-26 02:08:50 +0000 | [diff] [blame] | 4444 | int DefCycle = ItinData->getOperandCycle(DefClass, DefIdx); |
| 4445 | return (DefCycle != -1 && DefCycle <= 2); |
| 4446 | } |
| 4447 | return false; |
| 4448 | } |
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 4449 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4450 | bool ARMBaseInstrInfo::verifyInstruction(const MachineInstr &MI, |
| Andrew Trick | 924123a | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 4451 | StringRef &ErrInfo) const { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4452 | if (convertAddSubFlagsOpcode(MI.getOpcode())) { |
| Andrew Trick | 924123a | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 4453 | ErrInfo = "Pseudo flag setting opcodes only exist in Selection DAG"; |
| 4454 | return false; |
| 4455 | } |
| 4456 | return true; |
| 4457 | } |
| 4458 | |
| Akira Hatanaka | e5b6e0d | 2014-07-25 19:31:34 +0000 | [diff] [blame] | 4459 | // LoadStackGuard has so far only been implemented for MachO. Different code |
| 4460 | // sequence is needed for other targets. |
| 4461 | void ARMBaseInstrInfo::expandLoadStackGuardBase(MachineBasicBlock::iterator MI, |
| 4462 | unsigned LoadImmOpc, |
| Rafael Espindola | 82f4631 | 2016-06-28 15:18:26 +0000 | [diff] [blame] | 4463 | unsigned LoadOpc) const { |
| Oliver Stannard | 8331aae | 2016-08-08 15:28:31 +0000 | [diff] [blame] | 4464 | assert(!Subtarget.isROPI() && !Subtarget.isRWPI() && |
| 4465 | "ROPI/RWPI not currently supported with stack guard"); |
| 4466 | |
| Akira Hatanaka | e5b6e0d | 2014-07-25 19:31:34 +0000 | [diff] [blame] | 4467 | MachineBasicBlock &MBB = *MI->getParent(); |
| 4468 | DebugLoc DL = MI->getDebugLoc(); |
| 4469 | unsigned Reg = MI->getOperand(0).getReg(); |
| 4470 | const GlobalValue *GV = |
| 4471 | cast<GlobalValue>((*MI->memoperands_begin())->getValue()); |
| 4472 | MachineInstrBuilder MIB; |
| 4473 | |
| 4474 | BuildMI(MBB, MI, DL, get(LoadImmOpc), Reg) |
| 4475 | .addGlobalAddress(GV, 0, ARMII::MO_NONLAZY); |
| 4476 | |
| Rafael Espindola | 5ac8f5c | 2016-06-28 15:38:13 +0000 | [diff] [blame] | 4477 | if (Subtarget.isGVIndirectSymbol(GV)) { |
| Akira Hatanaka | e5b6e0d | 2014-07-25 19:31:34 +0000 | [diff] [blame] | 4478 | MIB = BuildMI(MBB, MI, DL, get(LoadOpc), Reg); |
| 4479 | MIB.addReg(Reg, RegState::Kill).addImm(0); |
| Justin Lebar | adbf09e | 2016-09-11 01:38:58 +0000 | [diff] [blame] | 4480 | auto Flags = MachineMemOperand::MOLoad | |
| 4481 | MachineMemOperand::MODereferenceable | |
| 4482 | MachineMemOperand::MOInvariant; |
| Alex Lorenz | e40c8a2 | 2015-08-11 23:09:45 +0000 | [diff] [blame] | 4483 | MachineMemOperand *MMO = MBB.getParent()->getMachineMemOperand( |
| Justin Lebar | 0af80cd | 2016-07-15 18:26:59 +0000 | [diff] [blame] | 4484 | MachinePointerInfo::getGOT(*MBB.getParent()), Flags, 4, 4); |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 4485 | MIB.addMemOperand(MMO).add(predOps(ARMCC::AL)); |
| Akira Hatanaka | e5b6e0d | 2014-07-25 19:31:34 +0000 | [diff] [blame] | 4486 | } |
| 4487 | |
| 4488 | MIB = BuildMI(MBB, MI, DL, get(LoadOpc), Reg); |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 4489 | MIB.addReg(Reg, RegState::Kill) |
| 4490 | .addImm(0) |
| 4491 | .setMemRefs(MI->memoperands_begin(), MI->memoperands_end()) |
| 4492 | .add(predOps(ARMCC::AL)); |
| Akira Hatanaka | e5b6e0d | 2014-07-25 19:31:34 +0000 | [diff] [blame] | 4493 | } |
| 4494 | |
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 4495 | bool |
| 4496 | ARMBaseInstrInfo::isFpMLxInstruction(unsigned Opcode, unsigned &MulOpc, |
| 4497 | unsigned &AddSubOpc, |
| 4498 | bool &NegAcc, bool &HasLane) const { |
| 4499 | DenseMap<unsigned, unsigned>::const_iterator I = MLxEntryMap.find(Opcode); |
| 4500 | if (I == MLxEntryMap.end()) |
| 4501 | return false; |
| 4502 | |
| 4503 | const ARM_MLxEntry &Entry = ARM_MLxTable[I->second]; |
| 4504 | MulOpc = Entry.MulOpc; |
| 4505 | AddSubOpc = Entry.AddSubOpc; |
| 4506 | NegAcc = Entry.NegAcc; |
| 4507 | HasLane = Entry.HasLane; |
| 4508 | return true; |
| 4509 | } |
| Jakob Stoklund Olesen | f9b71a2 | 2011-09-27 22:57:21 +0000 | [diff] [blame] | 4510 | |
| 4511 | //===----------------------------------------------------------------------===// |
| 4512 | // Execution domains. |
| 4513 | //===----------------------------------------------------------------------===// |
| 4514 | // |
| 4515 | // Some instructions go down the NEON pipeline, some go down the VFP pipeline, |
| 4516 | // and some can go down both. The vmov instructions go down the VFP pipeline, |
| 4517 | // but they can be changed to vorr equivalents that are executed by the NEON |
| 4518 | // pipeline. |
| 4519 | // |
| 4520 | // We use the following execution domain numbering: |
| 4521 | // |
| Jakob Stoklund Olesen | f7ad189 | 2011-09-29 02:48:41 +0000 | [diff] [blame] | 4522 | enum ARMExeDomain { |
| 4523 | ExeGeneric = 0, |
| 4524 | ExeVFP = 1, |
| 4525 | ExeNEON = 2 |
| 4526 | }; |
| Eugene Zelenko | e6cf437 | 2017-01-26 23:40:06 +0000 | [diff] [blame] | 4527 | |
| Jakob Stoklund Olesen | f9b71a2 | 2011-09-27 22:57:21 +0000 | [diff] [blame] | 4528 | // |
| 4529 | // Also see ARMInstrFormats.td and Domain* enums in ARMBaseInfo.h |
| 4530 | // |
| 4531 | std::pair<uint16_t, uint16_t> |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4532 | ARMBaseInstrInfo::getExecutionDomain(const MachineInstr &MI) const { |
| Eric Christopher | 7e70aba | 2015-03-07 00:12:22 +0000 | [diff] [blame] | 4533 | // If we don't have access to NEON instructions then we won't be able |
| 4534 | // to swizzle anything to the NEON domain. Check to make sure. |
| 4535 | if (Subtarget.hasNEON()) { |
| 4536 | // VMOVD, VMOVRS and VMOVSR are VFP instructions, but can be changed to NEON |
| 4537 | // if they are not predicated. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4538 | if (MI.getOpcode() == ARM::VMOVD && !isPredicated(MI)) |
| Eric Christopher | 7e70aba | 2015-03-07 00:12:22 +0000 | [diff] [blame] | 4539 | return std::make_pair(ExeVFP, (1 << ExeVFP) | (1 << ExeNEON)); |
| Jakob Stoklund Olesen | f9b71a2 | 2011-09-27 22:57:21 +0000 | [diff] [blame] | 4540 | |
| Eric Christopher | 7e70aba | 2015-03-07 00:12:22 +0000 | [diff] [blame] | 4541 | // CortexA9 is particularly picky about mixing the two and wants these |
| 4542 | // converted. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4543 | if (Subtarget.useNEONForFPMovs() && !isPredicated(MI) && |
| 4544 | (MI.getOpcode() == ARM::VMOVRS || MI.getOpcode() == ARM::VMOVSR || |
| 4545 | MI.getOpcode() == ARM::VMOVS)) |
| Eric Christopher | 7e70aba | 2015-03-07 00:12:22 +0000 | [diff] [blame] | 4546 | return std::make_pair(ExeVFP, (1 << ExeVFP) | (1 << ExeNEON)); |
| 4547 | } |
| Jakob Stoklund Olesen | f9b71a2 | 2011-09-27 22:57:21 +0000 | [diff] [blame] | 4548 | // No other instructions can be swizzled, so just determine their domain. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4549 | unsigned Domain = MI.getDesc().TSFlags & ARMII::DomainMask; |
| Jakob Stoklund Olesen | f9b71a2 | 2011-09-27 22:57:21 +0000 | [diff] [blame] | 4550 | |
| 4551 | if (Domain & ARMII::DomainNEON) |
| Jakob Stoklund Olesen | f7ad189 | 2011-09-29 02:48:41 +0000 | [diff] [blame] | 4552 | return std::make_pair(ExeNEON, 0); |
| Jakob Stoklund Olesen | f9b71a2 | 2011-09-27 22:57:21 +0000 | [diff] [blame] | 4553 | |
| 4554 | // Certain instructions can go either way on Cortex-A8. |
| 4555 | // Treat them as NEON instructions. |
| 4556 | if ((Domain & ARMII::DomainNEONA8) && Subtarget.isCortexA8()) |
| Jakob Stoklund Olesen | f7ad189 | 2011-09-29 02:48:41 +0000 | [diff] [blame] | 4557 | return std::make_pair(ExeNEON, 0); |
| Jakob Stoklund Olesen | f9b71a2 | 2011-09-27 22:57:21 +0000 | [diff] [blame] | 4558 | |
| 4559 | if (Domain & ARMII::DomainVFP) |
| Jakob Stoklund Olesen | f7ad189 | 2011-09-29 02:48:41 +0000 | [diff] [blame] | 4560 | return std::make_pair(ExeVFP, 0); |
| Jakob Stoklund Olesen | f9b71a2 | 2011-09-27 22:57:21 +0000 | [diff] [blame] | 4561 | |
| Jakob Stoklund Olesen | f7ad189 | 2011-09-29 02:48:41 +0000 | [diff] [blame] | 4562 | return std::make_pair(ExeGeneric, 0); |
| Jakob Stoklund Olesen | f9b71a2 | 2011-09-27 22:57:21 +0000 | [diff] [blame] | 4563 | } |
| 4564 | |
| Tim Northover | 771f160 | 2012-08-29 16:36:07 +0000 | [diff] [blame] | 4565 | static unsigned getCorrespondingDRegAndLane(const TargetRegisterInfo *TRI, |
| 4566 | unsigned SReg, unsigned &Lane) { |
| 4567 | unsigned DReg = TRI->getMatchingSuperReg(SReg, ARM::ssub_0, &ARM::DPRRegClass); |
| 4568 | Lane = 0; |
| 4569 | |
| 4570 | if (DReg != ARM::NoRegister) |
| 4571 | return DReg; |
| 4572 | |
| 4573 | Lane = 1; |
| 4574 | DReg = TRI->getMatchingSuperReg(SReg, ARM::ssub_1, &ARM::DPRRegClass); |
| 4575 | |
| 4576 | assert(DReg && "S-register with no D super-register?"); |
| 4577 | return DReg; |
| 4578 | } |
| 4579 | |
| Andrew Trick | d9296ec | 2012-10-10 05:43:01 +0000 | [diff] [blame] | 4580 | /// getImplicitSPRUseForDPRUse - Given a use of a DPR register and lane, |
| James Molloy | ea05256 | 2012-09-18 08:31:15 +0000 | [diff] [blame] | 4581 | /// set ImplicitSReg to a register number that must be marked as implicit-use or |
| 4582 | /// zero if no register needs to be defined as implicit-use. |
| 4583 | /// |
| 4584 | /// If the function cannot determine if an SPR should be marked implicit use or |
| 4585 | /// not, it returns false. |
| 4586 | /// |
| 4587 | /// This function handles cases where an instruction is being modified from taking |
| Andrew Trick | d9296ec | 2012-10-10 05:43:01 +0000 | [diff] [blame] | 4588 | /// an SPR to a DPR[Lane]. A use of the DPR is being added, which may conflict |
| James Molloy | ea05256 | 2012-09-18 08:31:15 +0000 | [diff] [blame] | 4589 | /// with an earlier def of an SPR corresponding to DPR[Lane^1] (i.e. the other |
| 4590 | /// lane of the DPR). |
| 4591 | /// |
| 4592 | /// If the other SPR is defined, an implicit-use of it should be added. Else, |
| 4593 | /// (including the case where the DPR itself is defined), it should not. |
| Andrew Trick | d9296ec | 2012-10-10 05:43:01 +0000 | [diff] [blame] | 4594 | /// |
| James Molloy | ea05256 | 2012-09-18 08:31:15 +0000 | [diff] [blame] | 4595 | static bool getImplicitSPRUseForDPRUse(const TargetRegisterInfo *TRI, |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4596 | MachineInstr &MI, unsigned DReg, |
| 4597 | unsigned Lane, unsigned &ImplicitSReg) { |
| James Molloy | ea05256 | 2012-09-18 08:31:15 +0000 | [diff] [blame] | 4598 | // If the DPR is defined or used already, the other SPR lane will be chained |
| 4599 | // correctly, so there is nothing to be done. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4600 | if (MI.definesRegister(DReg, TRI) || MI.readsRegister(DReg, TRI)) { |
| James Molloy | ea05256 | 2012-09-18 08:31:15 +0000 | [diff] [blame] | 4601 | ImplicitSReg = 0; |
| 4602 | return true; |
| 4603 | } |
| 4604 | |
| 4605 | // Otherwise we need to go searching to see if the SPR is set explicitly. |
| 4606 | ImplicitSReg = TRI->getSubReg(DReg, |
| 4607 | (Lane & 1) ? ARM::ssub_0 : ARM::ssub_1); |
| 4608 | MachineBasicBlock::LivenessQueryResult LQR = |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4609 | MI.getParent()->computeRegisterLiveness(TRI, ImplicitSReg, MI); |
| James Molloy | ea05256 | 2012-09-18 08:31:15 +0000 | [diff] [blame] | 4610 | |
| 4611 | if (LQR == MachineBasicBlock::LQR_Live) |
| 4612 | return true; |
| 4613 | else if (LQR == MachineBasicBlock::LQR_Unknown) |
| 4614 | return false; |
| 4615 | |
| 4616 | // If the register is known not to be live, there is no need to add an |
| 4617 | // implicit-use. |
| 4618 | ImplicitSReg = 0; |
| 4619 | return true; |
| 4620 | } |
| Tim Northover | 771f160 | 2012-08-29 16:36:07 +0000 | [diff] [blame] | 4621 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4622 | void ARMBaseInstrInfo::setExecutionDomain(MachineInstr &MI, |
| 4623 | unsigned Domain) const { |
| Tim Northover | f661815 | 2012-08-17 11:32:52 +0000 | [diff] [blame] | 4624 | unsigned DstReg, SrcReg, DReg; |
| 4625 | unsigned Lane; |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4626 | MachineInstrBuilder MIB(*MI.getParent()->getParent(), MI); |
| Tim Northover | f661815 | 2012-08-17 11:32:52 +0000 | [diff] [blame] | 4627 | const TargetRegisterInfo *TRI = &getRegisterInfo(); |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4628 | switch (MI.getOpcode()) { |
| 4629 | default: |
| 4630 | llvm_unreachable("cannot handle opcode!"); |
| 4631 | break; |
| 4632 | case ARM::VMOVD: |
| 4633 | if (Domain != ExeNEON) |
| Tim Northover | f661815 | 2012-08-17 11:32:52 +0000 | [diff] [blame] | 4634 | break; |
| Jakob Stoklund Olesen | f9b71a2 | 2011-09-27 22:57:21 +0000 | [diff] [blame] | 4635 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4636 | // Zap the predicate operands. |
| 4637 | assert(!isPredicated(MI) && "Cannot predicate a VORRd"); |
| Jakob Stoklund Olesen | f7ad189 | 2011-09-29 02:48:41 +0000 | [diff] [blame] | 4638 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4639 | // Make sure we've got NEON instructions. |
| 4640 | assert(Subtarget.hasNEON() && "VORRd requires NEON"); |
| Eric Christopher | 7e70aba | 2015-03-07 00:12:22 +0000 | [diff] [blame] | 4641 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4642 | // Source instruction is %DDst = VMOVD %DSrc, 14, %noreg (; implicits) |
| 4643 | DstReg = MI.getOperand(0).getReg(); |
| 4644 | SrcReg = MI.getOperand(1).getReg(); |
| Tim Northover | 771f160 | 2012-08-29 16:36:07 +0000 | [diff] [blame] | 4645 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4646 | for (unsigned i = MI.getDesc().getNumOperands(); i; --i) |
| 4647 | MI.RemoveOperand(i - 1); |
| Tim Northover | 771f160 | 2012-08-29 16:36:07 +0000 | [diff] [blame] | 4648 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4649 | // Change to a %DDst = VORRd %DSrc, %DSrc, 14, %noreg (; implicits) |
| 4650 | MI.setDesc(get(ARM::VORRd)); |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 4651 | MIB.addReg(DstReg, RegState::Define) |
| 4652 | .addReg(SrcReg) |
| 4653 | .addReg(SrcReg) |
| 4654 | .add(predOps(ARMCC::AL)); |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4655 | break; |
| 4656 | case ARM::VMOVRS: |
| 4657 | if (Domain != ExeNEON) |
| Tim Northover | f661815 | 2012-08-17 11:32:52 +0000 | [diff] [blame] | 4658 | break; |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4659 | assert(!isPredicated(MI) && "Cannot predicate a VGETLN"); |
| Tim Northover | f661815 | 2012-08-17 11:32:52 +0000 | [diff] [blame] | 4660 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4661 | // Source instruction is %RDst = VMOVRS %SSrc, 14, %noreg (; implicits) |
| 4662 | DstReg = MI.getOperand(0).getReg(); |
| 4663 | SrcReg = MI.getOperand(1).getReg(); |
| Tim Northover | f661815 | 2012-08-17 11:32:52 +0000 | [diff] [blame] | 4664 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4665 | for (unsigned i = MI.getDesc().getNumOperands(); i; --i) |
| 4666 | MI.RemoveOperand(i - 1); |
| Tim Northover | f661815 | 2012-08-17 11:32:52 +0000 | [diff] [blame] | 4667 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4668 | DReg = getCorrespondingDRegAndLane(TRI, SrcReg, Lane); |
| Tim Northover | f661815 | 2012-08-17 11:32:52 +0000 | [diff] [blame] | 4669 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4670 | // Convert to %RDst = VGETLNi32 %DSrc, Lane, 14, %noreg (; imps) |
| 4671 | // Note that DSrc has been widened and the other lane may be undef, which |
| 4672 | // contaminates the entire register. |
| 4673 | MI.setDesc(get(ARM::VGETLNi32)); |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 4674 | MIB.addReg(DstReg, RegState::Define) |
| 4675 | .addReg(DReg, RegState::Undef) |
| 4676 | .addImm(Lane) |
| 4677 | .add(predOps(ARMCC::AL)); |
| Tim Northover | f661815 | 2012-08-17 11:32:52 +0000 | [diff] [blame] | 4678 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4679 | // The old source should be an implicit use, otherwise we might think it |
| 4680 | // was dead before here. |
| 4681 | MIB.addReg(SrcReg, RegState::Implicit); |
| 4682 | break; |
| 4683 | case ARM::VMOVSR: { |
| 4684 | if (Domain != ExeNEON) |
| Tim Northover | f661815 | 2012-08-17 11:32:52 +0000 | [diff] [blame] | 4685 | break; |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4686 | assert(!isPredicated(MI) && "Cannot predicate a VSETLN"); |
| Tim Northover | f661815 | 2012-08-17 11:32:52 +0000 | [diff] [blame] | 4687 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4688 | // Source instruction is %SDst = VMOVSR %RSrc, 14, %noreg (; implicits) |
| 4689 | DstReg = MI.getOperand(0).getReg(); |
| 4690 | SrcReg = MI.getOperand(1).getReg(); |
| Tim Northover | f661815 | 2012-08-17 11:32:52 +0000 | [diff] [blame] | 4691 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4692 | DReg = getCorrespondingDRegAndLane(TRI, DstReg, Lane); |
| Tim Northover | 771f160 | 2012-08-29 16:36:07 +0000 | [diff] [blame] | 4693 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4694 | unsigned ImplicitSReg; |
| 4695 | if (!getImplicitSPRUseForDPRUse(TRI, MI, DReg, Lane, ImplicitSReg)) |
| Tim Northover | f661815 | 2012-08-17 11:32:52 +0000 | [diff] [blame] | 4696 | break; |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4697 | |
| 4698 | for (unsigned i = MI.getDesc().getNumOperands(); i; --i) |
| 4699 | MI.RemoveOperand(i - 1); |
| 4700 | |
| 4701 | // Convert to %DDst = VSETLNi32 %DDst, %RSrc, Lane, 14, %noreg (; imps) |
| 4702 | // Again DDst may be undefined at the beginning of this instruction. |
| 4703 | MI.setDesc(get(ARM::VSETLNi32)); |
| 4704 | MIB.addReg(DReg, RegState::Define) |
| 4705 | .addReg(DReg, getUndefRegState(!MI.readsRegister(DReg, TRI))) |
| 4706 | .addReg(SrcReg) |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 4707 | .addImm(Lane) |
| 4708 | .add(predOps(ARMCC::AL)); |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4709 | |
| 4710 | // The narrower destination must be marked as set to keep previous chains |
| 4711 | // in place. |
| 4712 | MIB.addReg(DstReg, RegState::Define | RegState::Implicit); |
| 4713 | if (ImplicitSReg != 0) |
| 4714 | MIB.addReg(ImplicitSReg, RegState::Implicit); |
| 4715 | break; |
| James Molloy | ea05256 | 2012-09-18 08:31:15 +0000 | [diff] [blame] | 4716 | } |
| Tim Northover | ca9f384 | 2012-08-30 10:17:45 +0000 | [diff] [blame] | 4717 | case ARM::VMOVS: { |
| 4718 | if (Domain != ExeNEON) |
| 4719 | break; |
| 4720 | |
| 4721 | // Source instruction is %SDst = VMOVS %SSrc, 14, %noreg (; implicits) |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4722 | DstReg = MI.getOperand(0).getReg(); |
| 4723 | SrcReg = MI.getOperand(1).getReg(); |
| Tim Northover | ca9f384 | 2012-08-30 10:17:45 +0000 | [diff] [blame] | 4724 | |
| Tim Northover | ca9f384 | 2012-08-30 10:17:45 +0000 | [diff] [blame] | 4725 | unsigned DstLane = 0, SrcLane = 0, DDst, DSrc; |
| 4726 | DDst = getCorrespondingDRegAndLane(TRI, DstReg, DstLane); |
| 4727 | DSrc = getCorrespondingDRegAndLane(TRI, SrcReg, SrcLane); |
| 4728 | |
| James Molloy | ea05256 | 2012-09-18 08:31:15 +0000 | [diff] [blame] | 4729 | unsigned ImplicitSReg; |
| 4730 | if (!getImplicitSPRUseForDPRUse(TRI, MI, DSrc, SrcLane, ImplicitSReg)) |
| 4731 | break; |
| Tim Northover | 726d32c | 2012-09-01 18:07:29 +0000 | [diff] [blame] | 4732 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4733 | for (unsigned i = MI.getDesc().getNumOperands(); i; --i) |
| 4734 | MI.RemoveOperand(i - 1); |
| Tim Northover | c8d867d | 2012-09-05 18:37:53 +0000 | [diff] [blame] | 4735 | |
| Tim Northover | ca9f384 | 2012-08-30 10:17:45 +0000 | [diff] [blame] | 4736 | if (DSrc == DDst) { |
| 4737 | // Destination can be: |
| 4738 | // %DDst = VDUPLN32d %DDst, Lane, 14, %noreg (; implicits) |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4739 | MI.setDesc(get(ARM::VDUPLN32d)); |
| Tim Northover | 726d32c | 2012-09-01 18:07:29 +0000 | [diff] [blame] | 4740 | MIB.addReg(DDst, RegState::Define) |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4741 | .addReg(DDst, getUndefRegState(!MI.readsRegister(DDst, TRI))) |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 4742 | .addImm(SrcLane) |
| 4743 | .add(predOps(ARMCC::AL)); |
| Tim Northover | ca9f384 | 2012-08-30 10:17:45 +0000 | [diff] [blame] | 4744 | |
| 4745 | // Neither the source or the destination are naturally represented any |
| 4746 | // more, so add them in manually. |
| 4747 | MIB.addReg(DstReg, RegState::Implicit | RegState::Define); |
| 4748 | MIB.addReg(SrcReg, RegState::Implicit); |
| James Molloy | ea05256 | 2012-09-18 08:31:15 +0000 | [diff] [blame] | 4749 | if (ImplicitSReg != 0) |
| 4750 | MIB.addReg(ImplicitSReg, RegState::Implicit); |
| Tim Northover | ca9f384 | 2012-08-30 10:17:45 +0000 | [diff] [blame] | 4751 | break; |
| 4752 | } |
| 4753 | |
| 4754 | // In general there's no single instruction that can perform an S <-> S |
| 4755 | // move in NEON space, but a pair of VEXT instructions *can* do the |
| 4756 | // job. It turns out that the VEXTs needed will only use DSrc once, with |
| 4757 | // the position based purely on the combination of lane-0 and lane-1 |
| 4758 | // involved. For example |
| 4759 | // vmov s0, s2 -> vext.32 d0, d0, d1, #1 vext.32 d0, d0, d0, #1 |
| 4760 | // vmov s1, s3 -> vext.32 d0, d1, d0, #1 vext.32 d0, d0, d0, #1 |
| 4761 | // vmov s0, s3 -> vext.32 d0, d0, d0, #1 vext.32 d0, d1, d0, #1 |
| 4762 | // vmov s1, s2 -> vext.32 d0, d0, d0, #1 vext.32 d0, d0, d1, #1 |
| 4763 | // |
| 4764 | // Pattern of the MachineInstrs is: |
| 4765 | // %DDst = VEXTd32 %DSrc1, %DSrc2, Lane, 14, %noreg (;implicits) |
| 4766 | MachineInstrBuilder NewMIB; |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4767 | NewMIB = BuildMI(*MI.getParent(), MI, MI.getDebugLoc(), get(ARM::VEXTd32), |
| 4768 | DDst); |
| Tim Northover | 726d32c | 2012-09-01 18:07:29 +0000 | [diff] [blame] | 4769 | |
| Francis Visoiu Mistrih | a8a83d1 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 4770 | // On the first instruction, both DSrc and DDst may be undef if present. |
| Tim Northover | 726d32c | 2012-09-01 18:07:29 +0000 | [diff] [blame] | 4771 | // Specifically when the original instruction didn't have them as an |
| 4772 | // <imp-use>. |
| 4773 | unsigned CurReg = SrcLane == 1 && DstLane == 1 ? DSrc : DDst; |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4774 | bool CurUndef = !MI.readsRegister(CurReg, TRI); |
| Tim Northover | 726d32c | 2012-09-01 18:07:29 +0000 | [diff] [blame] | 4775 | NewMIB.addReg(CurReg, getUndefRegState(CurUndef)); |
| 4776 | |
| 4777 | CurReg = SrcLane == 0 && DstLane == 0 ? DSrc : DDst; |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4778 | CurUndef = !MI.readsRegister(CurReg, TRI); |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 4779 | NewMIB.addReg(CurReg, getUndefRegState(CurUndef)) |
| 4780 | .addImm(1) |
| 4781 | .add(predOps(ARMCC::AL)); |
| Tim Northover | ca9f384 | 2012-08-30 10:17:45 +0000 | [diff] [blame] | 4782 | |
| 4783 | if (SrcLane == DstLane) |
| 4784 | NewMIB.addReg(SrcReg, RegState::Implicit); |
| 4785 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4786 | MI.setDesc(get(ARM::VEXTd32)); |
| Tim Northover | ca9f384 | 2012-08-30 10:17:45 +0000 | [diff] [blame] | 4787 | MIB.addReg(DDst, RegState::Define); |
| Tim Northover | 726d32c | 2012-09-01 18:07:29 +0000 | [diff] [blame] | 4788 | |
| 4789 | // On the second instruction, DDst has definitely been defined above, so |
| Francis Visoiu Mistrih | a8a83d1 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 4790 | // it is not undef. DSrc, if present, can be undef as above. |
| Tim Northover | 726d32c | 2012-09-01 18:07:29 +0000 | [diff] [blame] | 4791 | CurReg = SrcLane == 1 && DstLane == 0 ? DSrc : DDst; |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4792 | CurUndef = CurReg == DSrc && !MI.readsRegister(CurReg, TRI); |
| Tim Northover | 726d32c | 2012-09-01 18:07:29 +0000 | [diff] [blame] | 4793 | MIB.addReg(CurReg, getUndefRegState(CurUndef)); |
| 4794 | |
| 4795 | CurReg = SrcLane == 0 && DstLane == 1 ? DSrc : DDst; |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4796 | CurUndef = CurReg == DSrc && !MI.readsRegister(CurReg, TRI); |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 4797 | MIB.addReg(CurReg, getUndefRegState(CurUndef)) |
| 4798 | .addImm(1) |
| 4799 | .add(predOps(ARMCC::AL)); |
| Tim Northover | ca9f384 | 2012-08-30 10:17:45 +0000 | [diff] [blame] | 4800 | |
| 4801 | if (SrcLane != DstLane) |
| 4802 | MIB.addReg(SrcReg, RegState::Implicit); |
| 4803 | |
| 4804 | // As before, the original destination is no longer represented, add it |
| 4805 | // implicitly. |
| 4806 | MIB.addReg(DstReg, RegState::Define | RegState::Implicit); |
| James Molloy | ea05256 | 2012-09-18 08:31:15 +0000 | [diff] [blame] | 4807 | if (ImplicitSReg != 0) |
| 4808 | MIB.addReg(ImplicitSReg, RegState::Implicit); |
| Tim Northover | ca9f384 | 2012-08-30 10:17:45 +0000 | [diff] [blame] | 4809 | break; |
| 4810 | } |
| Tim Northover | f661815 | 2012-08-17 11:32:52 +0000 | [diff] [blame] | 4811 | } |
| Jakob Stoklund Olesen | f9b71a2 | 2011-09-27 22:57:21 +0000 | [diff] [blame] | 4812 | } |
| Jim Grosbach | 617f84dd | 2012-02-28 23:53:30 +0000 | [diff] [blame] | 4813 | |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 4814 | //===----------------------------------------------------------------------===// |
| 4815 | // Partial register updates |
| 4816 | //===----------------------------------------------------------------------===// |
| 4817 | // |
| 4818 | // Swift renames NEON registers with 64-bit granularity. That means any |
| 4819 | // instruction writing an S-reg implicitly reads the containing D-reg. The |
| 4820 | // problem is mostly avoided by translating f32 operations to v2f32 operations |
| 4821 | // on D-registers, but f32 loads are still a problem. |
| 4822 | // |
| 4823 | // These instructions can load an f32 into a NEON register: |
| 4824 | // |
| 4825 | // VLDRS - Only writes S, partial D update. |
| 4826 | // VLD1LNd32 - Writes all D-regs, explicit partial D update, 2 uops. |
| 4827 | // VLD1DUPd32 - Writes all D-regs, no partial reg update, 2 uops. |
| 4828 | // |
| 4829 | // FCONSTD can be used as a dependency-breaking instruction. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4830 | unsigned ARMBaseInstrInfo::getPartialRegUpdateClearance( |
| 4831 | const MachineInstr &MI, unsigned OpNum, |
| 4832 | const TargetRegisterInfo *TRI) const { |
| Diana Picus | b772e40 | 2016-07-06 11:22:11 +0000 | [diff] [blame] | 4833 | auto PartialUpdateClearance = Subtarget.getPartialUpdateClearance(); |
| 4834 | if (!PartialUpdateClearance) |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 4835 | return 0; |
| 4836 | |
| 4837 | assert(TRI && "Need TRI instance"); |
| 4838 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4839 | const MachineOperand &MO = MI.getOperand(OpNum); |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 4840 | if (MO.readsReg()) |
| 4841 | return 0; |
| 4842 | unsigned Reg = MO.getReg(); |
| 4843 | int UseOp = -1; |
| 4844 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4845 | switch (MI.getOpcode()) { |
| 4846 | // Normal instructions writing only an S-register. |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 4847 | case ARM::VLDRS: |
| 4848 | case ARM::FCONSTS: |
| 4849 | case ARM::VMOVSR: |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 4850 | case ARM::VMOVv8i8: |
| 4851 | case ARM::VMOVv4i16: |
| 4852 | case ARM::VMOVv2i32: |
| 4853 | case ARM::VMOVv2f32: |
| 4854 | case ARM::VMOVv1i64: |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4855 | UseOp = MI.findRegisterUseOperandIdx(Reg, false, TRI); |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 4856 | break; |
| 4857 | |
| 4858 | // Explicitly reads the dependency. |
| 4859 | case ARM::VLD1LNd32: |
| Silviu Baranga | dc45336 | 2013-03-27 12:38:44 +0000 | [diff] [blame] | 4860 | UseOp = 3; |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 4861 | break; |
| 4862 | default: |
| 4863 | return 0; |
| 4864 | } |
| 4865 | |
| 4866 | // If this instruction actually reads a value from Reg, there is no unwanted |
| 4867 | // dependency. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4868 | if (UseOp != -1 && MI.getOperand(UseOp).readsReg()) |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 4869 | return 0; |
| 4870 | |
| 4871 | // We must be able to clobber the whole D-reg. |
| 4872 | if (TargetRegisterInfo::isVirtualRegister(Reg)) { |
| Francis Visoiu Mistrih | a8a83d1 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 4873 | // Virtual register must be a def undef foo:ssub_0 operand. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4874 | if (!MO.getSubReg() || MI.readsVirtualRegister(Reg)) |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 4875 | return 0; |
| 4876 | } else if (ARM::SPRRegClass.contains(Reg)) { |
| 4877 | // Physical register: MI must define the full D-reg. |
| 4878 | unsigned DReg = TRI->getMatchingSuperReg(Reg, ARM::ssub_0, |
| 4879 | &ARM::DPRRegClass); |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4880 | if (!DReg || !MI.definesRegister(DReg, TRI)) |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 4881 | return 0; |
| 4882 | } |
| 4883 | |
| 4884 | // MI has an unwanted D-register dependency. |
| 4885 | // Avoid defs in the previous N instructrions. |
| Diana Picus | b772e40 | 2016-07-06 11:22:11 +0000 | [diff] [blame] | 4886 | return PartialUpdateClearance; |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 4887 | } |
| 4888 | |
| 4889 | // Break a partial register dependency after getPartialRegUpdateClearance |
| 4890 | // returned non-zero. |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4891 | void ARMBaseInstrInfo::breakPartialRegDependency( |
| 4892 | MachineInstr &MI, unsigned OpNum, const TargetRegisterInfo *TRI) const { |
| 4893 | assert(OpNum < MI.getDesc().getNumDefs() && "OpNum is not a def"); |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 4894 | assert(TRI && "Need TRI instance"); |
| 4895 | |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4896 | const MachineOperand &MO = MI.getOperand(OpNum); |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 4897 | unsigned Reg = MO.getReg(); |
| 4898 | assert(TargetRegisterInfo::isPhysicalRegister(Reg) && |
| 4899 | "Can't break virtual register dependencies."); |
| 4900 | unsigned DReg = Reg; |
| 4901 | |
| 4902 | // If MI defines an S-reg, find the corresponding D super-register. |
| 4903 | if (ARM::SPRRegClass.contains(Reg)) { |
| 4904 | DReg = ARM::D0 + (Reg - ARM::S0) / 2; |
| 4905 | assert(TRI->isSuperRegister(Reg, DReg) && "Register enums broken"); |
| 4906 | } |
| 4907 | |
| 4908 | assert(ARM::DPRRegClass.contains(DReg) && "Can only break D-reg deps"); |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4909 | assert(MI.definesRegister(DReg, TRI) && "MI doesn't clobber full D-reg"); |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 4910 | |
| 4911 | // FIXME: In some cases, VLDRS can be changed to a VLD1DUPd32 which defines |
| 4912 | // the full D-register by loading the same value to both lanes. The |
| 4913 | // instruction is micro-coded with 2 uops, so don't do this until we can |
| Robert Wilhelm | 516be56 | 2013-09-14 09:34:24 +0000 | [diff] [blame] | 4914 | // properly schedule micro-coded instructions. The dispatcher stalls cause |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 4915 | // too big regressions. |
| 4916 | |
| 4917 | // Insert the dependency-breaking FCONSTD before MI. |
| 4918 | // 96 is the encoding of 0.5, but the actual value doesn't matter here. |
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 4919 | BuildMI(*MI.getParent(), MI, MI.getDebugLoc(), get(ARM::FCONSTD), DReg) |
| 4920 | .addImm(96) |
| 4921 | .add(predOps(ARMCC::AL)); |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 4922 | MI.addRegisterKilled(DReg, TRI, true); |
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 4923 | } |
| 4924 | |
| Jim Grosbach | 617f84dd | 2012-02-28 23:53:30 +0000 | [diff] [blame] | 4925 | bool ARMBaseInstrInfo::hasNOP() const { |
| Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 4926 | return Subtarget.getFeatureBits()[ARM::HasV6KOps]; |
| Jim Grosbach | 617f84dd | 2012-02-28 23:53:30 +0000 | [diff] [blame] | 4927 | } |
| Arnold Schwaighofer | 5dde1f3 | 2013-04-05 04:42:00 +0000 | [diff] [blame] | 4928 | |
| 4929 | bool ARMBaseInstrInfo::isSwiftFastImmShift(const MachineInstr *MI) const { |
| Arnold Schwaighofer | e937592 | 2013-06-05 14:59:36 +0000 | [diff] [blame] | 4930 | if (MI->getNumOperands() < 4) |
| 4931 | return true; |
| Arnold Schwaighofer | 5dde1f3 | 2013-04-05 04:42:00 +0000 | [diff] [blame] | 4932 | unsigned ShOpVal = MI->getOperand(3).getImm(); |
| 4933 | unsigned ShImm = ARM_AM::getSORegOffset(ShOpVal); |
| 4934 | // Swift supports faster shifts for: lsl 2, lsl 1, and lsr 1. |
| 4935 | if ((ShImm == 1 && ARM_AM::getSORegShOp(ShOpVal) == ARM_AM::lsr) || |
| 4936 | ((ShImm == 1 || ShImm == 2) && |
| 4937 | ARM_AM::getSORegShOp(ShOpVal) == ARM_AM::lsl)) |
| 4938 | return true; |
| 4939 | |
| 4940 | return false; |
| 4941 | } |
| Quentin Colombet | d358e84 | 2014-08-22 18:05:22 +0000 | [diff] [blame] | 4942 | |
| 4943 | bool ARMBaseInstrInfo::getRegSequenceLikeInputs( |
| 4944 | const MachineInstr &MI, unsigned DefIdx, |
| 4945 | SmallVectorImpl<RegSubRegPairAndIdx> &InputRegs) const { |
| 4946 | assert(DefIdx < MI.getDesc().getNumDefs() && "Invalid definition index"); |
| 4947 | assert(MI.isRegSequenceLike() && "Invalid kind of instruction"); |
| 4948 | |
| 4949 | switch (MI.getOpcode()) { |
| 4950 | case ARM::VMOVDRR: |
| 4951 | // dX = VMOVDRR rY, rZ |
| 4952 | // is the same as: |
| 4953 | // dX = REG_SEQUENCE rY, ssub_0, rZ, ssub_1 |
| 4954 | // Populate the InputRegs accordingly. |
| 4955 | // rY |
| 4956 | const MachineOperand *MOReg = &MI.getOperand(1); |
| Matthias Braun | ea4359e | 2018-01-11 22:30:43 +0000 | [diff] [blame] | 4957 | if (!MOReg->isUndef()) |
| 4958 | InputRegs.push_back(RegSubRegPairAndIdx(MOReg->getReg(), |
| 4959 | MOReg->getSubReg(), ARM::ssub_0)); |
| Quentin Colombet | d358e84 | 2014-08-22 18:05:22 +0000 | [diff] [blame] | 4960 | // rZ |
| 4961 | MOReg = &MI.getOperand(2); |
| Matthias Braun | ea4359e | 2018-01-11 22:30:43 +0000 | [diff] [blame] | 4962 | if (!MOReg->isUndef()) |
| 4963 | InputRegs.push_back(RegSubRegPairAndIdx(MOReg->getReg(), |
| 4964 | MOReg->getSubReg(), ARM::ssub_1)); |
| Quentin Colombet | d358e84 | 2014-08-22 18:05:22 +0000 | [diff] [blame] | 4965 | return true; |
| 4966 | } |
| 4967 | llvm_unreachable("Target dependent opcode missing"); |
| 4968 | } |
| 4969 | |
| 4970 | bool ARMBaseInstrInfo::getExtractSubregLikeInputs( |
| 4971 | const MachineInstr &MI, unsigned DefIdx, |
| 4972 | RegSubRegPairAndIdx &InputReg) const { |
| 4973 | assert(DefIdx < MI.getDesc().getNumDefs() && "Invalid definition index"); |
| 4974 | assert(MI.isExtractSubregLike() && "Invalid kind of instruction"); |
| 4975 | |
| 4976 | switch (MI.getOpcode()) { |
| 4977 | case ARM::VMOVRRD: |
| 4978 | // rX, rY = VMOVRRD dZ |
| 4979 | // is the same as: |
| 4980 | // rX = EXTRACT_SUBREG dZ, ssub_0 |
| 4981 | // rY = EXTRACT_SUBREG dZ, ssub_1 |
| 4982 | const MachineOperand &MOReg = MI.getOperand(2); |
| Matthias Braun | ea4359e | 2018-01-11 22:30:43 +0000 | [diff] [blame] | 4983 | if (MOReg.isUndef()) |
| 4984 | return false; |
| Quentin Colombet | d358e84 | 2014-08-22 18:05:22 +0000 | [diff] [blame] | 4985 | InputReg.Reg = MOReg.getReg(); |
| 4986 | InputReg.SubReg = MOReg.getSubReg(); |
| 4987 | InputReg.SubIdx = DefIdx == 0 ? ARM::ssub_0 : ARM::ssub_1; |
| 4988 | return true; |
| 4989 | } |
| 4990 | llvm_unreachable("Target dependent opcode missing"); |
| 4991 | } |
| 4992 | |
| 4993 | bool ARMBaseInstrInfo::getInsertSubregLikeInputs( |
| 4994 | const MachineInstr &MI, unsigned DefIdx, RegSubRegPair &BaseReg, |
| 4995 | RegSubRegPairAndIdx &InsertedReg) const { |
| 4996 | assert(DefIdx < MI.getDesc().getNumDefs() && "Invalid definition index"); |
| 4997 | assert(MI.isInsertSubregLike() && "Invalid kind of instruction"); |
| 4998 | |
| 4999 | switch (MI.getOpcode()) { |
| 5000 | case ARM::VSETLNi32: |
| 5001 | // dX = VSETLNi32 dY, rZ, imm |
| 5002 | const MachineOperand &MOBaseReg = MI.getOperand(1); |
| 5003 | const MachineOperand &MOInsertedReg = MI.getOperand(2); |
| Matthias Braun | ea4359e | 2018-01-11 22:30:43 +0000 | [diff] [blame] | 5004 | if (MOInsertedReg.isUndef()) |
| 5005 | return false; |
| Quentin Colombet | d358e84 | 2014-08-22 18:05:22 +0000 | [diff] [blame] | 5006 | const MachineOperand &MOIndex = MI.getOperand(3); |
| 5007 | BaseReg.Reg = MOBaseReg.getReg(); |
| 5008 | BaseReg.SubReg = MOBaseReg.getSubReg(); |
| 5009 | |
| 5010 | InsertedReg.Reg = MOInsertedReg.getReg(); |
| 5011 | InsertedReg.SubReg = MOInsertedReg.getSubReg(); |
| 5012 | InsertedReg.SubIdx = MOIndex.getImm() == 0 ? ARM::ssub_0 : ARM::ssub_1; |
| 5013 | return true; |
| 5014 | } |
| 5015 | llvm_unreachable("Target dependent opcode missing"); |
| 5016 | } |