blob: ce3818a6c214913a3558eecdcf769656ca9f7336 [file] [log] [blame]
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00001//===-- RegAllocGreedy.cpp - greedy register allocator --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the RAGreedy function pass for register allocation in
11// optimized builds.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "regalloc"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "llvm/CodeGen/Passes.h"
Jakob Stoklund Olesen4d7432e2010-12-10 22:21:05 +000017#include "AllocationOrder.h"
Jakob Stoklund Olesen91cbcaf2011-04-02 06:03:35 +000018#include "InterferenceCache.h"
Jakob Stoklund Olesen6aa0fbf2011-04-05 21:40:37 +000019#include "LiveDebugVariables.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000020#include "RegAllocBase.h"
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +000021#include "SpillPlacement.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "Spiller.h"
Jakob Stoklund Olesene7601e92010-12-15 23:46:13 +000023#include "SplitKit.h"
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +000024#include "llvm/ADT/Statistic.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000025#include "llvm/Analysis/AliasAnalysis.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000026#include "llvm/CodeGen/CalcSpillWeights.h"
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +000027#include "llvm/CodeGen/EdgeBundles.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000028#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Pete Cooper3ca96f92012-04-02 22:44:18 +000029#include "llvm/CodeGen/LiveRangeEdit.h"
Jakob Stoklund Olesen26c9d702012-11-28 19:13:06 +000030#include "llvm/CodeGen/LiveRegMatrix.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000031#include "llvm/CodeGen/LiveStackAnalysis.h"
Benjamin Kramere2a1d892013-06-17 19:00:36 +000032#include "llvm/CodeGen/MachineBlockFrequencyInfo.h"
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +000033#include "llvm/CodeGen/MachineDominators.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000034#include "llvm/CodeGen/MachineFunctionPass.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000035#include "llvm/CodeGen/MachineLoopInfo.h"
36#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000037#include "llvm/CodeGen/RegAllocRegistry.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000038#include "llvm/CodeGen/VirtRegMap.h"
39#include "llvm/PassAnalysisSupport.h"
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +000040#include "llvm/Support/CommandLine.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000041#include "llvm/Support/Debug.h"
42#include "llvm/Support/ErrorHandling.h"
Jakob Stoklund Olesen92da7052010-12-11 00:19:56 +000043#include "llvm/Support/Timer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000044#include "llvm/Support/raw_ostream.h"
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +000045#include <queue>
46
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000047using namespace llvm;
48
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +000049STATISTIC(NumGlobalSplits, "Number of split global live ranges");
50STATISTIC(NumLocalSplits, "Number of split local live ranges");
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +000051STATISTIC(NumEvicted, "Number of interferences evicted");
52
Jakob Stoklund Oleseneecb2fb2011-09-12 16:49:21 +000053static cl::opt<SplitEditor::ComplementSpillMode>
54SplitSpillMode("split-spill-mode", cl::Hidden,
55 cl::desc("Spill mode for splitting live ranges"),
56 cl::values(clEnumValN(SplitEditor::SM_Partition, "default", "Default"),
57 clEnumValN(SplitEditor::SM_Size, "size", "Optimize for size"),
58 clEnumValN(SplitEditor::SM_Speed, "speed", "Optimize for speed"),
59 clEnumValEnd),
60 cl::init(SplitEditor::SM_Partition));
61
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000062static RegisterRegAlloc greedyRegAlloc("greedy", "greedy register allocator",
63 createGreedyRegisterAllocator);
64
65namespace {
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +000066class RAGreedy : public MachineFunctionPass,
67 public RegAllocBase,
68 private LiveRangeEdit::Delegate {
69
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000070 // context
71 MachineFunction *MF;
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000072
73 // analyses
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +000074 SlotIndexes *Indexes;
Benjamin Kramere2a1d892013-06-17 19:00:36 +000075 MachineBlockFrequencyInfo *MBFI;
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +000076 MachineDominatorTree *DomTree;
Jakob Stoklund Olesene7601e92010-12-15 23:46:13 +000077 MachineLoopInfo *Loops;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +000078 EdgeBundles *Bundles;
79 SpillPlacement *SpillPlacer;
Jakob Stoklund Olesenf8da0282011-05-06 18:00:02 +000080 LiveDebugVariables *DebugVars;
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +000081
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000082 // state
Andy Gibbs95777552013-04-12 10:56:28 +000083 OwningPtr<Spiller> SpillerInstance;
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +000084 std::priority_queue<std::pair<unsigned, unsigned> > Queue;
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +000085 unsigned NextCascade;
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +000086
87 // Live ranges pass through a number of stages as we try to allocate them.
88 // Some of the stages may also create new live ranges:
89 //
90 // - Region splitting.
91 // - Per-block splitting.
92 // - Local splitting.
93 // - Spilling.
94 //
95 // Ranges produced by one of the stages skip the previous stages when they are
96 // dequeued. This improves performance because we can skip interference checks
97 // that are unlikely to give any results. It also guarantees that the live
98 // range splitting algorithm terminates, something that is otherwise hard to
99 // ensure.
100 enum LiveRangeStage {
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000101 /// Newly created live range that has never been queued.
102 RS_New,
103
104 /// Only attempt assignment and eviction. Then requeue as RS_Split.
105 RS_Assign,
106
107 /// Attempt live range splitting if assignment is impossible.
108 RS_Split,
109
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +0000110 /// Attempt more aggressive live range splitting that is guaranteed to make
111 /// progress. This is used for split products that may not be making
112 /// progress.
113 RS_Split2,
114
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000115 /// Live range will be spilled. No more splitting will be attempted.
116 RS_Spill,
117
118 /// There is nothing more we can do to this live range. Abort compilation
119 /// if it can't be assigned.
120 RS_Done
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000121 };
122
Eli Friedman78bffa52013-09-10 23:18:14 +0000123#ifndef NDEBUG
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000124 static const char *const StageName[];
Eli Friedman78bffa52013-09-10 23:18:14 +0000125#endif
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000126
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000127 // RegInfo - Keep additional information about each live range.
128 struct RegInfo {
129 LiveRangeStage Stage;
130
131 // Cascade - Eviction loop prevention. See canEvictInterference().
132 unsigned Cascade;
133
134 RegInfo() : Stage(RS_New), Cascade(0) {}
135 };
136
137 IndexedMap<RegInfo, VirtReg2IndexFunctor> ExtraRegInfo;
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000138
139 LiveRangeStage getStage(const LiveInterval &VirtReg) const {
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000140 return ExtraRegInfo[VirtReg.reg].Stage;
141 }
142
143 void setStage(const LiveInterval &VirtReg, LiveRangeStage Stage) {
144 ExtraRegInfo.resize(MRI->getNumVirtRegs());
145 ExtraRegInfo[VirtReg.reg].Stage = Stage;
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000146 }
147
148 template<typename Iterator>
149 void setStage(Iterator Begin, Iterator End, LiveRangeStage NewStage) {
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000150 ExtraRegInfo.resize(MRI->getNumVirtRegs());
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000151 for (;Begin != End; ++Begin) {
Mark Laceyf9ea8852013-08-14 23:50:04 +0000152 unsigned Reg = *Begin;
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000153 if (ExtraRegInfo[Reg].Stage == RS_New)
154 ExtraRegInfo[Reg].Stage = NewStage;
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000155 }
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000156 }
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000157
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000158 /// Cost of evicting interference.
159 struct EvictionCost {
160 unsigned BrokenHints; ///< Total number of broken hints.
161 float MaxWeight; ///< Maximum spill weight evicted.
162
Andrew Trick3621b8a2013-11-22 19:07:38 +0000163 EvictionCost(): BrokenHints(0), MaxWeight(0) {}
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000164
Andrew Trick84852572013-07-25 18:35:14 +0000165 bool isMax() const { return BrokenHints == ~0u; }
166
Andrew Trick3621b8a2013-11-22 19:07:38 +0000167 void setMax() { BrokenHints = ~0u; }
168
169 void setBrokenHints(unsigned NHints) { BrokenHints = NHints; }
170
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000171 bool operator<(const EvictionCost &O) const {
172 if (BrokenHints != O.BrokenHints)
173 return BrokenHints < O.BrokenHints;
174 return MaxWeight < O.MaxWeight;
175 }
176 };
177
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000178 // splitting state.
Andy Gibbs95777552013-04-12 10:56:28 +0000179 OwningPtr<SplitAnalysis> SA;
180 OwningPtr<SplitEditor> SE;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000181
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000182 /// Cached per-block interference maps
183 InterferenceCache IntfCache;
184
Jakob Stoklund Olesen6d2bbc12011-04-07 17:27:46 +0000185 /// All basic blocks where the current register has uses.
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000186 SmallVector<SpillPlacement::BlockConstraint, 8> SplitConstraints;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000187
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000188 /// Global live range splitting candidate info.
189 struct GlobalSplitCandidate {
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000190 // Register intended for assignment, or 0.
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000191 unsigned PhysReg;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000192
193 // SplitKit interval index for this candidate.
194 unsigned IntvIdx;
195
196 // Interference for PhysReg.
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000197 InterferenceCache::Cursor Intf;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000198
199 // Bundles where this candidate should be live.
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000200 BitVector LiveBundles;
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000201 SmallVector<unsigned, 8> ActiveBlocks;
202
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000203 void reset(InterferenceCache &Cache, unsigned Reg) {
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000204 PhysReg = Reg;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000205 IntvIdx = 0;
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000206 Intf.setPhysReg(Cache, Reg);
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000207 LiveBundles.clear();
208 ActiveBlocks.clear();
209 }
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000210
211 // Set B[i] = C for every live bundle where B[i] was NoCand.
212 unsigned getBundles(SmallVectorImpl<unsigned> &B, unsigned C) {
213 unsigned Count = 0;
214 for (int i = LiveBundles.find_first(); i >= 0;
215 i = LiveBundles.find_next(i))
216 if (B[i] == NoCand) {
217 B[i] = C;
218 Count++;
219 }
220 return Count;
221 }
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000222 };
223
Aditya Nandakumarc1fd0dd2013-11-19 23:51:32 +0000224 /// Candidate info for each PhysReg in AllocationOrder.
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000225 /// This vector never shrinks, but grows to the size of the largest register
226 /// class.
227 SmallVector<GlobalSplitCandidate, 32> GlobalCand;
228
Reid Klecknercd4a25d2013-10-08 20:15:11 +0000229 enum LLVM_ENUM_INT_TYPE(unsigned) { NoCand = ~0u };
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000230
231 /// Candidate map. Each edge bundle is assigned to a GlobalCand entry, or to
232 /// NoCand which indicates the stack interval.
233 SmallVector<unsigned, 32> BundleCand;
234
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000235public:
236 RAGreedy();
237
238 /// Return the pass name.
239 virtual const char* getPassName() const {
Jakob Stoklund Olesen92da7052010-12-11 00:19:56 +0000240 return "Greedy Register Allocator";
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000241 }
242
243 /// RAGreedy analysis usage.
244 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000245 virtual void releaseMemory();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000246 virtual Spiller &spiller() { return *SpillerInstance; }
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +0000247 virtual void enqueue(LiveInterval *LI);
248 virtual LiveInterval *dequeue();
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +0000249 virtual unsigned selectOrSplit(LiveInterval&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000250 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000251
252 /// Perform register allocation.
253 virtual bool runOnMachineFunction(MachineFunction &mf);
254
255 static char ID;
Andrew Trickccef0982010-12-09 18:15:21 +0000256
257private:
Jakob Stoklund Olesen43a87502011-03-13 01:23:11 +0000258 bool LRE_CanEraseVirtReg(unsigned);
Jakob Stoklund Olesene14b2b22011-03-16 22:56:16 +0000259 void LRE_WillShrinkVirtReg(unsigned);
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000260 void LRE_DidCloneVirtReg(unsigned, unsigned);
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +0000261
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000262 BlockFrequency calcSpillCost();
263 bool addSplitConstraints(InterferenceCache::Cursor, BlockFrequency&);
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000264 void addThroughConstraints(InterferenceCache::Cursor, ArrayRef<unsigned>);
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000265 void growRegion(GlobalSplitCandidate &Cand);
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000266 BlockFrequency calcGlobalSplitCost(GlobalSplitCandidate&);
Jakob Stoklund Olesenecad62f2011-07-23 03:41:57 +0000267 bool calcCompactRegion(GlobalSplitCandidate&);
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000268 void splitAroundRegion(LiveRangeEdit&, ArrayRef<unsigned>);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +0000269 void calcGapWeights(unsigned, SmallVectorImpl<float>&);
Andrew Trick8bb0a252013-07-25 18:35:19 +0000270 unsigned canReassign(LiveInterval &VirtReg, unsigned PhysReg);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000271 bool shouldEvict(LiveInterval &A, bool, LiveInterval &B, bool);
272 bool canEvictInterference(LiveInterval&, unsigned, bool, EvictionCost&);
273 void evictInterference(LiveInterval&, unsigned,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000274 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen3d7b8062010-12-14 00:37:44 +0000275
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000276 unsigned tryAssign(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000277 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000278 unsigned tryEvict(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000279 SmallVectorImpl<unsigned>&, unsigned = ~0u);
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000280 unsigned tryRegionSplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000281 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +0000282 unsigned tryBlockSplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000283 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +0000284 unsigned tryInstructionSplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000285 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +0000286 unsigned tryLocalSplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000287 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen3d7b8062010-12-14 00:37:44 +0000288 unsigned trySplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000289 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000290};
291} // end anonymous namespace
292
293char RAGreedy::ID = 0;
294
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000295#ifndef NDEBUG
296const char *const RAGreedy::StageName[] = {
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000297 "RS_New",
298 "RS_Assign",
299 "RS_Split",
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +0000300 "RS_Split2",
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000301 "RS_Spill",
302 "RS_Done"
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000303};
304#endif
305
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +0000306// Hysteresis to use when comparing floats.
307// This helps stabilize decisions based on float comparisons.
308const float Hysteresis = 0.98f;
309
310
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000311FunctionPass* llvm::createGreedyRegisterAllocator() {
312 return new RAGreedy();
313}
314
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000315RAGreedy::RAGreedy(): MachineFunctionPass(ID) {
Jakob Stoklund Olesen6aa0fbf2011-04-05 21:40:37 +0000316 initializeLiveDebugVariablesPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000317 initializeSlotIndexesPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000318 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
319 initializeSlotIndexesPass(*PassRegistry::getPassRegistry());
Rafael Espindola676c4052011-06-26 22:34:10 +0000320 initializeRegisterCoalescerPass(*PassRegistry::getPassRegistry());
Andrew Tricke1c034f2012-01-17 06:55:03 +0000321 initializeMachineSchedulerPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000322 initializeLiveStacksPass(*PassRegistry::getPassRegistry());
323 initializeMachineDominatorTreePass(*PassRegistry::getPassRegistry());
324 initializeMachineLoopInfoPass(*PassRegistry::getPassRegistry());
325 initializeVirtRegMapPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000326 initializeLiveRegMatrixPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000327 initializeEdgeBundlesPass(*PassRegistry::getPassRegistry());
328 initializeSpillPlacementPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000329}
330
331void RAGreedy::getAnalysisUsage(AnalysisUsage &AU) const {
332 AU.setPreservesCFG();
Benjamin Kramere2a1d892013-06-17 19:00:36 +0000333 AU.addRequired<MachineBlockFrequencyInfo>();
334 AU.addPreserved<MachineBlockFrequencyInfo>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000335 AU.addRequired<AliasAnalysis>();
336 AU.addPreserved<AliasAnalysis>();
337 AU.addRequired<LiveIntervals>();
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000338 AU.addPreserved<LiveIntervals>();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000339 AU.addRequired<SlotIndexes>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000340 AU.addPreserved<SlotIndexes>();
Jakob Stoklund Olesen6aa0fbf2011-04-05 21:40:37 +0000341 AU.addRequired<LiveDebugVariables>();
342 AU.addPreserved<LiveDebugVariables>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000343 AU.addRequired<LiveStacks>();
344 AU.addPreserved<LiveStacks>();
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +0000345 AU.addRequired<MachineDominatorTree>();
346 AU.addPreserved<MachineDominatorTree>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000347 AU.addRequired<MachineLoopInfo>();
348 AU.addPreserved<MachineLoopInfo>();
349 AU.addRequired<VirtRegMap>();
350 AU.addPreserved<VirtRegMap>();
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000351 AU.addRequired<LiveRegMatrix>();
352 AU.addPreserved<LiveRegMatrix>();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000353 AU.addRequired<EdgeBundles>();
354 AU.addRequired<SpillPlacement>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000355 MachineFunctionPass::getAnalysisUsage(AU);
356}
357
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +0000358
359//===----------------------------------------------------------------------===//
360// LiveRangeEdit delegate methods
361//===----------------------------------------------------------------------===//
362
Jakob Stoklund Olesen43a87502011-03-13 01:23:11 +0000363bool RAGreedy::LRE_CanEraseVirtReg(unsigned VirtReg) {
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000364 if (VRM->hasPhys(VirtReg)) {
365 Matrix->unassign(LIS->getInterval(VirtReg));
Jakob Stoklund Olesen43a87502011-03-13 01:23:11 +0000366 return true;
367 }
368 // Unassigned virtreg is probably in the priority queue.
369 // RegAllocBase will erase it after dequeueing.
370 return false;
371}
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +0000372
Jakob Stoklund Olesene14b2b22011-03-16 22:56:16 +0000373void RAGreedy::LRE_WillShrinkVirtReg(unsigned VirtReg) {
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000374 if (!VRM->hasPhys(VirtReg))
Jakob Stoklund Olesene14b2b22011-03-16 22:56:16 +0000375 return;
376
377 // Register is assigned, put it back on the queue for reassignment.
378 LiveInterval &LI = LIS->getInterval(VirtReg);
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000379 Matrix->unassign(LI);
Jakob Stoklund Olesene14b2b22011-03-16 22:56:16 +0000380 enqueue(&LI);
381}
382
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000383void RAGreedy::LRE_DidCloneVirtReg(unsigned New, unsigned Old) {
Jakob Stoklund Olesen811b9c42011-09-14 17:34:37 +0000384 // Cloning a register we haven't even heard about yet? Just ignore it.
385 if (!ExtraRegInfo.inBounds(Old))
386 return;
387
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000388 // LRE may clone a virtual register because dead code elimination causes it to
Jakob Stoklund Olesen5387bd32011-07-26 00:54:56 +0000389 // be split into connected components. The new components are much smaller
390 // than the original, so they should get a new chance at being assigned.
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000391 // same stage as the parent.
Jakob Stoklund Olesen5387bd32011-07-26 00:54:56 +0000392 ExtraRegInfo[Old].Stage = RS_Assign;
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000393 ExtraRegInfo.grow(New);
394 ExtraRegInfo[New] = ExtraRegInfo[Old];
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000395}
396
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000397void RAGreedy::releaseMemory() {
398 SpillerInstance.reset(0);
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000399 ExtraRegInfo.clear();
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000400 GlobalCand.clear();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000401}
402
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +0000403void RAGreedy::enqueue(LiveInterval *LI) {
404 // Prioritize live ranges by size, assigning larger ranges first.
405 // The queue holds (size, reg) pairs.
Jakob Stoklund Olesene68a27e2011-02-24 23:21:36 +0000406 const unsigned Size = LI->getSize();
407 const unsigned Reg = LI->reg;
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +0000408 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
409 "Can only enqueue virtual registers");
Jakob Stoklund Olesene68a27e2011-02-24 23:21:36 +0000410 unsigned Prio;
Jakob Stoklund Oleseneaa650a2010-12-08 22:57:16 +0000411
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000412 ExtraRegInfo.grow(Reg);
413 if (ExtraRegInfo[Reg].Stage == RS_New)
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000414 ExtraRegInfo[Reg].Stage = RS_Assign;
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000415
Jakob Stoklund Olesencad845f2011-07-28 20:48:23 +0000416 if (ExtraRegInfo[Reg].Stage == RS_Split) {
Jakob Stoklund Olesen28d79cd2011-03-27 22:49:21 +0000417 // Unsplit ranges that couldn't be allocated immediately are deferred until
Jakob Stoklund Olesen45df7e02011-09-12 16:54:42 +0000418 // everything else has been allocated.
419 Prio = Size;
Jakob Stoklund Olesencad845f2011-07-28 20:48:23 +0000420 } else {
Andrew Trick84852572013-07-25 18:35:14 +0000421 if (ExtraRegInfo[Reg].Stage == RS_Assign && !LI->empty() &&
422 LIS->intervalIsInOneMBB(*LI)) {
423 // Allocate original local ranges in linear instruction order. Since they
424 // are singly defined, this produces optimal coloring in the absence of
425 // global interference and other constraints.
Andrew Trickc7934b32013-07-30 19:59:19 +0000426 Prio = LI->beginIndex().getInstrDistance(Indexes->getLastIndex());
Andrew Trick84852572013-07-25 18:35:14 +0000427 }
428 else {
429 // Allocate global and split ranges in long->short order. Long ranges that
430 // don't fit should be spilled (or split) ASAP so they don't create
431 // interference. Mark a bit to prioritize global above local ranges.
432 Prio = (1u << 29) + Size;
433 }
434 // Mark a higher bit to prioritize global and local above RS_Split.
435 Prio |= (1u << 31);
Jakob Stoklund Olesenb51f65c2011-02-23 00:56:56 +0000436
Jakob Stoklund Olesen28d79cd2011-03-27 22:49:21 +0000437 // Boost ranges that have a physical register hint.
Jakob Stoklund Olesen74052b02012-12-03 23:23:50 +0000438 if (VRM->hasKnownPreference(Reg))
Jakob Stoklund Olesen28d79cd2011-03-27 22:49:21 +0000439 Prio |= (1u << 30);
440 }
Andrew Trickf4b1ee32013-07-25 18:35:22 +0000441 // The virtual register number is a tie breaker for same-sized ranges.
442 // Give lower vreg numbers higher priority to assign them first.
Jakob Stoklund Olesen291007b2012-04-02 22:30:39 +0000443 Queue.push(std::make_pair(Prio, ~Reg));
Jakob Stoklund Oleseneaa650a2010-12-08 22:57:16 +0000444}
445
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +0000446LiveInterval *RAGreedy::dequeue() {
447 if (Queue.empty())
448 return 0;
Jakob Stoklund Olesen291007b2012-04-02 22:30:39 +0000449 LiveInterval *LI = &LIS->getInterval(~Queue.top().second);
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +0000450 Queue.pop();
451 return LI;
452}
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +0000453
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000454
455//===----------------------------------------------------------------------===//
456// Direct Assignment
457//===----------------------------------------------------------------------===//
458
459/// tryAssign - Try to assign VirtReg to an available register.
460unsigned RAGreedy::tryAssign(LiveInterval &VirtReg,
461 AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000462 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000463 Order.rewind();
464 unsigned PhysReg;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000465 while ((PhysReg = Order.next()))
466 if (!Matrix->checkInterference(VirtReg, PhysReg))
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000467 break;
Jakob Stoklund Olesen3cb2cb82012-12-04 22:25:16 +0000468 if (!PhysReg || Order.isHint())
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000469 return PhysReg;
470
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000471 // PhysReg is available, but there may be a better choice.
472
473 // If we missed a simple hint, try to cheaply evict interference from the
474 // preferred register.
475 if (unsigned Hint = MRI->getSimpleHint(VirtReg.reg))
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000476 if (Order.isHint(Hint)) {
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000477 DEBUG(dbgs() << "missed hint " << PrintReg(Hint, TRI) << '\n');
Andrew Trick3621b8a2013-11-22 19:07:38 +0000478 EvictionCost MaxCost;
479 MaxCost.setBrokenHints(1);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000480 if (canEvictInterference(VirtReg, Hint, true, MaxCost)) {
481 evictInterference(VirtReg, Hint, NewVRegs);
482 return Hint;
483 }
484 }
485
486 // Try to evict interference from a cheaper alternative.
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000487 unsigned Cost = TRI->getCostPerUse(PhysReg);
488
489 // Most registers have 0 additional cost.
490 if (!Cost)
491 return PhysReg;
492
493 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is available at cost " << Cost
494 << '\n');
495 unsigned CheapReg = tryEvict(VirtReg, Order, NewVRegs, Cost);
496 return CheapReg ? CheapReg : PhysReg;
497}
498
499
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +0000500//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000501// Interference eviction
502//===----------------------------------------------------------------------===//
503
Andrew Trick8bb0a252013-07-25 18:35:19 +0000504unsigned RAGreedy::canReassign(LiveInterval &VirtReg, unsigned PrevReg) {
505 AllocationOrder Order(VirtReg.reg, *VRM, RegClassInfo);
506 unsigned PhysReg;
507 while ((PhysReg = Order.next())) {
508 if (PhysReg == PrevReg)
509 continue;
510
511 MCRegUnitIterator Units(PhysReg, TRI);
512 for (; Units.isValid(); ++Units) {
513 // Instantiate a "subquery", not to be confused with the Queries array.
514 LiveIntervalUnion::Query subQ(&VirtReg, &Matrix->getLiveUnions()[*Units]);
515 if (subQ.checkInterference())
516 break;
517 }
518 // If no units have interference, break out with the current PhysReg.
519 if (!Units.isValid())
520 break;
521 }
522 if (PhysReg)
523 DEBUG(dbgs() << "can reassign: " << VirtReg << " from "
524 << PrintReg(PrevReg, TRI) << " to " << PrintReg(PhysReg, TRI)
525 << '\n');
526 return PhysReg;
527}
528
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000529/// shouldEvict - determine if A should evict the assigned live range B. The
530/// eviction policy defined by this function together with the allocation order
531/// defined by enqueue() decides which registers ultimately end up being split
532/// and spilled.
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000533///
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000534/// Cascade numbers are used to prevent infinite loops if this function is a
535/// cyclic relation.
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000536///
537/// @param A The live range to be assigned.
538/// @param IsHint True when A is about to be assigned to its preferred
539/// register.
540/// @param B The live range to be evicted.
541/// @param BreaksHint True when B is already assigned to its preferred register.
542bool RAGreedy::shouldEvict(LiveInterval &A, bool IsHint,
543 LiveInterval &B, bool BreaksHint) {
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +0000544 bool CanSplit = getStage(B) < RS_Spill;
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000545
546 // Be fairly aggressive about following hints as long as the evictee can be
547 // split.
548 if (CanSplit && IsHint && !BreaksHint)
549 return true;
550
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000551 return A.weight > B.weight;
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000552}
553
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000554/// canEvictInterference - Return true if all interferences between VirtReg and
555/// PhysReg can be evicted. When OnlyCheap is set, don't do anything
556///
557/// @param VirtReg Live range that is about to be assigned.
558/// @param PhysReg Desired register for assignment.
Dmitri Gribenko881929c2012-09-12 16:59:47 +0000559/// @param IsHint True when PhysReg is VirtReg's preferred register.
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000560/// @param MaxCost Only look for cheaper candidates and update with new cost
561/// when returning true.
562/// @returns True when interference can be evicted cheaper than MaxCost.
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000563bool RAGreedy::canEvictInterference(LiveInterval &VirtReg, unsigned PhysReg,
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000564 bool IsHint, EvictionCost &MaxCost) {
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000565 // It is only possible to evict virtual register interference.
566 if (Matrix->checkInterference(VirtReg, PhysReg) > LiveRegMatrix::IK_VirtReg)
567 return false;
568
Andrew Trick84852572013-07-25 18:35:14 +0000569 bool IsLocal = LIS->intervalIsInOneMBB(VirtReg);
570
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000571 // Find VirtReg's cascade number. This will be unassigned if VirtReg was never
572 // involved in an eviction before. If a cascade number was assigned, deny
573 // evicting anything with the same or a newer cascade number. This prevents
574 // infinite eviction loops.
575 //
576 // This works out so a register without a cascade number is allowed to evict
577 // anything, and it can be evicted by anything.
578 unsigned Cascade = ExtraRegInfo[VirtReg.reg].Cascade;
579 if (!Cascade)
580 Cascade = NextCascade;
581
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000582 EvictionCost Cost;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000583 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
584 LiveIntervalUnion::Query &Q = Matrix->query(VirtReg, *Units);
Jakob Stoklund Olesen0f175eb2011-04-11 21:47:01 +0000585 // If there is 10 or more interferences, chances are one is heavier.
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000586 if (Q.collectInterferingVRegs(10) >= 10)
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000587 return false;
588
Jakob Stoklund Olesen0f175eb2011-04-11 21:47:01 +0000589 // Check if any interfering live range is heavier than MaxWeight.
590 for (unsigned i = Q.interferingVRegs().size(); i; --i) {
591 LiveInterval *Intf = Q.interferingVRegs()[i - 1];
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000592 assert(TargetRegisterInfo::isVirtualRegister(Intf->reg) &&
593 "Only expecting virtual register interference from query");
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000594 // Never evict spill products. They cannot split or spill.
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000595 if (getStage(*Intf) == RS_Done)
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000596 return false;
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000597 // Once a live range becomes small enough, it is urgent that we find a
598 // register for it. This is indicated by an infinite spill weight. These
599 // urgent live ranges get to evict almost anything.
Jakob Stoklund Olesen05e22452012-05-30 21:46:58 +0000600 //
601 // Also allow urgent evictions of unspillable ranges from a strictly
602 // larger allocation order.
603 bool Urgent = !VirtReg.isSpillable() &&
604 (Intf->isSpillable() ||
605 RegClassInfo.getNumAllocatableRegs(MRI->getRegClass(VirtReg.reg)) <
606 RegClassInfo.getNumAllocatableRegs(MRI->getRegClass(Intf->reg)));
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000607 // Only evict older cascades or live ranges without a cascade.
608 unsigned IntfCascade = ExtraRegInfo[Intf->reg].Cascade;
609 if (Cascade <= IntfCascade) {
610 if (!Urgent)
611 return false;
612 // We permit breaking cascades for urgent evictions. It should be the
613 // last resort, though, so make it really expensive.
614 Cost.BrokenHints += 10;
615 }
616 // Would this break a satisfied hint?
617 bool BreaksHint = VRM->hasPreferredPhys(Intf->reg);
618 // Update eviction cost.
619 Cost.BrokenHints += BreaksHint;
620 Cost.MaxWeight = std::max(Cost.MaxWeight, Intf->weight);
621 // Abort if this would be too expensive.
622 if (!(Cost < MaxCost))
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000623 return false;
Andrew Trick84852572013-07-25 18:35:14 +0000624 if (Urgent)
625 continue;
626 // If !MaxCost.isMax(), then we're just looking for a cheap register.
627 // Evicting another local live range in this case could lead to suboptimal
628 // coloring.
Andrew Trick8bb0a252013-07-25 18:35:19 +0000629 if (!MaxCost.isMax() && IsLocal && LIS->intervalIsInOneMBB(*Intf) &&
630 !canReassign(*Intf, PhysReg)) {
Andrew Trick84852572013-07-25 18:35:14 +0000631 return false;
Andrew Trick8bb0a252013-07-25 18:35:19 +0000632 }
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000633 // Finally, apply the eviction policy for non-urgent evictions.
Andrew Trick84852572013-07-25 18:35:14 +0000634 if (!shouldEvict(VirtReg, IsHint, *Intf, BreaksHint))
Jakob Stoklund Olesen73e18b72011-05-31 21:02:44 +0000635 return false;
Jakob Stoklund Olesen1305bc02011-02-09 01:14:03 +0000636 }
637 }
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000638 MaxCost = Cost;
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000639 return true;
640}
Jakob Stoklund Olesen1305bc02011-02-09 01:14:03 +0000641
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000642/// evictInterference - Evict any interferring registers that prevent VirtReg
643/// from being assigned to Physreg. This assumes that canEvictInterference
644/// returned true.
645void RAGreedy::evictInterference(LiveInterval &VirtReg, unsigned PhysReg,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000646 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000647 // Make sure that VirtReg has a cascade number, and assign that cascade
648 // number to every evicted register. These live ranges than then only be
649 // evicted by a newer cascade, preventing infinite loops.
650 unsigned Cascade = ExtraRegInfo[VirtReg.reg].Cascade;
651 if (!Cascade)
652 Cascade = ExtraRegInfo[VirtReg.reg].Cascade = NextCascade++;
653
654 DEBUG(dbgs() << "evicting " << PrintReg(PhysReg, TRI)
655 << " interference: Cascade " << Cascade << '\n');
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000656
657 // Collect all interfering virtregs first.
658 SmallVector<LiveInterval*, 8> Intfs;
659 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
660 LiveIntervalUnion::Query &Q = Matrix->query(VirtReg, *Units);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000661 assert(Q.seenAllInterferences() && "Didn't check all interfererences.");
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000662 ArrayRef<LiveInterval*> IVR = Q.interferingVRegs();
663 Intfs.append(IVR.begin(), IVR.end());
664 }
665
666 // Evict them second. This will invalidate the queries.
667 for (unsigned i = 0, e = Intfs.size(); i != e; ++i) {
668 LiveInterval *Intf = Intfs[i];
669 // The same VirtReg may be present in multiple RegUnits. Skip duplicates.
670 if (!VRM->hasPhys(Intf->reg))
671 continue;
672 Matrix->unassign(*Intf);
673 assert((ExtraRegInfo[Intf->reg].Cascade < Cascade ||
674 VirtReg.isSpillable() < Intf->isSpillable()) &&
675 "Cannot decrease cascade number, illegal eviction");
676 ExtraRegInfo[Intf->reg].Cascade = Cascade;
677 ++NumEvicted;
Mark Laceyf9ea8852013-08-14 23:50:04 +0000678 NewVRegs.push_back(Intf->reg);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000679 }
680}
681
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000682/// tryEvict - Try to evict all interferences for a physreg.
Jakob Stoklund Olesene9cc8e92011-06-01 18:45:02 +0000683/// @param VirtReg Currently unassigned virtual register.
684/// @param Order Physregs to try.
685/// @return Physreg to assign VirtReg, or 0.
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000686unsigned RAGreedy::tryEvict(LiveInterval &VirtReg,
687 AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000688 SmallVectorImpl<unsigned> &NewVRegs,
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000689 unsigned CostPerUseLimit) {
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000690 NamedRegionTimer T("Evict", TimerGroupName, TimePassesIsEnabled);
691
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000692 // Keep track of the cheapest interference seen so far.
Andrew Trick3621b8a2013-11-22 19:07:38 +0000693 EvictionCost BestCost;
694 BestCost.setMax();
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000695 unsigned BestPhys = 0;
Jakob Stoklund Olesen3dd236c2013-01-12 00:57:44 +0000696 unsigned OrderLimit = Order.getOrder().size();
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000697
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000698 // When we are just looking for a reduced cost per use, don't break any
699 // hints, and only evict smaller spill weights.
700 if (CostPerUseLimit < ~0u) {
701 BestCost.BrokenHints = 0;
702 BestCost.MaxWeight = VirtReg.weight;
Jakob Stoklund Olesen3dd236c2013-01-12 00:57:44 +0000703
704 // Check of any registers in RC are below CostPerUseLimit.
705 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg.reg);
706 unsigned MinCost = RegClassInfo.getMinCost(RC);
707 if (MinCost >= CostPerUseLimit) {
708 DEBUG(dbgs() << RC->getName() << " minimum cost = " << MinCost
709 << ", no cheaper registers to be found.\n");
710 return 0;
711 }
712
713 // It is normal for register classes to have a long tail of registers with
714 // the same cost. We don't need to look at them if they're too expensive.
715 if (TRI->getCostPerUse(Order.getOrder().back()) >= CostPerUseLimit) {
716 OrderLimit = RegClassInfo.getLastCostChange(RC);
717 DEBUG(dbgs() << "Only trying the first " << OrderLimit << " regs.\n");
718 }
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000719 }
720
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000721 Order.rewind();
Jakob Stoklund Olesen3dd236c2013-01-12 00:57:44 +0000722 while (unsigned PhysReg = Order.nextWithDups(OrderLimit)) {
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000723 if (TRI->getCostPerUse(PhysReg) >= CostPerUseLimit)
724 continue;
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000725 // The first use of a callee-saved register in a function has cost 1.
726 // Don't start using a CSR when the CostPerUseLimit is low.
727 if (CostPerUseLimit == 1)
728 if (unsigned CSR = RegClassInfo.getLastCalleeSavedAlias(PhysReg))
729 if (!MRI->isPhysRegUsed(CSR)) {
730 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " would clobber CSR "
731 << PrintReg(CSR, TRI) << '\n');
732 continue;
733 }
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000734
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000735 if (!canEvictInterference(VirtReg, PhysReg, false, BestCost))
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000736 continue;
737
738 // Best so far.
739 BestPhys = PhysReg;
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000740
Jakob Stoklund Olesen9918b332011-02-25 01:04:22 +0000741 // Stop if the hint can be used.
Jakob Stoklund Olesen3cb2cb82012-12-04 22:25:16 +0000742 if (Order.isHint())
Jakob Stoklund Olesen9918b332011-02-25 01:04:22 +0000743 break;
Jakob Stoklund Olesen1305bc02011-02-09 01:14:03 +0000744 }
745
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000746 if (!BestPhys)
747 return 0;
748
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000749 evictInterference(VirtReg, BestPhys, NewVRegs);
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000750 return BestPhys;
Andrew Trickccef0982010-12-09 18:15:21 +0000751}
752
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +0000753
754//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000755// Region Splitting
756//===----------------------------------------------------------------------===//
757
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000758/// addSplitConstraints - Fill out the SplitConstraints vector based on the
759/// interference pattern in Physreg and its aliases. Add the constraints to
760/// SpillPlacement and return the static cost of this split in Cost, assuming
761/// that all preferences in SplitConstraints are met.
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000762/// Return false if there are no bundles with positive bias.
763bool RAGreedy::addSplitConstraints(InterferenceCache::Cursor Intf,
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000764 BlockFrequency &Cost) {
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000765 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000766
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000767 // Reset interference dependent info.
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000768 SplitConstraints.resize(UseBlocks.size());
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000769 BlockFrequency StaticCost = 0;
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000770 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
771 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000772 SpillPlacement::BlockConstraint &BC = SplitConstraints[i];
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000773
Jakob Stoklund Olesenb1b76ad2011-02-09 22:50:26 +0000774 BC.Number = BI.MBB->getNumber();
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000775 Intf.moveToBlock(BC.Number);
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000776 BC.Entry = BI.LiveIn ? SpillPlacement::PrefReg : SpillPlacement::DontCare;
777 BC.Exit = BI.LiveOut ? SpillPlacement::PrefReg : SpillPlacement::DontCare;
David Blaikie041f1aa2013-05-15 07:36:59 +0000778 BC.ChangesValue = BI.FirstDef.isValid();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000779
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000780 if (!Intf.hasInterference())
781 continue;
782
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000783 // Number of spill code instructions to insert.
784 unsigned Ins = 0;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000785
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000786 // Interference for the live-in value.
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000787 if (BI.LiveIn) {
Jakob Stoklund Olesen89339072011-04-04 15:32:15 +0000788 if (Intf.first() <= Indexes->getMBBStartIdx(BC.Number))
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000789 BC.Entry = SpillPlacement::MustSpill, ++Ins;
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +0000790 else if (Intf.first() < BI.FirstInstr)
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000791 BC.Entry = SpillPlacement::PrefSpill, ++Ins;
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +0000792 else if (Intf.first() < BI.LastInstr)
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000793 ++Ins;
Jakob Stoklund Olesenf248b202011-02-08 23:02:58 +0000794 }
795
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000796 // Interference for the live-out value.
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000797 if (BI.LiveOut) {
Jakob Stoklund Olesend93b0e32011-04-05 04:20:29 +0000798 if (Intf.last() >= SA->getLastSplitPoint(BC.Number))
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000799 BC.Exit = SpillPlacement::MustSpill, ++Ins;
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +0000800 else if (Intf.last() > BI.LastInstr)
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000801 BC.Exit = SpillPlacement::PrefSpill, ++Ins;
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +0000802 else if (Intf.last() > BI.FirstInstr)
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000803 ++Ins;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000804 }
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000805
806 // Accumulate the total frequency of inserted spill code.
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000807 while (Ins--)
808 StaticCost += SpillPlacer->getBlockFrequency(BC.Number);
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000809 }
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000810 Cost = StaticCost;
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000811
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000812 // Add constraints for use-blocks. Note that these are the only constraints
813 // that may add a positive bias, it is downhill from here.
814 SpillPlacer->addConstraints(SplitConstraints);
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000815 return SpillPlacer->scanActiveBundles();
816}
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000817
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000818
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000819/// addThroughConstraints - Add constraints and links to SpillPlacer from the
820/// live-through blocks in Blocks.
821void RAGreedy::addThroughConstraints(InterferenceCache::Cursor Intf,
822 ArrayRef<unsigned> Blocks) {
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000823 const unsigned GroupSize = 8;
824 SpillPlacement::BlockConstraint BCS[GroupSize];
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000825 unsigned TBS[GroupSize];
826 unsigned B = 0, T = 0;
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000827
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000828 for (unsigned i = 0; i != Blocks.size(); ++i) {
829 unsigned Number = Blocks[i];
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000830 Intf.moveToBlock(Number);
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000831
Jakob Stoklund Olesen6d2bbc12011-04-07 17:27:46 +0000832 if (!Intf.hasInterference()) {
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000833 assert(T < GroupSize && "Array overflow");
834 TBS[T] = Number;
835 if (++T == GroupSize) {
Frits van Bommel717d7ed2011-07-18 12:00:32 +0000836 SpillPlacer->addLinks(makeArrayRef(TBS, T));
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000837 T = 0;
838 }
Jakob Stoklund Olesen6d2bbc12011-04-07 17:27:46 +0000839 continue;
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000840 }
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000841
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000842 assert(B < GroupSize && "Array overflow");
843 BCS[B].Number = Number;
844
Jakob Stoklund Olesen6d2bbc12011-04-07 17:27:46 +0000845 // Interference for the live-in value.
846 if (Intf.first() <= Indexes->getMBBStartIdx(Number))
847 BCS[B].Entry = SpillPlacement::MustSpill;
848 else
849 BCS[B].Entry = SpillPlacement::PrefSpill;
850
851 // Interference for the live-out value.
852 if (Intf.last() >= SA->getLastSplitPoint(Number))
853 BCS[B].Exit = SpillPlacement::MustSpill;
854 else
855 BCS[B].Exit = SpillPlacement::PrefSpill;
856
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000857 if (++B == GroupSize) {
858 ArrayRef<SpillPlacement::BlockConstraint> Array(BCS, B);
859 SpillPlacer->addConstraints(Array);
860 B = 0;
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000861 }
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000862 }
863
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000864 ArrayRef<SpillPlacement::BlockConstraint> Array(BCS, B);
865 SpillPlacer->addConstraints(Array);
Frits van Bommel717d7ed2011-07-18 12:00:32 +0000866 SpillPlacer->addLinks(makeArrayRef(TBS, T));
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000867}
868
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000869void RAGreedy::growRegion(GlobalSplitCandidate &Cand) {
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000870 // Keep track of through blocks that have not been added to SpillPlacer.
871 BitVector Todo = SA->getThroughBlocks();
872 SmallVectorImpl<unsigned> &ActiveBlocks = Cand.ActiveBlocks;
873 unsigned AddedTo = 0;
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000874#ifndef NDEBUG
875 unsigned Visited = 0;
876#endif
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000877
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000878 for (;;) {
879 ArrayRef<unsigned> NewBundles = SpillPlacer->getRecentPositive();
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000880 // Find new through blocks in the periphery of PrefRegBundles.
881 for (int i = 0, e = NewBundles.size(); i != e; ++i) {
882 unsigned Bundle = NewBundles[i];
883 // Look at all blocks connected to Bundle in the full graph.
884 ArrayRef<unsigned> Blocks = Bundles->getBlocks(Bundle);
885 for (ArrayRef<unsigned>::iterator I = Blocks.begin(), E = Blocks.end();
886 I != E; ++I) {
887 unsigned Block = *I;
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000888 if (!Todo.test(Block))
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000889 continue;
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000890 Todo.reset(Block);
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000891 // This is a new through block. Add it to SpillPlacer later.
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000892 ActiveBlocks.push_back(Block);
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000893#ifndef NDEBUG
894 ++Visited;
895#endif
896 }
897 }
898 // Any new blocks to add?
Jakob Stoklund Olesen91f3a302011-07-05 18:46:42 +0000899 if (ActiveBlocks.size() == AddedTo)
900 break;
Jakob Stoklund Olesena953bf12011-07-23 03:22:33 +0000901
902 // Compute through constraints from the interference, or assume that all
903 // through blocks prefer spilling when forming compact regions.
904 ArrayRef<unsigned> NewBlocks = makeArrayRef(ActiveBlocks).slice(AddedTo);
905 if (Cand.PhysReg)
906 addThroughConstraints(Cand.Intf, NewBlocks);
907 else
Jakob Stoklund Olesen86954522011-08-03 23:09:38 +0000908 // Provide a strong negative bias on through blocks to prevent unwanted
909 // liveness on loop backedges.
910 SpillPlacer->addPrefSpill(NewBlocks, /* Strong= */ true);
Jakob Stoklund Olesen91f3a302011-07-05 18:46:42 +0000911 AddedTo = ActiveBlocks.size();
912
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000913 // Perhaps iterating can enable more bundles?
914 SpillPlacer->iterate();
915 }
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000916 DEBUG(dbgs() << ", v=" << Visited);
917}
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000918
Jakob Stoklund Olesenecad62f2011-07-23 03:41:57 +0000919/// calcCompactRegion - Compute the set of edge bundles that should be live
920/// when splitting the current live range into compact regions. Compact
921/// regions can be computed without looking at interference. They are the
922/// regions formed by removing all the live-through blocks from the live range.
923///
924/// Returns false if the current live range is already compact, or if the
925/// compact regions would form single block regions anyway.
926bool RAGreedy::calcCompactRegion(GlobalSplitCandidate &Cand) {
927 // Without any through blocks, the live range is already compact.
928 if (!SA->getNumThroughBlocks())
929 return false;
930
931 // Compact regions don't correspond to any physreg.
932 Cand.reset(IntfCache, 0);
933
934 DEBUG(dbgs() << "Compact region bundles");
935
936 // Use the spill placer to determine the live bundles. GrowRegion pretends
937 // that all the through blocks have interference when PhysReg is unset.
938 SpillPlacer->prepare(Cand.LiveBundles);
939
940 // The static split cost will be zero since Cand.Intf reports no interference.
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000941 BlockFrequency Cost;
Jakob Stoklund Olesenecad62f2011-07-23 03:41:57 +0000942 if (!addSplitConstraints(Cand.Intf, Cost)) {
943 DEBUG(dbgs() << ", none.\n");
944 return false;
945 }
946
947 growRegion(Cand);
948 SpillPlacer->finish();
949
950 if (!Cand.LiveBundles.any()) {
951 DEBUG(dbgs() << ", none.\n");
952 return false;
953 }
954
955 DEBUG({
956 for (int i = Cand.LiveBundles.find_first(); i>=0;
957 i = Cand.LiveBundles.find_next(i))
958 dbgs() << " EB#" << i;
959 dbgs() << ".\n";
960 });
961 return true;
962}
963
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +0000964/// calcSpillCost - Compute how expensive it would be to split the live range in
965/// SA around all use blocks instead of forming bundle regions.
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000966BlockFrequency RAGreedy::calcSpillCost() {
967 BlockFrequency Cost = 0;
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +0000968 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
969 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
970 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
971 unsigned Number = BI.MBB->getNumber();
972 // We normally only need one spill instruction - a load or a store.
973 Cost += SpillPlacer->getBlockFrequency(Number);
974
975 // Unless the value is redefined in the block.
Jakob Stoklund Olesen3c145052011-08-02 23:04:08 +0000976 if (BI.LiveIn && BI.LiveOut && BI.FirstDef)
977 Cost += SpillPlacer->getBlockFrequency(Number);
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +0000978 }
979 return Cost;
980}
981
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000982/// calcGlobalSplitCost - Return the global split cost of following the split
983/// pattern in LiveBundles. This cost should be added to the local cost of the
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000984/// interference pattern in SplitConstraints.
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000985///
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000986BlockFrequency RAGreedy::calcGlobalSplitCost(GlobalSplitCandidate &Cand) {
987 BlockFrequency GlobalCost = 0;
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000988 const BitVector &LiveBundles = Cand.LiveBundles;
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000989 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
990 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
991 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000992 SpillPlacement::BlockConstraint &BC = SplitConstraints[i];
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +0000993 bool RegIn = LiveBundles[Bundles->getBundle(BC.Number, 0)];
994 bool RegOut = LiveBundles[Bundles->getBundle(BC.Number, 1)];
995 unsigned Ins = 0;
996
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000997 if (BI.LiveIn)
998 Ins += RegIn != (BC.Entry == SpillPlacement::PrefReg);
999 if (BI.LiveOut)
1000 Ins += RegOut != (BC.Exit == SpillPlacement::PrefReg);
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001001 while (Ins--)
1002 GlobalCost += SpillPlacer->getBlockFrequency(BC.Number);
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001003 }
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001004
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001005 for (unsigned i = 0, e = Cand.ActiveBlocks.size(); i != e; ++i) {
1006 unsigned Number = Cand.ActiveBlocks[i];
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001007 bool RegIn = LiveBundles[Bundles->getBundle(Number, 0)];
1008 bool RegOut = LiveBundles[Bundles->getBundle(Number, 1)];
Jakob Stoklund Olesen8ce2f432011-04-06 21:32:41 +00001009 if (!RegIn && !RegOut)
1010 continue;
1011 if (RegIn && RegOut) {
1012 // We need double spill code if this block has interference.
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001013 Cand.Intf.moveToBlock(Number);
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001014 if (Cand.Intf.hasInterference()) {
1015 GlobalCost += SpillPlacer->getBlockFrequency(Number);
1016 GlobalCost += SpillPlacer->getBlockFrequency(Number);
1017 }
Jakob Stoklund Olesen8ce2f432011-04-06 21:32:41 +00001018 continue;
1019 }
1020 // live-in / stack-out or stack-in live-out.
1021 GlobalCost += SpillPlacer->getBlockFrequency(Number);
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001022 }
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001023 return GlobalCost;
1024}
1025
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001026/// splitAroundRegion - Split the current live range around the regions
1027/// determined by BundleCand and GlobalCand.
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001028///
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001029/// Before calling this function, GlobalCand and BundleCand must be initialized
1030/// so each bundle is assigned to a valid candidate, or NoCand for the
1031/// stack-bound bundles. The shared SA/SE SplitAnalysis and SplitEditor
1032/// objects must be initialized for the current live range, and intervals
1033/// created for the used candidates.
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001034///
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001035/// @param LREdit The LiveRangeEdit object handling the current split.
1036/// @param UsedCands List of used GlobalCand entries. Every BundleCand value
1037/// must appear in this list.
1038void RAGreedy::splitAroundRegion(LiveRangeEdit &LREdit,
1039 ArrayRef<unsigned> UsedCands) {
1040 // These are the intervals created for new global ranges. We may create more
1041 // intervals for local ranges.
1042 const unsigned NumGlobalIntvs = LREdit.size();
1043 DEBUG(dbgs() << "splitAroundRegion with " << NumGlobalIntvs << " globals.\n");
1044 assert(NumGlobalIntvs && "No global intervals configured");
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001045
Jakob Stoklund Olesen8627ea92011-08-05 22:20:45 +00001046 // Isolate even single instructions when dealing with a proper sub-class.
Jakob Stoklund Olesen22f37a12011-08-06 18:20:24 +00001047 // That guarantees register class inflation for the stack interval because it
Jakob Stoklund Olesen8627ea92011-08-05 22:20:45 +00001048 // is all copies.
1049 unsigned Reg = SA->getParent().reg;
1050 bool SingleInstrs = RegClassInfo.isProperSubClass(MRI->getRegClass(Reg));
1051
Jakob Stoklund Olesenadc6a4c2011-06-30 01:30:39 +00001052 // First handle all the blocks with uses.
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001053 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
1054 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
1055 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001056 unsigned Number = BI.MBB->getNumber();
1057 unsigned IntvIn = 0, IntvOut = 0;
1058 SlotIndex IntfIn, IntfOut;
1059 if (BI.LiveIn) {
1060 unsigned CandIn = BundleCand[Bundles->getBundle(Number, 0)];
1061 if (CandIn != NoCand) {
1062 GlobalSplitCandidate &Cand = GlobalCand[CandIn];
1063 IntvIn = Cand.IntvIdx;
1064 Cand.Intf.moveToBlock(Number);
1065 IntfIn = Cand.Intf.first();
1066 }
1067 }
1068 if (BI.LiveOut) {
1069 unsigned CandOut = BundleCand[Bundles->getBundle(Number, 1)];
1070 if (CandOut != NoCand) {
1071 GlobalSplitCandidate &Cand = GlobalCand[CandOut];
1072 IntvOut = Cand.IntvIdx;
1073 Cand.Intf.moveToBlock(Number);
1074 IntfOut = Cand.Intf.last();
1075 }
1076 }
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001077
Jakob Stoklund Olesenc70b6972011-04-12 19:32:53 +00001078 // Create separate intervals for isolated blocks with multiple uses.
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001079 if (!IntvIn && !IntvOut) {
Jakob Stoklund Olesenc70b6972011-04-12 19:32:53 +00001080 DEBUG(dbgs() << "BB#" << BI.MBB->getNumber() << " isolated.\n");
Jakob Stoklund Olesen8627ea92011-08-05 22:20:45 +00001081 if (SA->shouldSplitSingleBlock(BI, SingleInstrs))
Jakob Stoklund Olesenadc6a4c2011-06-30 01:30:39 +00001082 SE->splitSingleBlock(BI);
Jakob Stoklund Olesenc70b6972011-04-12 19:32:53 +00001083 continue;
1084 }
1085
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001086 if (IntvIn && IntvOut)
1087 SE->splitLiveThroughBlock(Number, IntvIn, IntfIn, IntvOut, IntfOut);
1088 else if (IntvIn)
1089 SE->splitRegInBlock(BI, IntvIn, IntfIn);
Jakob Stoklund Olesen795da1c2011-07-15 21:47:57 +00001090 else
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001091 SE->splitRegOutBlock(BI, IntvOut, IntfOut);
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001092 }
1093
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001094 // Handle live-through blocks. The relevant live-through blocks are stored in
1095 // the ActiveBlocks list with each candidate. We need to filter out
1096 // duplicates.
1097 BitVector Todo = SA->getThroughBlocks();
1098 for (unsigned c = 0; c != UsedCands.size(); ++c) {
1099 ArrayRef<unsigned> Blocks = GlobalCand[UsedCands[c]].ActiveBlocks;
1100 for (unsigned i = 0, e = Blocks.size(); i != e; ++i) {
1101 unsigned Number = Blocks[i];
1102 if (!Todo.test(Number))
1103 continue;
1104 Todo.reset(Number);
1105
1106 unsigned IntvIn = 0, IntvOut = 0;
1107 SlotIndex IntfIn, IntfOut;
1108
1109 unsigned CandIn = BundleCand[Bundles->getBundle(Number, 0)];
1110 if (CandIn != NoCand) {
1111 GlobalSplitCandidate &Cand = GlobalCand[CandIn];
1112 IntvIn = Cand.IntvIdx;
1113 Cand.Intf.moveToBlock(Number);
1114 IntfIn = Cand.Intf.first();
1115 }
1116
1117 unsigned CandOut = BundleCand[Bundles->getBundle(Number, 1)];
1118 if (CandOut != NoCand) {
1119 GlobalSplitCandidate &Cand = GlobalCand[CandOut];
1120 IntvOut = Cand.IntvIdx;
1121 Cand.Intf.moveToBlock(Number);
1122 IntfOut = Cand.Intf.last();
1123 }
1124 if (!IntvIn && !IntvOut)
1125 continue;
1126 SE->splitLiveThroughBlock(Number, IntvIn, IntfIn, IntvOut, IntfOut);
1127 }
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001128 }
1129
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +00001130 ++NumGlobalSplits;
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001131
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001132 SmallVector<unsigned, 8> IntvMap;
1133 SE->finish(&IntvMap);
Mark Laceyf9ea8852013-08-14 23:50:04 +00001134 DebugVars->splitRegister(Reg, LREdit.regs(), *LIS);
Jakob Stoklund Olesenf8da0282011-05-06 18:00:02 +00001135
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00001136 ExtraRegInfo.resize(MRI->getNumVirtRegs());
Jakob Stoklund Olesen5cc91b22011-05-28 02:32:57 +00001137 unsigned OrigBlocks = SA->getNumLiveBlocks();
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001138
1139 // Sort out the new intervals created by splitting. We get four kinds:
1140 // - Remainder intervals should not be split again.
1141 // - Candidate intervals can be assigned to Cand.PhysReg.
1142 // - Block-local splits are candidates for local splitting.
1143 // - DCE leftovers should go back on the queue.
1144 for (unsigned i = 0, e = LREdit.size(); i != e; ++i) {
Mark Laceyf9ea8852013-08-14 23:50:04 +00001145 LiveInterval &Reg = LIS->getInterval(LREdit.get(i));
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001146
1147 // Ignore old intervals from DCE.
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00001148 if (getStage(Reg) != RS_New)
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001149 continue;
1150
1151 // Remainder interval. Don't try splitting again, spill if it doesn't
1152 // allocate.
1153 if (IntvMap[i] == 0) {
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00001154 setStage(Reg, RS_Spill);
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001155 continue;
1156 }
1157
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001158 // Global intervals. Allow repeated splitting as long as the number of live
1159 // blocks is strictly decreasing.
1160 if (IntvMap[i] < NumGlobalIntvs) {
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00001161 if (SA->countLiveBlocks(&Reg) >= OrigBlocks) {
Jakob Stoklund Oleseneef23272011-04-26 22:33:12 +00001162 DEBUG(dbgs() << "Main interval covers the same " << OrigBlocks
1163 << " blocks as original.\n");
1164 // Don't allow repeated splitting as a safe guard against looping.
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001165 setStage(Reg, RS_Split2);
Jakob Stoklund Oleseneef23272011-04-26 22:33:12 +00001166 }
1167 continue;
1168 }
1169
1170 // Other intervals are treated as new. This includes local intervals created
1171 // for blocks with multiple uses, and anything created by DCE.
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001172 }
1173
Jakob Stoklund Olesen28d79cd2011-03-27 22:49:21 +00001174 if (VerifyEnabled)
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001175 MF->verify(this, "After splitting live range around region");
1176}
1177
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001178unsigned RAGreedy::tryRegionSplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001179 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001180 unsigned NumCands = 0;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001181 unsigned BestCand = NoCand;
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001182 BlockFrequency BestCost;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001183 SmallVector<unsigned, 8> UsedCands;
1184
1185 // Check if we can split this live range around a compact region.
Jakob Stoklund Olesen45df7e02011-09-12 16:54:42 +00001186 bool HasCompact = calcCompactRegion(GlobalCand.front());
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001187 if (HasCompact) {
1188 // Yes, keep GlobalCand[0] as the compact region candidate.
1189 NumCands = 1;
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001190 BestCost = BlockFrequency::getMaxFrequency();
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001191 } else {
1192 // No benefit from the compact region, our fallback will be per-block
1193 // splitting. Make sure we find a solution that is cheaper than spilling.
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001194 BestCost = calcSpillCost();
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001195 DEBUG(dbgs() << "Cost of isolating all blocks = " << BestCost << '\n');
1196 }
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001197
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001198 Order.rewind();
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001199 while (unsigned PhysReg = Order.next()) {
Jakob Stoklund Olesena153ca52011-07-14 05:35:11 +00001200 // Discard bad candidates before we run out of interference cache cursors.
1201 // This will only affect register classes with a lot of registers (>32).
1202 if (NumCands == IntfCache.getMaxCursors()) {
1203 unsigned WorstCount = ~0u;
1204 unsigned Worst = 0;
1205 for (unsigned i = 0; i != NumCands; ++i) {
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001206 if (i == BestCand || !GlobalCand[i].PhysReg)
Jakob Stoklund Olesena153ca52011-07-14 05:35:11 +00001207 continue;
1208 unsigned Count = GlobalCand[i].LiveBundles.count();
1209 if (Count < WorstCount)
1210 Worst = i, WorstCount = Count;
1211 }
1212 --NumCands;
1213 GlobalCand[Worst] = GlobalCand[NumCands];
Jakob Stoklund Olesen559d4dc2011-11-01 00:02:31 +00001214 if (BestCand == NumCands)
1215 BestCand = Worst;
Jakob Stoklund Olesena153ca52011-07-14 05:35:11 +00001216 }
1217
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001218 if (GlobalCand.size() <= NumCands)
1219 GlobalCand.resize(NumCands+1);
1220 GlobalSplitCandidate &Cand = GlobalCand[NumCands];
1221 Cand.reset(IntfCache, PhysReg);
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001222
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001223 SpillPlacer->prepare(Cand.LiveBundles);
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001224 BlockFrequency Cost;
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001225 if (!addSplitConstraints(Cand.Intf, Cost)) {
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001226 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << "\tno positive bundles\n");
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001227 continue;
1228 }
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001229 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << "\tstatic = " << Cost);
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001230 if (Cost >= BestCost) {
1231 DEBUG({
1232 if (BestCand == NoCand)
1233 dbgs() << " worse than no bundles\n";
1234 else
1235 dbgs() << " worse than "
1236 << PrintReg(GlobalCand[BestCand].PhysReg, TRI) << '\n';
1237 });
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001238 continue;
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001239 }
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001240 growRegion(Cand);
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001241
Jakob Stoklund Olesen36b5d8a2011-04-06 19:13:57 +00001242 SpillPlacer->finish();
1243
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001244 // No live bundles, defer to splitSingleBlocks().
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001245 if (!Cand.LiveBundles.any()) {
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001246 DEBUG(dbgs() << " no bundles.\n");
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001247 continue;
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001248 }
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001249
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001250 Cost += calcGlobalSplitCost(Cand);
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001251 DEBUG({
1252 dbgs() << ", total = " << Cost << " with bundles";
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001253 for (int i = Cand.LiveBundles.find_first(); i>=0;
1254 i = Cand.LiveBundles.find_next(i))
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001255 dbgs() << " EB#" << i;
1256 dbgs() << ".\n";
1257 });
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001258 if (Cost < BestCost) {
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001259 BestCand = NumCands;
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001260 BestCost = Cost;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001261 }
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001262 ++NumCands;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001263 }
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001264
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001265 // No solutions found, fall back to single block splitting.
1266 if (!HasCompact && BestCand == NoCand)
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001267 return 0;
1268
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001269 // Prepare split editor.
Jakob Stoklund Olesene5bbe372012-05-19 05:25:46 +00001270 LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this);
Jakob Stoklund Oleseneecb2fb2011-09-12 16:49:21 +00001271 SE->reset(LREdit, SplitSpillMode);
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001272
1273 // Assign all edge bundles to the preferred candidate, or NoCand.
1274 BundleCand.assign(Bundles->getNumBundles(), NoCand);
1275
1276 // Assign bundles for the best candidate region.
1277 if (BestCand != NoCand) {
1278 GlobalSplitCandidate &Cand = GlobalCand[BestCand];
1279 if (unsigned B = Cand.getBundles(BundleCand, BestCand)) {
1280 UsedCands.push_back(BestCand);
1281 Cand.IntvIdx = SE->openIntv();
1282 DEBUG(dbgs() << "Split for " << PrintReg(Cand.PhysReg, TRI) << " in "
1283 << B << " bundles, intv " << Cand.IntvIdx << ".\n");
Chandler Carruth77eb5a02011-08-03 23:07:27 +00001284 (void)B;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001285 }
1286 }
1287
1288 // Assign bundles for the compact region.
1289 if (HasCompact) {
1290 GlobalSplitCandidate &Cand = GlobalCand.front();
1291 assert(!Cand.PhysReg && "Compact region has no physreg");
1292 if (unsigned B = Cand.getBundles(BundleCand, 0)) {
1293 UsedCands.push_back(0);
1294 Cand.IntvIdx = SE->openIntv();
1295 DEBUG(dbgs() << "Split for compact region in " << B << " bundles, intv "
1296 << Cand.IntvIdx << ".\n");
Chandler Carruth77eb5a02011-08-03 23:07:27 +00001297 (void)B;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001298 }
1299 }
1300
1301 splitAroundRegion(LREdit, UsedCands);
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001302 return 0;
1303}
1304
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001305
1306//===----------------------------------------------------------------------===//
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001307// Per-Block Splitting
1308//===----------------------------------------------------------------------===//
1309
1310/// tryBlockSplit - Split a global live range around every block with uses. This
1311/// creates a lot of local live ranges, that will be split by tryLocalSplit if
1312/// they don't allocate.
1313unsigned RAGreedy::tryBlockSplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001314 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001315 assert(&SA->getParent() == &VirtReg && "Live range wasn't analyzed");
1316 unsigned Reg = VirtReg.reg;
1317 bool SingleInstrs = RegClassInfo.isProperSubClass(MRI->getRegClass(Reg));
Jakob Stoklund Olesene5bbe372012-05-19 05:25:46 +00001318 LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this);
Jakob Stoklund Oleseneecb2fb2011-09-12 16:49:21 +00001319 SE->reset(LREdit, SplitSpillMode);
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001320 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
1321 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
1322 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
1323 if (SA->shouldSplitSingleBlock(BI, SingleInstrs))
1324 SE->splitSingleBlock(BI);
1325 }
1326 // No blocks were split.
1327 if (LREdit.empty())
1328 return 0;
1329
1330 // We did split for some blocks.
Jakob Stoklund Olesen02cf10b2011-08-05 23:50:31 +00001331 SmallVector<unsigned, 8> IntvMap;
1332 SE->finish(&IntvMap);
Jakob Stoklund Olesen0de95ef2011-08-05 23:10:40 +00001333
1334 // Tell LiveDebugVariables about the new ranges.
Mark Laceyf9ea8852013-08-14 23:50:04 +00001335 DebugVars->splitRegister(Reg, LREdit.regs(), *LIS);
Jakob Stoklund Olesen0de95ef2011-08-05 23:10:40 +00001336
Jakob Stoklund Olesen02cf10b2011-08-05 23:50:31 +00001337 ExtraRegInfo.resize(MRI->getNumVirtRegs());
1338
1339 // Sort out the new intervals created by splitting. The remainder interval
1340 // goes straight to spilling, the new local ranges get to stay RS_New.
1341 for (unsigned i = 0, e = LREdit.size(); i != e; ++i) {
Mark Laceyf9ea8852013-08-14 23:50:04 +00001342 LiveInterval &LI = LIS->getInterval(LREdit.get(i));
Jakob Stoklund Olesen02cf10b2011-08-05 23:50:31 +00001343 if (getStage(LI) == RS_New && IntvMap[i] == 0)
1344 setStage(LI, RS_Spill);
1345 }
1346
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001347 if (VerifyEnabled)
1348 MF->verify(this, "After splitting live range around basic blocks");
1349 return 0;
1350}
1351
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001352
1353//===----------------------------------------------------------------------===//
1354// Per-Instruction Splitting
1355//===----------------------------------------------------------------------===//
1356
1357/// tryInstructionSplit - Split a live range around individual instructions.
1358/// This is normally not worthwhile since the spiller is doing essentially the
1359/// same thing. However, when the live range is in a constrained register
1360/// class, it may help to insert copies such that parts of the live range can
1361/// be moved to a larger register class.
1362///
1363/// This is similar to spilling to a larger register class.
1364unsigned
1365RAGreedy::tryInstructionSplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001366 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001367 // There is no point to this if there are no larger sub-classes.
1368 if (!RegClassInfo.isProperSubClass(MRI->getRegClass(VirtReg.reg)))
1369 return 0;
1370
1371 // Always enable split spill mode, since we're effectively spilling to a
1372 // register.
1373 LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this);
1374 SE->reset(LREdit, SplitEditor::SM_Size);
1375
1376 ArrayRef<SlotIndex> Uses = SA->getUseSlots();
1377 if (Uses.size() <= 1)
1378 return 0;
1379
1380 DEBUG(dbgs() << "Split around " << Uses.size() << " individual instrs.\n");
1381
1382 // Split around every non-copy instruction.
1383 for (unsigned i = 0; i != Uses.size(); ++i) {
1384 if (const MachineInstr *MI = Indexes->getInstructionFromIndex(Uses[i]))
1385 if (MI->isFullCopy()) {
1386 DEBUG(dbgs() << " skip:\t" << Uses[i] << '\t' << *MI);
1387 continue;
1388 }
1389 SE->openIntv();
1390 SlotIndex SegStart = SE->enterIntvBefore(Uses[i]);
1391 SlotIndex SegStop = SE->leaveIntvAfter(Uses[i]);
1392 SE->useIntv(SegStart, SegStop);
1393 }
1394
1395 if (LREdit.empty()) {
1396 DEBUG(dbgs() << "All uses were copies.\n");
1397 return 0;
1398 }
1399
1400 SmallVector<unsigned, 8> IntvMap;
1401 SE->finish(&IntvMap);
Mark Laceyf9ea8852013-08-14 23:50:04 +00001402 DebugVars->splitRegister(VirtReg.reg, LREdit.regs(), *LIS);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001403 ExtraRegInfo.resize(MRI->getNumVirtRegs());
1404
1405 // Assign all new registers to RS_Spill. This was the last chance.
1406 setStage(LREdit.begin(), LREdit.end(), RS_Spill);
1407 return 0;
1408}
1409
1410
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001411//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001412// Local Splitting
1413//===----------------------------------------------------------------------===//
1414
1415
1416/// calcGapWeights - Compute the maximum spill weight that needs to be evicted
1417/// in order to use PhysReg between two entries in SA->UseSlots.
1418///
1419/// GapWeight[i] represents the gap between UseSlots[i] and UseSlots[i+1].
1420///
1421void RAGreedy::calcGapWeights(unsigned PhysReg,
1422 SmallVectorImpl<float> &GapWeight) {
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001423 assert(SA->getUseBlocks().size() == 1 && "Not a local interval");
1424 const SplitAnalysis::BlockInfo &BI = SA->getUseBlocks().front();
Jakob Stoklund Olesen994fed62012-01-12 17:53:44 +00001425 ArrayRef<SlotIndex> Uses = SA->getUseSlots();
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001426 const unsigned NumGaps = Uses.size()-1;
1427
1428 // Start and end points for the interference check.
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +00001429 SlotIndex StartIdx =
1430 BI.LiveIn ? BI.FirstInstr.getBaseIndex() : BI.FirstInstr;
1431 SlotIndex StopIdx =
1432 BI.LiveOut ? BI.LastInstr.getBoundaryIndex() : BI.LastInstr;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001433
1434 GapWeight.assign(NumGaps, 0.0f);
1435
1436 // Add interference from each overlapping register.
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001437 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
1438 if (!Matrix->query(const_cast<LiveInterval&>(SA->getParent()), *Units)
1439 .checkInterference())
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001440 continue;
1441
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +00001442 // We know that VirtReg is a continuous interval from FirstInstr to
1443 // LastInstr, so we don't need InterferenceQuery.
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001444 //
1445 // Interference that overlaps an instruction is counted in both gaps
1446 // surrounding the instruction. The exception is interference before
1447 // StartIdx and after StopIdx.
1448 //
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001449 LiveIntervalUnion::SegmentIter IntI =
1450 Matrix->getLiveUnions()[*Units] .find(StartIdx);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001451 for (unsigned Gap = 0; IntI.valid() && IntI.start() < StopIdx; ++IntI) {
1452 // Skip the gaps before IntI.
1453 while (Uses[Gap+1].getBoundaryIndex() < IntI.start())
1454 if (++Gap == NumGaps)
1455 break;
1456 if (Gap == NumGaps)
1457 break;
1458
1459 // Update the gaps covered by IntI.
1460 const float weight = IntI.value()->weight;
1461 for (; Gap != NumGaps; ++Gap) {
1462 GapWeight[Gap] = std::max(GapWeight[Gap], weight);
1463 if (Uses[Gap+1].getBaseIndex() >= IntI.stop())
1464 break;
1465 }
1466 if (Gap == NumGaps)
1467 break;
1468 }
1469 }
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001470
1471 // Add fixed interference.
1472 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
Matthias Braun34e1be92013-10-10 21:29:02 +00001473 const LiveRange &LR = LIS->getRegUnit(*Units);
1474 LiveRange::const_iterator I = LR.find(StartIdx);
1475 LiveRange::const_iterator E = LR.end();
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001476
1477 // Same loop as above. Mark any overlapped gaps as HUGE_VALF.
1478 for (unsigned Gap = 0; I != E && I->start < StopIdx; ++I) {
1479 while (Uses[Gap+1].getBoundaryIndex() < I->start)
1480 if (++Gap == NumGaps)
1481 break;
1482 if (Gap == NumGaps)
1483 break;
1484
1485 for (; Gap != NumGaps; ++Gap) {
Aaron Ballman04999042013-11-13 00:15:44 +00001486 GapWeight[Gap] = llvm::huge_valf;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001487 if (Uses[Gap+1].getBaseIndex() >= I->end)
1488 break;
1489 }
1490 if (Gap == NumGaps)
1491 break;
1492 }
1493 }
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001494}
1495
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001496/// tryLocalSplit - Try to split VirtReg into smaller intervals inside its only
1497/// basic block.
1498///
1499unsigned RAGreedy::tryLocalSplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001500 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001501 assert(SA->getUseBlocks().size() == 1 && "Not a local interval");
1502 const SplitAnalysis::BlockInfo &BI = SA->getUseBlocks().front();
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001503
1504 // Note that it is possible to have an interval that is live-in or live-out
1505 // while only covering a single block - A phi-def can use undef values from
1506 // predecessors, and the block could be a single-block loop.
1507 // We don't bother doing anything clever about such a case, we simply assume
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +00001508 // that the interval is continuous from FirstInstr to LastInstr. We should
1509 // make sure that we don't do anything illegal to such an interval, though.
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001510
Jakob Stoklund Olesen994fed62012-01-12 17:53:44 +00001511 ArrayRef<SlotIndex> Uses = SA->getUseSlots();
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001512 if (Uses.size() <= 2)
1513 return 0;
1514 const unsigned NumGaps = Uses.size()-1;
1515
1516 DEBUG({
1517 dbgs() << "tryLocalSplit: ";
1518 for (unsigned i = 0, e = Uses.size(); i != e; ++i)
Jakob Stoklund Olesen994fed62012-01-12 17:53:44 +00001519 dbgs() << ' ' << Uses[i];
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001520 dbgs() << '\n';
1521 });
1522
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001523 // If VirtReg is live across any register mask operands, compute a list of
1524 // gaps with register masks.
1525 SmallVector<unsigned, 8> RegMaskGaps;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001526 if (Matrix->checkRegMaskInterference(VirtReg)) {
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001527 // Get regmask slots for the whole block.
1528 ArrayRef<SlotIndex> RMS = LIS->getRegMaskSlotsInBlock(BI.MBB->getNumber());
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001529 DEBUG(dbgs() << RMS.size() << " regmasks in block:");
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001530 // Constrain to VirtReg's live range.
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001531 unsigned ri = std::lower_bound(RMS.begin(), RMS.end(),
1532 Uses.front().getRegSlot()) - RMS.begin();
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001533 unsigned re = RMS.size();
1534 for (unsigned i = 0; i != NumGaps && ri != re; ++i) {
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001535 // Look for Uses[i] <= RMS <= Uses[i+1].
1536 assert(!SlotIndex::isEarlierInstr(RMS[ri], Uses[i]));
1537 if (SlotIndex::isEarlierInstr(Uses[i+1], RMS[ri]))
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001538 continue;
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001539 // Skip a regmask on the same instruction as the last use. It doesn't
1540 // overlap the live range.
1541 if (SlotIndex::isSameInstr(Uses[i+1], RMS[ri]) && i+1 == NumGaps)
1542 break;
1543 DEBUG(dbgs() << ' ' << RMS[ri] << ':' << Uses[i] << '-' << Uses[i+1]);
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001544 RegMaskGaps.push_back(i);
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001545 // Advance ri to the next gap. A regmask on one of the uses counts in
1546 // both gaps.
1547 while (ri != re && SlotIndex::isEarlierInstr(RMS[ri], Uses[i+1]))
1548 ++ri;
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001549 }
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001550 DEBUG(dbgs() << '\n');
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001551 }
1552
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001553 // Since we allow local split results to be split again, there is a risk of
1554 // creating infinite loops. It is tempting to require that the new live
1555 // ranges have less instructions than the original. That would guarantee
1556 // convergence, but it is too strict. A live range with 3 instructions can be
1557 // split 2+3 (including the COPY), and we want to allow that.
1558 //
1559 // Instead we use these rules:
1560 //
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001561 // 1. Allow any split for ranges with getStage() < RS_Split2. (Except for the
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001562 // noop split, of course).
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001563 // 2. Require progress be made for ranges with getStage() == RS_Split2. All
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001564 // the new ranges must have fewer instructions than before the split.
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001565 // 3. New ranges with the same number of instructions are marked RS_Split2,
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001566 // smaller ranges are marked RS_New.
1567 //
1568 // These rules allow a 3 -> 2+3 split once, which we need. They also prevent
1569 // excessive splitting and infinite loops.
1570 //
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001571 bool ProgressRequired = getStage(VirtReg) >= RS_Split2;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001572
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001573 // Best split candidate.
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001574 unsigned BestBefore = NumGaps;
1575 unsigned BestAfter = 0;
1576 float BestDiff = 0;
1577
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001578 const float blockFreq =
1579 SpillPlacer->getBlockFrequency(BI.MBB->getNumber()).getFrequency() *
1580 (1.0f / BlockFrequency::getEntryFrequency());
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001581 SmallVector<float, 8> GapWeight;
1582
1583 Order.rewind();
1584 while (unsigned PhysReg = Order.next()) {
1585 // Keep track of the largest spill weight that would need to be evicted in
1586 // order to make use of PhysReg between UseSlots[i] and UseSlots[i+1].
1587 calcGapWeights(PhysReg, GapWeight);
1588
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001589 // Remove any gaps with regmask clobbers.
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001590 if (Matrix->checkRegMaskInterference(VirtReg, PhysReg))
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001591 for (unsigned i = 0, e = RegMaskGaps.size(); i != e; ++i)
Aaron Ballman04999042013-11-13 00:15:44 +00001592 GapWeight[RegMaskGaps[i]] = llvm::huge_valf;
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001593
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001594 // Try to find the best sequence of gaps to close.
1595 // The new spill weight must be larger than any gap interference.
1596
1597 // We will split before Uses[SplitBefore] and after Uses[SplitAfter].
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001598 unsigned SplitBefore = 0, SplitAfter = 1;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001599
1600 // MaxGap should always be max(GapWeight[SplitBefore..SplitAfter-1]).
1601 // It is the spill weight that needs to be evicted.
1602 float MaxGap = GapWeight[0];
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001603
1604 for (;;) {
1605 // Live before/after split?
1606 const bool LiveBefore = SplitBefore != 0 || BI.LiveIn;
1607 const bool LiveAfter = SplitAfter != NumGaps || BI.LiveOut;
1608
1609 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << ' '
1610 << Uses[SplitBefore] << '-' << Uses[SplitAfter]
1611 << " i=" << MaxGap);
1612
1613 // Stop before the interval gets so big we wouldn't be making progress.
1614 if (!LiveBefore && !LiveAfter) {
1615 DEBUG(dbgs() << " all\n");
1616 break;
1617 }
1618 // Should the interval be extended or shrunk?
1619 bool Shrink = true;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001620
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001621 // How many gaps would the new range have?
1622 unsigned NewGaps = LiveBefore + SplitAfter - SplitBefore + LiveAfter;
1623
1624 // Legally, without causing looping?
1625 bool Legal = !ProgressRequired || NewGaps < NumGaps;
1626
Aaron Ballman04999042013-11-13 00:15:44 +00001627 if (Legal && MaxGap < llvm::huge_valf) {
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001628 // Estimate the new spill weight. Each instruction reads or writes the
1629 // register. Conservatively assume there are no read-modify-write
1630 // instructions.
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001631 //
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001632 // Try to guess the size of the new interval.
1633 const float EstWeight = normalizeSpillWeight(blockFreq * (NewGaps + 1),
1634 Uses[SplitBefore].distance(Uses[SplitAfter]) +
1635 (LiveBefore + LiveAfter)*SlotIndex::InstrDist);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001636 // Would this split be possible to allocate?
1637 // Never allocate all gaps, we wouldn't be making progress.
Jakob Stoklund Olesen357dd362011-04-30 05:07:46 +00001638 DEBUG(dbgs() << " w=" << EstWeight);
1639 if (EstWeight * Hysteresis >= MaxGap) {
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001640 Shrink = false;
Jakob Stoklund Olesen357dd362011-04-30 05:07:46 +00001641 float Diff = EstWeight - MaxGap;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001642 if (Diff > BestDiff) {
1643 DEBUG(dbgs() << " (best)");
Jakob Stoklund Olesen357dd362011-04-30 05:07:46 +00001644 BestDiff = Hysteresis * Diff;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001645 BestBefore = SplitBefore;
1646 BestAfter = SplitAfter;
1647 }
1648 }
1649 }
1650
1651 // Try to shrink.
1652 if (Shrink) {
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001653 if (++SplitBefore < SplitAfter) {
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001654 DEBUG(dbgs() << " shrink\n");
1655 // Recompute the max when necessary.
1656 if (GapWeight[SplitBefore - 1] >= MaxGap) {
1657 MaxGap = GapWeight[SplitBefore];
1658 for (unsigned i = SplitBefore + 1; i != SplitAfter; ++i)
1659 MaxGap = std::max(MaxGap, GapWeight[i]);
1660 }
1661 continue;
1662 }
1663 MaxGap = 0;
1664 }
1665
1666 // Try to extend the interval.
1667 if (SplitAfter >= NumGaps) {
1668 DEBUG(dbgs() << " end\n");
1669 break;
1670 }
1671
1672 DEBUG(dbgs() << " extend\n");
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001673 MaxGap = std::max(MaxGap, GapWeight[SplitAfter++]);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001674 }
1675 }
1676
1677 // Didn't find any candidates?
1678 if (BestBefore == NumGaps)
1679 return 0;
1680
1681 DEBUG(dbgs() << "Best local split range: " << Uses[BestBefore]
1682 << '-' << Uses[BestAfter] << ", " << BestDiff
1683 << ", " << (BestAfter - BestBefore + 1) << " instrs\n");
1684
Jakob Stoklund Olesene5bbe372012-05-19 05:25:46 +00001685 LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this);
Jakob Stoklund Olesenc9601982011-03-03 01:29:13 +00001686 SE->reset(LREdit);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001687
Jakob Stoklund Olesenc9601982011-03-03 01:29:13 +00001688 SE->openIntv();
1689 SlotIndex SegStart = SE->enterIntvBefore(Uses[BestBefore]);
1690 SlotIndex SegStop = SE->leaveIntvAfter(Uses[BestAfter]);
1691 SE->useIntv(SegStart, SegStop);
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001692 SmallVector<unsigned, 8> IntvMap;
1693 SE->finish(&IntvMap);
Mark Laceyf9ea8852013-08-14 23:50:04 +00001694 DebugVars->splitRegister(VirtReg.reg, LREdit.regs(), *LIS);
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001695
1696 // If the new range has the same number of instructions as before, mark it as
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001697 // RS_Split2 so the next split will be forced to make progress. Otherwise,
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001698 // leave the new intervals as RS_New so they can compete.
1699 bool LiveBefore = BestBefore != 0 || BI.LiveIn;
1700 bool LiveAfter = BestAfter != NumGaps || BI.LiveOut;
1701 unsigned NewGaps = LiveBefore + BestAfter - BestBefore + LiveAfter;
1702 if (NewGaps >= NumGaps) {
1703 DEBUG(dbgs() << "Tagging non-progress ranges: ");
1704 assert(!ProgressRequired && "Didn't make progress when it was required.");
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001705 for (unsigned i = 0, e = IntvMap.size(); i != e; ++i)
1706 if (IntvMap[i] == 1) {
Mark Laceyf9ea8852013-08-14 23:50:04 +00001707 setStage(LIS->getInterval(LREdit.get(i)), RS_Split2);
1708 DEBUG(dbgs() << PrintReg(LREdit.get(i)));
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001709 }
1710 DEBUG(dbgs() << '\n');
1711 }
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +00001712 ++NumLocalSplits;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001713
1714 return 0;
1715}
1716
1717//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001718// Live Range Splitting
1719//===----------------------------------------------------------------------===//
1720
1721/// trySplit - Try to split VirtReg or one of its interferences, making it
1722/// assignable.
1723/// @return Physreg when VirtReg may be assigned and/or new NewVRegs.
1724unsigned RAGreedy::trySplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001725 SmallVectorImpl<unsigned>&NewVRegs) {
Jakob Stoklund Olesend4bb1d42011-08-05 23:50:33 +00001726 // Ranges must be Split2 or less.
1727 if (getStage(VirtReg) >= RS_Spill)
1728 return 0;
1729
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001730 // Local intervals are handled separately.
Jakob Stoklund Olesen609bc442011-02-19 00:38:40 +00001731 if (LIS->intervalIsInOneMBB(VirtReg)) {
1732 NamedRegionTimer T("Local Splitting", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +00001733 SA->analyze(&VirtReg);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001734 unsigned PhysReg = tryLocalSplit(VirtReg, Order, NewVRegs);
1735 if (PhysReg || !NewVRegs.empty())
1736 return PhysReg;
1737 return tryInstructionSplit(VirtReg, Order, NewVRegs);
Jakob Stoklund Olesen609bc442011-02-19 00:38:40 +00001738 }
1739
1740 NamedRegionTimer T("Global Splitting", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001741
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +00001742 SA->analyze(&VirtReg);
1743
Jakob Stoklund Oleseneaa6ed12011-05-03 20:42:13 +00001744 // FIXME: SplitAnalysis may repair broken live ranges coming from the
1745 // coalescer. That may cause the range to become allocatable which means that
1746 // tryRegionSplit won't be making progress. This check should be replaced with
1747 // an assertion when the coalescer is fixed.
1748 if (SA->didRepairRange()) {
1749 // VirtReg has changed, so all cached queries are invalid.
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001750 Matrix->invalidateVirtRegs();
Jakob Stoklund Oleseneaa6ed12011-05-03 20:42:13 +00001751 if (unsigned PhysReg = tryAssign(VirtReg, Order, NewVRegs))
1752 return PhysReg;
1753 }
1754
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001755 // First try to split around a region spanning multiple blocks. RS_Split2
1756 // ranges already made dubious progress with region splitting, so they go
1757 // straight to single block splitting.
1758 if (getStage(VirtReg) < RS_Split2) {
1759 unsigned PhysReg = tryRegionSplit(VirtReg, Order, NewVRegs);
1760 if (PhysReg || !NewVRegs.empty())
1761 return PhysReg;
1762 }
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001763
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001764 // Then isolate blocks.
1765 return tryBlockSplit(VirtReg, Order, NewVRegs);
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001766}
1767
1768
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001769//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +00001770// Main Entry Point
1771//===----------------------------------------------------------------------===//
1772
1773unsigned RAGreedy::selectOrSplit(LiveInterval &VirtReg,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001774 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +00001775 // First try assigning a free register.
Jakob Stoklund Olesenb8bf3c02011-06-03 20:34:53 +00001776 AllocationOrder Order(VirtReg.reg, *VRM, RegClassInfo);
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +00001777 if (unsigned PhysReg = tryAssign(VirtReg, Order, NewVRegs))
1778 return PhysReg;
Andrew Trickccef0982010-12-09 18:15:21 +00001779
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +00001780 LiveRangeStage Stage = getStage(VirtReg);
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00001781 DEBUG(dbgs() << StageName[Stage]
1782 << " Cascade " << ExtraRegInfo[VirtReg.reg].Cascade << '\n');
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +00001783
Jakob Stoklund Olesene9cc8e92011-06-01 18:45:02 +00001784 // Try to evict a less worthy live range, but only for ranges from the primary
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00001785 // queue. The RS_Split ranges already failed to do this, and they should not
Jakob Stoklund Olesene9cc8e92011-06-01 18:45:02 +00001786 // get a second chance until they have been split.
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00001787 if (Stage != RS_Split)
Jakob Stoklund Olesene9cc8e92011-06-01 18:45:02 +00001788 if (unsigned PhysReg = tryEvict(VirtReg, Order, NewVRegs))
1789 return PhysReg;
Andrew Trickccef0982010-12-09 18:15:21 +00001790
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001791 assert(NewVRegs.empty() && "Cannot append to existing NewVRegs");
1792
Jakob Stoklund Olesene68a27e2011-02-24 23:21:36 +00001793 // The first time we see a live range, don't try to split or spill.
1794 // Wait until the second time, when all smaller ranges have been allocated.
1795 // This gives a better picture of the interference to split around.
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00001796 if (Stage < RS_Split) {
1797 setStage(VirtReg, RS_Split);
Jakob Stoklund Olesen86985072011-03-19 23:02:47 +00001798 DEBUG(dbgs() << "wait for second round\n");
Mark Laceyf9ea8852013-08-14 23:50:04 +00001799 NewVRegs.push_back(VirtReg.reg);
Jakob Stoklund Olesene68a27e2011-02-24 23:21:36 +00001800 return 0;
1801 }
1802
Jakob Stoklund Olesena5c88992011-05-06 21:58:30 +00001803 // If we couldn't allocate a register from spilling, there is probably some
1804 // invalid inline assembly. The base class wil report it.
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00001805 if (Stage >= RS_Done || !VirtReg.isSpillable())
Jakob Stoklund Olesena5c88992011-05-06 21:58:30 +00001806 return ~0u;
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +00001807
Jakob Stoklund Olesen903b6d32010-12-14 00:37:49 +00001808 // Try splitting VirtReg or interferences.
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001809 unsigned PhysReg = trySplit(VirtReg, Order, NewVRegs);
1810 if (PhysReg || !NewVRegs.empty())
Jakob Stoklund Olesen3d7b8062010-12-14 00:37:44 +00001811 return PhysReg;
1812
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +00001813 // Finally spill VirtReg itself.
Jakob Stoklund Olesen92da7052010-12-11 00:19:56 +00001814 NamedRegionTimer T("Spiller", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesene5bbe372012-05-19 05:25:46 +00001815 LiveRangeEdit LRE(&VirtReg, NewVRegs, *MF, *LIS, VRM, this);
Jakob Stoklund Olesen4d6eafa2011-03-10 01:51:42 +00001816 spiller().spill(LRE);
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00001817 setStage(NewVRegs.begin(), NewVRegs.end(), RS_Done);
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00001818
Jakob Stoklund Olesen557a82c2011-03-16 22:56:08 +00001819 if (VerifyEnabled)
1820 MF->verify(this, "After spilling");
1821
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00001822 // The live virtual register requesting allocation was spilled, so tell
1823 // the caller not to allocate anything during this round.
1824 return 0;
1825}
1826
1827bool RAGreedy::runOnMachineFunction(MachineFunction &mf) {
1828 DEBUG(dbgs() << "********** GREEDY REGISTER ALLOCATION **********\n"
David Blaikiec8c29202012-08-22 17:18:53 +00001829 << "********** Function: " << mf.getName() << '\n');
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00001830
1831 MF = &mf;
Jakob Stoklund Olesen2e98ee32010-12-17 23:16:35 +00001832 if (VerifyEnabled)
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +00001833 MF->verify(this, "Before greedy register allocator");
Jakob Stoklund Olesen2e98ee32010-12-17 23:16:35 +00001834
Jakob Stoklund Olesen2d2dec92012-06-20 22:52:29 +00001835 RegAllocBase::init(getAnalysis<VirtRegMap>(),
1836 getAnalysis<LiveIntervals>(),
1837 getAnalysis<LiveRegMatrix>());
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001838 Indexes = &getAnalysis<SlotIndexes>();
Benjamin Kramere2a1d892013-06-17 19:00:36 +00001839 MBFI = &getAnalysis<MachineBlockFrequencyInfo>();
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +00001840 DomTree = &getAnalysis<MachineDominatorTree>();
Jakob Stoklund Olesenadecb5e2010-12-10 22:54:44 +00001841 SpillerInstance.reset(createInlineSpiller(*this, *MF, *VRM));
Jakob Stoklund Olesene7601e92010-12-15 23:46:13 +00001842 Loops = &getAnalysis<MachineLoopInfo>();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001843 Bundles = &getAnalysis<EdgeBundles>();
1844 SpillPlacer = &getAnalysis<SpillPlacement>();
Jakob Stoklund Olesenf8da0282011-05-06 18:00:02 +00001845 DebugVars = &getAnalysis<LiveDebugVariables>();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001846
Arnaud A. de Grandmaisonea3ac162013-11-11 19:04:45 +00001847 calculateSpillWeightsAndHints(*LIS, mf, *Loops, *MBFI);
Arnaud A. de Grandmaison760c1e02013-11-10 17:46:31 +00001848
Andrew Trick97064962013-07-25 07:26:26 +00001849 DEBUG(LIS->dump());
1850
Jakob Stoklund Olesenf1a60a62011-02-19 00:53:42 +00001851 SA.reset(new SplitAnalysis(*VRM, *LIS, *Loops));
Benjamin Kramere2a1d892013-06-17 19:00:36 +00001852 SE.reset(new SplitEditor(*SA, *LIS, *VRM, *DomTree, *MBFI));
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00001853 ExtraRegInfo.clear();
1854 ExtraRegInfo.resize(MRI->getNumVirtRegs());
1855 NextCascade = 1;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001856 IntfCache.init(MF, Matrix->getLiveUnions(), Indexes, LIS, TRI);
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001857 GlobalCand.resize(32); // This will grow as needed.
Jakob Stoklund Olesene7601e92010-12-15 23:46:13 +00001858
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00001859 allocatePhysRegs();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00001860 releaseMemory();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00001861 return true;
1862}