blob: eee8209d67911b2d883029b12f7c469ec362477d [file] [log] [blame]
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001//=- X86SchedSkylake.td - X86 Skylake Client Scheduling ------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Skylake Client to support
11// instruction scheduling and other instruction cost heuristics.
12//
13//===----------------------------------------------------------------------===//
14
15def SkylakeClientModel : SchedMachineModel {
16 // All x86 instructions are modeled as a single micro-op, and SKylake can
17 // decode 6 instructions per cycle.
18 let IssueWidth = 6;
19 let MicroOpBufferSize = 224; // Based on the reorder buffer.
20 let LoadLatency = 5;
21 let MispredictPenalty = 14;
22
23 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
24 let LoopMicroOpBufferSize = 50;
25
26 // This flag is set to allow the scheduler to assign a default model to
27 // unrecognized opcodes.
28 let CompleteModel = 0;
29}
30
31let SchedModel = SkylakeClientModel in {
32
33// Skylake Client can issue micro-ops to 8 different ports in one cycle.
34
35// Ports 0, 1, 5, and 6 handle all computation.
36// Port 4 gets the data half of stores. Store data can be available later than
37// the store address, but since we don't model the latency of stores, we can
38// ignore that.
39// Ports 2 and 3 are identical. They handle loads and the address half of
40// stores. Port 7 can handle address calculations.
41def SKLPort0 : ProcResource<1>;
42def SKLPort1 : ProcResource<1>;
43def SKLPort2 : ProcResource<1>;
44def SKLPort3 : ProcResource<1>;
45def SKLPort4 : ProcResource<1>;
46def SKLPort5 : ProcResource<1>;
47def SKLPort6 : ProcResource<1>;
48def SKLPort7 : ProcResource<1>;
49
50// Many micro-ops are capable of issuing on multiple ports.
51def SKLPort01 : ProcResGroup<[SKLPort0, SKLPort1]>;
52def SKLPort23 : ProcResGroup<[SKLPort2, SKLPort3]>;
53def SKLPort237 : ProcResGroup<[SKLPort2, SKLPort3, SKLPort7]>;
54def SKLPort04 : ProcResGroup<[SKLPort0, SKLPort4]>;
55def SKLPort05 : ProcResGroup<[SKLPort0, SKLPort5]>;
56def SKLPort06 : ProcResGroup<[SKLPort0, SKLPort6]>;
57def SKLPort15 : ProcResGroup<[SKLPort1, SKLPort5]>;
58def SKLPort16 : ProcResGroup<[SKLPort1, SKLPort6]>;
59def SKLPort56 : ProcResGroup<[SKLPort5, SKLPort6]>;
60def SKLPort015 : ProcResGroup<[SKLPort0, SKLPort1, SKLPort5]>;
61def SKLPort056 : ProcResGroup<[SKLPort0, SKLPort5, SKLPort6]>;
62def SKLPort0156: ProcResGroup<[SKLPort0, SKLPort1, SKLPort5, SKLPort6]>;
63
64// 60 Entry Unified Scheduler
65def SKLPortAny : ProcResGroup<[SKLPort0, SKLPort1, SKLPort2, SKLPort3, SKLPort4,
66 SKLPort5, SKLPort6, SKLPort7]> {
67 let BufferSize=60;
68}
69
70// Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
71// cycles after the memory operand.
72def : ReadAdvance<ReadAfterLd, 5>;
73
74// Many SchedWrites are defined in pairs with and without a folded load.
75// Instructions with folded loads are usually micro-fused, so they only appear
76// as two micro-ops when queued in the reservation station.
77// This multiclass defines the resource usage for variants with and without
78// folded loads.
79multiclass SKLWriteResPair<X86FoldableSchedWrite SchedRW,
80 ProcResourceKind ExePort,
81 int Lat> {
82 // Register variant is using a single cycle on ExePort.
83 def : WriteRes<SchedRW, [ExePort]> { let Latency = Lat; }
84
85 // Memory variant also uses a cycle on port 2/3 and adds 5 cycles to the
86 // latency.
87 def : WriteRes<SchedRW.Folded, [SKLPort23, ExePort]> {
88 let Latency = !add(Lat, 5);
89 }
90}
91
92// A folded store needs a cycle on port 4 for the store data, but it does not
93// need an extra port 2/3 cycle to recompute the address.
94def : WriteRes<WriteRMW, [SKLPort4]>;
95
96// Arithmetic.
97defm : SKLWriteResPair<WriteALU, SKLPort0156, 1>; // Simple integer ALU op.
98defm : SKLWriteResPair<WriteIMul, SKLPort1, 3>; // Integer multiplication.
99def : WriteRes<WriteIMulH, []> { let Latency = 3; } // Integer multiplication, high part.
100def SKLDivider : ProcResource<1>; // Integer division issued on port 0.
101def : WriteRes<WriteIDiv, [SKLPort0, SKLDivider]> { // Integer division.
102 let Latency = 25;
103 let ResourceCycles = [1, 10];
104}
105def : WriteRes<WriteIDivLd, [SKLPort23, SKLPort0, SKLDivider]> {
106 let Latency = 29;
107 let ResourceCycles = [1, 1, 10];
108}
109
110def : WriteRes<WriteLEA, [SKLPort15]>; // LEA instructions can't fold loads.
111
112// Integer shifts and rotates.
113defm : SKLWriteResPair<WriteShift, SKLPort06, 1>;
114
115// Loads, stores, and moves, not folded with other operations.
116def : WriteRes<WriteLoad, [SKLPort23]> { let Latency = 5; }
117def : WriteRes<WriteStore, [SKLPort237, SKLPort4]>;
118def : WriteRes<WriteMove, [SKLPort0156]>;
119
120// Idioms that clear a register, like xorps %xmm0, %xmm0.
121// These can often bypass execution ports completely.
122def : WriteRes<WriteZero, []>;
123
124// Branches don't produce values, so they have no latency, but they still
125// consume resources. Indirect branches can fold loads.
126defm : SKLWriteResPair<WriteJump, SKLPort06, 1>;
127
128// Floating point. This covers both scalar and vector operations.
129defm : SKLWriteResPair<WriteFAdd, SKLPort1, 3>; // Floating point add/sub/compare.
130defm : SKLWriteResPair<WriteFMul, SKLPort0, 5>; // Floating point multiplication.
131defm : SKLWriteResPair<WriteFDiv, SKLPort0, 12>; // 10-14 cycles. // Floating point division.
132defm : SKLWriteResPair<WriteFSqrt, SKLPort0, 15>; // Floating point square root.
133defm : SKLWriteResPair<WriteFRcp, SKLPort0, 5>; // Floating point reciprocal estimate.
134defm : SKLWriteResPair<WriteFRsqrt, SKLPort0, 5>; // Floating point reciprocal square root estimate.
Simon Pilgrim97160be2017-11-27 10:41:32 +0000135defm : SKLWriteResPair<WriteFMA, SKLPort01, 4>; // Fused Multiply Add.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000136defm : SKLWriteResPair<WriteFShuffle, SKLPort5, 1>; // Floating point vector shuffles.
137defm : SKLWriteResPair<WriteFBlend, SKLPort015, 1>; // Floating point vector blends.
138def : WriteRes<WriteFVarBlend, [SKLPort5]> { // Fp vector variable blends.
139 let Latency = 2;
140 let ResourceCycles = [2];
141}
142def : WriteRes<WriteFVarBlendLd, [SKLPort5, SKLPort23]> {
143 let Latency = 6;
144 let ResourceCycles = [2, 1];
145}
146
147// FMA Scheduling helper class.
148// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
149
150// Vector integer operations.
151defm : SKLWriteResPair<WriteVecALU, SKLPort15, 1>; // Vector integer ALU op, no logicals.
152defm : SKLWriteResPair<WriteVecShift, SKLPort0, 1>; // Vector integer shifts.
153defm : SKLWriteResPair<WriteVecIMul, SKLPort0, 5>; // Vector integer multiply.
154defm : SKLWriteResPair<WriteShuffle, SKLPort5, 1>; // Vector shuffles.
155defm : SKLWriteResPair<WriteBlend, SKLPort15, 1>; // Vector blends.
156
157def : WriteRes<WriteVarBlend, [SKLPort5]> { // Vector variable blends.
158 let Latency = 2;
159 let ResourceCycles = [2];
160}
161def : WriteRes<WriteVarBlendLd, [SKLPort5, SKLPort23]> {
162 let Latency = 6;
163 let ResourceCycles = [2, 1];
164}
165
166def : WriteRes<WriteMPSAD, [SKLPort0, SKLPort5]> { // Vector MPSAD.
167 let Latency = 6;
168 let ResourceCycles = [1, 2];
169}
170def : WriteRes<WriteMPSADLd, [SKLPort23, SKLPort0, SKLPort5]> {
171 let Latency = 6;
172 let ResourceCycles = [1, 1, 2];
173}
174
175// Vector bitwise operations.
176// These are often used on both floating point and integer vectors.
177defm : SKLWriteResPair<WriteVecLogic, SKLPort015, 1>; // Vector and/or/xor.
178
179// Conversion between integer and float.
180defm : SKLWriteResPair<WriteCvtF2I, SKLPort1, 3>; // Float -> Integer.
181defm : SKLWriteResPair<WriteCvtI2F, SKLPort1, 4>; // Integer -> Float.
182defm : SKLWriteResPair<WriteCvtF2F, SKLPort1, 3>; // Float -> Float size conversion.
183
184// Strings instructions.
185// Packed Compare Implicit Length Strings, Return Mask
186// String instructions.
187def : WriteRes<WritePCmpIStrM, [SKLPort0]> {
188 let Latency = 10;
189 let ResourceCycles = [3];
190}
191def : WriteRes<WritePCmpIStrMLd, [SKLPort0, SKLPort23]> {
192 let Latency = 10;
193 let ResourceCycles = [3, 1];
194}
195// Packed Compare Explicit Length Strings, Return Mask
196def : WriteRes<WritePCmpEStrM, [SKLPort0, SKLPort16, SKLPort5]> {
197 let Latency = 10;
198 let ResourceCycles = [3, 2, 4];
199}
200def : WriteRes<WritePCmpEStrMLd, [SKLPort05, SKLPort16, SKLPort23]> {
201 let Latency = 10;
202 let ResourceCycles = [6, 2, 1];
203}
204 // Packed Compare Implicit Length Strings, Return Index
205def : WriteRes<WritePCmpIStrI, [SKLPort0]> {
206 let Latency = 11;
207 let ResourceCycles = [3];
208}
209def : WriteRes<WritePCmpIStrILd, [SKLPort0, SKLPort23]> {
210 let Latency = 11;
211 let ResourceCycles = [3, 1];
212}
213// Packed Compare Explicit Length Strings, Return Index
214def : WriteRes<WritePCmpEStrI, [SKLPort05, SKLPort16]> {
215 let Latency = 11;
216 let ResourceCycles = [6, 2];
217}
218def : WriteRes<WritePCmpEStrILd, [SKLPort0, SKLPort16, SKLPort5, SKLPort23]> {
219 let Latency = 11;
220 let ResourceCycles = [3, 2, 2, 1];
221}
222
223// AES instructions.
224def : WriteRes<WriteAESDecEnc, [SKLPort5]> { // Decryption, encryption.
225 let Latency = 7;
226 let ResourceCycles = [1];
227}
228def : WriteRes<WriteAESDecEncLd, [SKLPort5, SKLPort23]> {
229 let Latency = 7;
230 let ResourceCycles = [1, 1];
231}
232def : WriteRes<WriteAESIMC, [SKLPort5]> { // InvMixColumn.
233 let Latency = 14;
234 let ResourceCycles = [2];
235}
236def : WriteRes<WriteAESIMCLd, [SKLPort5, SKLPort23]> {
237 let Latency = 14;
238 let ResourceCycles = [2, 1];
239}
240def : WriteRes<WriteAESKeyGen, [SKLPort0, SKLPort5]> { // Key Generation.
241 let Latency = 10;
242 let ResourceCycles = [2, 8];
243}
244def : WriteRes<WriteAESKeyGenLd, [SKLPort0, SKLPort5, SKLPort23]> {
245 let Latency = 10;
246 let ResourceCycles = [2, 7, 1];
247}
248
249// Carry-less multiplication instructions.
250def : WriteRes<WriteCLMul, [SKLPort0, SKLPort5]> {
251 let Latency = 7;
252 let ResourceCycles = [2, 1];
253}
254def : WriteRes<WriteCLMulLd, [SKLPort0, SKLPort5, SKLPort23]> {
255 let Latency = 7;
256 let ResourceCycles = [2, 1, 1];
257}
258
259// Catch-all for expensive system instructions.
260def : WriteRes<WriteSystem, [SKLPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite;
261
262// AVX2.
263defm : SKLWriteResPair<WriteFShuffle256, SKLPort5, 3>; // Fp 256-bit width vector shuffles.
264defm : SKLWriteResPair<WriteShuffle256, SKLPort5, 3>; // 256-bit width vector shuffles.
265def : WriteRes<WriteVarVecShift, [SKLPort0, SKLPort5]> { // Variable vector shifts.
266 let Latency = 2;
267 let ResourceCycles = [2, 1];
268}
269def : WriteRes<WriteVarVecShiftLd, [SKLPort0, SKLPort5, SKLPort23]> {
270 let Latency = 6;
271 let ResourceCycles = [2, 1, 1];
272}
273
274// Old microcoded instructions that nobody use.
275def : WriteRes<WriteMicrocoded, [SKLPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite;
276
277// Fence instructions.
278def : WriteRes<WriteFence, [SKLPort23, SKLPort4]>;
279
280// Nop, not very useful expect it provides a model for nops!
281def : WriteRes<WriteNop, []>;
282
283////////////////////////////////////////////////////////////////////////////////
284// Horizontal add/sub instructions.
285////////////////////////////////////////////////////////////////////////////////
286// HADD, HSUB PS/PD
287// x,x / v,v,v.
288def : WriteRes<WriteFHAdd, [SKLPort1]> {
289 let Latency = 3;
290}
291
292// x,m / v,v,m.
293def : WriteRes<WriteFHAddLd, [SKLPort1, SKLPort23]> {
294 let Latency = 7;
295 let ResourceCycles = [1, 1];
296}
297
298// PHADD|PHSUB (S) W/D.
299// v <- v,v.
300def : WriteRes<WritePHAdd, [SKLPort15]>;
301
302// v <- v,m.
303def : WriteRes<WritePHAddLd, [SKLPort15, SKLPort23]> {
304 let Latency = 5;
305 let ResourceCycles = [1, 1];
306}
307
308// Remaining instrs.
309
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000310def SKLWriteResGroup1 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000311 let Latency = 1;
312 let NumMicroOps = 1;
313 let ResourceCycles = [1];
314}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000315def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PADDSBirr")>;
316def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PADDSWirr")>;
317def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PADDUSBirr")>;
318def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PADDUSWirr")>;
319def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PAVGBirr")>;
320def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PAVGWirr")>;
321def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PCMPEQBirr")>;
322def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PCMPEQDirr")>;
323def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PCMPEQWirr")>;
324def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PCMPGTBirr")>;
325def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PCMPGTDirr")>;
326def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PCMPGTWirr")>;
327def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PMAXSWirr")>;
328def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PMAXUBirr")>;
329def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PMINSWirr")>;
330def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PMINUBirr")>;
331def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSLLDri")>;
332def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSLLDrr")>;
333def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSLLQri")>;
334def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSLLQrr")>;
335def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSLLWri")>;
336def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSLLWrr")>;
337def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSRADri")>;
338def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSRADrr")>;
339def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSRAWri")>;
340def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSRAWrr")>;
341def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSRLDri")>;
342def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSRLDrr")>;
343def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSRLQri")>;
344def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSRLQrr")>;
345def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSRLWri")>;
346def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSRLWrr")>;
347def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSUBSBirr")>;
348def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSUBSWirr")>;
349def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSUBUSBirr")>;
350def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PSUBUSWirr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000351
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000352def SKLWriteResGroup2 : SchedWriteRes<[SKLPort1]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000353 let Latency = 1;
354 let NumMicroOps = 1;
355 let ResourceCycles = [1];
356}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000357def: InstRW<[SKLWriteResGroup2], (instregex "MMX_MASKMOVQ64")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000358
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000359def SKLWriteResGroup3 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000360 let Latency = 1;
361 let NumMicroOps = 1;
362 let ResourceCycles = [1];
363}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000364def: InstRW<[SKLWriteResGroup3], (instregex "COMP_FST0r")>;
365def: InstRW<[SKLWriteResGroup3], (instregex "COM_FST0r")>;
366def: InstRW<[SKLWriteResGroup3], (instregex "INSERTPSrr")>;
367def: InstRW<[SKLWriteResGroup3], (instregex "MMX_MOVD64rr")>;
368def: InstRW<[SKLWriteResGroup3], (instregex "MMX_MOVD64to64rr")>;
369def: InstRW<[SKLWriteResGroup3], (instregex "MMX_PALIGNR64irr")>;
370def: InstRW<[SKLWriteResGroup3], (instregex "MMX_PSHUFBrr64")>;
371def: InstRW<[SKLWriteResGroup3], (instregex "MMX_PSHUFWri")>;
372def: InstRW<[SKLWriteResGroup3], (instregex "MMX_PUNPCKHBWirr")>;
373def: InstRW<[SKLWriteResGroup3], (instregex "MMX_PUNPCKHDQirr")>;
374def: InstRW<[SKLWriteResGroup3], (instregex "MMX_PUNPCKHWDirr")>;
375def: InstRW<[SKLWriteResGroup3], (instregex "MMX_PUNPCKLBWirr")>;
376def: InstRW<[SKLWriteResGroup3], (instregex "MMX_PUNPCKLDQirr")>;
377def: InstRW<[SKLWriteResGroup3], (instregex "MMX_PUNPCKLWDirr")>;
378def: InstRW<[SKLWriteResGroup3], (instregex "MOV64toPQIrr")>;
379def: InstRW<[SKLWriteResGroup3], (instregex "MOVDDUPrr")>;
380def: InstRW<[SKLWriteResGroup3], (instregex "MOVDI2PDIrr")>;
381def: InstRW<[SKLWriteResGroup3], (instregex "MOVHLPSrr")>;
382def: InstRW<[SKLWriteResGroup3], (instregex "MOVLHPSrr")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000383def: InstRW<[SKLWriteResGroup3], (instregex "MOVSDrr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000384def: InstRW<[SKLWriteResGroup3], (instregex "MOVSHDUPrr")>;
385def: InstRW<[SKLWriteResGroup3], (instregex "MOVSLDUPrr")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000386def: InstRW<[SKLWriteResGroup3], (instregex "MOVUPDrr(_REV)?")>;
387def: InstRW<[SKLWriteResGroup3], (instregex "MOVUPSrr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000388def: InstRW<[SKLWriteResGroup3], (instregex "PACKSSDWrr")>;
389def: InstRW<[SKLWriteResGroup3], (instregex "PACKSSWBrr")>;
390def: InstRW<[SKLWriteResGroup3], (instregex "PACKUSDWrr")>;
391def: InstRW<[SKLWriteResGroup3], (instregex "PACKUSWBrr")>;
392def: InstRW<[SKLWriteResGroup3], (instregex "PALIGNRrri")>;
393def: InstRW<[SKLWriteResGroup3], (instregex "PBLENDWrri")>;
394def: InstRW<[SKLWriteResGroup3], (instregex "PMOVSXBDrr")>;
395def: InstRW<[SKLWriteResGroup3], (instregex "PMOVSXBQrr")>;
396def: InstRW<[SKLWriteResGroup3], (instregex "PMOVSXBWrr")>;
397def: InstRW<[SKLWriteResGroup3], (instregex "PMOVSXDQrr")>;
398def: InstRW<[SKLWriteResGroup3], (instregex "PMOVSXWDrr")>;
399def: InstRW<[SKLWriteResGroup3], (instregex "PMOVSXWQrr")>;
400def: InstRW<[SKLWriteResGroup3], (instregex "PMOVZXBDrr")>;
401def: InstRW<[SKLWriteResGroup3], (instregex "PMOVZXBQrr")>;
402def: InstRW<[SKLWriteResGroup3], (instregex "PMOVZXBWrr")>;
403def: InstRW<[SKLWriteResGroup3], (instregex "PMOVZXDQrr")>;
404def: InstRW<[SKLWriteResGroup3], (instregex "PMOVZXWDrr")>;
405def: InstRW<[SKLWriteResGroup3], (instregex "PMOVZXWQrr")>;
406def: InstRW<[SKLWriteResGroup3], (instregex "PSHUFBrr")>;
407def: InstRW<[SKLWriteResGroup3], (instregex "PSHUFDri")>;
408def: InstRW<[SKLWriteResGroup3], (instregex "PSHUFHWri")>;
409def: InstRW<[SKLWriteResGroup3], (instregex "PSHUFLWri")>;
410def: InstRW<[SKLWriteResGroup3], (instregex "PSLLDQri")>;
411def: InstRW<[SKLWriteResGroup3], (instregex "PSRLDQri")>;
412def: InstRW<[SKLWriteResGroup3], (instregex "PUNPCKHBWrr")>;
413def: InstRW<[SKLWriteResGroup3], (instregex "PUNPCKHDQrr")>;
414def: InstRW<[SKLWriteResGroup3], (instregex "PUNPCKHQDQrr")>;
415def: InstRW<[SKLWriteResGroup3], (instregex "PUNPCKHWDrr")>;
416def: InstRW<[SKLWriteResGroup3], (instregex "PUNPCKLBWrr")>;
417def: InstRW<[SKLWriteResGroup3], (instregex "PUNPCKLDQrr")>;
418def: InstRW<[SKLWriteResGroup3], (instregex "PUNPCKLQDQrr")>;
419def: InstRW<[SKLWriteResGroup3], (instregex "PUNPCKLWDrr")>;
420def: InstRW<[SKLWriteResGroup3], (instregex "SHUFPDrri")>;
421def: InstRW<[SKLWriteResGroup3], (instregex "SHUFPSrri")>;
422def: InstRW<[SKLWriteResGroup3], (instregex "UCOM_FPr")>;
423def: InstRW<[SKLWriteResGroup3], (instregex "UCOM_Fr")>;
424def: InstRW<[SKLWriteResGroup3], (instregex "UNPCKHPDrr")>;
425def: InstRW<[SKLWriteResGroup3], (instregex "UNPCKHPSrr")>;
426def: InstRW<[SKLWriteResGroup3], (instregex "UNPCKLPDrr")>;
427def: InstRW<[SKLWriteResGroup3], (instregex "UNPCKLPSrr")>;
428def: InstRW<[SKLWriteResGroup3], (instregex "VBROADCASTSSrr")>;
429def: InstRW<[SKLWriteResGroup3], (instregex "VINSERTPSrr")>;
430def: InstRW<[SKLWriteResGroup3], (instregex "VMOV64toPQIrr")>;
431def: InstRW<[SKLWriteResGroup3], (instregex "VMOVDDUPYrr")>;
432def: InstRW<[SKLWriteResGroup3], (instregex "VMOVDDUPrr")>;
433def: InstRW<[SKLWriteResGroup3], (instregex "VMOVDI2PDIrr")>;
434def: InstRW<[SKLWriteResGroup3], (instregex "VMOVHLPSrr")>;
435def: InstRW<[SKLWriteResGroup3], (instregex "VMOVLHPSrr")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000436def: InstRW<[SKLWriteResGroup3], (instregex "VMOVSDrr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000437def: InstRW<[SKLWriteResGroup3], (instregex "VMOVSHDUPYrr")>;
438def: InstRW<[SKLWriteResGroup3], (instregex "VMOVSHDUPrr")>;
439def: InstRW<[SKLWriteResGroup3], (instregex "VMOVSLDUPYrr")>;
440def: InstRW<[SKLWriteResGroup3], (instregex "VMOVSLDUPrr")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000441def: InstRW<[SKLWriteResGroup3], (instregex "VMOVUPDYrr(_REV)?")>;
442def: InstRW<[SKLWriteResGroup3], (instregex "VMOVUPDrr(_REV)?")>;
443def: InstRW<[SKLWriteResGroup3], (instregex "VMOVUPSYrr(_REV)?")>;
444def: InstRW<[SKLWriteResGroup3], (instregex "VMOVUPSrr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000445def: InstRW<[SKLWriteResGroup3], (instregex "VPACKSSDWYrr")>;
446def: InstRW<[SKLWriteResGroup3], (instregex "VPACKSSDWrr")>;
447def: InstRW<[SKLWriteResGroup3], (instregex "VPACKSSWBYrr")>;
448def: InstRW<[SKLWriteResGroup3], (instregex "VPACKSSWBrr")>;
449def: InstRW<[SKLWriteResGroup3], (instregex "VPACKUSDWYrr")>;
450def: InstRW<[SKLWriteResGroup3], (instregex "VPACKUSDWrr")>;
451def: InstRW<[SKLWriteResGroup3], (instregex "VPACKUSWBYrr")>;
452def: InstRW<[SKLWriteResGroup3], (instregex "VPACKUSWBrr")>;
453def: InstRW<[SKLWriteResGroup3], (instregex "VPALIGNRYrri")>;
454def: InstRW<[SKLWriteResGroup3], (instregex "VPALIGNRrri")>;
455def: InstRW<[SKLWriteResGroup3], (instregex "VPBLENDWYrri")>;
456def: InstRW<[SKLWriteResGroup3], (instregex "VPBLENDWrri")>;
457def: InstRW<[SKLWriteResGroup3], (instregex "VPBROADCASTDrr")>;
458def: InstRW<[SKLWriteResGroup3], (instregex "VPBROADCASTQrr")>;
459def: InstRW<[SKLWriteResGroup3], (instregex "VPERMILPDYri")>;
460def: InstRW<[SKLWriteResGroup3], (instregex "VPERMILPDYrr")>;
461def: InstRW<[SKLWriteResGroup3], (instregex "VPERMILPDri")>;
462def: InstRW<[SKLWriteResGroup3], (instregex "VPERMILPDrr")>;
463def: InstRW<[SKLWriteResGroup3], (instregex "VPERMILPSYri")>;
464def: InstRW<[SKLWriteResGroup3], (instregex "VPERMILPSYrr")>;
465def: InstRW<[SKLWriteResGroup3], (instregex "VPERMILPSri")>;
466def: InstRW<[SKLWriteResGroup3], (instregex "VPERMILPSrr")>;
467def: InstRW<[SKLWriteResGroup3], (instregex "VPMOVSXBDrr")>;
468def: InstRW<[SKLWriteResGroup3], (instregex "VPMOVSXBQrr")>;
469def: InstRW<[SKLWriteResGroup3], (instregex "VPMOVSXBWrr")>;
470def: InstRW<[SKLWriteResGroup3], (instregex "VPMOVSXDQrr")>;
471def: InstRW<[SKLWriteResGroup3], (instregex "VPMOVSXWDrr")>;
472def: InstRW<[SKLWriteResGroup3], (instregex "VPMOVSXWQrr")>;
473def: InstRW<[SKLWriteResGroup3], (instregex "VPMOVZXBDrr")>;
474def: InstRW<[SKLWriteResGroup3], (instregex "VPMOVZXBQrr")>;
475def: InstRW<[SKLWriteResGroup3], (instregex "VPMOVZXBWrr")>;
476def: InstRW<[SKLWriteResGroup3], (instregex "VPMOVZXDQrr")>;
477def: InstRW<[SKLWriteResGroup3], (instregex "VPMOVZXWDrr")>;
478def: InstRW<[SKLWriteResGroup3], (instregex "VPMOVZXWQrr")>;
479def: InstRW<[SKLWriteResGroup3], (instregex "VPSHUFBYrr")>;
480def: InstRW<[SKLWriteResGroup3], (instregex "VPSHUFBrr")>;
481def: InstRW<[SKLWriteResGroup3], (instregex "VPSHUFDYri")>;
482def: InstRW<[SKLWriteResGroup3], (instregex "VPSHUFDri")>;
483def: InstRW<[SKLWriteResGroup3], (instregex "VPSHUFHWYri")>;
484def: InstRW<[SKLWriteResGroup3], (instregex "VPSHUFHWri")>;
485def: InstRW<[SKLWriteResGroup3], (instregex "VPSHUFLWYri")>;
486def: InstRW<[SKLWriteResGroup3], (instregex "VPSHUFLWri")>;
487def: InstRW<[SKLWriteResGroup3], (instregex "VPSLLDQYri")>;
488def: InstRW<[SKLWriteResGroup3], (instregex "VPSLLDQri")>;
489def: InstRW<[SKLWriteResGroup3], (instregex "VPSRLDQYri")>;
490def: InstRW<[SKLWriteResGroup3], (instregex "VPSRLDQri")>;
491def: InstRW<[SKLWriteResGroup3], (instregex "VPUNPCKHBWYrr")>;
492def: InstRW<[SKLWriteResGroup3], (instregex "VPUNPCKHBWrr")>;
493def: InstRW<[SKLWriteResGroup3], (instregex "VPUNPCKHDQYrr")>;
494def: InstRW<[SKLWriteResGroup3], (instregex "VPUNPCKHDQrr")>;
495def: InstRW<[SKLWriteResGroup3], (instregex "VPUNPCKHQDQYrr")>;
496def: InstRW<[SKLWriteResGroup3], (instregex "VPUNPCKHQDQrr")>;
497def: InstRW<[SKLWriteResGroup3], (instregex "VPUNPCKHWDYrr")>;
498def: InstRW<[SKLWriteResGroup3], (instregex "VPUNPCKHWDrr")>;
499def: InstRW<[SKLWriteResGroup3], (instregex "VPUNPCKLBWYrr")>;
500def: InstRW<[SKLWriteResGroup3], (instregex "VPUNPCKLBWrr")>;
501def: InstRW<[SKLWriteResGroup3], (instregex "VPUNPCKLDQYrr")>;
502def: InstRW<[SKLWriteResGroup3], (instregex "VPUNPCKLDQrr")>;
503def: InstRW<[SKLWriteResGroup3], (instregex "VPUNPCKLQDQYrr")>;
504def: InstRW<[SKLWriteResGroup3], (instregex "VPUNPCKLQDQrr")>;
505def: InstRW<[SKLWriteResGroup3], (instregex "VPUNPCKLWDYrr")>;
506def: InstRW<[SKLWriteResGroup3], (instregex "VPUNPCKLWDrr")>;
507def: InstRW<[SKLWriteResGroup3], (instregex "VSHUFPDYrri")>;
508def: InstRW<[SKLWriteResGroup3], (instregex "VSHUFPDrri")>;
509def: InstRW<[SKLWriteResGroup3], (instregex "VSHUFPSYrri")>;
510def: InstRW<[SKLWriteResGroup3], (instregex "VSHUFPSrri")>;
511def: InstRW<[SKLWriteResGroup3], (instregex "VUNPCKHPDYrr")>;
512def: InstRW<[SKLWriteResGroup3], (instregex "VUNPCKHPDrr")>;
513def: InstRW<[SKLWriteResGroup3], (instregex "VUNPCKHPSYrr")>;
514def: InstRW<[SKLWriteResGroup3], (instregex "VUNPCKHPSrr")>;
515def: InstRW<[SKLWriteResGroup3], (instregex "VUNPCKLPDYrr")>;
516def: InstRW<[SKLWriteResGroup3], (instregex "VUNPCKLPDrr")>;
517def: InstRW<[SKLWriteResGroup3], (instregex "VUNPCKLPSYrr")>;
518def: InstRW<[SKLWriteResGroup3], (instregex "VUNPCKLPSrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000519
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000520def SKLWriteResGroup4 : SchedWriteRes<[SKLPort6]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000521 let Latency = 1;
522 let NumMicroOps = 1;
523 let ResourceCycles = [1];
524}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000525def: InstRW<[SKLWriteResGroup4], (instregex "JMP(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000526
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000527def SKLWriteResGroup5 : SchedWriteRes<[SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000528 let Latency = 1;
529 let NumMicroOps = 1;
530 let ResourceCycles = [1];
531}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000532def: InstRW<[SKLWriteResGroup5], (instregex "PABSBrr")>;
533def: InstRW<[SKLWriteResGroup5], (instregex "PABSDrr")>;
534def: InstRW<[SKLWriteResGroup5], (instregex "PABSWrr")>;
535def: InstRW<[SKLWriteResGroup5], (instregex "PADDSBrr")>;
536def: InstRW<[SKLWriteResGroup5], (instregex "PADDSWrr")>;
537def: InstRW<[SKLWriteResGroup5], (instregex "PADDUSBrr")>;
538def: InstRW<[SKLWriteResGroup5], (instregex "PADDUSWrr")>;
539def: InstRW<[SKLWriteResGroup5], (instregex "PAVGBrr")>;
540def: InstRW<[SKLWriteResGroup5], (instregex "PAVGWrr")>;
541def: InstRW<[SKLWriteResGroup5], (instregex "PCMPEQBrr")>;
542def: InstRW<[SKLWriteResGroup5], (instregex "PCMPEQDrr")>;
543def: InstRW<[SKLWriteResGroup5], (instregex "PCMPEQQrr")>;
544def: InstRW<[SKLWriteResGroup5], (instregex "PCMPEQWrr")>;
545def: InstRW<[SKLWriteResGroup5], (instregex "PCMPGTBrr")>;
546def: InstRW<[SKLWriteResGroup5], (instregex "PCMPGTDrr")>;
547def: InstRW<[SKLWriteResGroup5], (instregex "PCMPGTWrr")>;
548def: InstRW<[SKLWriteResGroup5], (instregex "PMAXSBrr")>;
549def: InstRW<[SKLWriteResGroup5], (instregex "PMAXSDrr")>;
550def: InstRW<[SKLWriteResGroup5], (instregex "PMAXSWrr")>;
551def: InstRW<[SKLWriteResGroup5], (instregex "PMAXUBrr")>;
552def: InstRW<[SKLWriteResGroup5], (instregex "PMAXUDrr")>;
553def: InstRW<[SKLWriteResGroup5], (instregex "PMAXUWrr")>;
554def: InstRW<[SKLWriteResGroup5], (instregex "PMINSBrr")>;
555def: InstRW<[SKLWriteResGroup5], (instregex "PMINSDrr")>;
556def: InstRW<[SKLWriteResGroup5], (instregex "PMINSWrr")>;
557def: InstRW<[SKLWriteResGroup5], (instregex "PMINUBrr")>;
558def: InstRW<[SKLWriteResGroup5], (instregex "PMINUDrr")>;
559def: InstRW<[SKLWriteResGroup5], (instregex "PMINUWrr")>;
560def: InstRW<[SKLWriteResGroup5], (instregex "PSIGNBrr128")>;
561def: InstRW<[SKLWriteResGroup5], (instregex "PSIGNDrr128")>;
562def: InstRW<[SKLWriteResGroup5], (instregex "PSIGNWrr128")>;
563def: InstRW<[SKLWriteResGroup5], (instregex "PSLLDri")>;
564def: InstRW<[SKLWriteResGroup5], (instregex "PSLLQri")>;
565def: InstRW<[SKLWriteResGroup5], (instregex "PSLLWri")>;
566def: InstRW<[SKLWriteResGroup5], (instregex "PSRADri")>;
567def: InstRW<[SKLWriteResGroup5], (instregex "PSRAWri")>;
568def: InstRW<[SKLWriteResGroup5], (instregex "PSRLDri")>;
569def: InstRW<[SKLWriteResGroup5], (instregex "PSRLQri")>;
570def: InstRW<[SKLWriteResGroup5], (instregex "PSRLWri")>;
571def: InstRW<[SKLWriteResGroup5], (instregex "PSUBSBrr")>;
572def: InstRW<[SKLWriteResGroup5], (instregex "PSUBSWrr")>;
573def: InstRW<[SKLWriteResGroup5], (instregex "PSUBUSBrr")>;
574def: InstRW<[SKLWriteResGroup5], (instregex "PSUBUSWrr")>;
575def: InstRW<[SKLWriteResGroup5], (instregex "VPABSBYrr")>;
576def: InstRW<[SKLWriteResGroup5], (instregex "VPABSBrr")>;
577def: InstRW<[SKLWriteResGroup5], (instregex "VPABSDYrr")>;
578def: InstRW<[SKLWriteResGroup5], (instregex "VPABSDrr")>;
579def: InstRW<[SKLWriteResGroup5], (instregex "VPABSWYrr")>;
580def: InstRW<[SKLWriteResGroup5], (instregex "VPABSWrr")>;
581def: InstRW<[SKLWriteResGroup5], (instregex "VPADDSBYrr")>;
582def: InstRW<[SKLWriteResGroup5], (instregex "VPADDSBrr")>;
583def: InstRW<[SKLWriteResGroup5], (instregex "VPADDSWYrr")>;
584def: InstRW<[SKLWriteResGroup5], (instregex "VPADDSWrr")>;
585def: InstRW<[SKLWriteResGroup5], (instregex "VPADDUSBYrr")>;
586def: InstRW<[SKLWriteResGroup5], (instregex "VPADDUSBrr")>;
587def: InstRW<[SKLWriteResGroup5], (instregex "VPADDUSWYrr")>;
588def: InstRW<[SKLWriteResGroup5], (instregex "VPADDUSWrr")>;
589def: InstRW<[SKLWriteResGroup5], (instregex "VPAVGBYrr")>;
590def: InstRW<[SKLWriteResGroup5], (instregex "VPAVGBrr")>;
591def: InstRW<[SKLWriteResGroup5], (instregex "VPAVGWYrr")>;
592def: InstRW<[SKLWriteResGroup5], (instregex "VPAVGWrr")>;
593def: InstRW<[SKLWriteResGroup5], (instregex "VPCMPEQBYrr")>;
594def: InstRW<[SKLWriteResGroup5], (instregex "VPCMPEQBrr")>;
595def: InstRW<[SKLWriteResGroup5], (instregex "VPCMPEQDYrr")>;
596def: InstRW<[SKLWriteResGroup5], (instregex "VPCMPEQDrr")>;
597def: InstRW<[SKLWriteResGroup5], (instregex "VPCMPEQQYrr")>;
598def: InstRW<[SKLWriteResGroup5], (instregex "VPCMPEQQrr")>;
599def: InstRW<[SKLWriteResGroup5], (instregex "VPCMPEQWYrr")>;
600def: InstRW<[SKLWriteResGroup5], (instregex "VPCMPEQWrr")>;
601def: InstRW<[SKLWriteResGroup5], (instregex "VPCMPGTBYrr")>;
602def: InstRW<[SKLWriteResGroup5], (instregex "VPCMPGTBrr")>;
603def: InstRW<[SKLWriteResGroup5], (instregex "VPCMPGTDYrr")>;
604def: InstRW<[SKLWriteResGroup5], (instregex "VPCMPGTDrr")>;
605def: InstRW<[SKLWriteResGroup5], (instregex "VPCMPGTWYrr")>;
606def: InstRW<[SKLWriteResGroup5], (instregex "VPCMPGTWrr")>;
607def: InstRW<[SKLWriteResGroup5], (instregex "VPMAXSBYrr")>;
608def: InstRW<[SKLWriteResGroup5], (instregex "VPMAXSBrr")>;
609def: InstRW<[SKLWriteResGroup5], (instregex "VPMAXSDYrr")>;
610def: InstRW<[SKLWriteResGroup5], (instregex "VPMAXSDrr")>;
611def: InstRW<[SKLWriteResGroup5], (instregex "VPMAXSWYrr")>;
612def: InstRW<[SKLWriteResGroup5], (instregex "VPMAXSWrr")>;
613def: InstRW<[SKLWriteResGroup5], (instregex "VPMAXUBYrr")>;
614def: InstRW<[SKLWriteResGroup5], (instregex "VPMAXUBrr")>;
615def: InstRW<[SKLWriteResGroup5], (instregex "VPMAXUDYrr")>;
616def: InstRW<[SKLWriteResGroup5], (instregex "VPMAXUDrr")>;
617def: InstRW<[SKLWriteResGroup5], (instregex "VPMAXUWYrr")>;
618def: InstRW<[SKLWriteResGroup5], (instregex "VPMAXUWrr")>;
619def: InstRW<[SKLWriteResGroup5], (instregex "VPMINSBYrr")>;
620def: InstRW<[SKLWriteResGroup5], (instregex "VPMINSBrr")>;
621def: InstRW<[SKLWriteResGroup5], (instregex "VPMINSDYrr")>;
622def: InstRW<[SKLWriteResGroup5], (instregex "VPMINSDrr")>;
623def: InstRW<[SKLWriteResGroup5], (instregex "VPMINSWYrr")>;
624def: InstRW<[SKLWriteResGroup5], (instregex "VPMINSWrr")>;
625def: InstRW<[SKLWriteResGroup5], (instregex "VPMINUBYrr")>;
626def: InstRW<[SKLWriteResGroup5], (instregex "VPMINUBrr")>;
627def: InstRW<[SKLWriteResGroup5], (instregex "VPMINUDYrr")>;
628def: InstRW<[SKLWriteResGroup5], (instregex "VPMINUDrr")>;
629def: InstRW<[SKLWriteResGroup5], (instregex "VPMINUWYrr")>;
630def: InstRW<[SKLWriteResGroup5], (instregex "VPMINUWrr")>;
631def: InstRW<[SKLWriteResGroup5], (instregex "VPSIGNBYrr256")>;
632def: InstRW<[SKLWriteResGroup5], (instregex "VPSIGNBrr128")>;
633def: InstRW<[SKLWriteResGroup5], (instregex "VPSIGNDYrr256")>;
634def: InstRW<[SKLWriteResGroup5], (instregex "VPSIGNDrr128")>;
635def: InstRW<[SKLWriteResGroup5], (instregex "VPSIGNWYrr256")>;
636def: InstRW<[SKLWriteResGroup5], (instregex "VPSIGNWrr128")>;
637def: InstRW<[SKLWriteResGroup5], (instregex "VPSLLDYri")>;
638def: InstRW<[SKLWriteResGroup5], (instregex "VPSLLDri")>;
639def: InstRW<[SKLWriteResGroup5], (instregex "VPSLLQYri")>;
640def: InstRW<[SKLWriteResGroup5], (instregex "VPSLLQri")>;
641def: InstRW<[SKLWriteResGroup5], (instregex "VPSLLVDYrr")>;
642def: InstRW<[SKLWriteResGroup5], (instregex "VPSLLVDrr")>;
643def: InstRW<[SKLWriteResGroup5], (instregex "VPSLLVQYrr")>;
644def: InstRW<[SKLWriteResGroup5], (instregex "VPSLLVQrr")>;
645def: InstRW<[SKLWriteResGroup5], (instregex "VPSLLWYri")>;
646def: InstRW<[SKLWriteResGroup5], (instregex "VPSLLWri")>;
647def: InstRW<[SKLWriteResGroup5], (instregex "VPSRADYri")>;
648def: InstRW<[SKLWriteResGroup5], (instregex "VPSRADri")>;
649def: InstRW<[SKLWriteResGroup5], (instregex "VPSRAVDYrr")>;
650def: InstRW<[SKLWriteResGroup5], (instregex "VPSRAVDrr")>;
651def: InstRW<[SKLWriteResGroup5], (instregex "VPSRAWYri")>;
652def: InstRW<[SKLWriteResGroup5], (instregex "VPSRAWri")>;
653def: InstRW<[SKLWriteResGroup5], (instregex "VPSRLDYri")>;
654def: InstRW<[SKLWriteResGroup5], (instregex "VPSRLDri")>;
655def: InstRW<[SKLWriteResGroup5], (instregex "VPSRLQYri")>;
656def: InstRW<[SKLWriteResGroup5], (instregex "VPSRLQri")>;
657def: InstRW<[SKLWriteResGroup5], (instregex "VPSRLVDYrr")>;
658def: InstRW<[SKLWriteResGroup5], (instregex "VPSRLVDrr")>;
659def: InstRW<[SKLWriteResGroup5], (instregex "VPSRLVQYrr")>;
660def: InstRW<[SKLWriteResGroup5], (instregex "VPSRLVQrr")>;
661def: InstRW<[SKLWriteResGroup5], (instregex "VPSRLWYri")>;
662def: InstRW<[SKLWriteResGroup5], (instregex "VPSRLWri")>;
663def: InstRW<[SKLWriteResGroup5], (instregex "VPSUBSBYrr")>;
664def: InstRW<[SKLWriteResGroup5], (instregex "VPSUBSBrr")>;
665def: InstRW<[SKLWriteResGroup5], (instregex "VPSUBSWYrr")>;
666def: InstRW<[SKLWriteResGroup5], (instregex "VPSUBSWrr")>;
667def: InstRW<[SKLWriteResGroup5], (instregex "VPSUBUSBYrr")>;
668def: InstRW<[SKLWriteResGroup5], (instregex "VPSUBUSBrr")>;
669def: InstRW<[SKLWriteResGroup5], (instregex "VPSUBUSWYrr")>;
670def: InstRW<[SKLWriteResGroup5], (instregex "VPSUBUSWrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000671
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000672def SKLWriteResGroup6 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000673 let Latency = 1;
674 let NumMicroOps = 1;
675 let ResourceCycles = [1];
676}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000677def: InstRW<[SKLWriteResGroup6], (instregex "FINCSTP")>;
678def: InstRW<[SKLWriteResGroup6], (instregex "FNOP")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000679def: InstRW<[SKLWriteResGroup6], (instregex "MMX_MOVQ64rr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000680def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PABSBrr64")>;
681def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PABSDrr64")>;
682def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PABSWrr64")>;
683def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PADDBirr")>;
684def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PADDDirr")>;
685def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PADDQirr")>;
686def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PADDWirr")>;
687def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PANDNirr")>;
688def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PANDirr")>;
689def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PORirr")>;
690def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PSIGNBrr64")>;
691def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PSIGNDrr64")>;
692def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PSIGNWrr64")>;
693def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PSUBBirr")>;
694def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PSUBDirr")>;
695def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PSUBQirr")>;
696def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PSUBWirr")>;
697def: InstRW<[SKLWriteResGroup6], (instregex "MMX_PXORirr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000698
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000699def SKLWriteResGroup7 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000700 let Latency = 1;
701 let NumMicroOps = 1;
702 let ResourceCycles = [1];
703}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000704def: InstRW<[SKLWriteResGroup7], (instregex "ADC(16|32|64)ri8")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000705def: InstRW<[SKLWriteResGroup7], (instregex "ADC(16|32|64)rr(_REV)?")>;
706def: InstRW<[SKLWriteResGroup7], (instregex "ADC8rr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000707def: InstRW<[SKLWriteResGroup7], (instregex "ADCX32rr")>;
708def: InstRW<[SKLWriteResGroup7], (instregex "ADCX64rr")>;
709def: InstRW<[SKLWriteResGroup7], (instregex "ADOX32rr")>;
710def: InstRW<[SKLWriteResGroup7], (instregex "ADOX64rr")>;
711def: InstRW<[SKLWriteResGroup7], (instregex "BT(16|32|64)ri8")>;
712def: InstRW<[SKLWriteResGroup7], (instregex "BT(16|32|64)rr")>;
713def: InstRW<[SKLWriteResGroup7], (instregex "BTC(16|32|64)ri8")>;
714def: InstRW<[SKLWriteResGroup7], (instregex "BTC(16|32|64)rr")>;
715def: InstRW<[SKLWriteResGroup7], (instregex "BTR(16|32|64)ri8")>;
716def: InstRW<[SKLWriteResGroup7], (instregex "BTR(16|32|64)rr")>;
717def: InstRW<[SKLWriteResGroup7], (instregex "BTS(16|32|64)ri8")>;
718def: InstRW<[SKLWriteResGroup7], (instregex "BTS(16|32|64)rr")>;
719def: InstRW<[SKLWriteResGroup7], (instregex "CDQ")>;
720def: InstRW<[SKLWriteResGroup7], (instregex "CLAC")>;
721def: InstRW<[SKLWriteResGroup7], (instregex "CMOVAE(16|32|64)rr")>;
722def: InstRW<[SKLWriteResGroup7], (instregex "CMOVB(16|32|64)rr")>;
723def: InstRW<[SKLWriteResGroup7], (instregex "CMOVE(16|32|64)rr")>;
724def: InstRW<[SKLWriteResGroup7], (instregex "CMOVG(16|32|64)rr")>;
725def: InstRW<[SKLWriteResGroup7], (instregex "CMOVGE(16|32|64)rr")>;
726def: InstRW<[SKLWriteResGroup7], (instregex "CMOVL(16|32|64)rr")>;
727def: InstRW<[SKLWriteResGroup7], (instregex "CMOVLE(16|32|64)rr")>;
728def: InstRW<[SKLWriteResGroup7], (instregex "CMOVNE(16|32|64)rr")>;
729def: InstRW<[SKLWriteResGroup7], (instregex "CMOVNO(16|32|64)rr")>;
730def: InstRW<[SKLWriteResGroup7], (instregex "CMOVNP(16|32|64)rr")>;
731def: InstRW<[SKLWriteResGroup7], (instregex "CMOVNS(16|32|64)rr")>;
732def: InstRW<[SKLWriteResGroup7], (instregex "CMOVO(16|32|64)rr")>;
733def: InstRW<[SKLWriteResGroup7], (instregex "CMOVP(16|32|64)rr")>;
734def: InstRW<[SKLWriteResGroup7], (instregex "CMOVS(16|32|64)rr")>;
735def: InstRW<[SKLWriteResGroup7], (instregex "CQO")>;
736def: InstRW<[SKLWriteResGroup7], (instregex "JAE_1")>;
737def: InstRW<[SKLWriteResGroup7], (instregex "JAE_4")>;
738def: InstRW<[SKLWriteResGroup7], (instregex "JA_1")>;
739def: InstRW<[SKLWriteResGroup7], (instregex "JA_4")>;
740def: InstRW<[SKLWriteResGroup7], (instregex "JBE_1")>;
741def: InstRW<[SKLWriteResGroup7], (instregex "JBE_4")>;
742def: InstRW<[SKLWriteResGroup7], (instregex "JB_1")>;
743def: InstRW<[SKLWriteResGroup7], (instregex "JB_4")>;
744def: InstRW<[SKLWriteResGroup7], (instregex "JE_1")>;
745def: InstRW<[SKLWriteResGroup7], (instregex "JE_4")>;
746def: InstRW<[SKLWriteResGroup7], (instregex "JGE_1")>;
747def: InstRW<[SKLWriteResGroup7], (instregex "JGE_4")>;
748def: InstRW<[SKLWriteResGroup7], (instregex "JG_1")>;
749def: InstRW<[SKLWriteResGroup7], (instregex "JG_4")>;
750def: InstRW<[SKLWriteResGroup7], (instregex "JLE_1")>;
751def: InstRW<[SKLWriteResGroup7], (instregex "JLE_4")>;
752def: InstRW<[SKLWriteResGroup7], (instregex "JL_1")>;
753def: InstRW<[SKLWriteResGroup7], (instregex "JL_4")>;
754def: InstRW<[SKLWriteResGroup7], (instregex "JMP_1")>;
755def: InstRW<[SKLWriteResGroup7], (instregex "JMP_4")>;
756def: InstRW<[SKLWriteResGroup7], (instregex "JNE_1")>;
757def: InstRW<[SKLWriteResGroup7], (instregex "JNE_4")>;
758def: InstRW<[SKLWriteResGroup7], (instregex "JNO_1")>;
759def: InstRW<[SKLWriteResGroup7], (instregex "JNO_4")>;
760def: InstRW<[SKLWriteResGroup7], (instregex "JNP_1")>;
761def: InstRW<[SKLWriteResGroup7], (instregex "JNP_4")>;
762def: InstRW<[SKLWriteResGroup7], (instregex "JNS_1")>;
763def: InstRW<[SKLWriteResGroup7], (instregex "JNS_4")>;
764def: InstRW<[SKLWriteResGroup7], (instregex "JO_1")>;
765def: InstRW<[SKLWriteResGroup7], (instregex "JO_4")>;
766def: InstRW<[SKLWriteResGroup7], (instregex "JP_1")>;
767def: InstRW<[SKLWriteResGroup7], (instregex "JP_4")>;
768def: InstRW<[SKLWriteResGroup7], (instregex "JS_1")>;
769def: InstRW<[SKLWriteResGroup7], (instregex "JS_4")>;
770def: InstRW<[SKLWriteResGroup7], (instregex "RORX32ri")>;
771def: InstRW<[SKLWriteResGroup7], (instregex "RORX64ri")>;
772def: InstRW<[SKLWriteResGroup7], (instregex "SAR(16|32|64)r1")>;
773def: InstRW<[SKLWriteResGroup7], (instregex "SAR(16|32|64)ri")>;
774def: InstRW<[SKLWriteResGroup7], (instregex "SAR8r1")>;
775def: InstRW<[SKLWriteResGroup7], (instregex "SAR8ri")>;
776def: InstRW<[SKLWriteResGroup7], (instregex "SARX32rr")>;
777def: InstRW<[SKLWriteResGroup7], (instregex "SARX64rr")>;
778def: InstRW<[SKLWriteResGroup7], (instregex "SBB(16|32|64)ri8")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000779def: InstRW<[SKLWriteResGroup7], (instregex "SBB(16|32|64)rr(_REV)?")>;
780def: InstRW<[SKLWriteResGroup7], (instregex "SBB8rr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000781def: InstRW<[SKLWriteResGroup7], (instregex "SETAEr")>;
782def: InstRW<[SKLWriteResGroup7], (instregex "SETBr")>;
783def: InstRW<[SKLWriteResGroup7], (instregex "SETEr")>;
784def: InstRW<[SKLWriteResGroup7], (instregex "SETGEr")>;
785def: InstRW<[SKLWriteResGroup7], (instregex "SETGr")>;
786def: InstRW<[SKLWriteResGroup7], (instregex "SETLEr")>;
787def: InstRW<[SKLWriteResGroup7], (instregex "SETLr")>;
788def: InstRW<[SKLWriteResGroup7], (instregex "SETNEr")>;
789def: InstRW<[SKLWriteResGroup7], (instregex "SETNOr")>;
790def: InstRW<[SKLWriteResGroup7], (instregex "SETNPr")>;
791def: InstRW<[SKLWriteResGroup7], (instregex "SETNSr")>;
792def: InstRW<[SKLWriteResGroup7], (instregex "SETOr")>;
793def: InstRW<[SKLWriteResGroup7], (instregex "SETPr")>;
794def: InstRW<[SKLWriteResGroup7], (instregex "SETSr")>;
795def: InstRW<[SKLWriteResGroup7], (instregex "SHL(16|32|64)r1")>;
796def: InstRW<[SKLWriteResGroup7], (instregex "SHL(16|32|64)ri")>;
797def: InstRW<[SKLWriteResGroup7], (instregex "SHL8r1")>;
798def: InstRW<[SKLWriteResGroup7], (instregex "SHL8ri")>;
799def: InstRW<[SKLWriteResGroup7], (instregex "SHLX32rr")>;
800def: InstRW<[SKLWriteResGroup7], (instregex "SHLX64rr")>;
801def: InstRW<[SKLWriteResGroup7], (instregex "SHR(16|32|64)r1")>;
802def: InstRW<[SKLWriteResGroup7], (instregex "SHR(16|32|64)ri")>;
803def: InstRW<[SKLWriteResGroup7], (instregex "SHR8r1")>;
804def: InstRW<[SKLWriteResGroup7], (instregex "SHR8ri")>;
805def: InstRW<[SKLWriteResGroup7], (instregex "SHRX32rr")>;
806def: InstRW<[SKLWriteResGroup7], (instregex "SHRX64rr")>;
807def: InstRW<[SKLWriteResGroup7], (instregex "STAC")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000808
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000809def SKLWriteResGroup8 : SchedWriteRes<[SKLPort15]> {
810 let Latency = 1;
811 let NumMicroOps = 1;
812 let ResourceCycles = [1];
813}
814def: InstRW<[SKLWriteResGroup8], (instregex "ANDN32rr")>;
815def: InstRW<[SKLWriteResGroup8], (instregex "ANDN64rr")>;
816def: InstRW<[SKLWriteResGroup8], (instregex "BLSI32rr")>;
817def: InstRW<[SKLWriteResGroup8], (instregex "BLSI64rr")>;
818def: InstRW<[SKLWriteResGroup8], (instregex "BLSMSK32rr")>;
819def: InstRW<[SKLWriteResGroup8], (instregex "BLSMSK64rr")>;
820def: InstRW<[SKLWriteResGroup8], (instregex "BLSR32rr")>;
821def: InstRW<[SKLWriteResGroup8], (instregex "BLSR64rr")>;
822def: InstRW<[SKLWriteResGroup8], (instregex "BZHI32rr")>;
823def: InstRW<[SKLWriteResGroup8], (instregex "BZHI64rr")>;
824def: InstRW<[SKLWriteResGroup8], (instregex "LEA(16|32|64)r")>;
825
826def SKLWriteResGroup9 : SchedWriteRes<[SKLPort015]> {
827 let Latency = 1;
828 let NumMicroOps = 1;
829 let ResourceCycles = [1];
830}
831def: InstRW<[SKLWriteResGroup9], (instregex "ANDNPDrr")>;
832def: InstRW<[SKLWriteResGroup9], (instregex "ANDNPSrr")>;
833def: InstRW<[SKLWriteResGroup9], (instregex "ANDPDrr")>;
834def: InstRW<[SKLWriteResGroup9], (instregex "ANDPSrr")>;
835def: InstRW<[SKLWriteResGroup9], (instregex "BLENDPDrri")>;
836def: InstRW<[SKLWriteResGroup9], (instregex "BLENDPSrri")>;
837def: InstRW<[SKLWriteResGroup9], (instregex "MMX_MOVD64from64rr")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000838def: InstRW<[SKLWriteResGroup9], (instregex "MOVAPDrr(_REV)?")>;
839def: InstRW<[SKLWriteResGroup9], (instregex "MOVAPSrr(_REV)?")>;
840def: InstRW<[SKLWriteResGroup9], (instregex "MOVDQArr(_REV)?")>;
841def: InstRW<[SKLWriteResGroup9], (instregex "MOVDQUrr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000842def: InstRW<[SKLWriteResGroup9], (instregex "MOVPQI2QIrr")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000843def: InstRW<[SKLWriteResGroup9], (instregex "MOVSSrr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000844def: InstRW<[SKLWriteResGroup9], (instregex "ORPDrr")>;
845def: InstRW<[SKLWriteResGroup9], (instregex "ORPSrr")>;
846def: InstRW<[SKLWriteResGroup9], (instregex "PADDBrr")>;
847def: InstRW<[SKLWriteResGroup9], (instregex "PADDDrr")>;
848def: InstRW<[SKLWriteResGroup9], (instregex "PADDQrr")>;
849def: InstRW<[SKLWriteResGroup9], (instregex "PADDWrr")>;
850def: InstRW<[SKLWriteResGroup9], (instregex "PANDNrr")>;
851def: InstRW<[SKLWriteResGroup9], (instregex "PANDrr")>;
852def: InstRW<[SKLWriteResGroup9], (instregex "PORrr")>;
853def: InstRW<[SKLWriteResGroup9], (instregex "PSUBBrr")>;
854def: InstRW<[SKLWriteResGroup9], (instregex "PSUBDrr")>;
855def: InstRW<[SKLWriteResGroup9], (instregex "PSUBQrr")>;
856def: InstRW<[SKLWriteResGroup9], (instregex "PSUBWrr")>;
857def: InstRW<[SKLWriteResGroup9], (instregex "PXORrr")>;
858def: InstRW<[SKLWriteResGroup9], (instregex "VANDNPDYrr")>;
859def: InstRW<[SKLWriteResGroup9], (instregex "VANDNPDrr")>;
860def: InstRW<[SKLWriteResGroup9], (instregex "VANDNPSYrr")>;
861def: InstRW<[SKLWriteResGroup9], (instregex "VANDNPSrr")>;
862def: InstRW<[SKLWriteResGroup9], (instregex "VANDPDYrr")>;
863def: InstRW<[SKLWriteResGroup9], (instregex "VANDPDrr")>;
864def: InstRW<[SKLWriteResGroup9], (instregex "VANDPSYrr")>;
865def: InstRW<[SKLWriteResGroup9], (instregex "VANDPSrr")>;
866def: InstRW<[SKLWriteResGroup9], (instregex "VBLENDPDYrri")>;
867def: InstRW<[SKLWriteResGroup9], (instregex "VBLENDPDrri")>;
868def: InstRW<[SKLWriteResGroup9], (instregex "VBLENDPSYrri")>;
869def: InstRW<[SKLWriteResGroup9], (instregex "VBLENDPSrri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000870def: InstRW<[SKLWriteResGroup9], (instregex "VMOVAPDYrr(_REV)?")>;
871def: InstRW<[SKLWriteResGroup9], (instregex "VMOVAPDrr(_REV)?")>;
872def: InstRW<[SKLWriteResGroup9], (instregex "VMOVAPSYrr(_REV)?")>;
873def: InstRW<[SKLWriteResGroup9], (instregex "VMOVAPSrr(_REV)?")>;
874def: InstRW<[SKLWriteResGroup9], (instregex "VMOVDQAYrr(_REV)?")>;
875def: InstRW<[SKLWriteResGroup9], (instregex "VMOVDQArr(_REV)?")>;
876def: InstRW<[SKLWriteResGroup9], (instregex "VMOVDQUYrr(_REV)?")>;
877def: InstRW<[SKLWriteResGroup9], (instregex "VMOVDQUrr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000878def: InstRW<[SKLWriteResGroup9], (instregex "VMOVPQI2QIrr")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000879def: InstRW<[SKLWriteResGroup9], (instregex "VMOVSSrr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000880def: InstRW<[SKLWriteResGroup9], (instregex "VMOVZPQILo2PQIrr")>;
881def: InstRW<[SKLWriteResGroup9], (instregex "VORPDYrr")>;
882def: InstRW<[SKLWriteResGroup9], (instregex "VORPDrr")>;
883def: InstRW<[SKLWriteResGroup9], (instregex "VORPSYrr")>;
884def: InstRW<[SKLWriteResGroup9], (instregex "VORPSrr")>;
885def: InstRW<[SKLWriteResGroup9], (instregex "VPADDBYrr")>;
886def: InstRW<[SKLWriteResGroup9], (instregex "VPADDBrr")>;
887def: InstRW<[SKLWriteResGroup9], (instregex "VPADDDYrr")>;
888def: InstRW<[SKLWriteResGroup9], (instregex "VPADDDrr")>;
889def: InstRW<[SKLWriteResGroup9], (instregex "VPADDQYrr")>;
890def: InstRW<[SKLWriteResGroup9], (instregex "VPADDQrr")>;
891def: InstRW<[SKLWriteResGroup9], (instregex "VPADDWYrr")>;
892def: InstRW<[SKLWriteResGroup9], (instregex "VPADDWrr")>;
893def: InstRW<[SKLWriteResGroup9], (instregex "VPANDNYrr")>;
894def: InstRW<[SKLWriteResGroup9], (instregex "VPANDNrr")>;
895def: InstRW<[SKLWriteResGroup9], (instregex "VPANDYrr")>;
896def: InstRW<[SKLWriteResGroup9], (instregex "VPANDrr")>;
897def: InstRW<[SKLWriteResGroup9], (instregex "VPBLENDDYrri")>;
898def: InstRW<[SKLWriteResGroup9], (instregex "VPBLENDDrri")>;
899def: InstRW<[SKLWriteResGroup9], (instregex "VPORYrr")>;
900def: InstRW<[SKLWriteResGroup9], (instregex "VPORrr")>;
901def: InstRW<[SKLWriteResGroup9], (instregex "VPSUBBYrr")>;
902def: InstRW<[SKLWriteResGroup9], (instregex "VPSUBBrr")>;
903def: InstRW<[SKLWriteResGroup9], (instregex "VPSUBDYrr")>;
904def: InstRW<[SKLWriteResGroup9], (instregex "VPSUBDrr")>;
905def: InstRW<[SKLWriteResGroup9], (instregex "VPSUBQYrr")>;
906def: InstRW<[SKLWriteResGroup9], (instregex "VPSUBQrr")>;
907def: InstRW<[SKLWriteResGroup9], (instregex "VPSUBWYrr")>;
908def: InstRW<[SKLWriteResGroup9], (instregex "VPSUBWrr")>;
909def: InstRW<[SKLWriteResGroup9], (instregex "VPXORYrr")>;
910def: InstRW<[SKLWriteResGroup9], (instregex "VPXORrr")>;
911def: InstRW<[SKLWriteResGroup9], (instregex "VXORPDYrr")>;
912def: InstRW<[SKLWriteResGroup9], (instregex "VXORPDrr")>;
913def: InstRW<[SKLWriteResGroup9], (instregex "VXORPSYrr")>;
914def: InstRW<[SKLWriteResGroup9], (instregex "VXORPSrr")>;
915def: InstRW<[SKLWriteResGroup9], (instregex "XORPDrr")>;
916def: InstRW<[SKLWriteResGroup9], (instregex "XORPSrr")>;
917
918def SKLWriteResGroup10 : SchedWriteRes<[SKLPort0156]> {
919 let Latency = 1;
920 let NumMicroOps = 1;
921 let ResourceCycles = [1];
922}
923def: InstRW<[SKLWriteResGroup10], (instregex "ADD(16|32|64)ri8")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000924def: InstRW<[SKLWriteResGroup10], (instregex "ADD(16|32|64)rr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000925def: InstRW<[SKLWriteResGroup10], (instregex "ADD8i8")>;
926def: InstRW<[SKLWriteResGroup10], (instregex "ADD8ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000927def: InstRW<[SKLWriteResGroup10], (instregex "ADD8rr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000928def: InstRW<[SKLWriteResGroup10], (instregex "AND(16|32|64)ri8")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000929def: InstRW<[SKLWriteResGroup10], (instregex "AND(16|32|64)rr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000930def: InstRW<[SKLWriteResGroup10], (instregex "AND8i8")>;
931def: InstRW<[SKLWriteResGroup10], (instregex "AND8ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000932def: InstRW<[SKLWriteResGroup10], (instregex "AND8rr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000933def: InstRW<[SKLWriteResGroup10], (instregex "CBW")>;
934def: InstRW<[SKLWriteResGroup10], (instregex "CLC")>;
935def: InstRW<[SKLWriteResGroup10], (instregex "CMC")>;
936def: InstRW<[SKLWriteResGroup10], (instregex "CMP(16|32|64)ri8")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000937def: InstRW<[SKLWriteResGroup10], (instregex "CMP(16|32|64)rr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000938def: InstRW<[SKLWriteResGroup10], (instregex "CMP8i8")>;
939def: InstRW<[SKLWriteResGroup10], (instregex "CMP8ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000940def: InstRW<[SKLWriteResGroup10], (instregex "CMP8rr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000941def: InstRW<[SKLWriteResGroup10], (instregex "CWDE")>;
942def: InstRW<[SKLWriteResGroup10], (instregex "DEC(16|32|64)r")>;
943def: InstRW<[SKLWriteResGroup10], (instregex "DEC8r")>;
944def: InstRW<[SKLWriteResGroup10], (instregex "INC(16|32|64)r")>;
945def: InstRW<[SKLWriteResGroup10], (instregex "INC8r")>;
946def: InstRW<[SKLWriteResGroup10], (instregex "LAHF")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000947def: InstRW<[SKLWriteResGroup10], (instregex "MOV(16|32|64)rr(_REV)?")>;
948def: InstRW<[SKLWriteResGroup10], (instregex "MOV8ri(_alt)?")>;
949def: InstRW<[SKLWriteResGroup10], (instregex "MOV8rr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000950def: InstRW<[SKLWriteResGroup10], (instregex "MOVSX(16|32|64)rr16")>;
951def: InstRW<[SKLWriteResGroup10], (instregex "MOVSX(16|32|64)rr32")>;
952def: InstRW<[SKLWriteResGroup10], (instregex "MOVSX(16|32|64)rr8")>;
953def: InstRW<[SKLWriteResGroup10], (instregex "MOVZX(16|32|64)rr16")>;
954def: InstRW<[SKLWriteResGroup10], (instregex "MOVZX(16|32|64)rr8")>;
955def: InstRW<[SKLWriteResGroup10], (instregex "NEG(16|32|64)r")>;
956def: InstRW<[SKLWriteResGroup10], (instregex "NEG8r")>;
957def: InstRW<[SKLWriteResGroup10], (instregex "NOOP")>;
958def: InstRW<[SKLWriteResGroup10], (instregex "NOT(16|32|64)r")>;
959def: InstRW<[SKLWriteResGroup10], (instregex "NOT8r")>;
960def: InstRW<[SKLWriteResGroup10], (instregex "OR(16|32|64)ri8")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000961def: InstRW<[SKLWriteResGroup10], (instregex "OR(16|32|64)rr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000962def: InstRW<[SKLWriteResGroup10], (instregex "OR8i8")>;
963def: InstRW<[SKLWriteResGroup10], (instregex "OR8ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000964def: InstRW<[SKLWriteResGroup10], (instregex "OR8rr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000965def: InstRW<[SKLWriteResGroup10], (instregex "SAHF")>;
966def: InstRW<[SKLWriteResGroup10], (instregex "SGDT64m")>;
967def: InstRW<[SKLWriteResGroup10], (instregex "SIDT64m")>;
968def: InstRW<[SKLWriteResGroup10], (instregex "SLDT64m")>;
969def: InstRW<[SKLWriteResGroup10], (instregex "SMSW16m")>;
970def: InstRW<[SKLWriteResGroup10], (instregex "STC")>;
971def: InstRW<[SKLWriteResGroup10], (instregex "STRm")>;
972def: InstRW<[SKLWriteResGroup10], (instregex "SUB(16|32|64)ri8")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000973def: InstRW<[SKLWriteResGroup10], (instregex "SUB(16|32|64)rr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000974def: InstRW<[SKLWriteResGroup10], (instregex "SUB8i8")>;
975def: InstRW<[SKLWriteResGroup10], (instregex "SUB8ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000976def: InstRW<[SKLWriteResGroup10], (instregex "SUB8rr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000977def: InstRW<[SKLWriteResGroup10], (instregex "SYSCALL")>;
978def: InstRW<[SKLWriteResGroup10], (instregex "TEST(16|32|64)rr")>;
979def: InstRW<[SKLWriteResGroup10], (instregex "TEST8i8")>;
980def: InstRW<[SKLWriteResGroup10], (instregex "TEST8ri")>;
981def: InstRW<[SKLWriteResGroup10], (instregex "TEST8rr")>;
982def: InstRW<[SKLWriteResGroup10], (instregex "XCHG(16|32|64)rr")>;
983def: InstRW<[SKLWriteResGroup10], (instregex "XOR(16|32|64)ri8")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000984def: InstRW<[SKLWriteResGroup10], (instregex "XOR(16|32|64)rr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000985def: InstRW<[SKLWriteResGroup10], (instregex "XOR8i8")>;
986def: InstRW<[SKLWriteResGroup10], (instregex "XOR8ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000987def: InstRW<[SKLWriteResGroup10], (instregex "XOR8rr(_REV)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000988
989def SKLWriteResGroup11 : SchedWriteRes<[SKLPort4,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000990 let Latency = 1;
991 let NumMicroOps = 2;
992 let ResourceCycles = [1,1];
993}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000994def: InstRW<[SKLWriteResGroup11], (instregex "FBSTPm")>;
995def: InstRW<[SKLWriteResGroup11], (instregex "MMX_MOVD64from64rm")>;
996def: InstRW<[SKLWriteResGroup11], (instregex "MMX_MOVD64mr")>;
997def: InstRW<[SKLWriteResGroup11], (instregex "MMX_MOVNTQmr")>;
998def: InstRW<[SKLWriteResGroup11], (instregex "MMX_MOVQ64mr")>;
999def: InstRW<[SKLWriteResGroup11], (instregex "MOV(16|32|64)mr")>;
1000def: InstRW<[SKLWriteResGroup11], (instregex "MOV8mi")>;
1001def: InstRW<[SKLWriteResGroup11], (instregex "MOV8mr")>;
1002def: InstRW<[SKLWriteResGroup11], (instregex "MOVAPDmr")>;
1003def: InstRW<[SKLWriteResGroup11], (instregex "MOVAPSmr")>;
1004def: InstRW<[SKLWriteResGroup11], (instregex "MOVDQAmr")>;
1005def: InstRW<[SKLWriteResGroup11], (instregex "MOVDQUmr")>;
1006def: InstRW<[SKLWriteResGroup11], (instregex "MOVHPDmr")>;
1007def: InstRW<[SKLWriteResGroup11], (instregex "MOVHPSmr")>;
1008def: InstRW<[SKLWriteResGroup11], (instregex "MOVLPDmr")>;
1009def: InstRW<[SKLWriteResGroup11], (instregex "MOVLPSmr")>;
1010def: InstRW<[SKLWriteResGroup11], (instregex "MOVNTDQmr")>;
1011def: InstRW<[SKLWriteResGroup11], (instregex "MOVNTI_64mr")>;
1012def: InstRW<[SKLWriteResGroup11], (instregex "MOVNTImr")>;
1013def: InstRW<[SKLWriteResGroup11], (instregex "MOVNTPDmr")>;
1014def: InstRW<[SKLWriteResGroup11], (instregex "MOVNTPSmr")>;
1015def: InstRW<[SKLWriteResGroup11], (instregex "MOVPDI2DImr")>;
1016def: InstRW<[SKLWriteResGroup11], (instregex "MOVPQI2QImr")>;
1017def: InstRW<[SKLWriteResGroup11], (instregex "MOVPQIto64mr")>;
1018def: InstRW<[SKLWriteResGroup11], (instregex "MOVSSmr")>;
1019def: InstRW<[SKLWriteResGroup11], (instregex "MOVUPDmr")>;
1020def: InstRW<[SKLWriteResGroup11], (instregex "MOVUPSmr")>;
1021def: InstRW<[SKLWriteResGroup11], (instregex "ST_FP32m")>;
1022def: InstRW<[SKLWriteResGroup11], (instregex "ST_FP64m")>;
1023def: InstRW<[SKLWriteResGroup11], (instregex "ST_FP80m")>;
1024def: InstRW<[SKLWriteResGroup11], (instregex "VEXTRACTF128mr")>;
1025def: InstRW<[SKLWriteResGroup11], (instregex "VEXTRACTI128mr")>;
1026def: InstRW<[SKLWriteResGroup11], (instregex "VMOVAPDYmr")>;
1027def: InstRW<[SKLWriteResGroup11], (instregex "VMOVAPDmr")>;
1028def: InstRW<[SKLWriteResGroup11], (instregex "VMOVAPSYmr")>;
1029def: InstRW<[SKLWriteResGroup11], (instregex "VMOVAPSmr")>;
1030def: InstRW<[SKLWriteResGroup11], (instregex "VMOVDQAYmr")>;
1031def: InstRW<[SKLWriteResGroup11], (instregex "VMOVDQAmr")>;
1032def: InstRW<[SKLWriteResGroup11], (instregex "VMOVDQUYmr")>;
1033def: InstRW<[SKLWriteResGroup11], (instregex "VMOVDQUmr")>;
1034def: InstRW<[SKLWriteResGroup11], (instregex "VMOVHPDmr")>;
1035def: InstRW<[SKLWriteResGroup11], (instregex "VMOVHPSmr")>;
1036def: InstRW<[SKLWriteResGroup11], (instregex "VMOVLPDmr")>;
1037def: InstRW<[SKLWriteResGroup11], (instregex "VMOVLPSmr")>;
1038def: InstRW<[SKLWriteResGroup11], (instregex "VMOVNTDQYmr")>;
1039def: InstRW<[SKLWriteResGroup11], (instregex "VMOVNTDQmr")>;
1040def: InstRW<[SKLWriteResGroup11], (instregex "VMOVNTPDYmr")>;
1041def: InstRW<[SKLWriteResGroup11], (instregex "VMOVNTPDmr")>;
1042def: InstRW<[SKLWriteResGroup11], (instregex "VMOVNTPSYmr")>;
1043def: InstRW<[SKLWriteResGroup11], (instregex "VMOVNTPSmr")>;
1044def: InstRW<[SKLWriteResGroup11], (instregex "VMOVPDI2DImr")>;
1045def: InstRW<[SKLWriteResGroup11], (instregex "VMOVPQI2QImr")>;
1046def: InstRW<[SKLWriteResGroup11], (instregex "VMOVPQIto64mr")>;
1047def: InstRW<[SKLWriteResGroup11], (instregex "VMOVSDmr")>;
1048def: InstRW<[SKLWriteResGroup11], (instregex "VMOVSSmr")>;
1049def: InstRW<[SKLWriteResGroup11], (instregex "VMOVUPDYmr")>;
1050def: InstRW<[SKLWriteResGroup11], (instregex "VMOVUPDmr")>;
1051def: InstRW<[SKLWriteResGroup11], (instregex "VMOVUPSYmr")>;
1052def: InstRW<[SKLWriteResGroup11], (instregex "VMOVUPSmr")>;
1053def: InstRW<[SKLWriteResGroup11], (instregex "VMPTRSTm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001054
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001055def SKLWriteResGroup12 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001056 let Latency = 2;
1057 let NumMicroOps = 1;
1058 let ResourceCycles = [1];
1059}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001060def: InstRW<[SKLWriteResGroup12], (instregex "COMISDrr")>;
1061def: InstRW<[SKLWriteResGroup12], (instregex "COMISSrr")>;
1062def: InstRW<[SKLWriteResGroup12], (instregex "MMX_MOVD64from64rr")>;
1063def: InstRW<[SKLWriteResGroup12], (instregex "MMX_MOVD64grr")>;
1064def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PMOVMSKBrr")>;
1065def: InstRW<[SKLWriteResGroup12], (instregex "MOVMSKPDrr")>;
1066def: InstRW<[SKLWriteResGroup12], (instregex "MOVMSKPSrr")>;
1067def: InstRW<[SKLWriteResGroup12], (instregex "MOVPDI2DIrr")>;
1068def: InstRW<[SKLWriteResGroup12], (instregex "MOVPQIto64rr")>;
1069def: InstRW<[SKLWriteResGroup12], (instregex "PMOVMSKBrr")>;
1070def: InstRW<[SKLWriteResGroup12], (instregex "UCOMISDrr")>;
1071def: InstRW<[SKLWriteResGroup12], (instregex "UCOMISSrr")>;
1072def: InstRW<[SKLWriteResGroup12], (instregex "VCOMISDrr")>;
1073def: InstRW<[SKLWriteResGroup12], (instregex "VCOMISSrr")>;
1074def: InstRW<[SKLWriteResGroup12], (instregex "VMOVMSKPDYrr")>;
1075def: InstRW<[SKLWriteResGroup12], (instregex "VMOVMSKPDrr")>;
1076def: InstRW<[SKLWriteResGroup12], (instregex "VMOVMSKPSYrr")>;
1077def: InstRW<[SKLWriteResGroup12], (instregex "VMOVMSKPSrr")>;
1078def: InstRW<[SKLWriteResGroup12], (instregex "VMOVPDI2DIrr")>;
1079def: InstRW<[SKLWriteResGroup12], (instregex "VMOVPQIto64rr")>;
1080def: InstRW<[SKLWriteResGroup12], (instregex "VPMOVMSKBYrr")>;
1081def: InstRW<[SKLWriteResGroup12], (instregex "VPMOVMSKBrr")>;
1082def: InstRW<[SKLWriteResGroup12], (instregex "VTESTPDYrr")>;
1083def: InstRW<[SKLWriteResGroup12], (instregex "VTESTPDrr")>;
1084def: InstRW<[SKLWriteResGroup12], (instregex "VTESTPSYrr")>;
1085def: InstRW<[SKLWriteResGroup12], (instregex "VTESTPSrr")>;
1086def: InstRW<[SKLWriteResGroup12], (instregex "VUCOMISDrr")>;
1087def: InstRW<[SKLWriteResGroup12], (instregex "VUCOMISSrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001088
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001089def SKLWriteResGroup13 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001090 let Latency = 2;
1091 let NumMicroOps = 2;
1092 let ResourceCycles = [2];
1093}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001094def: InstRW<[SKLWriteResGroup13], (instregex "MMX_MOVQ2DQrr")>;
1095def: InstRW<[SKLWriteResGroup13], (instregex "MMX_PINSRWirri")>;
1096def: InstRW<[SKLWriteResGroup13], (instregex "PINSRBrr")>;
1097def: InstRW<[SKLWriteResGroup13], (instregex "PINSRDrr")>;
1098def: InstRW<[SKLWriteResGroup13], (instregex "PINSRQrr")>;
1099def: InstRW<[SKLWriteResGroup13], (instregex "PINSRWrri")>;
1100def: InstRW<[SKLWriteResGroup13], (instregex "VPINSRBrr")>;
1101def: InstRW<[SKLWriteResGroup13], (instregex "VPINSRDrr")>;
1102def: InstRW<[SKLWriteResGroup13], (instregex "VPINSRQrr")>;
1103def: InstRW<[SKLWriteResGroup13], (instregex "VPINSRWrri")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001104
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001105def SKLWriteResGroup14 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001106 let Latency = 2;
1107 let NumMicroOps = 2;
1108 let ResourceCycles = [2];
1109}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001110def: InstRW<[SKLWriteResGroup14], (instregex "FDECSTP")>;
1111def: InstRW<[SKLWriteResGroup14], (instregex "MMX_MOVDQ2Qrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001112
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001113def SKLWriteResGroup15 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001114 let Latency = 2;
1115 let NumMicroOps = 2;
1116 let ResourceCycles = [2];
1117}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001118def: InstRW<[SKLWriteResGroup15], (instregex "CMOVA(16|32|64)rr")>;
1119def: InstRW<[SKLWriteResGroup15], (instregex "CMOVBE(16|32|64)rr")>;
1120def: InstRW<[SKLWriteResGroup15], (instregex "ROL(16|32|64)r1")>;
1121def: InstRW<[SKLWriteResGroup15], (instregex "ROL(16|32|64)ri")>;
1122def: InstRW<[SKLWriteResGroup15], (instregex "ROL8r1")>;
1123def: InstRW<[SKLWriteResGroup15], (instregex "ROL8ri")>;
1124def: InstRW<[SKLWriteResGroup15], (instregex "ROR(16|32|64)r1")>;
1125def: InstRW<[SKLWriteResGroup15], (instregex "ROR(16|32|64)ri")>;
1126def: InstRW<[SKLWriteResGroup15], (instregex "ROR8r1")>;
1127def: InstRW<[SKLWriteResGroup15], (instregex "ROR8ri")>;
1128def: InstRW<[SKLWriteResGroup15], (instregex "SETAr")>;
1129def: InstRW<[SKLWriteResGroup15], (instregex "SETBEr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001130
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001131def SKLWriteResGroup16 : SchedWriteRes<[SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001132 let Latency = 2;
1133 let NumMicroOps = 2;
1134 let ResourceCycles = [2];
1135}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001136def: InstRW<[SKLWriteResGroup16], (instregex "BLENDVPDrr0")>;
1137def: InstRW<[SKLWriteResGroup16], (instregex "BLENDVPSrr0")>;
1138def: InstRW<[SKLWriteResGroup16], (instregex "PBLENDVBrr0")>;
1139def: InstRW<[SKLWriteResGroup16], (instregex "VBLENDVPDYrr")>;
1140def: InstRW<[SKLWriteResGroup16], (instregex "VBLENDVPDrr")>;
1141def: InstRW<[SKLWriteResGroup16], (instregex "VBLENDVPSYrr")>;
1142def: InstRW<[SKLWriteResGroup16], (instregex "VBLENDVPSrr")>;
1143def: InstRW<[SKLWriteResGroup16], (instregex "VPBLENDVBYrr")>;
1144def: InstRW<[SKLWriteResGroup16], (instregex "VPBLENDVBrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001145
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001146def SKLWriteResGroup17 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001147 let Latency = 2;
1148 let NumMicroOps = 2;
1149 let ResourceCycles = [2];
1150}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001151def: InstRW<[SKLWriteResGroup17], (instregex "LFENCE")>;
1152def: InstRW<[SKLWriteResGroup17], (instregex "WAIT")>;
1153def: InstRW<[SKLWriteResGroup17], (instregex "XGETBV")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001154
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001155def SKLWriteResGroup18 : SchedWriteRes<[SKLPort0,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001156 let Latency = 2;
1157 let NumMicroOps = 2;
1158 let ResourceCycles = [1,1];
1159}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001160def: InstRW<[SKLWriteResGroup18], (instregex "MMX_MASKMOVQ64")>;
1161def: InstRW<[SKLWriteResGroup18], (instregex "VMASKMOVDQU")>;
1162def: InstRW<[SKLWriteResGroup18], (instregex "VMASKMOVPDYmr")>;
1163def: InstRW<[SKLWriteResGroup18], (instregex "VMASKMOVPDmr")>;
1164def: InstRW<[SKLWriteResGroup18], (instregex "VMASKMOVPSYmr")>;
1165def: InstRW<[SKLWriteResGroup18], (instregex "VMASKMOVPSmr")>;
1166def: InstRW<[SKLWriteResGroup18], (instregex "VPMASKMOVDYmr")>;
1167def: InstRW<[SKLWriteResGroup18], (instregex "VPMASKMOVDmr")>;
1168def: InstRW<[SKLWriteResGroup18], (instregex "VPMASKMOVQYmr")>;
1169def: InstRW<[SKLWriteResGroup18], (instregex "VPMASKMOVQmr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001170
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001171def SKLWriteResGroup19 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001172 let Latency = 2;
1173 let NumMicroOps = 2;
1174 let ResourceCycles = [1,1];
1175}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001176def: InstRW<[SKLWriteResGroup19], (instregex "PSLLDrr")>;
1177def: InstRW<[SKLWriteResGroup19], (instregex "PSLLQrr")>;
1178def: InstRW<[SKLWriteResGroup19], (instregex "PSLLWrr")>;
1179def: InstRW<[SKLWriteResGroup19], (instregex "PSRADrr")>;
1180def: InstRW<[SKLWriteResGroup19], (instregex "PSRAWrr")>;
1181def: InstRW<[SKLWriteResGroup19], (instregex "PSRLDrr")>;
1182def: InstRW<[SKLWriteResGroup19], (instregex "PSRLQrr")>;
1183def: InstRW<[SKLWriteResGroup19], (instregex "PSRLWrr")>;
1184def: InstRW<[SKLWriteResGroup19], (instregex "VPSLLDrr")>;
1185def: InstRW<[SKLWriteResGroup19], (instregex "VPSLLQrr")>;
1186def: InstRW<[SKLWriteResGroup19], (instregex "VPSLLWrr")>;
1187def: InstRW<[SKLWriteResGroup19], (instregex "VPSRADrr")>;
1188def: InstRW<[SKLWriteResGroup19], (instregex "VPSRAWrr")>;
1189def: InstRW<[SKLWriteResGroup19], (instregex "VPSRLDrr")>;
1190def: InstRW<[SKLWriteResGroup19], (instregex "VPSRLQrr")>;
1191def: InstRW<[SKLWriteResGroup19], (instregex "VPSRLWrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001192
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001193def SKLWriteResGroup20 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001194 let Latency = 2;
1195 let NumMicroOps = 2;
1196 let ResourceCycles = [1,1];
1197}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001198def: InstRW<[SKLWriteResGroup20], (instregex "CLFLUSH")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001199
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001200def SKLWriteResGroup21 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001201 let Latency = 2;
1202 let NumMicroOps = 2;
1203 let ResourceCycles = [1,1];
1204}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001205def: InstRW<[SKLWriteResGroup21], (instregex "SFENCE")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001206
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001207def SKLWriteResGroup22 : SchedWriteRes<[SKLPort06,SKLPort15]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001208 let Latency = 2;
1209 let NumMicroOps = 2;
1210 let ResourceCycles = [1,1];
1211}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001212def: InstRW<[SKLWriteResGroup22], (instregex "BEXTR32rr")>;
1213def: InstRW<[SKLWriteResGroup22], (instregex "BEXTR64rr")>;
1214def: InstRW<[SKLWriteResGroup22], (instregex "BSWAP(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001215
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001216def SKLWriteResGroup23 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001217 let Latency = 2;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001218 let NumMicroOps = 2;
1219 let ResourceCycles = [1,1];
1220}
1221def: InstRW<[SKLWriteResGroup23], (instregex "ADC8i8")>;
1222def: InstRW<[SKLWriteResGroup23], (instregex "ADC8ri")>;
1223def: InstRW<[SKLWriteResGroup23], (instregex "CWD")>;
1224def: InstRW<[SKLWriteResGroup23], (instregex "JRCXZ")>;
1225def: InstRW<[SKLWriteResGroup23], (instregex "SBB8i8")>;
1226def: InstRW<[SKLWriteResGroup23], (instregex "SBB8ri")>;
1227
1228def SKLWriteResGroup24 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237]> {
1229 let Latency = 2;
1230 let NumMicroOps = 3;
1231 let ResourceCycles = [1,1,1];
1232}
1233def: InstRW<[SKLWriteResGroup24], (instregex "EXTRACTPSmr")>;
1234def: InstRW<[SKLWriteResGroup24], (instregex "PEXTRBmr")>;
1235def: InstRW<[SKLWriteResGroup24], (instregex "PEXTRDmr")>;
1236def: InstRW<[SKLWriteResGroup24], (instregex "PEXTRQmr")>;
1237def: InstRW<[SKLWriteResGroup24], (instregex "PEXTRWmr")>;
1238def: InstRW<[SKLWriteResGroup24], (instregex "STMXCSR")>;
1239def: InstRW<[SKLWriteResGroup24], (instregex "VEXTRACTPSmr")>;
1240def: InstRW<[SKLWriteResGroup24], (instregex "VPEXTRBmr")>;
1241def: InstRW<[SKLWriteResGroup24], (instregex "VPEXTRDmr")>;
1242def: InstRW<[SKLWriteResGroup24], (instregex "VPEXTRQmr")>;
1243def: InstRW<[SKLWriteResGroup24], (instregex "VPEXTRWmr")>;
1244def: InstRW<[SKLWriteResGroup24], (instregex "VSTMXCSR")>;
1245
1246def SKLWriteResGroup25 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237]> {
1247 let Latency = 2;
1248 let NumMicroOps = 3;
1249 let ResourceCycles = [1,1,1];
1250}
1251def: InstRW<[SKLWriteResGroup25], (instregex "FNSTCW16m")>;
1252
1253def SKLWriteResGroup26 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06]> {
1254 let Latency = 2;
1255 let NumMicroOps = 3;
1256 let ResourceCycles = [1,1,1];
1257}
1258def: InstRW<[SKLWriteResGroup26], (instregex "SETAEm")>;
1259def: InstRW<[SKLWriteResGroup26], (instregex "SETBm")>;
1260def: InstRW<[SKLWriteResGroup26], (instregex "SETEm")>;
1261def: InstRW<[SKLWriteResGroup26], (instregex "SETGEm")>;
1262def: InstRW<[SKLWriteResGroup26], (instregex "SETGm")>;
1263def: InstRW<[SKLWriteResGroup26], (instregex "SETLEm")>;
1264def: InstRW<[SKLWriteResGroup26], (instregex "SETLm")>;
1265def: InstRW<[SKLWriteResGroup26], (instregex "SETNEm")>;
1266def: InstRW<[SKLWriteResGroup26], (instregex "SETNOm")>;
1267def: InstRW<[SKLWriteResGroup26], (instregex "SETNPm")>;
1268def: InstRW<[SKLWriteResGroup26], (instregex "SETNSm")>;
1269def: InstRW<[SKLWriteResGroup26], (instregex "SETOm")>;
1270def: InstRW<[SKLWriteResGroup26], (instregex "SETPm")>;
1271def: InstRW<[SKLWriteResGroup26], (instregex "SETSm")>;
1272
1273def SKLWriteResGroup27 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort15]> {
1274 let Latency = 2;
1275 let NumMicroOps = 3;
1276 let ResourceCycles = [1,1,1];
1277}
1278def: InstRW<[SKLWriteResGroup27], (instregex "MOVBE(16|32|64)mr")>;
1279
1280def SKLWriteResGroup28 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
1281 let Latency = 2;
1282 let NumMicroOps = 3;
1283 let ResourceCycles = [1,1,1];
1284}
Craig Topper391c6f92017-12-10 01:24:08 +00001285def: InstRW<[SKLWriteResGroup28], (instregex "PUSH(16|32|64)r(mr)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001286def: InstRW<[SKLWriteResGroup28], (instregex "PUSH64i8")>;
1287def: InstRW<[SKLWriteResGroup28], (instregex "STOSB")>;
1288def: InstRW<[SKLWriteResGroup28], (instregex "STOSL")>;
1289def: InstRW<[SKLWriteResGroup28], (instregex "STOSQ")>;
1290def: InstRW<[SKLWriteResGroup28], (instregex "STOSW")>;
1291
1292def SKLWriteResGroup29 : SchedWriteRes<[SKLPort1]> {
1293 let Latency = 3;
1294 let NumMicroOps = 1;
1295 let ResourceCycles = [1];
1296}
1297def: InstRW<[SKLWriteResGroup29], (instregex "BSF(16|32|64)rr")>;
1298def: InstRW<[SKLWriteResGroup29], (instregex "BSR(16|32|64)rr")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001299def: InstRW<[SKLWriteResGroup29], (instregex "IMUL64rr(i8)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001300def: InstRW<[SKLWriteResGroup29], (instregex "IMUL8r")>;
1301def: InstRW<[SKLWriteResGroup29], (instregex "LZCNT(16|32|64)rr")>;
1302def: InstRW<[SKLWriteResGroup29], (instregex "MUL8r")>;
1303def: InstRW<[SKLWriteResGroup29], (instregex "PDEP32rr")>;
1304def: InstRW<[SKLWriteResGroup29], (instregex "PDEP64rr")>;
1305def: InstRW<[SKLWriteResGroup29], (instregex "PEXT32rr")>;
1306def: InstRW<[SKLWriteResGroup29], (instregex "PEXT64rr")>;
1307def: InstRW<[SKLWriteResGroup29], (instregex "POPCNT(16|32|64)rr")>;
1308def: InstRW<[SKLWriteResGroup29], (instregex "SHLD(16|32|64)rri8")>;
1309def: InstRW<[SKLWriteResGroup29], (instregex "SHRD(16|32|64)rri8")>;
1310def: InstRW<[SKLWriteResGroup29], (instregex "TZCNT(16|32|64)rr")>;
1311
1312def SKLWriteResGroup29_16 : SchedWriteRes<[SKLPort1, SKLPort0156]> {
1313 let Latency = 3;
1314 let NumMicroOps = 2;
1315 let ResourceCycles = [1,1];
1316}
Craig Topper391c6f92017-12-10 01:24:08 +00001317def: InstRW<[SKLWriteResGroup29_16], (instregex "IMUL16rr(i8)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001318
1319def SKLWriteResGroup29_32 : SchedWriteRes<[SKLPort1]> {
1320 let Latency = 3;
1321 let NumMicroOps = 1;
1322}
Craig Topper391c6f92017-12-10 01:24:08 +00001323def: InstRW<[SKLWriteResGroup29_32], (instregex "IMUL32rr(i8)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001324
1325def SKLWriteResGroup30 : SchedWriteRes<[SKLPort5]> {
1326 let Latency = 3;
1327 let NumMicroOps = 1;
1328 let ResourceCycles = [1];
1329}
1330def: InstRW<[SKLWriteResGroup30], (instregex "ADD_FPrST0")>;
1331def: InstRW<[SKLWriteResGroup30], (instregex "ADD_FST0r")>;
1332def: InstRW<[SKLWriteResGroup30], (instregex "ADD_FrST0")>;
1333def: InstRW<[SKLWriteResGroup30], (instregex "MMX_PSADBWirr")>;
1334def: InstRW<[SKLWriteResGroup30], (instregex "PCMPGTQrr")>;
1335def: InstRW<[SKLWriteResGroup30], (instregex "PSADBWrr")>;
1336def: InstRW<[SKLWriteResGroup30], (instregex "SUBR_FPrST0")>;
1337def: InstRW<[SKLWriteResGroup30], (instregex "SUBR_FST0r")>;
1338def: InstRW<[SKLWriteResGroup30], (instregex "SUBR_FrST0")>;
1339def: InstRW<[SKLWriteResGroup30], (instregex "SUB_FPrST0")>;
1340def: InstRW<[SKLWriteResGroup30], (instregex "SUB_FST0r")>;
1341def: InstRW<[SKLWriteResGroup30], (instregex "SUB_FrST0")>;
1342def: InstRW<[SKLWriteResGroup30], (instregex "VBROADCASTSDYrr")>;
1343def: InstRW<[SKLWriteResGroup30], (instregex "VBROADCASTSSYrr")>;
1344def: InstRW<[SKLWriteResGroup30], (instregex "VEXTRACTF128rr")>;
1345def: InstRW<[SKLWriteResGroup30], (instregex "VEXTRACTI128rr")>;
1346def: InstRW<[SKLWriteResGroup30], (instregex "VINSERTF128rr")>;
1347def: InstRW<[SKLWriteResGroup30], (instregex "VINSERTI128rr")>;
1348def: InstRW<[SKLWriteResGroup30], (instregex "VPBROADCASTBYrr")>;
1349def: InstRW<[SKLWriteResGroup30], (instregex "VPBROADCASTBrr")>;
1350def: InstRW<[SKLWriteResGroup30], (instregex "VPBROADCASTDYrr")>;
1351def: InstRW<[SKLWriteResGroup30], (instregex "VPBROADCASTQYrr")>;
1352def: InstRW<[SKLWriteResGroup30], (instregex "VPBROADCASTWYrr")>;
1353def: InstRW<[SKLWriteResGroup30], (instregex "VPBROADCASTWrr")>;
1354def: InstRW<[SKLWriteResGroup30], (instregex "VPCMPGTQYrr")>;
1355def: InstRW<[SKLWriteResGroup30], (instregex "VPCMPGTQrr")>;
1356def: InstRW<[SKLWriteResGroup30], (instregex "VPERM2F128rr")>;
1357def: InstRW<[SKLWriteResGroup30], (instregex "VPERM2I128rr")>;
1358def: InstRW<[SKLWriteResGroup30], (instregex "VPERMDYrr")>;
1359def: InstRW<[SKLWriteResGroup30], (instregex "VPERMPDYri")>;
1360def: InstRW<[SKLWriteResGroup30], (instregex "VPERMPSYrr")>;
1361def: InstRW<[SKLWriteResGroup30], (instregex "VPERMQYri")>;
1362def: InstRW<[SKLWriteResGroup30], (instregex "VPMOVSXBDYrr")>;
1363def: InstRW<[SKLWriteResGroup30], (instregex "VPMOVSXBQYrr")>;
1364def: InstRW<[SKLWriteResGroup30], (instregex "VPMOVSXBWYrr")>;
1365def: InstRW<[SKLWriteResGroup30], (instregex "VPMOVSXDQYrr")>;
1366def: InstRW<[SKLWriteResGroup30], (instregex "VPMOVSXWDYrr")>;
1367def: InstRW<[SKLWriteResGroup30], (instregex "VPMOVSXWQYrr")>;
1368def: InstRW<[SKLWriteResGroup30], (instregex "VPMOVZXBDYrr")>;
1369def: InstRW<[SKLWriteResGroup30], (instregex "VPMOVZXBQYrr")>;
1370def: InstRW<[SKLWriteResGroup30], (instregex "VPMOVZXBWYrr")>;
1371def: InstRW<[SKLWriteResGroup30], (instregex "VPMOVZXDQYrr")>;
1372def: InstRW<[SKLWriteResGroup30], (instregex "VPMOVZXWDYrr")>;
1373def: InstRW<[SKLWriteResGroup30], (instregex "VPMOVZXWQYrr")>;
1374def: InstRW<[SKLWriteResGroup30], (instregex "VPSADBWYrr")>;
1375def: InstRW<[SKLWriteResGroup30], (instregex "VPSADBWrr")>;
1376
1377def SKLWriteResGroup31 : SchedWriteRes<[SKLPort0,SKLPort5]> {
1378 let Latency = 3;
1379 let NumMicroOps = 2;
1380 let ResourceCycles = [1,1];
1381}
1382def: InstRW<[SKLWriteResGroup31], (instregex "EXTRACTPSrr")>;
1383def: InstRW<[SKLWriteResGroup31], (instregex "MMX_PEXTRWirri")>;
1384def: InstRW<[SKLWriteResGroup31], (instregex "PEXTRBrr")>;
1385def: InstRW<[SKLWriteResGroup31], (instregex "PEXTRDrr")>;
1386def: InstRW<[SKLWriteResGroup31], (instregex "PEXTRQrr")>;
1387def: InstRW<[SKLWriteResGroup31], (instregex "PEXTRWri")>;
1388def: InstRW<[SKLWriteResGroup31], (instregex "PEXTRWrr_REV")>;
1389def: InstRW<[SKLWriteResGroup31], (instregex "PTESTrr")>;
1390def: InstRW<[SKLWriteResGroup31], (instregex "VEXTRACTPSrr")>;
1391def: InstRW<[SKLWriteResGroup31], (instregex "VPEXTRBrr")>;
1392def: InstRW<[SKLWriteResGroup31], (instregex "VPEXTRDrr")>;
1393def: InstRW<[SKLWriteResGroup31], (instregex "VPEXTRQrr")>;
1394def: InstRW<[SKLWriteResGroup31], (instregex "VPEXTRWri")>;
1395def: InstRW<[SKLWriteResGroup31], (instregex "VPEXTRWrr_REV")>;
1396def: InstRW<[SKLWriteResGroup31], (instregex "VPTESTYrr")>;
1397def: InstRW<[SKLWriteResGroup31], (instregex "VPTESTrr")>;
1398
1399def SKLWriteResGroup32 : SchedWriteRes<[SKLPort0,SKLPort0156]> {
1400 let Latency = 3;
1401 let NumMicroOps = 2;
1402 let ResourceCycles = [1,1];
1403}
1404def: InstRW<[SKLWriteResGroup32], (instregex "FNSTSW16r")>;
1405
1406def SKLWriteResGroup33 : SchedWriteRes<[SKLPort06]> {
1407 let Latency = 3;
1408 let NumMicroOps = 3;
1409 let ResourceCycles = [3];
1410}
1411def: InstRW<[SKLWriteResGroup33], (instregex "ROL(16|32|64)rCL")>;
1412def: InstRW<[SKLWriteResGroup33], (instregex "ROL8rCL")>;
1413def: InstRW<[SKLWriteResGroup33], (instregex "ROR(16|32|64)rCL")>;
1414def: InstRW<[SKLWriteResGroup33], (instregex "ROR8rCL")>;
1415def: InstRW<[SKLWriteResGroup33], (instregex "SAR(16|32|64)rCL")>;
1416def: InstRW<[SKLWriteResGroup33], (instregex "SAR8rCL")>;
1417def: InstRW<[SKLWriteResGroup33], (instregex "SHL(16|32|64)rCL")>;
1418def: InstRW<[SKLWriteResGroup33], (instregex "SHL8rCL")>;
1419def: InstRW<[SKLWriteResGroup33], (instregex "SHR(16|32|64)rCL")>;
1420def: InstRW<[SKLWriteResGroup33], (instregex "SHR8rCL")>;
1421
1422def SKLWriteResGroup34 : SchedWriteRes<[SKLPort0156]> {
1423 let Latency = 3;
1424 let NumMicroOps = 3;
1425 let ResourceCycles = [3];
1426}
1427def: InstRW<[SKLWriteResGroup34], (instregex "XADD(16|32|64)rr")>;
1428def: InstRW<[SKLWriteResGroup34], (instregex "XADD8rr")>;
1429def: InstRW<[SKLWriteResGroup34], (instregex "XCHG8rr")>;
1430
1431def SKLWriteResGroup35 : SchedWriteRes<[SKLPort0,SKLPort5]> {
1432 let Latency = 3;
1433 let NumMicroOps = 3;
1434 let ResourceCycles = [1,2];
1435}
1436def: InstRW<[SKLWriteResGroup35], (instregex "MMX_PHADDSWrr64")>;
1437def: InstRW<[SKLWriteResGroup35], (instregex "MMX_PHSUBSWrr64")>;
1438
1439def SKLWriteResGroup36 : SchedWriteRes<[SKLPort5,SKLPort01]> {
1440 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001441 let NumMicroOps = 3;
1442 let ResourceCycles = [2,1];
1443}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001444def: InstRW<[SKLWriteResGroup36], (instregex "PHADDSWrr128")>;
1445def: InstRW<[SKLWriteResGroup36], (instregex "PHSUBSWrr128")>;
1446def: InstRW<[SKLWriteResGroup36], (instregex "VPHADDSWrr128")>;
1447def: InstRW<[SKLWriteResGroup36], (instregex "VPHADDSWrr256")>;
1448def: InstRW<[SKLWriteResGroup36], (instregex "VPHSUBSWrr128")>;
1449def: InstRW<[SKLWriteResGroup36], (instregex "VPHSUBSWrr256")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001450
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001451def SKLWriteResGroup37 : SchedWriteRes<[SKLPort5,SKLPort05]> {
1452 let Latency = 3;
1453 let NumMicroOps = 3;
1454 let ResourceCycles = [2,1];
1455}
1456def: InstRW<[SKLWriteResGroup37], (instregex "MMX_PHADDWrr64")>;
1457def: InstRW<[SKLWriteResGroup37], (instregex "MMX_PHADDrr64")>;
1458def: InstRW<[SKLWriteResGroup37], (instregex "MMX_PHSUBDrr64")>;
1459def: InstRW<[SKLWriteResGroup37], (instregex "MMX_PHSUBWrr64")>;
1460
1461def SKLWriteResGroup38 : SchedWriteRes<[SKLPort5,SKLPort015]> {
1462 let Latency = 3;
1463 let NumMicroOps = 3;
1464 let ResourceCycles = [2,1];
1465}
1466def: InstRW<[SKLWriteResGroup38], (instregex "PHADDDrr")>;
1467def: InstRW<[SKLWriteResGroup38], (instregex "PHADDWrr")>;
1468def: InstRW<[SKLWriteResGroup38], (instregex "PHSUBDrr")>;
1469def: InstRW<[SKLWriteResGroup38], (instregex "PHSUBWrr")>;
1470def: InstRW<[SKLWriteResGroup38], (instregex "VPHADDDYrr")>;
1471def: InstRW<[SKLWriteResGroup38], (instregex "VPHADDDrr")>;
1472def: InstRW<[SKLWriteResGroup38], (instregex "VPHADDWYrr")>;
1473def: InstRW<[SKLWriteResGroup38], (instregex "VPHADDWrr")>;
1474def: InstRW<[SKLWriteResGroup38], (instregex "VPHSUBDYrr")>;
1475def: InstRW<[SKLWriteResGroup38], (instregex "VPHSUBDrr")>;
1476def: InstRW<[SKLWriteResGroup38], (instregex "VPHSUBWYrr")>;
1477def: InstRW<[SKLWriteResGroup38], (instregex "VPHSUBWrr")>;
1478
1479def SKLWriteResGroup39 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
1480 let Latency = 3;
1481 let NumMicroOps = 3;
1482 let ResourceCycles = [2,1];
1483}
1484def: InstRW<[SKLWriteResGroup39], (instregex "MMX_PACKSSDWirr")>;
1485def: InstRW<[SKLWriteResGroup39], (instregex "MMX_PACKSSWBirr")>;
1486def: InstRW<[SKLWriteResGroup39], (instregex "MMX_PACKUSWBirr")>;
1487
1488def SKLWriteResGroup40 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
1489 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001490 let NumMicroOps = 3;
1491 let ResourceCycles = [1,2];
1492}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001493def: InstRW<[SKLWriteResGroup40], (instregex "CLD")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001494
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001495def SKLWriteResGroup41 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
1496 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001497 let NumMicroOps = 3;
1498 let ResourceCycles = [1,2];
1499}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001500def: InstRW<[SKLWriteResGroup41], (instregex "MFENCE")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001501
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001502def SKLWriteResGroup42 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
1503 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001504 let NumMicroOps = 3;
1505 let ResourceCycles = [1,2];
1506}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001507def: InstRW<[SKLWriteResGroup42], (instregex "RCL(16|32|64)r1")>;
1508def: InstRW<[SKLWriteResGroup42], (instregex "RCL(16|32|64)ri")>;
1509def: InstRW<[SKLWriteResGroup42], (instregex "RCL8r1")>;
1510def: InstRW<[SKLWriteResGroup42], (instregex "RCL8ri")>;
1511def: InstRW<[SKLWriteResGroup42], (instregex "RCR(16|32|64)r1")>;
1512def: InstRW<[SKLWriteResGroup42], (instregex "RCR(16|32|64)ri")>;
1513def: InstRW<[SKLWriteResGroup42], (instregex "RCR8r1")>;
1514def: InstRW<[SKLWriteResGroup42], (instregex "RCR8ri")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001515
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001516def SKLWriteResGroup43 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort237]> {
1517 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001518 let NumMicroOps = 3;
1519 let ResourceCycles = [1,1,1];
1520}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001521def: InstRW<[SKLWriteResGroup43], (instregex "FNSTSWm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001522
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001523def SKLWriteResGroup44 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06]> {
1524 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001525 let NumMicroOps = 4;
1526 let ResourceCycles = [1,1,2];
1527}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001528def: InstRW<[SKLWriteResGroup44], (instregex "SETAm")>;
1529def: InstRW<[SKLWriteResGroup44], (instregex "SETBEm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001530
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001531def SKLWriteResGroup45 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237,SKLPort0156]> {
1532 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001533 let NumMicroOps = 4;
1534 let ResourceCycles = [1,1,1,1];
1535}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001536def: InstRW<[SKLWriteResGroup45], (instregex "CALL(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001537
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001538def SKLWriteResGroup46 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06,SKLPort0156]> {
1539 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001540 let NumMicroOps = 4;
1541 let ResourceCycles = [1,1,1,1];
1542}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001543def: InstRW<[SKLWriteResGroup46], (instregex "CALL64pcrel32")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001544
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001545def SKLWriteResGroup47 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001546 let Latency = 4;
1547 let NumMicroOps = 1;
1548 let ResourceCycles = [1];
1549}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001550def: InstRW<[SKLWriteResGroup47], (instregex "AESDECLASTrr")>;
1551def: InstRW<[SKLWriteResGroup47], (instregex "AESDECrr")>;
1552def: InstRW<[SKLWriteResGroup47], (instregex "AESENCLASTrr")>;
1553def: InstRW<[SKLWriteResGroup47], (instregex "AESENCrr")>;
1554def: InstRW<[SKLWriteResGroup47], (instregex "MMX_PMADDUBSWrr64")>;
1555def: InstRW<[SKLWriteResGroup47], (instregex "MMX_PMADDWDirr")>;
1556def: InstRW<[SKLWriteResGroup47], (instregex "MMX_PMULHRSWrr64")>;
1557def: InstRW<[SKLWriteResGroup47], (instregex "MMX_PMULHUWirr")>;
1558def: InstRW<[SKLWriteResGroup47], (instregex "MMX_PMULHWirr")>;
1559def: InstRW<[SKLWriteResGroup47], (instregex "MMX_PMULLWirr")>;
1560def: InstRW<[SKLWriteResGroup47], (instregex "MMX_PMULUDQirr")>;
1561def: InstRW<[SKLWriteResGroup47], (instregex "MUL_FPrST0")>;
1562def: InstRW<[SKLWriteResGroup47], (instregex "MUL_FST0r")>;
1563def: InstRW<[SKLWriteResGroup47], (instregex "MUL_FrST0")>;
1564def: InstRW<[SKLWriteResGroup47], (instregex "RCPPSr")>;
1565def: InstRW<[SKLWriteResGroup47], (instregex "RCPSSr")>;
1566def: InstRW<[SKLWriteResGroup47], (instregex "RSQRTPSr")>;
1567def: InstRW<[SKLWriteResGroup47], (instregex "RSQRTSSr")>;
1568def: InstRW<[SKLWriteResGroup47], (instregex "VAESDECLASTrr")>;
1569def: InstRW<[SKLWriteResGroup47], (instregex "VAESDECrr")>;
1570def: InstRW<[SKLWriteResGroup47], (instregex "VAESENCLASTrr")>;
1571def: InstRW<[SKLWriteResGroup47], (instregex "VAESENCrr")>;
1572def: InstRW<[SKLWriteResGroup47], (instregex "VRCPPSYr")>;
1573def: InstRW<[SKLWriteResGroup47], (instregex "VRCPPSr")>;
1574def: InstRW<[SKLWriteResGroup47], (instregex "VRCPSSr")>;
1575def: InstRW<[SKLWriteResGroup47], (instregex "VRSQRTPSYr")>;
1576def: InstRW<[SKLWriteResGroup47], (instregex "VRSQRTPSr")>;
1577def: InstRW<[SKLWriteResGroup47], (instregex "VRSQRTSSr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001578
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001579def SKLWriteResGroup48 : SchedWriteRes<[SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001580 let Latency = 4;
1581 let NumMicroOps = 1;
1582 let ResourceCycles = [1];
1583}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001584def: InstRW<[SKLWriteResGroup48], (instregex "ADDPDrr")>;
1585def: InstRW<[SKLWriteResGroup48], (instregex "ADDPSrr")>;
1586def: InstRW<[SKLWriteResGroup48], (instregex "ADDSDrr")>;
1587def: InstRW<[SKLWriteResGroup48], (instregex "ADDSSrr")>;
1588def: InstRW<[SKLWriteResGroup48], (instregex "ADDSUBPDrr")>;
1589def: InstRW<[SKLWriteResGroup48], (instregex "ADDSUBPSrr")>;
1590def: InstRW<[SKLWriteResGroup48], (instregex "MULPDrr")>;
1591def: InstRW<[SKLWriteResGroup48], (instregex "MULPSrr")>;
1592def: InstRW<[SKLWriteResGroup48], (instregex "MULSDrr")>;
1593def: InstRW<[SKLWriteResGroup48], (instregex "MULSSrr")>;
1594def: InstRW<[SKLWriteResGroup48], (instregex "SUBPDrr")>;
1595def: InstRW<[SKLWriteResGroup48], (instregex "SUBPSrr")>;
1596def: InstRW<[SKLWriteResGroup48], (instregex "SUBSDrr")>;
1597def: InstRW<[SKLWriteResGroup48], (instregex "SUBSSrr")>;
1598def: InstRW<[SKLWriteResGroup48], (instregex "VADDPDYrr")>;
1599def: InstRW<[SKLWriteResGroup48], (instregex "VADDPDrr")>;
1600def: InstRW<[SKLWriteResGroup48], (instregex "VADDPSYrr")>;
1601def: InstRW<[SKLWriteResGroup48], (instregex "VADDPSrr")>;
1602def: InstRW<[SKLWriteResGroup48], (instregex "VADDSDrr")>;
1603def: InstRW<[SKLWriteResGroup48], (instregex "VADDSSrr")>;
1604def: InstRW<[SKLWriteResGroup48], (instregex "VADDSUBPDYrr")>;
1605def: InstRW<[SKLWriteResGroup48], (instregex "VADDSUBPDrr")>;
1606def: InstRW<[SKLWriteResGroup48], (instregex "VADDSUBPSYrr")>;
1607def: InstRW<[SKLWriteResGroup48], (instregex "VADDSUBPSrr")>;
1608def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD132PDYr")>;
1609def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD132PDr")>;
1610def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD132PSYr")>;
1611def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD132PSr")>;
1612def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD132SDr")>;
1613def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD132SSr")>;
1614def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD213PDYr")>;
1615def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD213PDr")>;
1616def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD213PSYr")>;
1617def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD213PSr")>;
1618def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD213SDr")>;
1619def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD213SSr")>;
1620def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD231PDYr")>;
1621def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD231PDr")>;
1622def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD231PSYr")>;
1623def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD231PSr")>;
1624def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD231SDr")>;
1625def: InstRW<[SKLWriteResGroup48], (instregex "VFMADD231SSr")>;
1626def: InstRW<[SKLWriteResGroup48], (instregex "VFMADDSUB132PDYr")>;
1627def: InstRW<[SKLWriteResGroup48], (instregex "VFMADDSUB132PDr")>;
1628def: InstRW<[SKLWriteResGroup48], (instregex "VFMADDSUB132PSYr")>;
1629def: InstRW<[SKLWriteResGroup48], (instregex "VFMADDSUB132PSr")>;
1630def: InstRW<[SKLWriteResGroup48], (instregex "VFMADDSUB213PDYr")>;
1631def: InstRW<[SKLWriteResGroup48], (instregex "VFMADDSUB213PDr")>;
1632def: InstRW<[SKLWriteResGroup48], (instregex "VFMADDSUB213PSYr")>;
1633def: InstRW<[SKLWriteResGroup48], (instregex "VFMADDSUB213PSr")>;
1634def: InstRW<[SKLWriteResGroup48], (instregex "VFMADDSUB231PDYr")>;
1635def: InstRW<[SKLWriteResGroup48], (instregex "VFMADDSUB231PDr")>;
1636def: InstRW<[SKLWriteResGroup48], (instregex "VFMADDSUB231PSYr")>;
1637def: InstRW<[SKLWriteResGroup48], (instregex "VFMADDSUB231PSr")>;
1638def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB132PDYr")>;
1639def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB132PDr")>;
1640def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB132PSYr")>;
1641def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB132PSr")>;
1642def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB132SDr")>;
1643def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB132SSr")>;
1644def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB213PDYr")>;
1645def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB213PDr")>;
1646def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB213PSYr")>;
1647def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB213PSr")>;
1648def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB213SDr")>;
1649def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB213SSr")>;
1650def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB231PDYr")>;
1651def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB231PDr")>;
1652def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB231PSYr")>;
1653def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB231PSr")>;
1654def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB231SDr")>;
1655def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUB231SSr")>;
1656def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUBADD132PDYr")>;
1657def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUBADD132PDr")>;
1658def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUBADD132PSYr")>;
1659def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUBADD132PSr")>;
1660def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUBADD213PDYr")>;
1661def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUBADD213PDr")>;
1662def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUBADD213PSYr")>;
1663def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUBADD213PSr")>;
1664def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUBADD231PDYr")>;
1665def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUBADD231PDr")>;
1666def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUBADD231PSYr")>;
1667def: InstRW<[SKLWriteResGroup48], (instregex "VFMSUBADD231PSr")>;
1668def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD132PDYr")>;
1669def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD132PDr")>;
1670def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD132PSYr")>;
1671def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD132PSr")>;
1672def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD132SDr")>;
1673def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD132SSr")>;
1674def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD213PDYr")>;
1675def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD213PDr")>;
1676def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD213PSYr")>;
1677def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD213PSr")>;
1678def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD213SDr")>;
1679def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD213SSr")>;
1680def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD231PDYr")>;
1681def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD231PDr")>;
1682def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD231PSYr")>;
1683def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD231PSr")>;
1684def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD231SDr")>;
1685def: InstRW<[SKLWriteResGroup48], (instregex "VFNMADD231SSr")>;
1686def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB132PDYr")>;
1687def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB132PDr")>;
1688def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB132PSYr")>;
1689def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB132PSr")>;
1690def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB132SDr")>;
1691def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB132SSr")>;
1692def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB213PDYr")>;
1693def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB213PDr")>;
1694def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB213PSYr")>;
1695def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB213PSr")>;
1696def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB213SDr")>;
1697def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB213SSr")>;
1698def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB231PDYr")>;
1699def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB231PDr")>;
1700def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB231PSYr")>;
1701def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB231PSr")>;
1702def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB231SDr")>;
1703def: InstRW<[SKLWriteResGroup48], (instregex "VFNMSUB231SSr")>;
1704def: InstRW<[SKLWriteResGroup48], (instregex "VMULPDYrr")>;
1705def: InstRW<[SKLWriteResGroup48], (instregex "VMULPDrr")>;
1706def: InstRW<[SKLWriteResGroup48], (instregex "VMULPSYrr")>;
1707def: InstRW<[SKLWriteResGroup48], (instregex "VMULPSrr")>;
1708def: InstRW<[SKLWriteResGroup48], (instregex "VMULSDrr")>;
1709def: InstRW<[SKLWriteResGroup48], (instregex "VMULSSrr")>;
1710def: InstRW<[SKLWriteResGroup48], (instregex "VSUBPDYrr")>;
1711def: InstRW<[SKLWriteResGroup48], (instregex "VSUBPDrr")>;
1712def: InstRW<[SKLWriteResGroup48], (instregex "VSUBPSYrr")>;
1713def: InstRW<[SKLWriteResGroup48], (instregex "VSUBPSrr")>;
1714def: InstRW<[SKLWriteResGroup48], (instregex "VSUBSDrr")>;
1715def: InstRW<[SKLWriteResGroup48], (instregex "VSUBSSrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001716
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001717def SKLWriteResGroup49 : SchedWriteRes<[SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001718 let Latency = 4;
1719 let NumMicroOps = 1;
1720 let ResourceCycles = [1];
1721}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001722def: InstRW<[SKLWriteResGroup49], (instregex "CMPPDrri")>;
1723def: InstRW<[SKLWriteResGroup49], (instregex "CMPPSrri")>;
1724def: InstRW<[SKLWriteResGroup49], (instregex "CMPSSrr")>;
1725def: InstRW<[SKLWriteResGroup49], (instregex "CVTDQ2PSrr")>;
1726def: InstRW<[SKLWriteResGroup49], (instregex "CVTPS2DQrr")>;
1727def: InstRW<[SKLWriteResGroup49], (instregex "CVTTPS2DQrr")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00001728def: InstRW<[SKLWriteResGroup49], (instregex "MAX(C?)PDrr")>;
1729def: InstRW<[SKLWriteResGroup49], (instregex "MAX(C?)PSrr")>;
1730def: InstRW<[SKLWriteResGroup49], (instregex "MAX(C?)SDrr")>;
1731def: InstRW<[SKLWriteResGroup49], (instregex "MAX(C?)SSrr")>;
1732def: InstRW<[SKLWriteResGroup49], (instregex "MIN(C?)PDrr")>;
1733def: InstRW<[SKLWriteResGroup49], (instregex "MIN(C?)PSrr")>;
1734def: InstRW<[SKLWriteResGroup49], (instregex "MIN(C?)SDrr")>;
1735def: InstRW<[SKLWriteResGroup49], (instregex "MIN(C?)SSrr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001736def: InstRW<[SKLWriteResGroup49], (instregex "PHMINPOSUWrr128")>;
1737def: InstRW<[SKLWriteResGroup49], (instregex "PMADDUBSWrr")>;
1738def: InstRW<[SKLWriteResGroup49], (instregex "PMADDWDrr")>;
1739def: InstRW<[SKLWriteResGroup49], (instregex "PMULDQrr")>;
1740def: InstRW<[SKLWriteResGroup49], (instregex "PMULHRSWrr")>;
1741def: InstRW<[SKLWriteResGroup49], (instregex "PMULHUWrr")>;
1742def: InstRW<[SKLWriteResGroup49], (instregex "PMULHWrr")>;
1743def: InstRW<[SKLWriteResGroup49], (instregex "PMULLWrr")>;
1744def: InstRW<[SKLWriteResGroup49], (instregex "PMULUDQrr")>;
1745def: InstRW<[SKLWriteResGroup49], (instregex "VCMPPDYrri")>;
1746def: InstRW<[SKLWriteResGroup49], (instregex "VCMPPDrri")>;
1747def: InstRW<[SKLWriteResGroup49], (instregex "VCMPPSYrri")>;
1748def: InstRW<[SKLWriteResGroup49], (instregex "VCMPPSrri")>;
1749def: InstRW<[SKLWriteResGroup49], (instregex "VCMPSDrr")>;
1750def: InstRW<[SKLWriteResGroup49], (instregex "VCMPSSrr")>;
1751def: InstRW<[SKLWriteResGroup49], (instregex "VCVTDQ2PSYrr")>;
1752def: InstRW<[SKLWriteResGroup49], (instregex "VCVTDQ2PSrr")>;
1753def: InstRW<[SKLWriteResGroup49], (instregex "VCVTPS2DQYrr")>;
1754def: InstRW<[SKLWriteResGroup49], (instregex "VCVTPS2DQrr")>;
1755def: InstRW<[SKLWriteResGroup49], (instregex "VCVTTPS2DQYrr")>;
1756def: InstRW<[SKLWriteResGroup49], (instregex "VCVTTPS2DQrr")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00001757def: InstRW<[SKLWriteResGroup49], (instregex "VMAX(C?)PDYrr")>;
1758def: InstRW<[SKLWriteResGroup49], (instregex "VMAX(C?)PDrr")>;
1759def: InstRW<[SKLWriteResGroup49], (instregex "VMAX(C?)PSYrr")>;
1760def: InstRW<[SKLWriteResGroup49], (instregex "VMAX(C?)PSrr")>;
1761def: InstRW<[SKLWriteResGroup49], (instregex "VMAX(C?)SDrr")>;
1762def: InstRW<[SKLWriteResGroup49], (instregex "VMAX(C?)SSrr")>;
1763def: InstRW<[SKLWriteResGroup49], (instregex "VMIN(C?)PDYrr")>;
1764def: InstRW<[SKLWriteResGroup49], (instregex "VMIN(C?)PDrr")>;
1765def: InstRW<[SKLWriteResGroup49], (instregex "VMIN(C?)PSYrr")>;
1766def: InstRW<[SKLWriteResGroup49], (instregex "VMIN(C?)PSrr")>;
1767def: InstRW<[SKLWriteResGroup49], (instregex "VMIN(C?)SDrr")>;
1768def: InstRW<[SKLWriteResGroup49], (instregex "VMIN(C?)SSrr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001769def: InstRW<[SKLWriteResGroup49], (instregex "VPHMINPOSUWrr128")>;
1770def: InstRW<[SKLWriteResGroup49], (instregex "VPMADDUBSWYrr")>;
1771def: InstRW<[SKLWriteResGroup49], (instregex "VPMADDUBSWrr")>;
1772def: InstRW<[SKLWriteResGroup49], (instregex "VPMADDWDYrr")>;
1773def: InstRW<[SKLWriteResGroup49], (instregex "VPMADDWDrr")>;
1774def: InstRW<[SKLWriteResGroup49], (instregex "VPMULDQYrr")>;
1775def: InstRW<[SKLWriteResGroup49], (instregex "VPMULDQrr")>;
1776def: InstRW<[SKLWriteResGroup49], (instregex "VPMULHRSWYrr")>;
1777def: InstRW<[SKLWriteResGroup49], (instregex "VPMULHRSWrr")>;
1778def: InstRW<[SKLWriteResGroup49], (instregex "VPMULHUWYrr")>;
1779def: InstRW<[SKLWriteResGroup49], (instregex "VPMULHUWrr")>;
1780def: InstRW<[SKLWriteResGroup49], (instregex "VPMULHWYrr")>;
1781def: InstRW<[SKLWriteResGroup49], (instregex "VPMULHWrr")>;
1782def: InstRW<[SKLWriteResGroup49], (instregex "VPMULLWYrr")>;
1783def: InstRW<[SKLWriteResGroup49], (instregex "VPMULLWrr")>;
1784def: InstRW<[SKLWriteResGroup49], (instregex "VPMULUDQYrr")>;
1785def: InstRW<[SKLWriteResGroup49], (instregex "VPMULUDQrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001786
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001787def SKLWriteResGroup50 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001788 let Latency = 4;
1789 let NumMicroOps = 2;
1790 let ResourceCycles = [2];
1791}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001792def: InstRW<[SKLWriteResGroup50], (instregex "MPSADBWrri")>;
1793def: InstRW<[SKLWriteResGroup50], (instregex "VMPSADBWYrri")>;
1794def: InstRW<[SKLWriteResGroup50], (instregex "VMPSADBWrri")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001795
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001796def SKLWriteResGroup51 : SchedWriteRes<[SKLPort1,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001797 let Latency = 4;
1798 let NumMicroOps = 2;
1799 let ResourceCycles = [1,1];
1800}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001801def: InstRW<[SKLWriteResGroup51], (instregex "IMUL64r")>;
1802def: InstRW<[SKLWriteResGroup51], (instregex "MUL64r")>;
1803def: InstRW<[SKLWriteResGroup51], (instregex "MULX64rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001804
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001805def SKLWriteResGroup51_16 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
1806 let Latency = 4;
1807 let NumMicroOps = 4;
1808}
1809def: InstRW<[SKLWriteResGroup51_16], (instregex "IMUL16r")>;
1810def: InstRW<[SKLWriteResGroup51_16], (instregex "MUL16r")>;
1811
1812def SKLWriteResGroup52 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001813 let Latency = 4;
1814 let NumMicroOps = 2;
1815 let ResourceCycles = [1,1];
1816}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001817def: InstRW<[SKLWriteResGroup52], (instregex "VPSLLDYrr")>;
1818def: InstRW<[SKLWriteResGroup52], (instregex "VPSLLQYrr")>;
1819def: InstRW<[SKLWriteResGroup52], (instregex "VPSLLWYrr")>;
1820def: InstRW<[SKLWriteResGroup52], (instregex "VPSRADYrr")>;
1821def: InstRW<[SKLWriteResGroup52], (instregex "VPSRAWYrr")>;
1822def: InstRW<[SKLWriteResGroup52], (instregex "VPSRLDYrr")>;
1823def: InstRW<[SKLWriteResGroup52], (instregex "VPSRLQYrr")>;
1824def: InstRW<[SKLWriteResGroup52], (instregex "VPSRLWYrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001825
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001826def SKLWriteResGroup53 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001827 let Latency = 4;
1828 let NumMicroOps = 3;
1829 let ResourceCycles = [1,1,1];
1830}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001831def: InstRW<[SKLWriteResGroup53], (instregex "ISTT_FP16m")>;
1832def: InstRW<[SKLWriteResGroup53], (instregex "ISTT_FP32m")>;
1833def: InstRW<[SKLWriteResGroup53], (instregex "ISTT_FP64m")>;
1834def: InstRW<[SKLWriteResGroup53], (instregex "IST_F16m")>;
1835def: InstRW<[SKLWriteResGroup53], (instregex "IST_F32m")>;
1836def: InstRW<[SKLWriteResGroup53], (instregex "IST_FP16m")>;
1837def: InstRW<[SKLWriteResGroup53], (instregex "IST_FP32m")>;
1838def: InstRW<[SKLWriteResGroup53], (instregex "IST_FP64m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001839
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001840def SKLWriteResGroup54 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001841 let Latency = 4;
1842 let NumMicroOps = 4;
1843 let ResourceCycles = [4];
1844}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001845def: InstRW<[SKLWriteResGroup54], (instregex "FNCLEX")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001846
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001847def SKLWriteResGroup55 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001848 let Latency = 4;
1849 let NumMicroOps = 4;
1850 let ResourceCycles = [1,3];
1851}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001852def: InstRW<[SKLWriteResGroup55], (instregex "PAUSE")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001853
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001854def SKLWriteResGroup56 : SchedWriteRes<[SKLPort015,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001855 let Latency = 4;
1856 let NumMicroOps = 4;
1857 let ResourceCycles = [1,3];
1858}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001859def: InstRW<[SKLWriteResGroup56], (instregex "VZEROUPPER")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001860
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001861def SKLWriteResGroup57 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001862 let Latency = 4;
1863 let NumMicroOps = 4;
1864 let ResourceCycles = [1,1,2];
1865}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001866def: InstRW<[SKLWriteResGroup57], (instregex "LAR(16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001867
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001868def SKLWriteResGroup58 : SchedWriteRes<[SKLPort23]> {
1869 let Latency = 5;
1870 let NumMicroOps = 1;
1871 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001872}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001873def: InstRW<[SKLWriteResGroup58], (instregex "MMX_MOVD64from64rm")>;
1874def: InstRW<[SKLWriteResGroup58], (instregex "MMX_MOVD64rm")>;
1875def: InstRW<[SKLWriteResGroup58], (instregex "MMX_MOVD64to64rm")>;
1876def: InstRW<[SKLWriteResGroup58], (instregex "MMX_MOVQ64rm")>;
1877def: InstRW<[SKLWriteResGroup58], (instregex "MOV(16|32|64)rm")>;
1878def: InstRW<[SKLWriteResGroup58], (instregex "MOV64toPQIrm")>;
1879def: InstRW<[SKLWriteResGroup58], (instregex "MOV8rm")>;
1880def: InstRW<[SKLWriteResGroup58], (instregex "MOVDDUPrm")>;
1881def: InstRW<[SKLWriteResGroup58], (instregex "MOVDI2PDIrm")>;
1882def: InstRW<[SKLWriteResGroup58], (instregex "MOVSSrm")>;
1883def: InstRW<[SKLWriteResGroup58], (instregex "MOVSX(16|32|64)rm16")>;
1884def: InstRW<[SKLWriteResGroup58], (instregex "MOVSX(16|32|64)rm32")>;
1885def: InstRW<[SKLWriteResGroup58], (instregex "MOVSX(16|32|64)rm8")>;
1886def: InstRW<[SKLWriteResGroup58], (instregex "MOVZX(16|32|64)rm16")>;
1887def: InstRW<[SKLWriteResGroup58], (instregex "MOVZX(16|32|64)rm8")>;
1888def: InstRW<[SKLWriteResGroup58], (instregex "PREFETCHNTA")>;
1889def: InstRW<[SKLWriteResGroup58], (instregex "PREFETCHT0")>;
1890def: InstRW<[SKLWriteResGroup58], (instregex "PREFETCHT1")>;
1891def: InstRW<[SKLWriteResGroup58], (instregex "PREFETCHT2")>;
1892def: InstRW<[SKLWriteResGroup58], (instregex "VMOV64toPQIrm")>;
1893def: InstRW<[SKLWriteResGroup58], (instregex "VMOVDDUPrm")>;
1894def: InstRW<[SKLWriteResGroup58], (instregex "VMOVDI2PDIrm")>;
1895def: InstRW<[SKLWriteResGroup58], (instregex "VMOVQI2PQIrm")>;
1896def: InstRW<[SKLWriteResGroup58], (instregex "VMOVSDrm")>;
1897def: InstRW<[SKLWriteResGroup58], (instregex "VMOVSSrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001898
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001899def SKLWriteResGroup59 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001900 let Latency = 5;
1901 let NumMicroOps = 2;
1902 let ResourceCycles = [1,1];
1903}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001904def: InstRW<[SKLWriteResGroup59], (instregex "CVTDQ2PDrr")>;
1905def: InstRW<[SKLWriteResGroup59], (instregex "MMX_CVTPI2PDirr")>;
1906def: InstRW<[SKLWriteResGroup59], (instregex "VCVTDQ2PDrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001907
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001908def SKLWriteResGroup60 : SchedWriteRes<[SKLPort5,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001909 let Latency = 5;
1910 let NumMicroOps = 2;
1911 let ResourceCycles = [1,1];
1912}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001913def: InstRW<[SKLWriteResGroup60], (instregex "CVTPD2DQrr")>;
1914def: InstRW<[SKLWriteResGroup60], (instregex "CVTPD2PSrr")>;
1915def: InstRW<[SKLWriteResGroup60], (instregex "CVTPS2PDrr")>;
1916def: InstRW<[SKLWriteResGroup60], (instregex "CVTSD2SSrr")>;
1917def: InstRW<[SKLWriteResGroup60], (instregex "CVTSI2SD64rr")>;
1918def: InstRW<[SKLWriteResGroup60], (instregex "CVTSI2SDrr")>;
1919def: InstRW<[SKLWriteResGroup60], (instregex "CVTSI2SSrr")>;
1920def: InstRW<[SKLWriteResGroup60], (instregex "CVTSS2SDrr")>;
1921def: InstRW<[SKLWriteResGroup60], (instregex "CVTTPD2DQrr")>;
1922def: InstRW<[SKLWriteResGroup60], (instregex "MMX_CVTPD2PIirr")>;
1923def: InstRW<[SKLWriteResGroup60], (instregex "MMX_CVTPS2PIirr")>;
1924def: InstRW<[SKLWriteResGroup60], (instregex "MMX_CVTTPD2PIirr")>;
1925def: InstRW<[SKLWriteResGroup60], (instregex "MMX_CVTTPS2PIirr")>;
1926def: InstRW<[SKLWriteResGroup60], (instregex "VCVTPD2DQrr")>;
1927def: InstRW<[SKLWriteResGroup60], (instregex "VCVTPD2PSrr")>;
1928def: InstRW<[SKLWriteResGroup60], (instregex "VCVTPH2PSrr")>;
1929def: InstRW<[SKLWriteResGroup60], (instregex "VCVTPS2PDrr")>;
1930def: InstRW<[SKLWriteResGroup60], (instregex "VCVTPS2PHrr")>;
1931def: InstRW<[SKLWriteResGroup60], (instregex "VCVTSD2SSrr")>;
1932def: InstRW<[SKLWriteResGroup60], (instregex "VCVTSI2SD64rr")>;
1933def: InstRW<[SKLWriteResGroup60], (instregex "VCVTSI2SDrr")>;
1934def: InstRW<[SKLWriteResGroup60], (instregex "VCVTSI2SSrr")>;
1935def: InstRW<[SKLWriteResGroup60], (instregex "VCVTSS2SDrr")>;
1936def: InstRW<[SKLWriteResGroup60], (instregex "VCVTTPD2DQrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001937
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001938def SKLWriteResGroup61 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001939 let Latency = 5;
1940 let NumMicroOps = 3;
1941 let ResourceCycles = [1,1,1];
1942}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001943def: InstRW<[SKLWriteResGroup61], (instregex "STR(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001944
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001945def SKLWriteResGroup62 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001946 let Latency = 5;
1947 let NumMicroOps = 3;
1948 let ResourceCycles = [1,1,1];
1949}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001950def: InstRW<[SKLWriteResGroup62], (instregex "IMUL32r")>;
1951def: InstRW<[SKLWriteResGroup62], (instregex "MUL32r")>;
1952def: InstRW<[SKLWriteResGroup62], (instregex "MULX32rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001953
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001954def SKLWriteResGroup63 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001955 let Latency = 5;
1956 let NumMicroOps = 5;
1957 let ResourceCycles = [1,4];
1958}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001959def: InstRW<[SKLWriteResGroup63], (instregex "XSETBV")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001960
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001961def SKLWriteResGroup64 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001962 let Latency = 5;
1963 let NumMicroOps = 5;
1964 let ResourceCycles = [2,3];
1965}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001966def: InstRW<[SKLWriteResGroup64], (instregex "CMPXCHG(16|32|64)rr")>;
1967def: InstRW<[SKLWriteResGroup64], (instregex "CMPXCHG8rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001968
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001969def SKLWriteResGroup65 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001970 let Latency = 5;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001971 let NumMicroOps = 6;
1972 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001973}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001974def: InstRW<[SKLWriteResGroup65], (instregex "PUSHF16")>;
1975def: InstRW<[SKLWriteResGroup65], (instregex "PUSHF64")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001976
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001977def SKLWriteResGroup66 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001978 let Latency = 6;
1979 let NumMicroOps = 1;
1980 let ResourceCycles = [1];
1981}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001982def: InstRW<[SKLWriteResGroup66], (instregex "PCLMULQDQrr")>;
1983def: InstRW<[SKLWriteResGroup66], (instregex "VPCLMULQDQrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001984
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001985def SKLWriteResGroup67 : SchedWriteRes<[SKLPort23]> {
1986 let Latency = 6;
1987 let NumMicroOps = 1;
1988 let ResourceCycles = [1];
1989}
1990def: InstRW<[SKLWriteResGroup67], (instregex "LDDQUrm")>;
1991def: InstRW<[SKLWriteResGroup67], (instregex "MOVAPDrm")>;
1992def: InstRW<[SKLWriteResGroup67], (instregex "MOVAPSrm")>;
1993def: InstRW<[SKLWriteResGroup67], (instregex "MOVDQArm")>;
1994def: InstRW<[SKLWriteResGroup67], (instregex "MOVDQUrm")>;
1995def: InstRW<[SKLWriteResGroup67], (instregex "MOVNTDQArm")>;
1996def: InstRW<[SKLWriteResGroup67], (instregex "MOVSHDUPrm")>;
1997def: InstRW<[SKLWriteResGroup67], (instregex "MOVSLDUPrm")>;
1998def: InstRW<[SKLWriteResGroup67], (instregex "MOVUPDrm")>;
1999def: InstRW<[SKLWriteResGroup67], (instregex "MOVUPSrm")>;
2000def: InstRW<[SKLWriteResGroup67], (instregex "VBROADCASTSSrm")>;
2001def: InstRW<[SKLWriteResGroup67], (instregex "VLDDQUrm")>;
2002def: InstRW<[SKLWriteResGroup67], (instregex "VMOVAPDrm")>;
2003def: InstRW<[SKLWriteResGroup67], (instregex "VMOVAPSrm")>;
2004def: InstRW<[SKLWriteResGroup67], (instregex "VMOVDQArm")>;
2005def: InstRW<[SKLWriteResGroup67], (instregex "VMOVDQUrm")>;
2006def: InstRW<[SKLWriteResGroup67], (instregex "VMOVNTDQArm")>;
2007def: InstRW<[SKLWriteResGroup67], (instregex "VMOVSHDUPrm")>;
2008def: InstRW<[SKLWriteResGroup67], (instregex "VMOVSLDUPrm")>;
2009def: InstRW<[SKLWriteResGroup67], (instregex "VMOVUPDrm")>;
2010def: InstRW<[SKLWriteResGroup67], (instregex "VMOVUPSrm")>;
2011def: InstRW<[SKLWriteResGroup67], (instregex "VPBROADCASTDrm")>;
2012def: InstRW<[SKLWriteResGroup67], (instregex "VPBROADCASTQrm")>;
2013
2014def SKLWriteResGroup68 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002015 let Latency = 6;
2016 let NumMicroOps = 2;
2017 let ResourceCycles = [2];
2018}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002019def: InstRW<[SKLWriteResGroup68], (instregex "MMX_CVTPI2PSirr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002020
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002021def SKLWriteResGroup69 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002022 let Latency = 6;
2023 let NumMicroOps = 2;
2024 let ResourceCycles = [1,1];
2025}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002026def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PADDSBirm")>;
2027def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PADDSWirm")>;
2028def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PADDUSBirm")>;
2029def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PADDUSWirm")>;
2030def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PAVGBirm")>;
2031def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PAVGWirm")>;
2032def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PCMPEQBirm")>;
2033def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PCMPEQDirm")>;
2034def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PCMPEQWirm")>;
2035def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PCMPGTBirm")>;
2036def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PCMPGTDirm")>;
2037def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PCMPGTWirm")>;
2038def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PMAXSWirm")>;
2039def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PMAXUBirm")>;
2040def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PMINSWirm")>;
2041def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PMINUBirm")>;
2042def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PSLLDrm")>;
2043def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PSLLQrm")>;
2044def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PSLLWrm")>;
2045def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PSRADrm")>;
2046def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PSRAWrm")>;
2047def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PSRLDrm")>;
2048def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PSRLQrm")>;
2049def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PSRLWrm")>;
2050def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PSUBSBirm")>;
2051def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PSUBSWirm")>;
2052def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PSUBUSBirm")>;
2053def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PSUBUSWirm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002054
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002055def SKLWriteResGroup70 : SchedWriteRes<[SKLPort0,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002056 let Latency = 6;
2057 let NumMicroOps = 2;
2058 let ResourceCycles = [1,1];
2059}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002060def: InstRW<[SKLWriteResGroup70], (instregex "CVTSD2SI64rr")>;
2061def: InstRW<[SKLWriteResGroup70], (instregex "CVTSD2SIrr")>;
2062def: InstRW<[SKLWriteResGroup70], (instregex "CVTSS2SI64rr")>;
2063def: InstRW<[SKLWriteResGroup70], (instregex "CVTSS2SIrr")>;
2064def: InstRW<[SKLWriteResGroup70], (instregex "CVTTSD2SI64rr")>;
2065def: InstRW<[SKLWriteResGroup70], (instregex "CVTTSD2SIrr")>;
2066def: InstRW<[SKLWriteResGroup70], (instregex "VCVTSD2SI64rr")>;
2067def: InstRW<[SKLWriteResGroup70], (instregex "VCVTSD2SIrr")>;
2068def: InstRW<[SKLWriteResGroup70], (instregex "VCVTSS2SI64rr")>;
2069def: InstRW<[SKLWriteResGroup70], (instregex "VCVTSS2SIrr")>;
2070def: InstRW<[SKLWriteResGroup70], (instregex "VCVTTSD2SI64rr")>;
2071def: InstRW<[SKLWriteResGroup70], (instregex "VCVTTSD2SIrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002072
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002073def SKLWriteResGroup71 : SchedWriteRes<[SKLPort5,SKLPort23]> {
2074 let Latency = 6;
2075 let NumMicroOps = 2;
2076 let ResourceCycles = [1,1];
2077}
2078def: InstRW<[SKLWriteResGroup71], (instregex "MMX_PALIGNR64irm")>;
2079def: InstRW<[SKLWriteResGroup71], (instregex "MMX_PINSRWirmi")>;
2080def: InstRW<[SKLWriteResGroup71], (instregex "MMX_PSHUFBrm64")>;
2081def: InstRW<[SKLWriteResGroup71], (instregex "MMX_PSHUFWmi")>;
2082def: InstRW<[SKLWriteResGroup71], (instregex "MMX_PUNPCKHBWirm")>;
2083def: InstRW<[SKLWriteResGroup71], (instregex "MMX_PUNPCKHDQirm")>;
2084def: InstRW<[SKLWriteResGroup71], (instregex "MMX_PUNPCKHWDirm")>;
2085def: InstRW<[SKLWriteResGroup71], (instregex "MMX_PUNPCKLBWirm")>;
2086def: InstRW<[SKLWriteResGroup71], (instregex "MMX_PUNPCKLDQirm")>;
2087def: InstRW<[SKLWriteResGroup71], (instregex "MMX_PUNPCKLWDirm")>;
2088def: InstRW<[SKLWriteResGroup71], (instregex "MOVHPDrm")>;
2089def: InstRW<[SKLWriteResGroup71], (instregex "MOVHPSrm")>;
2090def: InstRW<[SKLWriteResGroup71], (instregex "MOVLPDrm")>;
2091def: InstRW<[SKLWriteResGroup71], (instregex "MOVLPSrm")>;
2092def: InstRW<[SKLWriteResGroup71], (instregex "PINSRBrm")>;
2093def: InstRW<[SKLWriteResGroup71], (instregex "PINSRDrm")>;
2094def: InstRW<[SKLWriteResGroup71], (instregex "PINSRQrm")>;
2095def: InstRW<[SKLWriteResGroup71], (instregex "PINSRWrmi")>;
2096def: InstRW<[SKLWriteResGroup71], (instregex "PMOVSXBDrm")>;
2097def: InstRW<[SKLWriteResGroup71], (instregex "PMOVSXBQrm")>;
2098def: InstRW<[SKLWriteResGroup71], (instregex "PMOVSXBWrm")>;
2099def: InstRW<[SKLWriteResGroup71], (instregex "PMOVSXDQrm")>;
2100def: InstRW<[SKLWriteResGroup71], (instregex "PMOVSXWDrm")>;
2101def: InstRW<[SKLWriteResGroup71], (instregex "PMOVSXWQrm")>;
2102def: InstRW<[SKLWriteResGroup71], (instregex "PMOVZXBDrm")>;
2103def: InstRW<[SKLWriteResGroup71], (instregex "PMOVZXBQrm")>;
2104def: InstRW<[SKLWriteResGroup71], (instregex "PMOVZXBWrm")>;
2105def: InstRW<[SKLWriteResGroup71], (instregex "PMOVZXDQrm")>;
2106def: InstRW<[SKLWriteResGroup71], (instregex "PMOVZXWDrm")>;
2107def: InstRW<[SKLWriteResGroup71], (instregex "PMOVZXWQrm")>;
2108def: InstRW<[SKLWriteResGroup71], (instregex "VMOVHPDrm")>;
2109def: InstRW<[SKLWriteResGroup71], (instregex "VMOVHPSrm")>;
2110def: InstRW<[SKLWriteResGroup71], (instregex "VMOVLPDrm")>;
2111def: InstRW<[SKLWriteResGroup71], (instregex "VMOVLPSrm")>;
2112def: InstRW<[SKLWriteResGroup71], (instregex "VPINSRBrm")>;
2113def: InstRW<[SKLWriteResGroup71], (instregex "VPINSRDrm")>;
2114def: InstRW<[SKLWriteResGroup71], (instregex "VPINSRQrm")>;
2115def: InstRW<[SKLWriteResGroup71], (instregex "VPINSRWrmi")>;
2116def: InstRW<[SKLWriteResGroup71], (instregex "VPMOVSXBDrm")>;
2117def: InstRW<[SKLWriteResGroup71], (instregex "VPMOVSXBQrm")>;
2118def: InstRW<[SKLWriteResGroup71], (instregex "VPMOVSXBWrm")>;
2119def: InstRW<[SKLWriteResGroup71], (instregex "VPMOVSXDQrm")>;
2120def: InstRW<[SKLWriteResGroup71], (instregex "VPMOVSXWDrm")>;
2121def: InstRW<[SKLWriteResGroup71], (instregex "VPMOVSXWQrm")>;
2122def: InstRW<[SKLWriteResGroup71], (instregex "VPMOVZXBDrm")>;
2123def: InstRW<[SKLWriteResGroup71], (instregex "VPMOVZXBQrm")>;
2124def: InstRW<[SKLWriteResGroup71], (instregex "VPMOVZXBWrm")>;
2125def: InstRW<[SKLWriteResGroup71], (instregex "VPMOVZXDQrm")>;
2126def: InstRW<[SKLWriteResGroup71], (instregex "VPMOVZXWDrm")>;
2127def: InstRW<[SKLWriteResGroup71], (instregex "VPMOVZXWQrm")>;
2128
2129def SKLWriteResGroup72 : SchedWriteRes<[SKLPort6,SKLPort23]> {
2130 let Latency = 6;
2131 let NumMicroOps = 2;
2132 let ResourceCycles = [1,1];
2133}
2134def: InstRW<[SKLWriteResGroup72], (instregex "FARJMP64")>;
2135def: InstRW<[SKLWriteResGroup72], (instregex "JMP(16|32|64)m")>;
2136
2137def SKLWriteResGroup73 : SchedWriteRes<[SKLPort23,SKLPort05]> {
2138 let Latency = 6;
2139 let NumMicroOps = 2;
2140 let ResourceCycles = [1,1];
2141}
2142def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PABSBrm64")>;
2143def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PABSDrm64")>;
2144def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PABSWrm64")>;
2145def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PADDBirm")>;
2146def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PADDDirm")>;
2147def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PADDQirm")>;
2148def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PADDWirm")>;
2149def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PANDNirm")>;
2150def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PANDirm")>;
2151def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PORirm")>;
2152def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PSIGNBrm64")>;
2153def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PSIGNDrm64")>;
2154def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PSIGNWrm64")>;
2155def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PSUBBirm")>;
2156def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PSUBDirm")>;
2157def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PSUBQirm")>;
2158def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PSUBWirm")>;
2159def: InstRW<[SKLWriteResGroup73], (instregex "MMX_PXORirm")>;
2160
2161def SKLWriteResGroup74 : SchedWriteRes<[SKLPort23,SKLPort06]> {
2162 let Latency = 6;
2163 let NumMicroOps = 2;
2164 let ResourceCycles = [1,1];
2165}
2166def: InstRW<[SKLWriteResGroup74], (instregex "ADC(16|32|64)rm")>;
2167def: InstRW<[SKLWriteResGroup74], (instregex "ADC8rm")>;
2168def: InstRW<[SKLWriteResGroup74], (instregex "ADCX32rm")>;
2169def: InstRW<[SKLWriteResGroup74], (instregex "ADCX64rm")>;
2170def: InstRW<[SKLWriteResGroup74], (instregex "ADOX32rm")>;
2171def: InstRW<[SKLWriteResGroup74], (instregex "ADOX64rm")>;
2172def: InstRW<[SKLWriteResGroup74], (instregex "BT(16|32|64)mi8")>;
2173def: InstRW<[SKLWriteResGroup74], (instregex "CMOVAE(16|32|64)rm")>;
2174def: InstRW<[SKLWriteResGroup74], (instregex "CMOVB(16|32|64)rm")>;
2175def: InstRW<[SKLWriteResGroup74], (instregex "CMOVE(16|32|64)rm")>;
2176def: InstRW<[SKLWriteResGroup74], (instregex "CMOVG(16|32|64)rm")>;
2177def: InstRW<[SKLWriteResGroup74], (instregex "CMOVGE(16|32|64)rm")>;
2178def: InstRW<[SKLWriteResGroup74], (instregex "CMOVL(16|32|64)rm")>;
2179def: InstRW<[SKLWriteResGroup74], (instregex "CMOVLE(16|32|64)rm")>;
2180def: InstRW<[SKLWriteResGroup74], (instregex "CMOVNE(16|32|64)rm")>;
2181def: InstRW<[SKLWriteResGroup74], (instregex "CMOVNO(16|32|64)rm")>;
2182def: InstRW<[SKLWriteResGroup74], (instregex "CMOVNP(16|32|64)rm")>;
2183def: InstRW<[SKLWriteResGroup74], (instregex "CMOVNS(16|32|64)rm")>;
2184def: InstRW<[SKLWriteResGroup74], (instregex "CMOVO(16|32|64)rm")>;
2185def: InstRW<[SKLWriteResGroup74], (instregex "CMOVP(16|32|64)rm")>;
2186def: InstRW<[SKLWriteResGroup74], (instregex "CMOVS(16|32|64)rm")>;
2187def: InstRW<[SKLWriteResGroup74], (instregex "RORX32mi")>;
2188def: InstRW<[SKLWriteResGroup74], (instregex "RORX64mi")>;
2189def: InstRW<[SKLWriteResGroup74], (instregex "SARX32rm")>;
2190def: InstRW<[SKLWriteResGroup74], (instregex "SARX64rm")>;
2191def: InstRW<[SKLWriteResGroup74], (instregex "SBB(16|32|64)rm")>;
2192def: InstRW<[SKLWriteResGroup74], (instregex "SBB8rm")>;
2193def: InstRW<[SKLWriteResGroup74], (instregex "SHLX32rm")>;
2194def: InstRW<[SKLWriteResGroup74], (instregex "SHLX64rm")>;
2195def: InstRW<[SKLWriteResGroup74], (instregex "SHRX32rm")>;
2196def: InstRW<[SKLWriteResGroup74], (instregex "SHRX64rm")>;
2197
2198def SKLWriteResGroup75 : SchedWriteRes<[SKLPort23,SKLPort15]> {
2199 let Latency = 6;
2200 let NumMicroOps = 2;
2201 let ResourceCycles = [1,1];
2202}
2203def: InstRW<[SKLWriteResGroup75], (instregex "ANDN32rm")>;
2204def: InstRW<[SKLWriteResGroup75], (instregex "ANDN64rm")>;
2205def: InstRW<[SKLWriteResGroup75], (instregex "BLSI32rm")>;
2206def: InstRW<[SKLWriteResGroup75], (instregex "BLSI64rm")>;
2207def: InstRW<[SKLWriteResGroup75], (instregex "BLSMSK32rm")>;
2208def: InstRW<[SKLWriteResGroup75], (instregex "BLSMSK64rm")>;
2209def: InstRW<[SKLWriteResGroup75], (instregex "BLSR32rm")>;
2210def: InstRW<[SKLWriteResGroup75], (instregex "BLSR64rm")>;
2211def: InstRW<[SKLWriteResGroup75], (instregex "BZHI32rm")>;
2212def: InstRW<[SKLWriteResGroup75], (instregex "BZHI64rm")>;
2213def: InstRW<[SKLWriteResGroup75], (instregex "MOVBE(16|32|64)rm")>;
2214
2215def SKLWriteResGroup76 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
2216 let Latency = 6;
2217 let NumMicroOps = 2;
2218 let ResourceCycles = [1,1];
2219}
2220def: InstRW<[SKLWriteResGroup76], (instregex "ADD(16|32|64)rm")>;
2221def: InstRW<[SKLWriteResGroup76], (instregex "ADD8rm")>;
2222def: InstRW<[SKLWriteResGroup76], (instregex "AND(16|32|64)rm")>;
2223def: InstRW<[SKLWriteResGroup76], (instregex "AND8rm")>;
2224def: InstRW<[SKLWriteResGroup76], (instregex "CMP(16|32|64)mi8")>;
2225def: InstRW<[SKLWriteResGroup76], (instregex "CMP(16|32|64)mr")>;
2226def: InstRW<[SKLWriteResGroup76], (instregex "CMP(16|32|64)rm")>;
2227def: InstRW<[SKLWriteResGroup76], (instregex "CMP8mi")>;
2228def: InstRW<[SKLWriteResGroup76], (instregex "CMP8mr")>;
2229def: InstRW<[SKLWriteResGroup76], (instregex "CMP8rm")>;
2230def: InstRW<[SKLWriteResGroup76], (instregex "OR(16|32|64)rm")>;
2231def: InstRW<[SKLWriteResGroup76], (instregex "OR8rm")>;
Craig Topper391c6f92017-12-10 01:24:08 +00002232def: InstRW<[SKLWriteResGroup76], (instregex "POP(16|32|64)r(mr)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002233def: InstRW<[SKLWriteResGroup76], (instregex "SUB(16|32|64)rm")>;
2234def: InstRW<[SKLWriteResGroup76], (instregex "SUB8rm")>;
2235def: InstRW<[SKLWriteResGroup76], (instregex "TEST(16|32|64)mr")>;
2236def: InstRW<[SKLWriteResGroup76], (instregex "TEST8mi")>;
2237def: InstRW<[SKLWriteResGroup76], (instregex "TEST8mr")>;
2238def: InstRW<[SKLWriteResGroup76], (instregex "XOR(16|32|64)rm")>;
2239def: InstRW<[SKLWriteResGroup76], (instregex "XOR8rm")>;
2240
2241def SKLWriteResGroup77 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002242 let Latency = 6;
2243 let NumMicroOps = 3;
2244 let ResourceCycles = [2,1];
2245}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002246def: InstRW<[SKLWriteResGroup77], (instregex "HADDPDrr")>;
2247def: InstRW<[SKLWriteResGroup77], (instregex "HADDPSrr")>;
2248def: InstRW<[SKLWriteResGroup77], (instregex "HSUBPDrr")>;
2249def: InstRW<[SKLWriteResGroup77], (instregex "HSUBPSrr")>;
2250def: InstRW<[SKLWriteResGroup77], (instregex "VHADDPDYrr")>;
2251def: InstRW<[SKLWriteResGroup77], (instregex "VHADDPDrr")>;
2252def: InstRW<[SKLWriteResGroup77], (instregex "VHADDPSYrr")>;
2253def: InstRW<[SKLWriteResGroup77], (instregex "VHADDPSrr")>;
2254def: InstRW<[SKLWriteResGroup77], (instregex "VHSUBPDYrr")>;
2255def: InstRW<[SKLWriteResGroup77], (instregex "VHSUBPDrr")>;
2256def: InstRW<[SKLWriteResGroup77], (instregex "VHSUBPSYrr")>;
2257def: InstRW<[SKLWriteResGroup77], (instregex "VHSUBPSrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002258
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002259def SKLWriteResGroup78 : SchedWriteRes<[SKLPort5,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002260 let Latency = 6;
2261 let NumMicroOps = 3;
2262 let ResourceCycles = [2,1];
2263}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002264def: InstRW<[SKLWriteResGroup78], (instregex "CVTSI2SS64rr")>;
2265def: InstRW<[SKLWriteResGroup78], (instregex "VCVTSI2SS64rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002266
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002267def SKLWriteResGroup79 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002268 let Latency = 6;
2269 let NumMicroOps = 4;
2270 let ResourceCycles = [1,2,1];
2271}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002272def: InstRW<[SKLWriteResGroup79], (instregex "SHLD(16|32|64)rrCL")>;
2273def: InstRW<[SKLWriteResGroup79], (instregex "SHRD(16|32|64)rrCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002274
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002275def SKLWriteResGroup80 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002276 let Latency = 6;
2277 let NumMicroOps = 4;
2278 let ResourceCycles = [1,1,1,1];
2279}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002280def: InstRW<[SKLWriteResGroup80], (instregex "SLDT(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002281
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002282def SKLWriteResGroup81 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237,SKLPort015]> {
2283 let Latency = 6;
2284 let NumMicroOps = 4;
2285 let ResourceCycles = [1,1,1,1];
2286}
2287def: InstRW<[SKLWriteResGroup81], (instregex "VCVTPS2PHmr")>;
2288
2289def SKLWriteResGroup82 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
2290 let Latency = 6;
2291 let NumMicroOps = 4;
2292 let ResourceCycles = [1,1,1,1];
2293}
2294def: InstRW<[SKLWriteResGroup82], (instregex "BTC(16|32|64)mi8")>;
2295def: InstRW<[SKLWriteResGroup82], (instregex "BTR(16|32|64)mi8")>;
2296def: InstRW<[SKLWriteResGroup82], (instregex "BTS(16|32|64)mi8")>;
2297def: InstRW<[SKLWriteResGroup82], (instregex "SAR(16|32|64)m1")>;
2298def: InstRW<[SKLWriteResGroup82], (instregex "SAR(16|32|64)mi")>;
2299def: InstRW<[SKLWriteResGroup82], (instregex "SAR8m1")>;
2300def: InstRW<[SKLWriteResGroup82], (instregex "SAR8mi")>;
2301def: InstRW<[SKLWriteResGroup82], (instregex "SHL(16|32|64)m1")>;
2302def: InstRW<[SKLWriteResGroup82], (instregex "SHL(16|32|64)mi")>;
2303def: InstRW<[SKLWriteResGroup82], (instregex "SHL8m1")>;
2304def: InstRW<[SKLWriteResGroup82], (instregex "SHL8mi")>;
2305def: InstRW<[SKLWriteResGroup82], (instregex "SHR(16|32|64)m1")>;
2306def: InstRW<[SKLWriteResGroup82], (instregex "SHR(16|32|64)mi")>;
2307def: InstRW<[SKLWriteResGroup82], (instregex "SHR8m1")>;
2308def: InstRW<[SKLWriteResGroup82], (instregex "SHR8mi")>;
2309
2310def SKLWriteResGroup83 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
2311 let Latency = 6;
2312 let NumMicroOps = 4;
2313 let ResourceCycles = [1,1,1,1];
2314}
2315def: InstRW<[SKLWriteResGroup83], (instregex "ADD(16|32|64)mi8")>;
2316def: InstRW<[SKLWriteResGroup83], (instregex "ADD(16|32|64)mr")>;
2317def: InstRW<[SKLWriteResGroup83], (instregex "ADD8mi")>;
2318def: InstRW<[SKLWriteResGroup83], (instregex "ADD8mr")>;
2319def: InstRW<[SKLWriteResGroup83], (instregex "AND(16|32|64)mi8")>;
2320def: InstRW<[SKLWriteResGroup83], (instregex "AND(16|32|64)mr")>;
2321def: InstRW<[SKLWriteResGroup83], (instregex "AND8mi")>;
2322def: InstRW<[SKLWriteResGroup83], (instregex "AND8mr")>;
2323def: InstRW<[SKLWriteResGroup83], (instregex "DEC(16|32|64)m")>;
2324def: InstRW<[SKLWriteResGroup83], (instregex "DEC8m")>;
2325def: InstRW<[SKLWriteResGroup83], (instregex "INC(16|32|64)m")>;
2326def: InstRW<[SKLWriteResGroup83], (instregex "INC8m")>;
2327def: InstRW<[SKLWriteResGroup83], (instregex "NEG(16|32|64)m")>;
2328def: InstRW<[SKLWriteResGroup83], (instregex "NEG8m")>;
2329def: InstRW<[SKLWriteResGroup83], (instregex "NOT(16|32|64)m")>;
2330def: InstRW<[SKLWriteResGroup83], (instregex "NOT8m")>;
2331def: InstRW<[SKLWriteResGroup83], (instregex "OR(16|32|64)mi8")>;
2332def: InstRW<[SKLWriteResGroup83], (instregex "OR(16|32|64)mr")>;
2333def: InstRW<[SKLWriteResGroup83], (instregex "OR8mi")>;
2334def: InstRW<[SKLWriteResGroup83], (instregex "OR8mr")>;
2335def: InstRW<[SKLWriteResGroup83], (instregex "POP(16|32|64)rmm")>;
2336def: InstRW<[SKLWriteResGroup83], (instregex "PUSH(16|32|64)rmm")>;
2337def: InstRW<[SKLWriteResGroup83], (instregex "SUB(16|32|64)mi8")>;
2338def: InstRW<[SKLWriteResGroup83], (instregex "SUB(16|32|64)mr")>;
2339def: InstRW<[SKLWriteResGroup83], (instregex "SUB8mi")>;
2340def: InstRW<[SKLWriteResGroup83], (instregex "SUB8mr")>;
2341def: InstRW<[SKLWriteResGroup83], (instregex "XOR(16|32|64)mi8")>;
2342def: InstRW<[SKLWriteResGroup83], (instregex "XOR(16|32|64)mr")>;
2343def: InstRW<[SKLWriteResGroup83], (instregex "XOR8mi")>;
2344def: InstRW<[SKLWriteResGroup83], (instregex "XOR8mr")>;
2345
2346def SKLWriteResGroup84 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002347 let Latency = 6;
2348 let NumMicroOps = 6;
2349 let ResourceCycles = [1,5];
2350}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002351def: InstRW<[SKLWriteResGroup84], (instregex "STD")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002352
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002353def SKLWriteResGroup85 : SchedWriteRes<[SKLPort23]> {
2354 let Latency = 7;
2355 let NumMicroOps = 1;
2356 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002357}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002358def: InstRW<[SKLWriteResGroup85], (instregex "LD_F32m")>;
2359def: InstRW<[SKLWriteResGroup85], (instregex "LD_F64m")>;
2360def: InstRW<[SKLWriteResGroup85], (instregex "LD_F80m")>;
2361def: InstRW<[SKLWriteResGroup85], (instregex "VBROADCASTF128")>;
2362def: InstRW<[SKLWriteResGroup85], (instregex "VBROADCASTI128")>;
2363def: InstRW<[SKLWriteResGroup85], (instregex "VBROADCASTSDYrm")>;
2364def: InstRW<[SKLWriteResGroup85], (instregex "VBROADCASTSSYrm")>;
2365def: InstRW<[SKLWriteResGroup85], (instregex "VLDDQUYrm")>;
2366def: InstRW<[SKLWriteResGroup85], (instregex "VMOVAPDYrm")>;
2367def: InstRW<[SKLWriteResGroup85], (instregex "VMOVAPSYrm")>;
2368def: InstRW<[SKLWriteResGroup85], (instregex "VMOVDDUPYrm")>;
2369def: InstRW<[SKLWriteResGroup85], (instregex "VMOVDQAYrm")>;
2370def: InstRW<[SKLWriteResGroup85], (instregex "VMOVDQUYrm")>;
2371def: InstRW<[SKLWriteResGroup85], (instregex "VMOVNTDQAYrm")>;
2372def: InstRW<[SKLWriteResGroup85], (instregex "VMOVSHDUPYrm")>;
2373def: InstRW<[SKLWriteResGroup85], (instregex "VMOVSLDUPYrm")>;
2374def: InstRW<[SKLWriteResGroup85], (instregex "VMOVUPDYrm")>;
2375def: InstRW<[SKLWriteResGroup85], (instregex "VMOVUPSYrm")>;
2376def: InstRW<[SKLWriteResGroup85], (instregex "VPBROADCASTDYrm")>;
2377def: InstRW<[SKLWriteResGroup85], (instregex "VPBROADCASTQYrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002378
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002379def SKLWriteResGroup86 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002380 let Latency = 7;
2381 let NumMicroOps = 2;
2382 let ResourceCycles = [1,1];
2383}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002384def: InstRW<[SKLWriteResGroup86], (instregex "VCVTDQ2PDYrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002385
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002386def SKLWriteResGroup87 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002387 let Latency = 7;
2388 let NumMicroOps = 2;
2389 let ResourceCycles = [1,1];
2390}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002391def: InstRW<[SKLWriteResGroup87], (instregex "COMISDrm")>;
2392def: InstRW<[SKLWriteResGroup87], (instregex "COMISSrm")>;
2393def: InstRW<[SKLWriteResGroup87], (instregex "UCOMISDrm")>;
2394def: InstRW<[SKLWriteResGroup87], (instregex "UCOMISSrm")>;
2395def: InstRW<[SKLWriteResGroup87], (instregex "VCOMISDrm")>;
2396def: InstRW<[SKLWriteResGroup87], (instregex "VCOMISSrm")>;
2397def: InstRW<[SKLWriteResGroup87], (instregex "VUCOMISDrm")>;
2398def: InstRW<[SKLWriteResGroup87], (instregex "VUCOMISSrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002399
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002400def SKLWriteResGroup88 : SchedWriteRes<[SKLPort5,SKLPort23]> {
2401 let Latency = 7;
2402 let NumMicroOps = 2;
2403 let ResourceCycles = [1,1];
2404}
2405def: InstRW<[SKLWriteResGroup88], (instregex "INSERTPSrm")>;
2406def: InstRW<[SKLWriteResGroup88], (instregex "PACKSSDWrm")>;
2407def: InstRW<[SKLWriteResGroup88], (instregex "PACKSSWBrm")>;
2408def: InstRW<[SKLWriteResGroup88], (instregex "PACKUSDWrm")>;
2409def: InstRW<[SKLWriteResGroup88], (instregex "PACKUSWBrm")>;
2410def: InstRW<[SKLWriteResGroup88], (instregex "PALIGNRrmi")>;
2411def: InstRW<[SKLWriteResGroup88], (instregex "PBLENDWrmi")>;
2412def: InstRW<[SKLWriteResGroup88], (instregex "PSHUFBrm")>;
2413def: InstRW<[SKLWriteResGroup88], (instregex "PSHUFDmi")>;
2414def: InstRW<[SKLWriteResGroup88], (instregex "PSHUFHWmi")>;
2415def: InstRW<[SKLWriteResGroup88], (instregex "PSHUFLWmi")>;
2416def: InstRW<[SKLWriteResGroup88], (instregex "PUNPCKHBWrm")>;
2417def: InstRW<[SKLWriteResGroup88], (instregex "PUNPCKHDQrm")>;
2418def: InstRW<[SKLWriteResGroup88], (instregex "PUNPCKHQDQrm")>;
2419def: InstRW<[SKLWriteResGroup88], (instregex "PUNPCKHWDrm")>;
2420def: InstRW<[SKLWriteResGroup88], (instregex "PUNPCKLBWrm")>;
2421def: InstRW<[SKLWriteResGroup88], (instregex "PUNPCKLDQrm")>;
2422def: InstRW<[SKLWriteResGroup88], (instregex "PUNPCKLQDQrm")>;
2423def: InstRW<[SKLWriteResGroup88], (instregex "PUNPCKLWDrm")>;
2424def: InstRW<[SKLWriteResGroup88], (instregex "SHUFPDrmi")>;
2425def: InstRW<[SKLWriteResGroup88], (instregex "SHUFPSrmi")>;
2426def: InstRW<[SKLWriteResGroup88], (instregex "UNPCKHPDrm")>;
2427def: InstRW<[SKLWriteResGroup88], (instregex "UNPCKHPSrm")>;
2428def: InstRW<[SKLWriteResGroup88], (instregex "UNPCKLPDrm")>;
2429def: InstRW<[SKLWriteResGroup88], (instregex "UNPCKLPSrm")>;
2430def: InstRW<[SKLWriteResGroup88], (instregex "VINSERTPSrm")>;
2431def: InstRW<[SKLWriteResGroup88], (instregex "VPACKSSDWrm")>;
2432def: InstRW<[SKLWriteResGroup88], (instregex "VPACKSSWBrm")>;
2433def: InstRW<[SKLWriteResGroup88], (instregex "VPACKUSDWrm")>;
2434def: InstRW<[SKLWriteResGroup88], (instregex "VPACKUSWBrm")>;
2435def: InstRW<[SKLWriteResGroup88], (instregex "VPALIGNRrmi")>;
2436def: InstRW<[SKLWriteResGroup88], (instregex "VPBLENDWrmi")>;
2437def: InstRW<[SKLWriteResGroup88], (instregex "VPBROADCASTBrm")>;
2438def: InstRW<[SKLWriteResGroup88], (instregex "VPBROADCASTWrm")>;
2439def: InstRW<[SKLWriteResGroup88], (instregex "VPERMILPDmi")>;
2440def: InstRW<[SKLWriteResGroup88], (instregex "VPERMILPDrm")>;
2441def: InstRW<[SKLWriteResGroup88], (instregex "VPERMILPSmi")>;
2442def: InstRW<[SKLWriteResGroup88], (instregex "VPERMILPSrm")>;
2443def: InstRW<[SKLWriteResGroup88], (instregex "VPSHUFBrm")>;
2444def: InstRW<[SKLWriteResGroup88], (instregex "VPSHUFDmi")>;
2445def: InstRW<[SKLWriteResGroup88], (instregex "VPSHUFHWmi")>;
2446def: InstRW<[SKLWriteResGroup88], (instregex "VPSHUFLWmi")>;
2447def: InstRW<[SKLWriteResGroup88], (instregex "VPUNPCKHBWrm")>;
2448def: InstRW<[SKLWriteResGroup88], (instregex "VPUNPCKHDQrm")>;
2449def: InstRW<[SKLWriteResGroup88], (instregex "VPUNPCKHQDQrm")>;
2450def: InstRW<[SKLWriteResGroup88], (instregex "VPUNPCKHWDrm")>;
2451def: InstRW<[SKLWriteResGroup88], (instregex "VPUNPCKLBWrm")>;
2452def: InstRW<[SKLWriteResGroup88], (instregex "VPUNPCKLDQrm")>;
2453def: InstRW<[SKLWriteResGroup88], (instregex "VPUNPCKLQDQrm")>;
2454def: InstRW<[SKLWriteResGroup88], (instregex "VPUNPCKLWDrm")>;
2455def: InstRW<[SKLWriteResGroup88], (instregex "VSHUFPDrmi")>;
2456def: InstRW<[SKLWriteResGroup88], (instregex "VSHUFPSrmi")>;
2457def: InstRW<[SKLWriteResGroup88], (instregex "VUNPCKHPDrm")>;
2458def: InstRW<[SKLWriteResGroup88], (instregex "VUNPCKHPSrm")>;
2459def: InstRW<[SKLWriteResGroup88], (instregex "VUNPCKLPDrm")>;
2460def: InstRW<[SKLWriteResGroup88], (instregex "VUNPCKLPSrm")>;
2461
2462def SKLWriteResGroup89 : SchedWriteRes<[SKLPort5,SKLPort015]> {
2463 let Latency = 7;
2464 let NumMicroOps = 2;
2465 let ResourceCycles = [1,1];
2466}
2467def: InstRW<[SKLWriteResGroup89], (instregex "VCVTPD2DQYrr")>;
2468def: InstRW<[SKLWriteResGroup89], (instregex "VCVTPD2PSYrr")>;
2469def: InstRW<[SKLWriteResGroup89], (instregex "VCVTPH2PSYrr")>;
2470def: InstRW<[SKLWriteResGroup89], (instregex "VCVTPS2PDYrr")>;
2471def: InstRW<[SKLWriteResGroup89], (instregex "VCVTPS2PHYrr")>;
2472def: InstRW<[SKLWriteResGroup89], (instregex "VCVTTPD2DQYrr")>;
2473
2474def SKLWriteResGroup90 : SchedWriteRes<[SKLPort01,SKLPort23]> {
2475 let Latency = 7;
2476 let NumMicroOps = 2;
2477 let ResourceCycles = [1,1];
2478}
2479def: InstRW<[SKLWriteResGroup90], (instregex "PABSBrm")>;
2480def: InstRW<[SKLWriteResGroup90], (instregex "PABSDrm")>;
2481def: InstRW<[SKLWriteResGroup90], (instregex "PABSWrm")>;
2482def: InstRW<[SKLWriteResGroup90], (instregex "PADDSBrm")>;
2483def: InstRW<[SKLWriteResGroup90], (instregex "PADDSWrm")>;
2484def: InstRW<[SKLWriteResGroup90], (instregex "PADDUSBrm")>;
2485def: InstRW<[SKLWriteResGroup90], (instregex "PADDUSWrm")>;
2486def: InstRW<[SKLWriteResGroup90], (instregex "PAVGBrm")>;
2487def: InstRW<[SKLWriteResGroup90], (instregex "PAVGWrm")>;
2488def: InstRW<[SKLWriteResGroup90], (instregex "PCMPEQBrm")>;
2489def: InstRW<[SKLWriteResGroup90], (instregex "PCMPEQDrm")>;
2490def: InstRW<[SKLWriteResGroup90], (instregex "PCMPEQQrm")>;
2491def: InstRW<[SKLWriteResGroup90], (instregex "PCMPEQWrm")>;
2492def: InstRW<[SKLWriteResGroup90], (instregex "PCMPGTBrm")>;
2493def: InstRW<[SKLWriteResGroup90], (instregex "PCMPGTDrm")>;
2494def: InstRW<[SKLWriteResGroup90], (instregex "PCMPGTWrm")>;
2495def: InstRW<[SKLWriteResGroup90], (instregex "PMAXSBrm")>;
2496def: InstRW<[SKLWriteResGroup90], (instregex "PMAXSDrm")>;
2497def: InstRW<[SKLWriteResGroup90], (instregex "PMAXSWrm")>;
2498def: InstRW<[SKLWriteResGroup90], (instregex "PMAXUBrm")>;
2499def: InstRW<[SKLWriteResGroup90], (instregex "PMAXUDrm")>;
2500def: InstRW<[SKLWriteResGroup90], (instregex "PMAXUWrm")>;
2501def: InstRW<[SKLWriteResGroup90], (instregex "PMINSBrm")>;
2502def: InstRW<[SKLWriteResGroup90], (instregex "PMINSDrm")>;
2503def: InstRW<[SKLWriteResGroup90], (instregex "PMINSWrm")>;
2504def: InstRW<[SKLWriteResGroup90], (instregex "PMINUBrm")>;
2505def: InstRW<[SKLWriteResGroup90], (instregex "PMINUDrm")>;
2506def: InstRW<[SKLWriteResGroup90], (instregex "PMINUWrm")>;
2507def: InstRW<[SKLWriteResGroup90], (instregex "PSIGNBrm128")>;
2508def: InstRW<[SKLWriteResGroup90], (instregex "PSIGNDrm128")>;
2509def: InstRW<[SKLWriteResGroup90], (instregex "PSIGNWrm128")>;
2510def: InstRW<[SKLWriteResGroup90], (instregex "PSLLDrm")>;
2511def: InstRW<[SKLWriteResGroup90], (instregex "PSLLQrm")>;
2512def: InstRW<[SKLWriteResGroup90], (instregex "PSLLWrm")>;
2513def: InstRW<[SKLWriteResGroup90], (instregex "PSRADrm")>;
2514def: InstRW<[SKLWriteResGroup90], (instregex "PSRAWrm")>;
2515def: InstRW<[SKLWriteResGroup90], (instregex "PSRLDrm")>;
2516def: InstRW<[SKLWriteResGroup90], (instregex "PSRLQrm")>;
2517def: InstRW<[SKLWriteResGroup90], (instregex "PSRLWrm")>;
2518def: InstRW<[SKLWriteResGroup90], (instregex "PSUBSBrm")>;
2519def: InstRW<[SKLWriteResGroup90], (instregex "PSUBSWrm")>;
2520def: InstRW<[SKLWriteResGroup90], (instregex "PSUBUSBrm")>;
2521def: InstRW<[SKLWriteResGroup90], (instregex "PSUBUSWrm")>;
2522def: InstRW<[SKLWriteResGroup90], (instregex "VPABSBrm")>;
2523def: InstRW<[SKLWriteResGroup90], (instregex "VPABSDrm")>;
2524def: InstRW<[SKLWriteResGroup90], (instregex "VPABSWrm")>;
2525def: InstRW<[SKLWriteResGroup90], (instregex "VPADDSBrm")>;
2526def: InstRW<[SKLWriteResGroup90], (instregex "VPADDSWrm")>;
2527def: InstRW<[SKLWriteResGroup90], (instregex "VPADDUSBrm")>;
2528def: InstRW<[SKLWriteResGroup90], (instregex "VPADDUSWrm")>;
2529def: InstRW<[SKLWriteResGroup90], (instregex "VPAVGBrm")>;
2530def: InstRW<[SKLWriteResGroup90], (instregex "VPAVGWrm")>;
2531def: InstRW<[SKLWriteResGroup90], (instregex "VPCMPEQBrm")>;
2532def: InstRW<[SKLWriteResGroup90], (instregex "VPCMPEQDrm")>;
2533def: InstRW<[SKLWriteResGroup90], (instregex "VPCMPEQQrm")>;
2534def: InstRW<[SKLWriteResGroup90], (instregex "VPCMPEQWrm")>;
2535def: InstRW<[SKLWriteResGroup90], (instregex "VPCMPGTBrm")>;
2536def: InstRW<[SKLWriteResGroup90], (instregex "VPCMPGTDrm")>;
2537def: InstRW<[SKLWriteResGroup90], (instregex "VPCMPGTWrm")>;
2538def: InstRW<[SKLWriteResGroup90], (instregex "VPMAXSBrm")>;
2539def: InstRW<[SKLWriteResGroup90], (instregex "VPMAXSDrm")>;
2540def: InstRW<[SKLWriteResGroup90], (instregex "VPMAXSWrm")>;
2541def: InstRW<[SKLWriteResGroup90], (instregex "VPMAXUBrm")>;
2542def: InstRW<[SKLWriteResGroup90], (instregex "VPMAXUDrm")>;
2543def: InstRW<[SKLWriteResGroup90], (instregex "VPMAXUWrm")>;
2544def: InstRW<[SKLWriteResGroup90], (instregex "VPMINSBrm")>;
2545def: InstRW<[SKLWriteResGroup90], (instregex "VPMINSDrm")>;
2546def: InstRW<[SKLWriteResGroup90], (instregex "VPMINSWrm")>;
2547def: InstRW<[SKLWriteResGroup90], (instregex "VPMINUBrm")>;
2548def: InstRW<[SKLWriteResGroup90], (instregex "VPMINUDrm")>;
2549def: InstRW<[SKLWriteResGroup90], (instregex "VPMINUWrm")>;
2550def: InstRW<[SKLWriteResGroup90], (instregex "VPSIGNBrm128")>;
2551def: InstRW<[SKLWriteResGroup90], (instregex "VPSIGNDrm128")>;
2552def: InstRW<[SKLWriteResGroup90], (instregex "VPSIGNWrm128")>;
2553def: InstRW<[SKLWriteResGroup90], (instregex "VPSLLDrm")>;
2554def: InstRW<[SKLWriteResGroup90], (instregex "VPSLLQrm")>;
2555def: InstRW<[SKLWriteResGroup90], (instregex "VPSLLVDrm")>;
2556def: InstRW<[SKLWriteResGroup90], (instregex "VPSLLVQrm")>;
2557def: InstRW<[SKLWriteResGroup90], (instregex "VPSLLWrm")>;
2558def: InstRW<[SKLWriteResGroup90], (instregex "VPSRADrm")>;
2559def: InstRW<[SKLWriteResGroup90], (instregex "VPSRAVDrm")>;
2560def: InstRW<[SKLWriteResGroup90], (instregex "VPSRAWrm")>;
2561def: InstRW<[SKLWriteResGroup90], (instregex "VPSRLDrm")>;
2562def: InstRW<[SKLWriteResGroup90], (instregex "VPSRLQrm")>;
2563def: InstRW<[SKLWriteResGroup90], (instregex "VPSRLVDrm")>;
2564def: InstRW<[SKLWriteResGroup90], (instregex "VPSRLVQrm")>;
2565def: InstRW<[SKLWriteResGroup90], (instregex "VPSRLWrm")>;
2566def: InstRW<[SKLWriteResGroup90], (instregex "VPSUBSBrm")>;
2567def: InstRW<[SKLWriteResGroup90], (instregex "VPSUBSWrm")>;
2568def: InstRW<[SKLWriteResGroup90], (instregex "VPSUBUSBrm")>;
2569def: InstRW<[SKLWriteResGroup90], (instregex "VPSUBUSWrm")>;
2570
2571def SKLWriteResGroup91 : SchedWriteRes<[SKLPort23,SKLPort015]> {
2572 let Latency = 7;
2573 let NumMicroOps = 2;
2574 let ResourceCycles = [1,1];
2575}
2576def: InstRW<[SKLWriteResGroup91], (instregex "ANDNPDrm")>;
2577def: InstRW<[SKLWriteResGroup91], (instregex "ANDNPSrm")>;
2578def: InstRW<[SKLWriteResGroup91], (instregex "ANDPDrm")>;
2579def: InstRW<[SKLWriteResGroup91], (instregex "ANDPSrm")>;
2580def: InstRW<[SKLWriteResGroup91], (instregex "BLENDPDrmi")>;
2581def: InstRW<[SKLWriteResGroup91], (instregex "BLENDPSrmi")>;
2582def: InstRW<[SKLWriteResGroup91], (instregex "ORPDrm")>;
2583def: InstRW<[SKLWriteResGroup91], (instregex "ORPSrm")>;
2584def: InstRW<[SKLWriteResGroup91], (instregex "PADDBrm")>;
2585def: InstRW<[SKLWriteResGroup91], (instregex "PADDDrm")>;
2586def: InstRW<[SKLWriteResGroup91], (instregex "PADDQrm")>;
2587def: InstRW<[SKLWriteResGroup91], (instregex "PADDWrm")>;
2588def: InstRW<[SKLWriteResGroup91], (instregex "PANDNrm")>;
2589def: InstRW<[SKLWriteResGroup91], (instregex "PANDrm")>;
2590def: InstRW<[SKLWriteResGroup91], (instregex "PORrm")>;
2591def: InstRW<[SKLWriteResGroup91], (instregex "PSUBBrm")>;
2592def: InstRW<[SKLWriteResGroup91], (instregex "PSUBDrm")>;
2593def: InstRW<[SKLWriteResGroup91], (instregex "PSUBQrm")>;
2594def: InstRW<[SKLWriteResGroup91], (instregex "PSUBWrm")>;
2595def: InstRW<[SKLWriteResGroup91], (instregex "PXORrm")>;
2596def: InstRW<[SKLWriteResGroup91], (instregex "VANDNPDrm")>;
2597def: InstRW<[SKLWriteResGroup91], (instregex "VANDNPSrm")>;
2598def: InstRW<[SKLWriteResGroup91], (instregex "VANDPDrm")>;
2599def: InstRW<[SKLWriteResGroup91], (instregex "VANDPSrm")>;
2600def: InstRW<[SKLWriteResGroup91], (instregex "VBLENDPDrmi")>;
2601def: InstRW<[SKLWriteResGroup91], (instregex "VBLENDPSrmi")>;
2602def: InstRW<[SKLWriteResGroup91], (instregex "VINSERTF128rm")>;
2603def: InstRW<[SKLWriteResGroup91], (instregex "VINSERTI128rm")>;
2604def: InstRW<[SKLWriteResGroup91], (instregex "VMASKMOVPDrm")>;
2605def: InstRW<[SKLWriteResGroup91], (instregex "VMASKMOVPSrm")>;
2606def: InstRW<[SKLWriteResGroup91], (instregex "VORPDrm")>;
2607def: InstRW<[SKLWriteResGroup91], (instregex "VORPSrm")>;
2608def: InstRW<[SKLWriteResGroup91], (instregex "VPADDBrm")>;
2609def: InstRW<[SKLWriteResGroup91], (instregex "VPADDDrm")>;
2610def: InstRW<[SKLWriteResGroup91], (instregex "VPADDQrm")>;
2611def: InstRW<[SKLWriteResGroup91], (instregex "VPADDWrm")>;
2612def: InstRW<[SKLWriteResGroup91], (instregex "VPANDNrm")>;
2613def: InstRW<[SKLWriteResGroup91], (instregex "VPANDrm")>;
2614def: InstRW<[SKLWriteResGroup91], (instregex "VPBLENDDrmi")>;
2615def: InstRW<[SKLWriteResGroup91], (instregex "VPMASKMOVDrm")>;
2616def: InstRW<[SKLWriteResGroup91], (instregex "VPMASKMOVQrm")>;
2617def: InstRW<[SKLWriteResGroup91], (instregex "VPORrm")>;
2618def: InstRW<[SKLWriteResGroup91], (instregex "VPSUBBrm")>;
2619def: InstRW<[SKLWriteResGroup91], (instregex "VPSUBDrm")>;
2620def: InstRW<[SKLWriteResGroup91], (instregex "VPSUBQrm")>;
2621def: InstRW<[SKLWriteResGroup91], (instregex "VPSUBWrm")>;
2622def: InstRW<[SKLWriteResGroup91], (instregex "VPXORrm")>;
2623def: InstRW<[SKLWriteResGroup91], (instregex "VXORPDrm")>;
2624def: InstRW<[SKLWriteResGroup91], (instregex "VXORPSrm")>;
2625def: InstRW<[SKLWriteResGroup91], (instregex "XORPDrm")>;
2626def: InstRW<[SKLWriteResGroup91], (instregex "XORPSrm")>;
2627
2628def SKLWriteResGroup92 : SchedWriteRes<[SKLPort5,SKLPort23]> {
2629 let Latency = 7;
2630 let NumMicroOps = 3;
2631 let ResourceCycles = [2,1];
2632}
2633def: InstRW<[SKLWriteResGroup92], (instregex "MMX_PACKSSDWirm")>;
2634def: InstRW<[SKLWriteResGroup92], (instregex "MMX_PACKSSWBirm")>;
2635def: InstRW<[SKLWriteResGroup92], (instregex "MMX_PACKUSWBirm")>;
2636
2637def SKLWriteResGroup93 : SchedWriteRes<[SKLPort23,SKLPort06]> {
2638 let Latency = 7;
2639 let NumMicroOps = 3;
2640 let ResourceCycles = [1,2];
2641}
2642def: InstRW<[SKLWriteResGroup93], (instregex "CMOVA(16|32|64)rm")>;
2643def: InstRW<[SKLWriteResGroup93], (instregex "CMOVBE(16|32|64)rm")>;
2644
2645def SKLWriteResGroup94 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
2646 let Latency = 7;
2647 let NumMicroOps = 3;
2648 let ResourceCycles = [1,2];
2649}
2650def: InstRW<[SKLWriteResGroup94], (instregex "LEAVE64")>;
2651def: InstRW<[SKLWriteResGroup94], (instregex "SCASB")>;
2652def: InstRW<[SKLWriteResGroup94], (instregex "SCASL")>;
2653def: InstRW<[SKLWriteResGroup94], (instregex "SCASQ")>;
2654def: InstRW<[SKLWriteResGroup94], (instregex "SCASW")>;
2655
2656def SKLWriteResGroup95 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002657 let Latency = 7;
2658 let NumMicroOps = 3;
2659 let ResourceCycles = [1,1,1];
2660}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002661def: InstRW<[SKLWriteResGroup95], (instregex "CVTTSS2SI64rr")>;
2662def: InstRW<[SKLWriteResGroup95], (instregex "CVTTSS2SIrr")>;
2663def: InstRW<[SKLWriteResGroup95], (instregex "VCVTTSS2SI64rr")>;
2664def: InstRW<[SKLWriteResGroup95], (instregex "VCVTTSS2SIrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002665
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002666def SKLWriteResGroup96 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002667 let Latency = 7;
2668 let NumMicroOps = 3;
2669 let ResourceCycles = [1,1,1];
2670}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002671def: InstRW<[SKLWriteResGroup96], (instregex "FLDCW16m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002672
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002673def SKLWriteResGroup97 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002674 let Latency = 7;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002675 let NumMicroOps = 3;
2676 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002677}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002678def: InstRW<[SKLWriteResGroup97], (instregex "LDMXCSR")>;
2679def: InstRW<[SKLWriteResGroup97], (instregex "VLDMXCSR")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002680
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002681def SKLWriteResGroup98 : SchedWriteRes<[SKLPort6,SKLPort23,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002682 let Latency = 7;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002683 let NumMicroOps = 3;
2684 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002685}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002686def: InstRW<[SKLWriteResGroup98], (instregex "LRETQ")>;
2687def: InstRW<[SKLWriteResGroup98], (instregex "RETQ")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002688
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002689def SKLWriteResGroup99 : SchedWriteRes<[SKLPort23,SKLPort06,SKLPort15]> {
2690 let Latency = 7;
2691 let NumMicroOps = 3;
2692 let ResourceCycles = [1,1,1];
2693}
2694def: InstRW<[SKLWriteResGroup99], (instregex "BEXTR32rm")>;
2695def: InstRW<[SKLWriteResGroup99], (instregex "BEXTR64rm")>;
2696
2697def SKLWriteResGroup100 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
2698 let Latency = 7;
2699 let NumMicroOps = 5;
2700 let ResourceCycles = [1,1,1,2];
2701}
2702def: InstRW<[SKLWriteResGroup100], (instregex "ROL(16|32|64)m1")>;
2703def: InstRW<[SKLWriteResGroup100], (instregex "ROL(16|32|64)mi")>;
2704def: InstRW<[SKLWriteResGroup100], (instregex "ROL8m1")>;
2705def: InstRW<[SKLWriteResGroup100], (instregex "ROL8mi")>;
2706def: InstRW<[SKLWriteResGroup100], (instregex "ROR(16|32|64)m1")>;
2707def: InstRW<[SKLWriteResGroup100], (instregex "ROR(16|32|64)mi")>;
2708def: InstRW<[SKLWriteResGroup100], (instregex "ROR8m1")>;
2709def: InstRW<[SKLWriteResGroup100], (instregex "ROR8mi")>;
2710
2711def SKLWriteResGroup101 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
2712 let Latency = 7;
2713 let NumMicroOps = 5;
2714 let ResourceCycles = [1,1,1,2];
2715}
2716def: InstRW<[SKLWriteResGroup101], (instregex "XADD(16|32|64)rm")>;
2717def: InstRW<[SKLWriteResGroup101], (instregex "XADD8rm")>;
2718
2719def SKLWriteResGroup102 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
2720 let Latency = 7;
2721 let NumMicroOps = 5;
2722 let ResourceCycles = [1,1,1,1,1];
2723}
2724def: InstRW<[SKLWriteResGroup102], (instregex "CALL(16|32|64)m")>;
2725def: InstRW<[SKLWriteResGroup102], (instregex "FARCALL64")>;
2726
2727def SKLWriteResGroup103 : SchedWriteRes<[SKLPort6,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002728 let Latency = 7;
2729 let NumMicroOps = 7;
2730 let ResourceCycles = [1,3,1,2];
2731}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002732def: InstRW<[SKLWriteResGroup103], (instregex "LOOP")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002733
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002734def SKLWriteResGroup104 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002735 let Latency = 8;
2736 let NumMicroOps = 2;
2737 let ResourceCycles = [2];
2738}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002739def: InstRW<[SKLWriteResGroup104], (instregex "AESIMCrr")>;
2740def: InstRW<[SKLWriteResGroup104], (instregex "VAESIMCrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002741
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002742def SKLWriteResGroup105 : SchedWriteRes<[SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002743 let Latency = 8;
2744 let NumMicroOps = 2;
2745 let ResourceCycles = [2];
2746}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002747def: InstRW<[SKLWriteResGroup105], (instregex "PMULLDrr")>;
2748def: InstRW<[SKLWriteResGroup105], (instregex "ROUNDPDr")>;
2749def: InstRW<[SKLWriteResGroup105], (instregex "ROUNDPSr")>;
2750def: InstRW<[SKLWriteResGroup105], (instregex "ROUNDSDr")>;
2751def: InstRW<[SKLWriteResGroup105], (instregex "ROUNDSSr")>;
2752def: InstRW<[SKLWriteResGroup105], (instregex "VPMULLDYrr")>;
2753def: InstRW<[SKLWriteResGroup105], (instregex "VPMULLDrr")>;
2754def: InstRW<[SKLWriteResGroup105], (instregex "VROUNDPDr")>;
2755def: InstRW<[SKLWriteResGroup105], (instregex "VROUNDPSr")>;
2756def: InstRW<[SKLWriteResGroup105], (instregex "VROUNDSDr")>;
2757def: InstRW<[SKLWriteResGroup105], (instregex "VROUNDSSr")>;
2758def: InstRW<[SKLWriteResGroup105], (instregex "VROUNDYPDr")>;
2759def: InstRW<[SKLWriteResGroup105], (instregex "VROUNDYPSr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002760
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002761def SKLWriteResGroup106 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002762 let Latency = 8;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002763 let NumMicroOps = 2;
2764 let ResourceCycles = [1,1];
2765}
2766def: InstRW<[SKLWriteResGroup106], (instregex "VTESTPDrm")>;
2767def: InstRW<[SKLWriteResGroup106], (instregex "VTESTPSrm")>;
2768
2769def SKLWriteResGroup107 : SchedWriteRes<[SKLPort1,SKLPort23]> {
2770 let Latency = 8;
2771 let NumMicroOps = 2;
2772 let ResourceCycles = [1,1];
2773}
2774def: InstRW<[SKLWriteResGroup107], (instregex "BSF(16|32|64)rm")>;
2775def: InstRW<[SKLWriteResGroup107], (instregex "BSR(16|32|64)rm")>;
2776def: InstRW<[SKLWriteResGroup107], (instregex "IMUL64m")>;
Craig Topper391c6f92017-12-10 01:24:08 +00002777def: InstRW<[SKLWriteResGroup107], (instregex "IMUL(32|64)rm(i8)?")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002778def: InstRW<[SKLWriteResGroup107], (instregex "IMUL8m")>;
2779def: InstRW<[SKLWriteResGroup107], (instregex "LZCNT(16|32|64)rm")>;
2780def: InstRW<[SKLWriteResGroup107], (instregex "MUL(16|32|64)m")>;
2781def: InstRW<[SKLWriteResGroup107], (instregex "MUL8m")>;
2782def: InstRW<[SKLWriteResGroup107], (instregex "PDEP32rm")>;
2783def: InstRW<[SKLWriteResGroup107], (instregex "PDEP64rm")>;
2784def: InstRW<[SKLWriteResGroup107], (instregex "PEXT32rm")>;
2785def: InstRW<[SKLWriteResGroup107], (instregex "PEXT64rm")>;
2786def: InstRW<[SKLWriteResGroup107], (instregex "POPCNT(16|32|64)rm")>;
2787def: InstRW<[SKLWriteResGroup107], (instregex "TZCNT(16|32|64)rm")>;
2788
2789def SKLWriteResGroup107_16 : SchedWriteRes<[SKLPort1, SKLPort0156, SKLPort23]> {
2790 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002791 let NumMicroOps = 3;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002792 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002793}
Craig Topper391c6f92017-12-10 01:24:08 +00002794def: InstRW<[SKLWriteResGroup107_16], (instregex "IMUL16rm(i8)?")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002795
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002796def SKLWriteResGroup107_16_2 : SchedWriteRes<[SKLPort1, SKLPort0156, SKLPort23]> {
2797 let Latency = 3;
2798 let NumMicroOps = 5;
2799}
2800def: InstRW<[SKLWriteResGroup107_16_2], (instregex "IMUL16m")>;
2801def: InstRW<[SKLWriteResGroup107_16_2], (instregex "MUL16m")>;
2802
2803def SKLWriteResGroup107_32 : SchedWriteRes<[SKLPort1, SKLPort0156, SKLPort23]> {
2804 let Latency = 3;
2805 let NumMicroOps = 3;
2806 let ResourceCycles = [1,1,1];
2807}
2808def: InstRW<[SKLWriteResGroup107_32], (instregex "IMUL32m")>;
2809def: InstRW<[SKLWriteResGroup107_32], (instregex "MUL32m")>;
2810
2811def SKLWriteResGroup108 : SchedWriteRes<[SKLPort5,SKLPort23]> {
2812 let Latency = 8;
2813 let NumMicroOps = 2;
2814 let ResourceCycles = [1,1];
2815}
2816def: InstRW<[SKLWriteResGroup108], (instregex "FCOM32m")>;
2817def: InstRW<[SKLWriteResGroup108], (instregex "FCOM64m")>;
2818def: InstRW<[SKLWriteResGroup108], (instregex "FCOMP32m")>;
2819def: InstRW<[SKLWriteResGroup108], (instregex "FCOMP64m")>;
2820def: InstRW<[SKLWriteResGroup108], (instregex "MMX_PSADBWirm")>;
2821def: InstRW<[SKLWriteResGroup108], (instregex "VPACKSSDWYrm")>;
2822def: InstRW<[SKLWriteResGroup108], (instregex "VPACKSSWBYrm")>;
2823def: InstRW<[SKLWriteResGroup108], (instregex "VPACKUSDWYrm")>;
2824def: InstRW<[SKLWriteResGroup108], (instregex "VPACKUSWBYrm")>;
2825def: InstRW<[SKLWriteResGroup108], (instregex "VPALIGNRYrmi")>;
2826def: InstRW<[SKLWriteResGroup108], (instregex "VPBLENDWYrmi")>;
2827def: InstRW<[SKLWriteResGroup108], (instregex "VPBROADCASTBYrm")>;
2828def: InstRW<[SKLWriteResGroup108], (instregex "VPBROADCASTWYrm")>;
2829def: InstRW<[SKLWriteResGroup108], (instregex "VPERMILPDYmi")>;
2830def: InstRW<[SKLWriteResGroup108], (instregex "VPERMILPDYrm")>;
2831def: InstRW<[SKLWriteResGroup108], (instregex "VPERMILPSYmi")>;
2832def: InstRW<[SKLWriteResGroup108], (instregex "VPERMILPSYrm")>;
2833def: InstRW<[SKLWriteResGroup108], (instregex "VPMOVSXBDYrm")>;
2834def: InstRW<[SKLWriteResGroup108], (instregex "VPMOVSXBQYrm")>;
2835def: InstRW<[SKLWriteResGroup108], (instregex "VPMOVSXWQYrm")>;
2836def: InstRW<[SKLWriteResGroup108], (instregex "VPSHUFBYrm")>;
2837def: InstRW<[SKLWriteResGroup108], (instregex "VPSHUFDYmi")>;
2838def: InstRW<[SKLWriteResGroup108], (instregex "VPSHUFHWYmi")>;
2839def: InstRW<[SKLWriteResGroup108], (instregex "VPSHUFLWYmi")>;
2840def: InstRW<[SKLWriteResGroup108], (instregex "VPUNPCKHBWYrm")>;
2841def: InstRW<[SKLWriteResGroup108], (instregex "VPUNPCKHDQYrm")>;
2842def: InstRW<[SKLWriteResGroup108], (instregex "VPUNPCKHQDQYrm")>;
2843def: InstRW<[SKLWriteResGroup108], (instregex "VPUNPCKHWDYrm")>;
2844def: InstRW<[SKLWriteResGroup108], (instregex "VPUNPCKLBWYrm")>;
2845def: InstRW<[SKLWriteResGroup108], (instregex "VPUNPCKLDQYrm")>;
2846def: InstRW<[SKLWriteResGroup108], (instregex "VPUNPCKLQDQYrm")>;
2847def: InstRW<[SKLWriteResGroup108], (instregex "VPUNPCKLWDYrm")>;
2848def: InstRW<[SKLWriteResGroup108], (instregex "VSHUFPDYrmi")>;
2849def: InstRW<[SKLWriteResGroup108], (instregex "VSHUFPSYrmi")>;
2850def: InstRW<[SKLWriteResGroup108], (instregex "VUNPCKHPDYrm")>;
2851def: InstRW<[SKLWriteResGroup108], (instregex "VUNPCKHPSYrm")>;
2852def: InstRW<[SKLWriteResGroup108], (instregex "VUNPCKLPDYrm")>;
2853def: InstRW<[SKLWriteResGroup108], (instregex "VUNPCKLPSYrm")>;
2854
2855def SKLWriteResGroup109 : SchedWriteRes<[SKLPort01,SKLPort23]> {
2856 let Latency = 8;
2857 let NumMicroOps = 2;
2858 let ResourceCycles = [1,1];
2859}
2860def: InstRW<[SKLWriteResGroup109], (instregex "VPABSBYrm")>;
2861def: InstRW<[SKLWriteResGroup109], (instregex "VPABSDYrm")>;
2862def: InstRW<[SKLWriteResGroup109], (instregex "VPABSWYrm")>;
2863def: InstRW<[SKLWriteResGroup109], (instregex "VPADDSBYrm")>;
2864def: InstRW<[SKLWriteResGroup109], (instregex "VPADDSWYrm")>;
2865def: InstRW<[SKLWriteResGroup109], (instregex "VPADDUSBYrm")>;
2866def: InstRW<[SKLWriteResGroup109], (instregex "VPADDUSWYrm")>;
2867def: InstRW<[SKLWriteResGroup109], (instregex "VPAVGBYrm")>;
2868def: InstRW<[SKLWriteResGroup109], (instregex "VPAVGWYrm")>;
2869def: InstRW<[SKLWriteResGroup109], (instregex "VPCMPEQBYrm")>;
2870def: InstRW<[SKLWriteResGroup109], (instregex "VPCMPEQDYrm")>;
2871def: InstRW<[SKLWriteResGroup109], (instregex "VPCMPEQQYrm")>;
2872def: InstRW<[SKLWriteResGroup109], (instregex "VPCMPEQWYrm")>;
2873def: InstRW<[SKLWriteResGroup109], (instregex "VPCMPGTBYrm")>;
2874def: InstRW<[SKLWriteResGroup109], (instregex "VPCMPGTDYrm")>;
2875def: InstRW<[SKLWriteResGroup109], (instregex "VPCMPGTWYrm")>;
2876def: InstRW<[SKLWriteResGroup109], (instregex "VPMAXSBYrm")>;
2877def: InstRW<[SKLWriteResGroup109], (instregex "VPMAXSDYrm")>;
2878def: InstRW<[SKLWriteResGroup109], (instregex "VPMAXSWYrm")>;
2879def: InstRW<[SKLWriteResGroup109], (instregex "VPMAXUBYrm")>;
2880def: InstRW<[SKLWriteResGroup109], (instregex "VPMAXUDYrm")>;
2881def: InstRW<[SKLWriteResGroup109], (instregex "VPMAXUWYrm")>;
2882def: InstRW<[SKLWriteResGroup109], (instregex "VPMINSBYrm")>;
2883def: InstRW<[SKLWriteResGroup109], (instregex "VPMINSDYrm")>;
2884def: InstRW<[SKLWriteResGroup109], (instregex "VPMINSWYrm")>;
2885def: InstRW<[SKLWriteResGroup109], (instregex "VPMINUBYrm")>;
2886def: InstRW<[SKLWriteResGroup109], (instregex "VPMINUDYrm")>;
2887def: InstRW<[SKLWriteResGroup109], (instregex "VPMINUWYrm")>;
2888def: InstRW<[SKLWriteResGroup109], (instregex "VPSIGNBYrm256")>;
2889def: InstRW<[SKLWriteResGroup109], (instregex "VPSIGNDYrm256")>;
2890def: InstRW<[SKLWriteResGroup109], (instregex "VPSIGNWYrm256")>;
2891def: InstRW<[SKLWriteResGroup109], (instregex "VPSLLDYrm")>;
2892def: InstRW<[SKLWriteResGroup109], (instregex "VPSLLQYrm")>;
2893def: InstRW<[SKLWriteResGroup109], (instregex "VPSLLVDYrm")>;
2894def: InstRW<[SKLWriteResGroup109], (instregex "VPSLLVQYrm")>;
2895def: InstRW<[SKLWriteResGroup109], (instregex "VPSLLWYrm")>;
2896def: InstRW<[SKLWriteResGroup109], (instregex "VPSRADYrm")>;
2897def: InstRW<[SKLWriteResGroup109], (instregex "VPSRAVDYrm")>;
2898def: InstRW<[SKLWriteResGroup109], (instregex "VPSRAWYrm")>;
2899def: InstRW<[SKLWriteResGroup109], (instregex "VPSRLDYrm")>;
2900def: InstRW<[SKLWriteResGroup109], (instregex "VPSRLQYrm")>;
2901def: InstRW<[SKLWriteResGroup109], (instregex "VPSRLVDYrm")>;
2902def: InstRW<[SKLWriteResGroup109], (instregex "VPSRLVQYrm")>;
2903def: InstRW<[SKLWriteResGroup109], (instregex "VPSRLWYrm")>;
2904def: InstRW<[SKLWriteResGroup109], (instregex "VPSUBSBYrm")>;
2905def: InstRW<[SKLWriteResGroup109], (instregex "VPSUBSWYrm")>;
2906def: InstRW<[SKLWriteResGroup109], (instregex "VPSUBUSBYrm")>;
2907def: InstRW<[SKLWriteResGroup109], (instregex "VPSUBUSWYrm")>;
2908
2909def SKLWriteResGroup110 : SchedWriteRes<[SKLPort23,SKLPort015]> {
2910 let Latency = 8;
2911 let NumMicroOps = 2;
2912 let ResourceCycles = [1,1];
2913}
2914def: InstRW<[SKLWriteResGroup110], (instregex "VANDNPDYrm")>;
2915def: InstRW<[SKLWriteResGroup110], (instregex "VANDNPSYrm")>;
2916def: InstRW<[SKLWriteResGroup110], (instregex "VANDPDYrm")>;
2917def: InstRW<[SKLWriteResGroup110], (instregex "VANDPSYrm")>;
2918def: InstRW<[SKLWriteResGroup110], (instregex "VBLENDPDYrmi")>;
2919def: InstRW<[SKLWriteResGroup110], (instregex "VBLENDPSYrmi")>;
2920def: InstRW<[SKLWriteResGroup110], (instregex "VMASKMOVPDYrm")>;
2921def: InstRW<[SKLWriteResGroup110], (instregex "VMASKMOVPSYrm")>;
2922def: InstRW<[SKLWriteResGroup110], (instregex "VORPDYrm")>;
2923def: InstRW<[SKLWriteResGroup110], (instregex "VORPSYrm")>;
2924def: InstRW<[SKLWriteResGroup110], (instregex "VPADDBYrm")>;
2925def: InstRW<[SKLWriteResGroup110], (instregex "VPADDDYrm")>;
2926def: InstRW<[SKLWriteResGroup110], (instregex "VPADDQYrm")>;
2927def: InstRW<[SKLWriteResGroup110], (instregex "VPADDWYrm")>;
2928def: InstRW<[SKLWriteResGroup110], (instregex "VPANDNYrm")>;
2929def: InstRW<[SKLWriteResGroup110], (instregex "VPANDYrm")>;
2930def: InstRW<[SKLWriteResGroup110], (instregex "VPBLENDDYrmi")>;
2931def: InstRW<[SKLWriteResGroup110], (instregex "VPMASKMOVDYrm")>;
2932def: InstRW<[SKLWriteResGroup110], (instregex "VPMASKMOVQYrm")>;
2933def: InstRW<[SKLWriteResGroup110], (instregex "VPORYrm")>;
2934def: InstRW<[SKLWriteResGroup110], (instregex "VPSUBBYrm")>;
2935def: InstRW<[SKLWriteResGroup110], (instregex "VPSUBDYrm")>;
2936def: InstRW<[SKLWriteResGroup110], (instregex "VPSUBQYrm")>;
2937def: InstRW<[SKLWriteResGroup110], (instregex "VPSUBWYrm")>;
2938def: InstRW<[SKLWriteResGroup110], (instregex "VPXORYrm")>;
2939def: InstRW<[SKLWriteResGroup110], (instregex "VXORPDYrm")>;
2940def: InstRW<[SKLWriteResGroup110], (instregex "VXORPSYrm")>;
2941
2942def SKLWriteResGroup111 : SchedWriteRes<[SKLPort23,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002943 let Latency = 8;
2944 let NumMicroOps = 3;
2945 let ResourceCycles = [1,2];
2946}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002947def: InstRW<[SKLWriteResGroup111], (instregex "BLENDVPDrm0")>;
2948def: InstRW<[SKLWriteResGroup111], (instregex "BLENDVPSrm0")>;
2949def: InstRW<[SKLWriteResGroup111], (instregex "PBLENDVBrm0")>;
2950def: InstRW<[SKLWriteResGroup111], (instregex "VBLENDVPDrm")>;
2951def: InstRW<[SKLWriteResGroup111], (instregex "VBLENDVPSrm")>;
2952def: InstRW<[SKLWriteResGroup111], (instregex "VPBLENDVBYrm")>;
2953def: InstRW<[SKLWriteResGroup111], (instregex "VPBLENDVBrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00002954
Gadi Haber1e0f1f42017-10-17 06:47:04 +00002955def SKLWriteResGroup112 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
2956 let Latency = 8;
2957 let NumMicroOps = 4;
2958 let ResourceCycles = [1,2,1];
2959}
2960def: InstRW<[SKLWriteResGroup112], (instregex "MMX_PHADDSWrm64")>;
2961def: InstRW<[SKLWriteResGroup112], (instregex "MMX_PHSUBSWrm64")>;
2962
2963def SKLWriteResGroup113 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort05]> {
2964 let Latency = 8;
2965 let NumMicroOps = 4;
2966 let ResourceCycles = [2,1,1];
2967}
2968def: InstRW<[SKLWriteResGroup113], (instregex "MMX_PHADDWrm64")>;
2969def: InstRW<[SKLWriteResGroup113], (instregex "MMX_PHADDrm64")>;
2970def: InstRW<[SKLWriteResGroup113], (instregex "MMX_PHSUBDrm64")>;
2971def: InstRW<[SKLWriteResGroup113], (instregex "MMX_PHSUBWrm64")>;
2972
2973def SKLWriteResGroup114 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237,SKLPort015]> {
2974 let Latency = 8;
2975 let NumMicroOps = 4;
2976 let ResourceCycles = [1,1,1,1];
2977}
2978def: InstRW<[SKLWriteResGroup114], (instregex "VCVTPS2PHYmr")>;
2979
2980def SKLWriteResGroup115 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06]> {
2981 let Latency = 8;
2982 let NumMicroOps = 5;
2983 let ResourceCycles = [1,1,3];
2984}
2985def: InstRW<[SKLWriteResGroup115], (instregex "ROR(16|32|64)mCL")>;
2986def: InstRW<[SKLWriteResGroup115], (instregex "ROR8mCL")>;
2987
2988def SKLWriteResGroup116 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
2989 let Latency = 8;
2990 let NumMicroOps = 5;
2991 let ResourceCycles = [1,1,1,2];
2992}
2993def: InstRW<[SKLWriteResGroup116], (instregex "RCL(16|32|64)m1")>;
2994def: InstRW<[SKLWriteResGroup116], (instregex "RCL(16|32|64)mi")>;
2995def: InstRW<[SKLWriteResGroup116], (instregex "RCL8m1")>;
2996def: InstRW<[SKLWriteResGroup116], (instregex "RCL8mi")>;
2997def: InstRW<[SKLWriteResGroup116], (instregex "RCR(16|32|64)m1")>;
2998def: InstRW<[SKLWriteResGroup116], (instregex "RCR(16|32|64)mi")>;
2999def: InstRW<[SKLWriteResGroup116], (instregex "RCR8m1")>;
3000def: InstRW<[SKLWriteResGroup116], (instregex "RCR8mi")>;
3001
3002def SKLWriteResGroup117 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
3003 let Latency = 8;
3004 let NumMicroOps = 6;
3005 let ResourceCycles = [1,1,1,3];
3006}
3007def: InstRW<[SKLWriteResGroup117], (instregex "ROL(16|32|64)mCL")>;
3008def: InstRW<[SKLWriteResGroup117], (instregex "ROL8mCL")>;
3009def: InstRW<[SKLWriteResGroup117], (instregex "SAR(16|32|64)mCL")>;
3010def: InstRW<[SKLWriteResGroup117], (instregex "SAR8mCL")>;
3011def: InstRW<[SKLWriteResGroup117], (instregex "SHL(16|32|64)mCL")>;
3012def: InstRW<[SKLWriteResGroup117], (instregex "SHL8mCL")>;
3013def: InstRW<[SKLWriteResGroup117], (instregex "SHR(16|32|64)mCL")>;
3014def: InstRW<[SKLWriteResGroup117], (instregex "SHR8mCL")>;
3015
3016def SKLWriteResGroup118 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
3017 let Latency = 8;
3018 let NumMicroOps = 6;
3019 let ResourceCycles = [1,1,1,3];
3020}
3021def: InstRW<[SKLWriteResGroup118], (instregex "ADC(16|32|64)mi8")>;
3022def: InstRW<[SKLWriteResGroup118], (instregex "ADC8mi")>;
3023
3024def SKLWriteResGroup119 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
3025 let Latency = 8;
3026 let NumMicroOps = 6;
3027 let ResourceCycles = [1,1,1,2,1];
3028}
3029def: InstRW<[SKLWriteResGroup119], (instregex "ADC(16|32|64)mr")>;
3030def: InstRW<[SKLWriteResGroup119], (instregex "ADC8mr")>;
3031def: InstRW<[SKLWriteResGroup119], (instregex "CMPXCHG(16|32|64)rm")>;
3032def: InstRW<[SKLWriteResGroup119], (instregex "CMPXCHG8rm")>;
3033def: InstRW<[SKLWriteResGroup119], (instregex "SBB(16|32|64)mi8")>;
3034def: InstRW<[SKLWriteResGroup119], (instregex "SBB(16|32|64)mr")>;
3035def: InstRW<[SKLWriteResGroup119], (instregex "SBB8mi")>;
3036def: InstRW<[SKLWriteResGroup119], (instregex "SBB8mr")>;
3037
3038def SKLWriteResGroup120 : SchedWriteRes<[SKLPort0,SKLPort23]> {
3039 let Latency = 9;
3040 let NumMicroOps = 2;
3041 let ResourceCycles = [1,1];
3042}
3043def: InstRW<[SKLWriteResGroup120], (instregex "MMX_CVTPI2PSirm")>;
3044def: InstRW<[SKLWriteResGroup120], (instregex "MMX_PMADDUBSWrm64")>;
3045def: InstRW<[SKLWriteResGroup120], (instregex "MMX_PMADDWDirm")>;
3046def: InstRW<[SKLWriteResGroup120], (instregex "MMX_PMULHRSWrm64")>;
3047def: InstRW<[SKLWriteResGroup120], (instregex "MMX_PMULHUWirm")>;
3048def: InstRW<[SKLWriteResGroup120], (instregex "MMX_PMULHWirm")>;
3049def: InstRW<[SKLWriteResGroup120], (instregex "MMX_PMULLWirm")>;
3050def: InstRW<[SKLWriteResGroup120], (instregex "MMX_PMULUDQirm")>;
3051def: InstRW<[SKLWriteResGroup120], (instregex "RCPSSm")>;
3052def: InstRW<[SKLWriteResGroup120], (instregex "RSQRTSSm")>;
3053def: InstRW<[SKLWriteResGroup120], (instregex "VRCPSSm")>;
3054def: InstRW<[SKLWriteResGroup120], (instregex "VRSQRTSSm")>;
3055def: InstRW<[SKLWriteResGroup120], (instregex "VTESTPDYrm")>;
3056def: InstRW<[SKLWriteResGroup120], (instregex "VTESTPSYrm")>;
3057
3058def SKLWriteResGroup121 : SchedWriteRes<[SKLPort5,SKLPort23]> {
3059 let Latency = 9;
3060 let NumMicroOps = 2;
3061 let ResourceCycles = [1,1];
3062}
3063def: InstRW<[SKLWriteResGroup121], (instregex "PCMPGTQrm")>;
3064def: InstRW<[SKLWriteResGroup121], (instregex "PSADBWrm")>;
3065def: InstRW<[SKLWriteResGroup121], (instregex "VPCMPGTQrm")>;
3066def: InstRW<[SKLWriteResGroup121], (instregex "VPMOVSXBWYrm")>;
3067def: InstRW<[SKLWriteResGroup121], (instregex "VPMOVSXDQYrm")>;
3068def: InstRW<[SKLWriteResGroup121], (instregex "VPMOVSXWDYrm")>;
3069def: InstRW<[SKLWriteResGroup121], (instregex "VPMOVZXWDYrm")>;
3070def: InstRW<[SKLWriteResGroup121], (instregex "VPSADBWrm")>;
3071
3072def SKLWriteResGroup122 : SchedWriteRes<[SKLPort01,SKLPort23]> {
3073 let Latency = 9;
3074 let NumMicroOps = 2;
3075 let ResourceCycles = [1,1];
3076}
3077def: InstRW<[SKLWriteResGroup122], (instregex "ADDSDrm")>;
3078def: InstRW<[SKLWriteResGroup122], (instregex "ADDSSrm")>;
3079def: InstRW<[SKLWriteResGroup122], (instregex "MULSDrm")>;
3080def: InstRW<[SKLWriteResGroup122], (instregex "MULSSrm")>;
3081def: InstRW<[SKLWriteResGroup122], (instregex "SUBSDrm")>;
3082def: InstRW<[SKLWriteResGroup122], (instregex "SUBSSrm")>;
3083def: InstRW<[SKLWriteResGroup122], (instregex "VADDSDrm")>;
3084def: InstRW<[SKLWriteResGroup122], (instregex "VADDSSrm")>;
3085def: InstRW<[SKLWriteResGroup122], (instregex "VFMADD132SDm")>;
3086def: InstRW<[SKLWriteResGroup122], (instregex "VFMADD132SSm")>;
3087def: InstRW<[SKLWriteResGroup122], (instregex "VFMADD213SDm")>;
3088def: InstRW<[SKLWriteResGroup122], (instregex "VFMADD213SSm")>;
3089def: InstRW<[SKLWriteResGroup122], (instregex "VFMADD231SDm")>;
3090def: InstRW<[SKLWriteResGroup122], (instregex "VFMADD231SSm")>;
3091def: InstRW<[SKLWriteResGroup122], (instregex "VFMSUB132SDm")>;
3092def: InstRW<[SKLWriteResGroup122], (instregex "VFMSUB132SSm")>;
3093def: InstRW<[SKLWriteResGroup122], (instregex "VFMSUB213SDm")>;
3094def: InstRW<[SKLWriteResGroup122], (instregex "VFMSUB213SSm")>;
3095def: InstRW<[SKLWriteResGroup122], (instregex "VFMSUB231SDm")>;
3096def: InstRW<[SKLWriteResGroup122], (instregex "VFMSUB231SSm")>;
3097def: InstRW<[SKLWriteResGroup122], (instregex "VFNMADD132SDm")>;
3098def: InstRW<[SKLWriteResGroup122], (instregex "VFNMADD132SSm")>;
3099def: InstRW<[SKLWriteResGroup122], (instregex "VFNMADD213SDm")>;
3100def: InstRW<[SKLWriteResGroup122], (instregex "VFNMADD213SSm")>;
3101def: InstRW<[SKLWriteResGroup122], (instregex "VFNMADD231SDm")>;
3102def: InstRW<[SKLWriteResGroup122], (instregex "VFNMADD231SSm")>;
3103def: InstRW<[SKLWriteResGroup122], (instregex "VFNMSUB132SDm")>;
3104def: InstRW<[SKLWriteResGroup122], (instregex "VFNMSUB132SSm")>;
3105def: InstRW<[SKLWriteResGroup122], (instregex "VFNMSUB213SDm")>;
3106def: InstRW<[SKLWriteResGroup122], (instregex "VFNMSUB213SSm")>;
3107def: InstRW<[SKLWriteResGroup122], (instregex "VFNMSUB231SDm")>;
3108def: InstRW<[SKLWriteResGroup122], (instregex "VFNMSUB231SSm")>;
3109def: InstRW<[SKLWriteResGroup122], (instregex "VMULSDrm")>;
3110def: InstRW<[SKLWriteResGroup122], (instregex "VMULSSrm")>;
3111def: InstRW<[SKLWriteResGroup122], (instregex "VSUBSDrm")>;
3112def: InstRW<[SKLWriteResGroup122], (instregex "VSUBSSrm")>;
3113
3114def SKLWriteResGroup123 : SchedWriteRes<[SKLPort23,SKLPort015]> {
3115 let Latency = 9;
3116 let NumMicroOps = 2;
3117 let ResourceCycles = [1,1];
3118}
3119def: InstRW<[SKLWriteResGroup123], (instregex "CMPSSrm")>;
3120def: InstRW<[SKLWriteResGroup123], (instregex "CVTPS2PDrm")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00003121def: InstRW<[SKLWriteResGroup123], (instregex "MAX(C?)SDrm")>;
3122def: InstRW<[SKLWriteResGroup123], (instregex "MAX(C?)SSrm")>;
3123def: InstRW<[SKLWriteResGroup123], (instregex "MIN(C?)SDrm")>;
3124def: InstRW<[SKLWriteResGroup123], (instregex "MIN(C?)SSrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003125def: InstRW<[SKLWriteResGroup123], (instregex "MMX_CVTPS2PIirm")>;
3126def: InstRW<[SKLWriteResGroup123], (instregex "MMX_CVTTPS2PIirm")>;
3127def: InstRW<[SKLWriteResGroup123], (instregex "VCMPSDrm")>;
3128def: InstRW<[SKLWriteResGroup123], (instregex "VCMPSSrm")>;
3129def: InstRW<[SKLWriteResGroup123], (instregex "VCVTPH2PSrm")>;
3130def: InstRW<[SKLWriteResGroup123], (instregex "VCVTPS2PDrm")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00003131def: InstRW<[SKLWriteResGroup123], (instregex "VMAX(C?)SDrm")>;
3132def: InstRW<[SKLWriteResGroup123], (instregex "VMAX(C?)SSrm")>;
3133def: InstRW<[SKLWriteResGroup123], (instregex "VMIN(C?)SDrm")>;
3134def: InstRW<[SKLWriteResGroup123], (instregex "VMIN(C?)SSrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003135
3136def SKLWriteResGroup124 : SchedWriteRes<[SKLPort5,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003137 let Latency = 9;
3138 let NumMicroOps = 3;
3139 let ResourceCycles = [1,2];
3140}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003141def: InstRW<[SKLWriteResGroup124], (instregex "DPPDrri")>;
3142def: InstRW<[SKLWriteResGroup124], (instregex "VDPPDrri")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003143
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003144def SKLWriteResGroup125 : SchedWriteRes<[SKLPort23,SKLPort015]> {
3145 let Latency = 9;
3146 let NumMicroOps = 3;
3147 let ResourceCycles = [1,2];
3148}
3149def: InstRW<[SKLWriteResGroup125], (instregex "VBLENDVPDYrm")>;
3150def: InstRW<[SKLWriteResGroup125], (instregex "VBLENDVPSYrm")>;
3151
3152def SKLWriteResGroup126 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
3153 let Latency = 9;
3154 let NumMicroOps = 3;
3155 let ResourceCycles = [1,1,1];
3156}
3157def: InstRW<[SKLWriteResGroup126], (instregex "PTESTrm")>;
3158def: InstRW<[SKLWriteResGroup126], (instregex "VPTESTrm")>;
3159
3160def SKLWriteResGroup127 : SchedWriteRes<[SKLPort1,SKLPort5,SKLPort23]> {
3161 let Latency = 9;
3162 let NumMicroOps = 3;
3163 let ResourceCycles = [1,1,1];
3164}
3165def: InstRW<[SKLWriteResGroup127], (instregex "MULX64rm")>;
3166
3167def SKLWriteResGroup128 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003168 let Latency = 9;
3169 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003170 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003171}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003172def: InstRW<[SKLWriteResGroup128], (instregex "PHADDSWrm128")>;
3173def: InstRW<[SKLWriteResGroup128], (instregex "PHSUBSWrm128")>;
3174def: InstRW<[SKLWriteResGroup128], (instregex "VPHADDSWrm128")>;
3175def: InstRW<[SKLWriteResGroup128], (instregex "VPHSUBSWrm128")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003176
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003177def SKLWriteResGroup129 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort015]> {
3178 let Latency = 9;
3179 let NumMicroOps = 4;
3180 let ResourceCycles = [2,1,1];
3181}
3182def: InstRW<[SKLWriteResGroup129], (instregex "PHADDDrm")>;
3183def: InstRW<[SKLWriteResGroup129], (instregex "PHADDWrm")>;
3184def: InstRW<[SKLWriteResGroup129], (instregex "PHSUBDrm")>;
3185def: InstRW<[SKLWriteResGroup129], (instregex "PHSUBWrm")>;
3186def: InstRW<[SKLWriteResGroup129], (instregex "VPHADDDrm")>;
3187def: InstRW<[SKLWriteResGroup129], (instregex "VPHADDWrm")>;
3188def: InstRW<[SKLWriteResGroup129], (instregex "VPHSUBDrm")>;
3189def: InstRW<[SKLWriteResGroup129], (instregex "VPHSUBWrm")>;
3190
3191def SKLWriteResGroup130 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort0156]> {
3192 let Latency = 9;
3193 let NumMicroOps = 4;
3194 let ResourceCycles = [1,1,1,1];
3195}
3196def: InstRW<[SKLWriteResGroup130], (instregex "SHLD(16|32|64)mri8")>;
3197def: InstRW<[SKLWriteResGroup130], (instregex "SHRD(16|32|64)mri8")>;
3198
3199def SKLWriteResGroup131 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
3200 let Latency = 9;
3201 let NumMicroOps = 5;
3202 let ResourceCycles = [1,2,1,1];
3203}
3204def: InstRW<[SKLWriteResGroup131], (instregex "LAR(16|32|64)rm")>;
3205def: InstRW<[SKLWriteResGroup131], (instregex "LSL(16|32|64)rm")>;
3206
3207def SKLWriteResGroup132 : SchedWriteRes<[SKLPort0,SKLPort23]> {
3208 let Latency = 10;
3209 let NumMicroOps = 2;
3210 let ResourceCycles = [1,1];
3211}
3212def: InstRW<[SKLWriteResGroup132], (instregex "AESDECLASTrm")>;
3213def: InstRW<[SKLWriteResGroup132], (instregex "AESDECrm")>;
3214def: InstRW<[SKLWriteResGroup132], (instregex "AESENCLASTrm")>;
3215def: InstRW<[SKLWriteResGroup132], (instregex "AESENCrm")>;
3216def: InstRW<[SKLWriteResGroup132], (instregex "RCPPSm")>;
3217def: InstRW<[SKLWriteResGroup132], (instregex "RSQRTPSm")>;
3218def: InstRW<[SKLWriteResGroup132], (instregex "VAESDECLASTrm")>;
3219def: InstRW<[SKLWriteResGroup132], (instregex "VAESDECrm")>;
3220def: InstRW<[SKLWriteResGroup132], (instregex "VAESENCLASTrm")>;
3221def: InstRW<[SKLWriteResGroup132], (instregex "VAESENCrm")>;
3222def: InstRW<[SKLWriteResGroup132], (instregex "VRCPPSm")>;
3223def: InstRW<[SKLWriteResGroup132], (instregex "VRSQRTPSm")>;
3224
3225def SKLWriteResGroup133 : SchedWriteRes<[SKLPort5,SKLPort23]> {
3226 let Latency = 10;
3227 let NumMicroOps = 2;
3228 let ResourceCycles = [1,1];
3229}
3230def: InstRW<[SKLWriteResGroup133], (instregex "ADD_F32m")>;
3231def: InstRW<[SKLWriteResGroup133], (instregex "ADD_F64m")>;
3232def: InstRW<[SKLWriteResGroup133], (instregex "ILD_F16m")>;
3233def: InstRW<[SKLWriteResGroup133], (instregex "ILD_F32m")>;
3234def: InstRW<[SKLWriteResGroup133], (instregex "ILD_F64m")>;
3235def: InstRW<[SKLWriteResGroup133], (instregex "SUBR_F32m")>;
3236def: InstRW<[SKLWriteResGroup133], (instregex "SUBR_F64m")>;
3237def: InstRW<[SKLWriteResGroup133], (instregex "SUB_F32m")>;
3238def: InstRW<[SKLWriteResGroup133], (instregex "SUB_F64m")>;
3239def: InstRW<[SKLWriteResGroup133], (instregex "VPCMPGTQYrm")>;
3240def: InstRW<[SKLWriteResGroup133], (instregex "VPERM2F128rm")>;
3241def: InstRW<[SKLWriteResGroup133], (instregex "VPERM2I128rm")>;
3242def: InstRW<[SKLWriteResGroup133], (instregex "VPERMDYrm")>;
3243def: InstRW<[SKLWriteResGroup133], (instregex "VPERMPDYmi")>;
3244def: InstRW<[SKLWriteResGroup133], (instregex "VPERMPSYrm")>;
3245def: InstRW<[SKLWriteResGroup133], (instregex "VPERMQYmi")>;
3246def: InstRW<[SKLWriteResGroup133], (instregex "VPMOVZXBDYrm")>;
3247def: InstRW<[SKLWriteResGroup133], (instregex "VPMOVZXBQYrm")>;
3248def: InstRW<[SKLWriteResGroup133], (instregex "VPMOVZXBWYrm")>;
3249def: InstRW<[SKLWriteResGroup133], (instregex "VPMOVZXDQYrm")>;
3250def: InstRW<[SKLWriteResGroup133], (instregex "VPMOVZXWQYrm")>;
3251def: InstRW<[SKLWriteResGroup133], (instregex "VPSADBWYrm")>;
3252
3253def SKLWriteResGroup134 : SchedWriteRes<[SKLPort01,SKLPort23]> {
3254 let Latency = 10;
3255 let NumMicroOps = 2;
3256 let ResourceCycles = [1,1];
3257}
3258def: InstRW<[SKLWriteResGroup134], (instregex "ADDPDrm")>;
3259def: InstRW<[SKLWriteResGroup134], (instregex "ADDPSrm")>;
3260def: InstRW<[SKLWriteResGroup134], (instregex "ADDSUBPDrm")>;
3261def: InstRW<[SKLWriteResGroup134], (instregex "ADDSUBPSrm")>;
3262def: InstRW<[SKLWriteResGroup134], (instregex "MULPDrm")>;
3263def: InstRW<[SKLWriteResGroup134], (instregex "MULPSrm")>;
3264def: InstRW<[SKLWriteResGroup134], (instregex "SUBPDrm")>;
3265def: InstRW<[SKLWriteResGroup134], (instregex "SUBPSrm")>;
3266def: InstRW<[SKLWriteResGroup134], (instregex "VADDPDrm")>;
3267def: InstRW<[SKLWriteResGroup134], (instregex "VADDPSrm")>;
3268def: InstRW<[SKLWriteResGroup134], (instregex "VADDSUBPDrm")>;
3269def: InstRW<[SKLWriteResGroup134], (instregex "VADDSUBPSrm")>;
3270def: InstRW<[SKLWriteResGroup134], (instregex "VFMADD132PDm")>;
3271def: InstRW<[SKLWriteResGroup134], (instregex "VFMADD132PSm")>;
3272def: InstRW<[SKLWriteResGroup134], (instregex "VFMADD213PDm")>;
3273def: InstRW<[SKLWriteResGroup134], (instregex "VFMADD213PSm")>;
3274def: InstRW<[SKLWriteResGroup134], (instregex "VFMADD231PDm")>;
3275def: InstRW<[SKLWriteResGroup134], (instregex "VFMADD231PSm")>;
3276def: InstRW<[SKLWriteResGroup134], (instregex "VFMADDSUB132PDm")>;
3277def: InstRW<[SKLWriteResGroup134], (instregex "VFMADDSUB132PSm")>;
3278def: InstRW<[SKLWriteResGroup134], (instregex "VFMADDSUB213PDm")>;
3279def: InstRW<[SKLWriteResGroup134], (instregex "VFMADDSUB213PSm")>;
3280def: InstRW<[SKLWriteResGroup134], (instregex "VFMADDSUB231PDm")>;
3281def: InstRW<[SKLWriteResGroup134], (instregex "VFMADDSUB231PSm")>;
3282def: InstRW<[SKLWriteResGroup134], (instregex "VFMSUB132PDm")>;
3283def: InstRW<[SKLWriteResGroup134], (instregex "VFMSUB132PSm")>;
3284def: InstRW<[SKLWriteResGroup134], (instregex "VFMSUB213PDm")>;
3285def: InstRW<[SKLWriteResGroup134], (instregex "VFMSUB213PSm")>;
3286def: InstRW<[SKLWriteResGroup134], (instregex "VFMSUB231PDm")>;
3287def: InstRW<[SKLWriteResGroup134], (instregex "VFMSUB231PSm")>;
3288def: InstRW<[SKLWriteResGroup134], (instregex "VFMSUBADD132PDm")>;
3289def: InstRW<[SKLWriteResGroup134], (instregex "VFMSUBADD132PSm")>;
3290def: InstRW<[SKLWriteResGroup134], (instregex "VFMSUBADD213PDm")>;
3291def: InstRW<[SKLWriteResGroup134], (instregex "VFMSUBADD213PSm")>;
3292def: InstRW<[SKLWriteResGroup134], (instregex "VFMSUBADD231PDm")>;
3293def: InstRW<[SKLWriteResGroup134], (instregex "VFMSUBADD231PSm")>;
3294def: InstRW<[SKLWriteResGroup134], (instregex "VFNMADD132PDm")>;
3295def: InstRW<[SKLWriteResGroup134], (instregex "VFNMADD132PSm")>;
3296def: InstRW<[SKLWriteResGroup134], (instregex "VFNMADD213PDm")>;
3297def: InstRW<[SKLWriteResGroup134], (instregex "VFNMADD213PSm")>;
3298def: InstRW<[SKLWriteResGroup134], (instregex "VFNMADD231PDm")>;
3299def: InstRW<[SKLWriteResGroup134], (instregex "VFNMADD231PSm")>;
3300def: InstRW<[SKLWriteResGroup134], (instregex "VFNMSUB132PDm")>;
3301def: InstRW<[SKLWriteResGroup134], (instregex "VFNMSUB132PSm")>;
3302def: InstRW<[SKLWriteResGroup134], (instregex "VFNMSUB213PDm")>;
3303def: InstRW<[SKLWriteResGroup134], (instregex "VFNMSUB213PSm")>;
3304def: InstRW<[SKLWriteResGroup134], (instregex "VFNMSUB231PDm")>;
3305def: InstRW<[SKLWriteResGroup134], (instregex "VFNMSUB231PSm")>;
3306def: InstRW<[SKLWriteResGroup134], (instregex "VMULPDrm")>;
3307def: InstRW<[SKLWriteResGroup134], (instregex "VMULPSrm")>;
3308def: InstRW<[SKLWriteResGroup134], (instregex "VSUBPDrm")>;
3309def: InstRW<[SKLWriteResGroup134], (instregex "VSUBPSrm")>;
3310
3311def SKLWriteResGroup135 : SchedWriteRes<[SKLPort23,SKLPort015]> {
3312 let Latency = 10;
3313 let NumMicroOps = 2;
3314 let ResourceCycles = [1,1];
3315}
3316def: InstRW<[SKLWriteResGroup135], (instregex "CMPPDrmi")>;
3317def: InstRW<[SKLWriteResGroup135], (instregex "CMPPSrmi")>;
3318def: InstRW<[SKLWriteResGroup135], (instregex "CVTDQ2PSrm")>;
3319def: InstRW<[SKLWriteResGroup135], (instregex "CVTPS2DQrm")>;
3320def: InstRW<[SKLWriteResGroup135], (instregex "CVTSS2SDrm")>;
3321def: InstRW<[SKLWriteResGroup135], (instregex "CVTTPS2DQrm")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00003322def: InstRW<[SKLWriteResGroup135], (instregex "MAX(C?)PDrm")>;
3323def: InstRW<[SKLWriteResGroup135], (instregex "MAX(C?)PSrm")>;
3324def: InstRW<[SKLWriteResGroup135], (instregex "MIN(C?)PDrm")>;
3325def: InstRW<[SKLWriteResGroup135], (instregex "MIN(C?)PSrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003326def: InstRW<[SKLWriteResGroup135], (instregex "PHMINPOSUWrm128")>;
3327def: InstRW<[SKLWriteResGroup135], (instregex "PMADDUBSWrm")>;
3328def: InstRW<[SKLWriteResGroup135], (instregex "PMADDWDrm")>;
3329def: InstRW<[SKLWriteResGroup135], (instregex "PMULDQrm")>;
3330def: InstRW<[SKLWriteResGroup135], (instregex "PMULHRSWrm")>;
3331def: InstRW<[SKLWriteResGroup135], (instregex "PMULHUWrm")>;
3332def: InstRW<[SKLWriteResGroup135], (instregex "PMULHWrm")>;
3333def: InstRW<[SKLWriteResGroup135], (instregex "PMULLWrm")>;
3334def: InstRW<[SKLWriteResGroup135], (instregex "PMULUDQrm")>;
3335def: InstRW<[SKLWriteResGroup135], (instregex "VCMPPDrmi")>;
3336def: InstRW<[SKLWriteResGroup135], (instregex "VCMPPSrmi")>;
3337def: InstRW<[SKLWriteResGroup135], (instregex "VCVTDQ2PSrm")>;
3338def: InstRW<[SKLWriteResGroup135], (instregex "VCVTPH2PSYrm")>;
3339def: InstRW<[SKLWriteResGroup135], (instregex "VCVTPS2DQrm")>;
3340def: InstRW<[SKLWriteResGroup135], (instregex "VCVTSS2SDrm")>;
3341def: InstRW<[SKLWriteResGroup135], (instregex "VCVTTPS2DQrm")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00003342def: InstRW<[SKLWriteResGroup135], (instregex "VMAX(C?)PDrm")>;
3343def: InstRW<[SKLWriteResGroup135], (instregex "VMAX(C?)PSrm")>;
3344def: InstRW<[SKLWriteResGroup135], (instregex "VMIN(C?)PDrm")>;
3345def: InstRW<[SKLWriteResGroup135], (instregex "VMIN(C?)PSrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003346def: InstRW<[SKLWriteResGroup135], (instregex "VPHMINPOSUWrm128")>;
3347def: InstRW<[SKLWriteResGroup135], (instregex "VPMADDUBSWrm")>;
3348def: InstRW<[SKLWriteResGroup135], (instregex "VPMADDWDrm")>;
3349def: InstRW<[SKLWriteResGroup135], (instregex "VPMULDQrm")>;
3350def: InstRW<[SKLWriteResGroup135], (instregex "VPMULHRSWrm")>;
3351def: InstRW<[SKLWriteResGroup135], (instregex "VPMULHUWrm")>;
3352def: InstRW<[SKLWriteResGroup135], (instregex "VPMULHWrm")>;
3353def: InstRW<[SKLWriteResGroup135], (instregex "VPMULLWrm")>;
3354def: InstRW<[SKLWriteResGroup135], (instregex "VPMULUDQrm")>;
3355
3356def SKLWriteResGroup136 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003357 let Latency = 10;
3358 let NumMicroOps = 3;
3359 let ResourceCycles = [3];
3360}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003361def: InstRW<[SKLWriteResGroup136], (instregex "PCMPISTRIrr")>;
3362def: InstRW<[SKLWriteResGroup136], (instregex "PCMPISTRM128rr")>;
3363def: InstRW<[SKLWriteResGroup136], (instregex "VPCMPISTRIrr")>;
3364def: InstRW<[SKLWriteResGroup136], (instregex "VPCMPISTRM128rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003365
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003366def SKLWriteResGroup137 : SchedWriteRes<[SKLPort5,SKLPort23]> {
3367 let Latency = 10;
3368 let NumMicroOps = 3;
3369 let ResourceCycles = [2,1];
3370}
3371def: InstRW<[SKLWriteResGroup137], (instregex "MPSADBWrmi")>;
3372def: InstRW<[SKLWriteResGroup137], (instregex "VMPSADBWrmi")>;
3373
3374def SKLWriteResGroup138 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
3375 let Latency = 10;
3376 let NumMicroOps = 3;
3377 let ResourceCycles = [1,1,1];
3378}
3379def: InstRW<[SKLWriteResGroup138], (instregex "MMX_CVTPI2PDirm")>;
3380def: InstRW<[SKLWriteResGroup138], (instregex "VPTESTYrm")>;
3381
3382def SKLWriteResGroup139 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort015]> {
3383 let Latency = 10;
3384 let NumMicroOps = 3;
3385 let ResourceCycles = [1,1,1];
3386}
3387def: InstRW<[SKLWriteResGroup139], (instregex "CVTSD2SSrm")>;
3388def: InstRW<[SKLWriteResGroup139], (instregex "VCVTSD2SSrm")>;
3389
3390def SKLWriteResGroup140 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003391 let Latency = 10;
3392 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003393 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003394}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003395def: InstRW<[SKLWriteResGroup140], (instregex "VPHADDSWrm256")>;
3396def: InstRW<[SKLWriteResGroup140], (instregex "VPHSUBSWrm256")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003397
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003398def SKLWriteResGroup141 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort015]> {
3399 let Latency = 10;
3400 let NumMicroOps = 4;
3401 let ResourceCycles = [2,1,1];
3402}
3403def: InstRW<[SKLWriteResGroup141], (instregex "VPHADDDYrm")>;
3404def: InstRW<[SKLWriteResGroup141], (instregex "VPHADDWYrm")>;
3405def: InstRW<[SKLWriteResGroup141], (instregex "VPHSUBDYrm")>;
3406def: InstRW<[SKLWriteResGroup141], (instregex "VPHSUBWYrm")>;
3407
3408def SKLWriteResGroup142 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort06,SKLPort0156]> {
3409 let Latency = 10;
3410 let NumMicroOps = 4;
3411 let ResourceCycles = [1,1,1,1];
3412}
3413def: InstRW<[SKLWriteResGroup142], (instregex "MULX32rm")>;
3414
3415def SKLWriteResGroup143 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
3416 let Latency = 10;
3417 let NumMicroOps = 8;
3418 let ResourceCycles = [1,1,1,1,1,3];
3419}
3420def: InstRW<[SKLWriteResGroup143], (instregex "ADD8mi")>;
3421def: InstRW<[SKLWriteResGroup143], (instregex "AND8mi")>;
3422def: InstRW<[SKLWriteResGroup143], (instregex "OR8mi")>;
3423def: InstRW<[SKLWriteResGroup143], (instregex "SUB8mi")>;
3424def: InstRW<[SKLWriteResGroup143], (instregex "XCHG(16|32|64)rm")>;
3425def: InstRW<[SKLWriteResGroup143], (instregex "XCHG8rm")>;
3426def: InstRW<[SKLWriteResGroup143], (instregex "XOR8mi")>;
3427
3428def SKLWriteResGroup144 : SchedWriteRes<[SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003429 let Latency = 10;
3430 let NumMicroOps = 10;
3431 let ResourceCycles = [9,1];
3432}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003433def: InstRW<[SKLWriteResGroup144], (instregex "MMX_EMMS")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003434
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003435def SKLWriteResGroup145 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003436 let Latency = 11;
3437 let NumMicroOps = 1;
3438 let ResourceCycles = [1];
3439}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003440def: InstRW<[SKLWriteResGroup145], (instregex "DIVPSrr")>;
3441def: InstRW<[SKLWriteResGroup145], (instregex "DIVSSrr")>;
3442def: InstRW<[SKLWriteResGroup145], (instregex "VDIVPSYrr")>;
3443def: InstRW<[SKLWriteResGroup145], (instregex "VDIVPSrr")>;
3444def: InstRW<[SKLWriteResGroup145], (instregex "VDIVSSrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003445
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003446def SKLWriteResGroup146 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003447 let Latency = 11;
3448 let NumMicroOps = 2;
3449 let ResourceCycles = [1,1];
3450}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003451def: InstRW<[SKLWriteResGroup146], (instregex "MUL_F32m")>;
3452def: InstRW<[SKLWriteResGroup146], (instregex "MUL_F64m")>;
3453def: InstRW<[SKLWriteResGroup146], (instregex "VRCPPSYm")>;
3454def: InstRW<[SKLWriteResGroup146], (instregex "VRSQRTPSYm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003455
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003456def SKLWriteResGroup147 : SchedWriteRes<[SKLPort01,SKLPort23]> {
3457 let Latency = 11;
3458 let NumMicroOps = 2;
3459 let ResourceCycles = [1,1];
3460}
3461def: InstRW<[SKLWriteResGroup147], (instregex "VADDPDYrm")>;
3462def: InstRW<[SKLWriteResGroup147], (instregex "VADDPSYrm")>;
3463def: InstRW<[SKLWriteResGroup147], (instregex "VADDSUBPDYrm")>;
3464def: InstRW<[SKLWriteResGroup147], (instregex "VADDSUBPSYrm")>;
3465def: InstRW<[SKLWriteResGroup147], (instregex "VFMADD132PDYm")>;
3466def: InstRW<[SKLWriteResGroup147], (instregex "VFMADD132PSYm")>;
3467def: InstRW<[SKLWriteResGroup147], (instregex "VFMADD213PDYm")>;
3468def: InstRW<[SKLWriteResGroup147], (instregex "VFMADD213PSYm")>;
3469def: InstRW<[SKLWriteResGroup147], (instregex "VFMADD231PDYm")>;
3470def: InstRW<[SKLWriteResGroup147], (instregex "VFMADD231PSYm")>;
3471def: InstRW<[SKLWriteResGroup147], (instregex "VFMADDSUB132PDYm")>;
3472def: InstRW<[SKLWriteResGroup147], (instregex "VFMADDSUB132PSYm")>;
3473def: InstRW<[SKLWriteResGroup147], (instregex "VFMADDSUB213PDYm")>;
3474def: InstRW<[SKLWriteResGroup147], (instregex "VFMADDSUB213PSYm")>;
3475def: InstRW<[SKLWriteResGroup147], (instregex "VFMADDSUB231PDYm")>;
3476def: InstRW<[SKLWriteResGroup147], (instregex "VFMADDSUB231PSYm")>;
3477def: InstRW<[SKLWriteResGroup147], (instregex "VFMSUB132PDYm")>;
3478def: InstRW<[SKLWriteResGroup147], (instregex "VFMSUB132PSYm")>;
3479def: InstRW<[SKLWriteResGroup147], (instregex "VFMSUB213PDYm")>;
3480def: InstRW<[SKLWriteResGroup147], (instregex "VFMSUB213PSYm")>;
3481def: InstRW<[SKLWriteResGroup147], (instregex "VFMSUB231PDYm")>;
3482def: InstRW<[SKLWriteResGroup147], (instregex "VFMSUB231PSYm")>;
3483def: InstRW<[SKLWriteResGroup147], (instregex "VFMSUBADD132PDYm")>;
3484def: InstRW<[SKLWriteResGroup147], (instregex "VFMSUBADD132PSYm")>;
3485def: InstRW<[SKLWriteResGroup147], (instregex "VFMSUBADD213PDYm")>;
3486def: InstRW<[SKLWriteResGroup147], (instregex "VFMSUBADD213PSYm")>;
3487def: InstRW<[SKLWriteResGroup147], (instregex "VFMSUBADD231PDYm")>;
3488def: InstRW<[SKLWriteResGroup147], (instregex "VFMSUBADD231PSYm")>;
3489def: InstRW<[SKLWriteResGroup147], (instregex "VFNMADD132PDYm")>;
3490def: InstRW<[SKLWriteResGroup147], (instregex "VFNMADD132PSYm")>;
3491def: InstRW<[SKLWriteResGroup147], (instregex "VFNMADD213PDYm")>;
3492def: InstRW<[SKLWriteResGroup147], (instregex "VFNMADD213PSYm")>;
3493def: InstRW<[SKLWriteResGroup147], (instregex "VFNMADD231PDYm")>;
3494def: InstRW<[SKLWriteResGroup147], (instregex "VFNMADD231PSYm")>;
3495def: InstRW<[SKLWriteResGroup147], (instregex "VFNMSUB132PDYm")>;
3496def: InstRW<[SKLWriteResGroup147], (instregex "VFNMSUB132PSYm")>;
3497def: InstRW<[SKLWriteResGroup147], (instregex "VFNMSUB213PDYm")>;
3498def: InstRW<[SKLWriteResGroup147], (instregex "VFNMSUB213PSYm")>;
3499def: InstRW<[SKLWriteResGroup147], (instregex "VFNMSUB231PDYm")>;
3500def: InstRW<[SKLWriteResGroup147], (instregex "VFNMSUB231PSYm")>;
3501def: InstRW<[SKLWriteResGroup147], (instregex "VMULPDYrm")>;
3502def: InstRW<[SKLWriteResGroup147], (instregex "VMULPSYrm")>;
3503def: InstRW<[SKLWriteResGroup147], (instregex "VSUBPDYrm")>;
3504def: InstRW<[SKLWriteResGroup147], (instregex "VSUBPSYrm")>;
3505
3506def SKLWriteResGroup148 : SchedWriteRes<[SKLPort23,SKLPort015]> {
3507 let Latency = 11;
3508 let NumMicroOps = 2;
3509 let ResourceCycles = [1,1];
3510}
3511def: InstRW<[SKLWriteResGroup148], (instregex "VCMPPDYrmi")>;
3512def: InstRW<[SKLWriteResGroup148], (instregex "VCMPPSYrmi")>;
3513def: InstRW<[SKLWriteResGroup148], (instregex "VCVTDQ2PSYrm")>;
3514def: InstRW<[SKLWriteResGroup148], (instregex "VCVTPS2DQYrm")>;
3515def: InstRW<[SKLWriteResGroup148], (instregex "VCVTPS2PDYrm")>;
3516def: InstRW<[SKLWriteResGroup148], (instregex "VCVTTPS2DQYrm")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00003517def: InstRW<[SKLWriteResGroup148], (instregex "VMAX(C?)PDYrm")>;
3518def: InstRW<[SKLWriteResGroup148], (instregex "VMAX(C?)PSYrm")>;
3519def: InstRW<[SKLWriteResGroup148], (instregex "VMIN(C?)PDYrm")>;
3520def: InstRW<[SKLWriteResGroup148], (instregex "VMIN(C?)PSYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003521def: InstRW<[SKLWriteResGroup148], (instregex "VPMADDUBSWYrm")>;
3522def: InstRW<[SKLWriteResGroup148], (instregex "VPMADDWDYrm")>;
3523def: InstRW<[SKLWriteResGroup148], (instregex "VPMULDQYrm")>;
3524def: InstRW<[SKLWriteResGroup148], (instregex "VPMULHRSWYrm")>;
3525def: InstRW<[SKLWriteResGroup148], (instregex "VPMULHUWYrm")>;
3526def: InstRW<[SKLWriteResGroup148], (instregex "VPMULHWYrm")>;
3527def: InstRW<[SKLWriteResGroup148], (instregex "VPMULLWYrm")>;
3528def: InstRW<[SKLWriteResGroup148], (instregex "VPMULUDQYrm")>;
3529
3530def SKLWriteResGroup149 : SchedWriteRes<[SKLPort5,SKLPort23]> {
3531 let Latency = 11;
3532 let NumMicroOps = 3;
3533 let ResourceCycles = [2,1];
3534}
3535def: InstRW<[SKLWriteResGroup149], (instregex "FICOM16m")>;
3536def: InstRW<[SKLWriteResGroup149], (instregex "FICOM32m")>;
3537def: InstRW<[SKLWriteResGroup149], (instregex "FICOMP16m")>;
3538def: InstRW<[SKLWriteResGroup149], (instregex "FICOMP32m")>;
3539def: InstRW<[SKLWriteResGroup149], (instregex "VMPSADBWYrmi")>;
3540
3541def SKLWriteResGroup150 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
3542 let Latency = 11;
3543 let NumMicroOps = 3;
3544 let ResourceCycles = [1,1,1];
3545}
3546def: InstRW<[SKLWriteResGroup150], (instregex "CVTDQ2PDrm")>;
3547def: InstRW<[SKLWriteResGroup150], (instregex "VCVTDQ2PDrm")>;
3548
3549def SKLWriteResGroup151 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort015]> {
3550 let Latency = 11;
3551 let NumMicroOps = 3;
3552 let ResourceCycles = [1,1,1];
3553}
3554def: InstRW<[SKLWriteResGroup151], (instregex "CVTSD2SI64rm")>;
3555def: InstRW<[SKLWriteResGroup151], (instregex "CVTSD2SIrm")>;
3556def: InstRW<[SKLWriteResGroup151], (instregex "CVTSS2SI64rm")>;
3557def: InstRW<[SKLWriteResGroup151], (instregex "CVTSS2SIrm")>;
3558def: InstRW<[SKLWriteResGroup151], (instregex "CVTTSD2SI64rm")>;
3559def: InstRW<[SKLWriteResGroup151], (instregex "CVTTSD2SIrm")>;
3560def: InstRW<[SKLWriteResGroup151], (instregex "CVTTSS2SIrm")>;
3561def: InstRW<[SKLWriteResGroup151], (instregex "VCVTSD2SI64rm")>;
3562def: InstRW<[SKLWriteResGroup151], (instregex "VCVTSD2SIrm")>;
3563def: InstRW<[SKLWriteResGroup151], (instregex "VCVTSS2SI64rm")>;
3564def: InstRW<[SKLWriteResGroup151], (instregex "VCVTSS2SIrm")>;
3565def: InstRW<[SKLWriteResGroup151], (instregex "VCVTTSD2SI64rm")>;
3566def: InstRW<[SKLWriteResGroup151], (instregex "VCVTTSD2SIrm")>;
3567def: InstRW<[SKLWriteResGroup151], (instregex "VCVTTSS2SI64rm")>;
3568def: InstRW<[SKLWriteResGroup151], (instregex "VCVTTSS2SIrm")>;
3569
3570def SKLWriteResGroup152 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort015]> {
3571 let Latency = 11;
3572 let NumMicroOps = 3;
3573 let ResourceCycles = [1,1,1];
3574}
3575def: InstRW<[SKLWriteResGroup152], (instregex "CVTPD2DQrm")>;
3576def: InstRW<[SKLWriteResGroup152], (instregex "CVTPD2PSrm")>;
3577def: InstRW<[SKLWriteResGroup152], (instregex "CVTTPD2DQrm")>;
3578def: InstRW<[SKLWriteResGroup152], (instregex "MMX_CVTPD2PIirm")>;
3579def: InstRW<[SKLWriteResGroup152], (instregex "MMX_CVTTPD2PIirm")>;
3580
3581def SKLWriteResGroup153 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
3582 let Latency = 11;
3583 let NumMicroOps = 6;
3584 let ResourceCycles = [1,1,1,2,1];
3585}
3586def: InstRW<[SKLWriteResGroup153], (instregex "SHLD(16|32|64)mrCL")>;
3587def: InstRW<[SKLWriteResGroup153], (instregex "SHRD(16|32|64)mrCL")>;
3588
3589def SKLWriteResGroup154 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003590 let Latency = 11;
3591 let NumMicroOps = 7;
3592 let ResourceCycles = [2,3,2];
3593}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003594def: InstRW<[SKLWriteResGroup154], (instregex "RCL(16|32|64)rCL")>;
3595def: InstRW<[SKLWriteResGroup154], (instregex "RCR(16|32|64)rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003596
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003597def SKLWriteResGroup155 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003598 let Latency = 11;
3599 let NumMicroOps = 9;
3600 let ResourceCycles = [1,5,1,2];
3601}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003602def: InstRW<[SKLWriteResGroup155], (instregex "RCL8rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003603
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003604def SKLWriteResGroup156 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003605 let Latency = 11;
3606 let NumMicroOps = 11;
3607 let ResourceCycles = [2,9];
3608}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003609def: InstRW<[SKLWriteResGroup156], (instregex "LOOPE")>;
3610def: InstRW<[SKLWriteResGroup156], (instregex "LOOPNE")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003611
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003612def SKLWriteResGroup157 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003613 let Latency = 12;
3614 let NumMicroOps = 1;
3615 let ResourceCycles = [1];
3616}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003617def: InstRW<[SKLWriteResGroup157], (instregex "VSQRTPSYr")>;
3618def: InstRW<[SKLWriteResGroup157], (instregex "VSQRTPSr")>;
3619def: InstRW<[SKLWriteResGroup157], (instregex "VSQRTSSr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003620
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003621def SKLWriteResGroup158 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003622 let Latency = 12;
3623 let NumMicroOps = 2;
3624 let ResourceCycles = [1,1];
3625}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003626def: InstRW<[SKLWriteResGroup158], (instregex "PCLMULQDQrm")>;
3627def: InstRW<[SKLWriteResGroup158], (instregex "VPCLMULQDQrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003628
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003629def SKLWriteResGroup159 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
3630 let Latency = 12;
3631 let NumMicroOps = 4;
3632 let ResourceCycles = [2,1,1];
3633}
3634def: InstRW<[SKLWriteResGroup159], (instregex "HADDPDrm")>;
3635def: InstRW<[SKLWriteResGroup159], (instregex "HADDPSrm")>;
3636def: InstRW<[SKLWriteResGroup159], (instregex "HSUBPDrm")>;
3637def: InstRW<[SKLWriteResGroup159], (instregex "HSUBPSrm")>;
3638def: InstRW<[SKLWriteResGroup159], (instregex "VHADDPDrm")>;
3639def: InstRW<[SKLWriteResGroup159], (instregex "VHADDPSrm")>;
3640def: InstRW<[SKLWriteResGroup159], (instregex "VHSUBPDrm")>;
3641def: InstRW<[SKLWriteResGroup159], (instregex "VHSUBPSrm")>;
3642
3643def SKLWriteResGroup160 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort015]> {
3644 let Latency = 12;
3645 let NumMicroOps = 4;
3646 let ResourceCycles = [1,1,1,1];
3647}
3648def: InstRW<[SKLWriteResGroup160], (instregex "CVTTSS2SI64rm")>;
3649
3650def SKLWriteResGroup161 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003651 let Latency = 13;
3652 let NumMicroOps = 1;
3653 let ResourceCycles = [1];
3654}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003655def: InstRW<[SKLWriteResGroup161], (instregex "SQRTPSr")>;
3656def: InstRW<[SKLWriteResGroup161], (instregex "SQRTSSr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003657
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003658def SKLWriteResGroup162 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003659 let Latency = 13;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003660 let NumMicroOps = 3;
3661 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003662}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003663def: InstRW<[SKLWriteResGroup162], (instregex "ADD_FI16m")>;
3664def: InstRW<[SKLWriteResGroup162], (instregex "ADD_FI32m")>;
3665def: InstRW<[SKLWriteResGroup162], (instregex "SUBR_FI16m")>;
3666def: InstRW<[SKLWriteResGroup162], (instregex "SUBR_FI32m")>;
3667def: InstRW<[SKLWriteResGroup162], (instregex "SUB_FI16m")>;
3668def: InstRW<[SKLWriteResGroup162], (instregex "SUB_FI32m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003669
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003670def SKLWriteResGroup163 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
3671 let Latency = 13;
3672 let NumMicroOps = 3;
3673 let ResourceCycles = [1,1,1];
3674}
3675def: InstRW<[SKLWriteResGroup163], (instregex "VCVTDQ2PDYrm")>;
3676
3677def SKLWriteResGroup164 : SchedWriteRes<[SKLPort5,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003678 let Latency = 13;
3679 let NumMicroOps = 4;
3680 let ResourceCycles = [1,3];
3681}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003682def: InstRW<[SKLWriteResGroup164], (instregex "DPPSrri")>;
3683def: InstRW<[SKLWriteResGroup164], (instregex "VDPPSYrri")>;
3684def: InstRW<[SKLWriteResGroup164], (instregex "VDPPSrri")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003685
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003686def SKLWriteResGroup165 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003687 let Latency = 13;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003688 let NumMicroOps = 4;
3689 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003690}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003691def: InstRW<[SKLWriteResGroup165], (instregex "VHADDPDYrm")>;
3692def: InstRW<[SKLWriteResGroup165], (instregex "VHADDPSYrm")>;
3693def: InstRW<[SKLWriteResGroup165], (instregex "VHSUBPDYrm")>;
3694def: InstRW<[SKLWriteResGroup165], (instregex "VHSUBPSYrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003695
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003696def SKLWriteResGroup166 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003697 let Latency = 14;
3698 let NumMicroOps = 1;
3699 let ResourceCycles = [1];
3700}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003701def: InstRW<[SKLWriteResGroup166], (instregex "DIVPDrr")>;
3702def: InstRW<[SKLWriteResGroup166], (instregex "DIVSDrr")>;
3703def: InstRW<[SKLWriteResGroup166], (instregex "VDIVPDYrr")>;
3704def: InstRW<[SKLWriteResGroup166], (instregex "VDIVPDrr")>;
3705def: InstRW<[SKLWriteResGroup166], (instregex "VDIVSDrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003706
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003707def SKLWriteResGroup167 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003708 let Latency = 14;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003709 let NumMicroOps = 3;
3710 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003711}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003712def: InstRW<[SKLWriteResGroup167], (instregex "AESIMCrm")>;
3713def: InstRW<[SKLWriteResGroup167], (instregex "VAESIMCrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003714
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003715def SKLWriteResGroup168 : SchedWriteRes<[SKLPort23,SKLPort015]> {
3716 let Latency = 14;
3717 let NumMicroOps = 3;
3718 let ResourceCycles = [1,2];
3719}
3720def: InstRW<[SKLWriteResGroup168], (instregex "PMULLDrm")>;
3721def: InstRW<[SKLWriteResGroup168], (instregex "ROUNDPDm")>;
3722def: InstRW<[SKLWriteResGroup168], (instregex "ROUNDPSm")>;
3723def: InstRW<[SKLWriteResGroup168], (instregex "ROUNDSDm")>;
3724def: InstRW<[SKLWriteResGroup168], (instregex "ROUNDSSm")>;
3725def: InstRW<[SKLWriteResGroup168], (instregex "VPMULLDrm")>;
3726def: InstRW<[SKLWriteResGroup168], (instregex "VROUNDPDm")>;
3727def: InstRW<[SKLWriteResGroup168], (instregex "VROUNDPSm")>;
3728def: InstRW<[SKLWriteResGroup168], (instregex "VROUNDSDm")>;
3729def: InstRW<[SKLWriteResGroup168], (instregex "VROUNDSSm")>;
3730
3731def SKLWriteResGroup169 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
3732 let Latency = 14;
3733 let NumMicroOps = 3;
3734 let ResourceCycles = [1,1,1];
3735}
3736def: InstRW<[SKLWriteResGroup169], (instregex "MUL_FI16m")>;
3737def: InstRW<[SKLWriteResGroup169], (instregex "MUL_FI32m")>;
3738
3739def SKLWriteResGroup170 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003740 let Latency = 14;
3741 let NumMicroOps = 10;
3742 let ResourceCycles = [2,4,1,3];
3743}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003744def: InstRW<[SKLWriteResGroup170], (instregex "RCR8rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003745
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003746def SKLWriteResGroup171 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003747 let Latency = 15;
3748 let NumMicroOps = 1;
3749 let ResourceCycles = [1];
3750}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003751def: InstRW<[SKLWriteResGroup171], (instregex "DIVR_FPrST0")>;
3752def: InstRW<[SKLWriteResGroup171], (instregex "DIVR_FST0r")>;
3753def: InstRW<[SKLWriteResGroup171], (instregex "DIVR_FrST0")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003754
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003755def SKLWriteResGroup172 : SchedWriteRes<[SKLPort23,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003756 let Latency = 15;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003757 let NumMicroOps = 3;
3758 let ResourceCycles = [1,2];
3759}
3760def: InstRW<[SKLWriteResGroup172], (instregex "VPMULLDYrm")>;
3761def: InstRW<[SKLWriteResGroup172], (instregex "VROUNDYPDm")>;
3762def: InstRW<[SKLWriteResGroup172], (instregex "VROUNDYPSm")>;
3763
3764def SKLWriteResGroup173 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort015]> {
3765 let Latency = 15;
3766 let NumMicroOps = 4;
3767 let ResourceCycles = [1,1,2];
3768}
3769def: InstRW<[SKLWriteResGroup173], (instregex "DPPDrmi")>;
3770def: InstRW<[SKLWriteResGroup173], (instregex "VDPPDrmi")>;
3771
3772def SKLWriteResGroup174 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
3773 let Latency = 15;
3774 let NumMicroOps = 10;
3775 let ResourceCycles = [1,1,1,5,1,1];
3776}
3777def: InstRW<[SKLWriteResGroup174], (instregex "RCL(16|32|64)mCL")>;
3778def: InstRW<[SKLWriteResGroup174], (instregex "RCL8mCL")>;
3779
3780def SKLWriteResGroup175 : SchedWriteRes<[SKLPort0,SKLPort23]> {
3781 let Latency = 16;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003782 let NumMicroOps = 2;
3783 let ResourceCycles = [1,1];
3784}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003785def: InstRW<[SKLWriteResGroup175], (instregex "DIVSSrm")>;
3786def: InstRW<[SKLWriteResGroup175], (instregex "VDIVSSrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003787
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003788def SKLWriteResGroup176 : SchedWriteRes<[SKLPort0,SKLPort23]> {
3789 let Latency = 16;
3790 let NumMicroOps = 4;
3791 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003792}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003793def: InstRW<[SKLWriteResGroup176], (instregex "PCMPISTRIrm")>;
3794def: InstRW<[SKLWriteResGroup176], (instregex "PCMPISTRM128rm")>;
3795def: InstRW<[SKLWriteResGroup176], (instregex "VPCMPISTRIrm")>;
3796def: InstRW<[SKLWriteResGroup176], (instregex "VPCMPISTRM128rm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003797
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003798def SKLWriteResGroup177 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
3799 let Latency = 16;
3800 let NumMicroOps = 14;
3801 let ResourceCycles = [1,1,1,4,2,5];
3802}
3803def: InstRW<[SKLWriteResGroup177], (instregex "CMPXCHG8B")>;
3804
3805def SKLWriteResGroup178 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003806 let Latency = 16;
3807 let NumMicroOps = 16;
3808 let ResourceCycles = [16];
3809}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003810def: InstRW<[SKLWriteResGroup178], (instregex "VZEROALL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003811
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003812def SKLWriteResGroup179 : SchedWriteRes<[SKLPort0,SKLPort23]> {
3813 let Latency = 17;
3814 let NumMicroOps = 2;
3815 let ResourceCycles = [1,1];
3816}
3817def: InstRW<[SKLWriteResGroup179], (instregex "DIVPSrm")>;
3818def: InstRW<[SKLWriteResGroup179], (instregex "VDIVPSrm")>;
3819def: InstRW<[SKLWriteResGroup179], (instregex "VSQRTSSm")>;
3820
3821def SKLWriteResGroup180 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003822 let Latency = 17;
3823 let NumMicroOps = 15;
3824 let ResourceCycles = [2,1,2,4,2,4];
3825}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003826def: InstRW<[SKLWriteResGroup180], (instregex "XCH_F")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003827
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003828def SKLWriteResGroup181 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003829 let Latency = 18;
3830 let NumMicroOps = 1;
3831 let ResourceCycles = [1];
3832}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003833def: InstRW<[SKLWriteResGroup181], (instregex "VSQRTPDYr")>;
3834def: InstRW<[SKLWriteResGroup181], (instregex "VSQRTPDr")>;
3835def: InstRW<[SKLWriteResGroup181], (instregex "VSQRTSDr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003836
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003837def SKLWriteResGroup182 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003838 let Latency = 18;
3839 let NumMicroOps = 2;
3840 let ResourceCycles = [1,1];
3841}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003842def: InstRW<[SKLWriteResGroup182], (instregex "SQRTSSm")>;
3843def: InstRW<[SKLWriteResGroup182], (instregex "VDIVPSYrm")>;
3844def: InstRW<[SKLWriteResGroup182], (instregex "VSQRTPSm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003845
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003846def SKLWriteResGroup183 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003847 let Latency = 18;
3848 let NumMicroOps = 8;
3849 let ResourceCycles = [4,3,1];
3850}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003851def: InstRW<[SKLWriteResGroup183], (instregex "PCMPESTRIrr")>;
3852def: InstRW<[SKLWriteResGroup183], (instregex "VPCMPESTRIrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003853
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003854def SKLWriteResGroup184 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003855 let Latency = 18;
3856 let NumMicroOps = 8;
3857 let ResourceCycles = [1,1,1,5];
3858}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003859def: InstRW<[SKLWriteResGroup184], (instregex "CPUID")>;
3860def: InstRW<[SKLWriteResGroup184], (instregex "RDTSC")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003861
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003862def SKLWriteResGroup185 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003863 let Latency = 18;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003864 let NumMicroOps = 11;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003865 let ResourceCycles = [2,1,1,4,1,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003866}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003867def: InstRW<[SKLWriteResGroup185], (instregex "RCR(16|32|64)mCL")>;
3868def: InstRW<[SKLWriteResGroup185], (instregex "RCR8mCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003869
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003870def SKLWriteResGroup186 : SchedWriteRes<[SKLPort0,SKLPort23]> {
3871 let Latency = 19;
3872 let NumMicroOps = 2;
3873 let ResourceCycles = [1,1];
3874}
3875def: InstRW<[SKLWriteResGroup186], (instregex "DIVSDrm")>;
3876def: InstRW<[SKLWriteResGroup186], (instregex "SQRTPSm")>;
3877def: InstRW<[SKLWriteResGroup186], (instregex "VDIVSDrm")>;
3878def: InstRW<[SKLWriteResGroup186], (instregex "VSQRTPSYm")>;
3879
3880def SKLWriteResGroup187 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort015]> {
3881 let Latency = 19;
3882 let NumMicroOps = 5;
3883 let ResourceCycles = [1,1,3];
3884}
3885def: InstRW<[SKLWriteResGroup187], (instregex "DPPSrmi")>;
3886def: InstRW<[SKLWriteResGroup187], (instregex "VDPPSrmi")>;
3887
3888def SKLWriteResGroup188 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort015,SKLPort0156]> {
3889 let Latency = 19;
3890 let NumMicroOps = 9;
3891 let ResourceCycles = [4,3,1,1];
3892}
3893def: InstRW<[SKLWriteResGroup188], (instregex "PCMPESTRM128rr")>;
3894def: InstRW<[SKLWriteResGroup188], (instregex "VPCMPESTRM128rr")>;
3895
3896def SKLWriteResGroup189 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003897 let Latency = 20;
3898 let NumMicroOps = 1;
3899 let ResourceCycles = [1];
3900}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003901def: InstRW<[SKLWriteResGroup189], (instregex "DIV_FPrST0")>;
3902def: InstRW<[SKLWriteResGroup189], (instregex "DIV_FST0r")>;
3903def: InstRW<[SKLWriteResGroup189], (instregex "DIV_FrST0")>;
3904def: InstRW<[SKLWriteResGroup189], (instregex "SQRTPDr")>;
3905def: InstRW<[SKLWriteResGroup189], (instregex "SQRTSDr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003906
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003907def SKLWriteResGroup190 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003908 let Latency = 20;
3909 let NumMicroOps = 2;
3910 let ResourceCycles = [1,1];
3911}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003912def: InstRW<[SKLWriteResGroup190], (instregex "DIVPDrm")>;
3913def: InstRW<[SKLWriteResGroup190], (instregex "VDIVPDrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003914
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003915def SKLWriteResGroup191 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort015]> {
3916 let Latency = 20;
3917 let NumMicroOps = 5;
3918 let ResourceCycles = [1,1,3];
3919}
3920def: InstRW<[SKLWriteResGroup191], (instregex "VDPPSYrmi")>;
3921
3922def SKLWriteResGroup192 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
3923 let Latency = 20;
3924 let NumMicroOps = 8;
3925 let ResourceCycles = [1,1,1,1,1,1,2];
3926}
3927def: InstRW<[SKLWriteResGroup192], (instregex "INSB")>;
3928def: InstRW<[SKLWriteResGroup192], (instregex "INSL")>;
3929def: InstRW<[SKLWriteResGroup192], (instregex "INSW")>;
3930
3931def SKLWriteResGroup193 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003932 let Latency = 20;
3933 let NumMicroOps = 10;
3934 let ResourceCycles = [1,2,7];
3935}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003936def: InstRW<[SKLWriteResGroup193], (instregex "MWAITrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003937
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003938def SKLWriteResGroup194 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003939 let Latency = 20;
3940 let NumMicroOps = 11;
3941 let ResourceCycles = [3,6,2];
3942}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003943def: InstRW<[SKLWriteResGroup194], (instregex "AESKEYGENASSIST128rr")>;
3944def: InstRW<[SKLWriteResGroup194], (instregex "VAESKEYGENASSIST128rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003945
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003946def SKLWriteResGroup195 : SchedWriteRes<[SKLPort0,SKLPort23]> {
3947 let Latency = 21;
3948 let NumMicroOps = 2;
3949 let ResourceCycles = [1,1];
3950}
3951def: InstRW<[SKLWriteResGroup195], (instregex "VDIVPDYrm")>;
3952
3953def SKLWriteResGroup196 : SchedWriteRes<[SKLPort0,SKLPort23]> {
3954 let Latency = 22;
3955 let NumMicroOps = 2;
3956 let ResourceCycles = [1,1];
3957}
3958def: InstRW<[SKLWriteResGroup196], (instregex "DIV_F32m")>;
3959def: InstRW<[SKLWriteResGroup196], (instregex "DIV_F64m")>;
3960
3961def SKLWriteResGroup196_1 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
3962 let Latency = 22;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003963 let NumMicroOps = 5;
3964 let ResourceCycles = [1,2,1,1];
3965}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003966def: InstRW<[SKLWriteResGroup196_1], (instregex "VGATHERDPSrm")>;
3967def: InstRW<[SKLWriteResGroup196_1], (instregex "VGATHERDPDrm")>;
3968def: InstRW<[SKLWriteResGroup196_1], (instregex "VGATHERQPDrm")>;
3969def: InstRW<[SKLWriteResGroup196_1], (instregex "VGATHERQPSrm")>;
3970def: InstRW<[SKLWriteResGroup196_1], (instregex "VPGATHERDDrm")>;
3971def: InstRW<[SKLWriteResGroup196_1], (instregex "VPGATHERDQrm")>;
3972def: InstRW<[SKLWriteResGroup196_1], (instregex "VPGATHERQDrm")>;
3973def: InstRW<[SKLWriteResGroup196_1], (instregex "VPGATHERQQrm")>;
3974def: InstRW<[SKLWriteResGroup196_1], (instregex "VPGATHERDDrm")>;
3975def: InstRW<[SKLWriteResGroup196_1], (instregex "VPGATHERQDrm")>;
3976def: InstRW<[SKLWriteResGroup196_1], (instregex "VPGATHERDQrm")>;
3977def: InstRW<[SKLWriteResGroup196_1], (instregex "VPGATHERQQrm")>;
3978def: InstRW<[SKLWriteResGroup196_1], (instregex "VGATHERDPSrm")>;
3979def: InstRW<[SKLWriteResGroup196_1], (instregex "VGATHERQPSrm")>;
3980def: InstRW<[SKLWriteResGroup196_1], (instregex "VGATHERDPDrm")>;
3981def: InstRW<[SKLWriteResGroup196_1], (instregex "VGATHERQPDrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003982
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003983def SKLWriteResGroup196_2 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
3984 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00003985 let NumMicroOps = 5;
3986 let ResourceCycles = [1,2,1,1];
3987}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00003988def: InstRW<[SKLWriteResGroup196_2], (instregex "VGATHERDPSYrm")>;
3989def: InstRW<[SKLWriteResGroup196_2], (instregex "VGATHERQPDYrm")>;
3990def: InstRW<[SKLWriteResGroup196_2], (instregex "VGATHERQPSYrm")>;
3991def: InstRW<[SKLWriteResGroup196_2], (instregex "VPGATHERDDYrm")>;
3992def: InstRW<[SKLWriteResGroup196_2], (instregex "VPGATHERDQYrm")>;
3993def: InstRW<[SKLWriteResGroup196_2], (instregex "VPGATHERQDYrm")>;
3994def: InstRW<[SKLWriteResGroup196_2], (instregex "VPGATHERQQYrm")>;
3995def: InstRW<[SKLWriteResGroup196_2], (instregex "VPGATHERDDYrm")>;
3996def: InstRW<[SKLWriteResGroup196_2], (instregex "VPGATHERQDYrm")>;
3997def: InstRW<[SKLWriteResGroup196_2], (instregex "VPGATHERDQYrm")>;
3998def: InstRW<[SKLWriteResGroup196_2], (instregex "VPGATHERQQYrm")>;
3999def: InstRW<[SKLWriteResGroup196_2], (instregex "VGATHERDPSYrm")>;
4000def: InstRW<[SKLWriteResGroup196_2], (instregex "VGATHERQPSYrm")>;
4001def: InstRW<[SKLWriteResGroup196_2], (instregex "VGATHERDPDYrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004002
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004003def SKLWriteResGroup197 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004004 let Latency = 23;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004005 let NumMicroOps = 2;
4006 let ResourceCycles = [1,1];
4007}
4008def: InstRW<[SKLWriteResGroup197], (instregex "VSQRTSDm")>;
4009
4010def SKLWriteResGroup198 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort5,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
4011 let Latency = 23;
4012 let NumMicroOps = 19;
4013 let ResourceCycles = [2,1,4,1,1,4,6];
4014}
4015def: InstRW<[SKLWriteResGroup198], (instregex "CMPXCHG16B")>;
4016
4017def SKLWriteResGroup199 : SchedWriteRes<[SKLPort0,SKLPort23]> {
4018 let Latency = 24;
4019 let NumMicroOps = 2;
4020 let ResourceCycles = [1,1];
4021}
4022def: InstRW<[SKLWriteResGroup199], (instregex "VSQRTPDm")>;
4023
4024def SKLWriteResGroup200 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort0156]> {
4025 let Latency = 24;
4026 let NumMicroOps = 9;
4027 let ResourceCycles = [4,3,1,1];
4028}
4029def: InstRW<[SKLWriteResGroup200], (instregex "PCMPESTRIrm")>;
4030def: InstRW<[SKLWriteResGroup200], (instregex "VPCMPESTRIrm")>;
4031
4032def SKLWriteResGroup201 : SchedWriteRes<[SKLPort0,SKLPort23]> {
4033 let Latency = 25;
4034 let NumMicroOps = 2;
4035 let ResourceCycles = [1,1];
4036}
4037def: InstRW<[SKLWriteResGroup201], (instregex "SQRTSDm")>;
4038def: InstRW<[SKLWriteResGroup201], (instregex "VSQRTPDYm")>;
4039
4040def SKLWriteResGroup202 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
4041 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004042 let NumMicroOps = 3;
4043 let ResourceCycles = [1,1,1];
4044}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004045def: InstRW<[SKLWriteResGroup202], (instregex "DIV_FI16m")>;
4046def: InstRW<[SKLWriteResGroup202], (instregex "DIV_FI32m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004047
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004048def SKLWriteResGroup203 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort015,SKLPort0156]> {
4049 let Latency = 25;
4050 let NumMicroOps = 10;
4051 let ResourceCycles = [4,3,1,1,1];
4052}
4053def: InstRW<[SKLWriteResGroup203], (instregex "PCMPESTRM128rm")>;
4054def: InstRW<[SKLWriteResGroup203], (instregex "VPCMPESTRM128rm")>;
4055
4056def SKLWriteResGroup204 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort015]> {
4057 let Latency = 25;
4058 let NumMicroOps = 11;
4059 let ResourceCycles = [3,6,1,1];
4060}
4061def: InstRW<[SKLWriteResGroup204], (instregex "AESKEYGENASSIST128rm")>;
4062def: InstRW<[SKLWriteResGroup204], (instregex "VAESKEYGENASSIST128rm")>;
4063
4064def SKLWriteResGroup205 : SchedWriteRes<[SKLPort0,SKLPort23]> {
4065 let Latency = 26;
4066 let NumMicroOps = 2;
4067 let ResourceCycles = [1,1];
4068}
4069def: InstRW<[SKLWriteResGroup205], (instregex "SQRTPDm")>;
4070
4071def SKLWriteResGroup206 : SchedWriteRes<[SKLPort0,SKLPort23]> {
4072 let Latency = 27;
4073 let NumMicroOps = 2;
4074 let ResourceCycles = [1,1];
4075}
4076def: InstRW<[SKLWriteResGroup206], (instregex "DIVR_F32m")>;
4077def: InstRW<[SKLWriteResGroup206], (instregex "DIVR_F64m")>;
4078
4079def SKLWriteResGroup207 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort0156]> {
4080 let Latency = 28;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004081 let NumMicroOps = 8;
4082 let ResourceCycles = [2,4,1,1];
4083}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004084def: InstRW<[SKLWriteResGroup207], (instregex "IDIV(16|32|64)m")>;
4085def: InstRW<[SKLWriteResGroup207], (instregex "IDIV8m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004086
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004087def SKLWriteResGroup208 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004088 let Latency = 30;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004089 let NumMicroOps = 3;
4090 let ResourceCycles = [1,1,1];
4091}
4092def: InstRW<[SKLWriteResGroup208], (instregex "DIVR_FI16m")>;
4093def: InstRW<[SKLWriteResGroup208], (instregex "DIVR_FI32m")>;
4094
4095def SKLWriteResGroup209 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort06,SKLPort0156]> {
4096 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004097 let NumMicroOps = 23;
4098 let ResourceCycles = [1,5,3,4,10];
4099}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004100def: InstRW<[SKLWriteResGroup209], (instregex "IN32ri")>;
4101def: InstRW<[SKLWriteResGroup209], (instregex "IN32rr")>;
4102def: InstRW<[SKLWriteResGroup209], (instregex "IN8ri")>;
4103def: InstRW<[SKLWriteResGroup209], (instregex "IN8rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004104
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004105def SKLWriteResGroup210 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
4106 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004107 let NumMicroOps = 23;
4108 let ResourceCycles = [1,5,2,1,4,10];
4109}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004110def: InstRW<[SKLWriteResGroup210], (instregex "OUT32ir")>;
4111def: InstRW<[SKLWriteResGroup210], (instregex "OUT32rr")>;
4112def: InstRW<[SKLWriteResGroup210], (instregex "OUT8ir")>;
4113def: InstRW<[SKLWriteResGroup210], (instregex "OUT8rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004114
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004115def SKLWriteResGroup211 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
4116 let Latency = 37;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004117 let NumMicroOps = 31;
4118 let ResourceCycles = [1,8,1,21];
4119}
Craig Topper391c6f92017-12-10 01:24:08 +00004120def: InstRW<[SKLWriteResGroup211], (instregex "XRSTOR(64)?")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004121
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004122def SKLWriteResGroup212 : SchedWriteRes<[SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort15,SKLPort0156]> {
4123 let Latency = 40;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004124 let NumMicroOps = 18;
4125 let ResourceCycles = [1,1,2,3,1,1,1,8];
4126}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004127def: InstRW<[SKLWriteResGroup212], (instregex "VMCLEARm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004128
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004129def SKLWriteResGroup213 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
4130 let Latency = 41;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004131 let NumMicroOps = 39;
4132 let ResourceCycles = [1,10,1,1,26];
4133}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004134def: InstRW<[SKLWriteResGroup213], (instregex "XSAVE64")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004135
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004136def SKLWriteResGroup214 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004137 let Latency = 42;
4138 let NumMicroOps = 22;
4139 let ResourceCycles = [2,20];
4140}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004141def: InstRW<[SKLWriteResGroup214], (instregex "RDTSCP")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004142
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004143def SKLWriteResGroup215 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
4144 let Latency = 42;
4145 let NumMicroOps = 40;
4146 let ResourceCycles = [1,11,1,1,26];
4147}
Craig Topper391c6f92017-12-10 01:24:08 +00004148def: InstRW<[SKLWriteResGroup215], (instregex "^XSAVE$", "XSAVEC", "XSAVES")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004149
4150def SKLWriteResGroup216 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
4151 let Latency = 46;
4152 let NumMicroOps = 44;
4153 let ResourceCycles = [1,11,1,1,30];
4154}
4155def: InstRW<[SKLWriteResGroup216], (instregex "XSAVEOPT")>;
4156
4157def SKLWriteResGroup217 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05,SKLPort06,SKLPort0156]> {
4158 let Latency = 62;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004159 let NumMicroOps = 64;
4160 let ResourceCycles = [2,8,5,10,39];
4161}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004162def: InstRW<[SKLWriteResGroup217], (instregex "FLDENVm")>;
4163def: InstRW<[SKLWriteResGroup217], (instregex "FLDENVm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004164
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004165def SKLWriteResGroup218 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
4166 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004167 let NumMicroOps = 88;
4168 let ResourceCycles = [4,4,31,1,2,1,45];
4169}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004170def: InstRW<[SKLWriteResGroup218], (instregex "FXRSTOR64")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004171
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004172def SKLWriteResGroup219 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
4173 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004174 let NumMicroOps = 90;
4175 let ResourceCycles = [4,2,33,1,2,1,47];
4176}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004177def: InstRW<[SKLWriteResGroup219], (instregex "FXRSTOR")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004178
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004179def SKLWriteResGroup220 : SchedWriteRes<[SKLPort5,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004180 let Latency = 75;
4181 let NumMicroOps = 15;
4182 let ResourceCycles = [6,3,6];
4183}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004184def: InstRW<[SKLWriteResGroup220], (instregex "FNINIT")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004185
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004186def SKLWriteResGroup221 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004187 let Latency = 76;
4188 let NumMicroOps = 32;
4189 let ResourceCycles = [7,2,8,3,1,11];
4190}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004191def: InstRW<[SKLWriteResGroup221], (instregex "DIV(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004192
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004193def SKLWriteResGroup222 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004194 let Latency = 102;
4195 let NumMicroOps = 66;
4196 let ResourceCycles = [4,2,4,8,14,34];
4197}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004198def: InstRW<[SKLWriteResGroup222], (instregex "IDIV(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004199
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004200def SKLWriteResGroup223 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort237,SKLPort06,SKLPort0156]> {
4201 let Latency = 106;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004202 let NumMicroOps = 100;
4203 let ResourceCycles = [9,1,11,16,1,11,21,30];
4204}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00004205def: InstRW<[SKLWriteResGroup223], (instregex "FSTENVm")>;
4206def: InstRW<[SKLWriteResGroup223], (instregex "FSTENVm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00004207
4208} // SchedModel