Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1 | //===-- R600Instructions.td - R600 Instruction defs -------*- tablegen -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // R600 Tablegen instruction definitions |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | include "R600Intrinsics.td" |
Tom Stellard | 3d0823f | 2013-06-14 22:12:09 +0000 | [diff] [blame^] | 15 | include "R600InstrFormats.td" |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 16 | |
| 17 | class InstR600ISA <dag outs, dag ins, string asm, list<dag> pattern> : |
Vincent Lejeune | f501ea2 | 2013-04-30 00:13:20 +0000 | [diff] [blame] | 18 | InstR600 <outs, ins, asm, pattern, NullALU> { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 19 | |
| 20 | let Namespace = "AMDGPU"; |
| 21 | } |
| 22 | |
| 23 | def MEMxi : Operand<iPTR> { |
| 24 | let MIOperandInfo = (ops R600_TReg32_X:$ptr, i32imm:$index); |
| 25 | let PrintMethod = "printMemOperand"; |
| 26 | } |
| 27 | |
| 28 | def MEMrr : Operand<iPTR> { |
| 29 | let MIOperandInfo = (ops R600_Reg32:$ptr, R600_Reg32:$index); |
| 30 | } |
| 31 | |
| 32 | // Operands for non-registers |
| 33 | |
| 34 | class InstFlag<string PM = "printOperand", int Default = 0> |
| 35 | : OperandWithDefaultOps <i32, (ops (i32 Default))> { |
| 36 | let PrintMethod = PM; |
| 37 | } |
| 38 | |
Vincent Lejeune | 44bf815 | 2013-02-10 17:57:33 +0000 | [diff] [blame] | 39 | // src_sel for ALU src operands, see also ALU_CONST, ALU_PARAM registers |
Tom Stellard | 365366f | 2013-01-23 02:09:06 +0000 | [diff] [blame] | 40 | def SEL : OperandWithDefaultOps <i32, (ops (i32 -1))> { |
| 41 | let PrintMethod = "printSel"; |
| 42 | } |
Vincent Lejeune | 22c4248 | 2013-04-30 00:14:08 +0000 | [diff] [blame] | 43 | def BANK_SWIZZLE : OperandWithDefaultOps <i32, (ops (i32 0))> { |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 44 | let PrintMethod = "printBankSwizzle"; |
Vincent Lejeune | 22c4248 | 2013-04-30 00:14:08 +0000 | [diff] [blame] | 45 | } |
Tom Stellard | 365366f | 2013-01-23 02:09:06 +0000 | [diff] [blame] | 46 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 47 | def LITERAL : InstFlag<"printLiteral">; |
| 48 | |
| 49 | def WRITE : InstFlag <"printWrite", 1>; |
| 50 | def OMOD : InstFlag <"printOMOD">; |
| 51 | def REL : InstFlag <"printRel">; |
| 52 | def CLAMP : InstFlag <"printClamp">; |
| 53 | def NEG : InstFlag <"printNeg">; |
| 54 | def ABS : InstFlag <"printAbs">; |
| 55 | def UEM : InstFlag <"printUpdateExecMask">; |
| 56 | def UP : InstFlag <"printUpdatePred">; |
| 57 | |
| 58 | // XXX: The r600g finalizer in Mesa expects last to be one in most cases. |
| 59 | // Once we start using the packetizer in this backend we should have this |
| 60 | // default to 0. |
| 61 | def LAST : InstFlag<"printLast", 1>; |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 62 | def RSel : Operand<i32> { |
| 63 | let PrintMethod = "printRSel"; |
| 64 | } |
| 65 | def CT: Operand<i32> { |
| 66 | let PrintMethod = "printCT"; |
| 67 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 68 | |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 69 | def FRAMEri : Operand<iPTR> { |
| 70 | let MIOperandInfo = (ops R600_Reg32:$ptr, i32imm:$index); |
| 71 | } |
| 72 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 73 | def ADDRParam : ComplexPattern<i32, 2, "SelectADDRParam", [], []>; |
| 74 | def ADDRDWord : ComplexPattern<i32, 1, "SelectADDRDWord", [], []>; |
| 75 | def ADDRVTX_READ : ComplexPattern<i32, 2, "SelectADDRVTX_READ", [], []>; |
Tom Stellard | 365366f | 2013-01-23 02:09:06 +0000 | [diff] [blame] | 76 | def ADDRGA_CONST_OFFSET : ComplexPattern<i32, 1, "SelectGlobalValueConstantOffset", [], []>; |
| 77 | def ADDRGA_VAR_OFFSET : ComplexPattern<i32, 2, "SelectGlobalValueVariableOffset", [], []>; |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 78 | def ADDRIndirect : ComplexPattern<iPTR, 2, "SelectADDRIndirect", [], []>; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 79 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 80 | |
| 81 | def R600_Pred : PredicateOperand<i32, (ops R600_Predicate), |
| 82 | (ops PRED_SEL_OFF)>; |
| 83 | |
| 84 | |
| 85 | let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in { |
| 86 | |
| 87 | // Class for instructions with only one source register. |
| 88 | // If you add new ins to this instruction, make sure they are listed before |
| 89 | // $literal, because the backend currently assumes that the last operand is |
| 90 | // a literal. Also be sure to update the enum R600Op1OperandIndex::ROI in |
| 91 | // R600Defines.h, R600InstrInfo::buildDefaultInstruction(), |
| 92 | // and R600InstrInfo::getOperandIdx(). |
| 93 | class R600_1OP <bits<11> inst, string opName, list<dag> pattern, |
| 94 | InstrItinClass itin = AnyALU> : |
Vincent Lejeune | f501ea2 | 2013-04-30 00:13:20 +0000 | [diff] [blame] | 95 | InstR600 <(outs R600_Reg32:$dst), |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 96 | (ins WRITE:$write, OMOD:$omod, REL:$dst_rel, CLAMP:$clamp, |
Tom Stellard | 365366f | 2013-01-23 02:09:06 +0000 | [diff] [blame] | 97 | R600_Reg32:$src0, NEG:$src0_neg, REL:$src0_rel, ABS:$src0_abs, SEL:$src0_sel, |
Vincent Lejeune | 22c4248 | 2013-04-30 00:14:08 +0000 | [diff] [blame] | 98 | LAST:$last, R600_Pred:$pred_sel, LITERAL:$literal, |
| 99 | BANK_SWIZZLE:$bank_swizzle), |
Vincent Lejeune | f43bc57 | 2013-04-01 21:47:42 +0000 | [diff] [blame] | 100 | !strconcat(" ", opName, |
Vincent Lejeune | 709e016 | 2013-05-17 16:49:49 +0000 | [diff] [blame] | 101 | "$clamp $last $dst$write$dst_rel$omod, " |
Vincent Lejeune | f43bc57 | 2013-04-01 21:47:42 +0000 | [diff] [blame] | 102 | "$src0_neg$src0_abs$src0$src0_abs$src0_rel, " |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 103 | "$pred_sel $bank_swizzle"), |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 104 | pattern, |
| 105 | itin>, |
| 106 | R600ALU_Word0, |
| 107 | R600ALU_Word1_OP2 <inst> { |
| 108 | |
| 109 | let src1 = 0; |
| 110 | let src1_rel = 0; |
| 111 | let src1_neg = 0; |
| 112 | let src1_abs = 0; |
| 113 | let update_exec_mask = 0; |
| 114 | let update_pred = 0; |
| 115 | let HasNativeOperands = 1; |
| 116 | let Op1 = 1; |
| 117 | let DisableEncoding = "$literal"; |
| 118 | |
| 119 | let Inst{31-0} = Word0; |
| 120 | let Inst{63-32} = Word1; |
| 121 | } |
| 122 | |
| 123 | class R600_1OP_Helper <bits<11> inst, string opName, SDPatternOperator node, |
| 124 | InstrItinClass itin = AnyALU> : |
| 125 | R600_1OP <inst, opName, |
| 126 | [(set R600_Reg32:$dst, (node R600_Reg32:$src0))] |
| 127 | >; |
| 128 | |
| 129 | // If you add our change the operands for R600_2OP instructions, you must |
| 130 | // also update the R600Op2OperandIndex::ROI enum in R600Defines.h, |
| 131 | // R600InstrInfo::buildDefaultInstruction(), and R600InstrInfo::getOperandIdx(). |
| 132 | class R600_2OP <bits<11> inst, string opName, list<dag> pattern, |
| 133 | InstrItinClass itin = AnyALU> : |
Vincent Lejeune | f501ea2 | 2013-04-30 00:13:20 +0000 | [diff] [blame] | 134 | InstR600 <(outs R600_Reg32:$dst), |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 135 | (ins UEM:$update_exec_mask, UP:$update_pred, WRITE:$write, |
| 136 | OMOD:$omod, REL:$dst_rel, CLAMP:$clamp, |
Tom Stellard | 365366f | 2013-01-23 02:09:06 +0000 | [diff] [blame] | 137 | R600_Reg32:$src0, NEG:$src0_neg, REL:$src0_rel, ABS:$src0_abs, SEL:$src0_sel, |
| 138 | R600_Reg32:$src1, NEG:$src1_neg, REL:$src1_rel, ABS:$src1_abs, SEL:$src1_sel, |
Vincent Lejeune | 22c4248 | 2013-04-30 00:14:08 +0000 | [diff] [blame] | 139 | LAST:$last, R600_Pred:$pred_sel, LITERAL:$literal, |
| 140 | BANK_SWIZZLE:$bank_swizzle), |
Vincent Lejeune | f43bc57 | 2013-04-01 21:47:42 +0000 | [diff] [blame] | 141 | !strconcat(" ", opName, |
Vincent Lejeune | 709e016 | 2013-05-17 16:49:49 +0000 | [diff] [blame] | 142 | "$clamp $last $update_exec_mask$update_pred$dst$write$dst_rel$omod, " |
Vincent Lejeune | f43bc57 | 2013-04-01 21:47:42 +0000 | [diff] [blame] | 143 | "$src0_neg$src0_abs$src0$src0_abs$src0_rel, " |
| 144 | "$src1_neg$src1_abs$src1$src1_abs$src1_rel, " |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 145 | "$pred_sel $bank_swizzle"), |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 146 | pattern, |
| 147 | itin>, |
| 148 | R600ALU_Word0, |
| 149 | R600ALU_Word1_OP2 <inst> { |
| 150 | |
| 151 | let HasNativeOperands = 1; |
| 152 | let Op2 = 1; |
| 153 | let DisableEncoding = "$literal"; |
| 154 | |
| 155 | let Inst{31-0} = Word0; |
| 156 | let Inst{63-32} = Word1; |
| 157 | } |
| 158 | |
| 159 | class R600_2OP_Helper <bits<11> inst, string opName, SDPatternOperator node, |
| 160 | InstrItinClass itim = AnyALU> : |
| 161 | R600_2OP <inst, opName, |
| 162 | [(set R600_Reg32:$dst, (node R600_Reg32:$src0, |
| 163 | R600_Reg32:$src1))] |
| 164 | >; |
| 165 | |
| 166 | // If you add our change the operands for R600_3OP instructions, you must |
| 167 | // also update the R600Op3OperandIndex::ROI enum in R600Defines.h, |
| 168 | // R600InstrInfo::buildDefaultInstruction(), and |
| 169 | // R600InstrInfo::getOperandIdx(). |
| 170 | class R600_3OP <bits<5> inst, string opName, list<dag> pattern, |
| 171 | InstrItinClass itin = AnyALU> : |
Vincent Lejeune | f501ea2 | 2013-04-30 00:13:20 +0000 | [diff] [blame] | 172 | InstR600 <(outs R600_Reg32:$dst), |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 173 | (ins REL:$dst_rel, CLAMP:$clamp, |
Tom Stellard | 365366f | 2013-01-23 02:09:06 +0000 | [diff] [blame] | 174 | R600_Reg32:$src0, NEG:$src0_neg, REL:$src0_rel, SEL:$src0_sel, |
| 175 | R600_Reg32:$src1, NEG:$src1_neg, REL:$src1_rel, SEL:$src1_sel, |
| 176 | R600_Reg32:$src2, NEG:$src2_neg, REL:$src2_rel, SEL:$src2_sel, |
Vincent Lejeune | 22c4248 | 2013-04-30 00:14:08 +0000 | [diff] [blame] | 177 | LAST:$last, R600_Pred:$pred_sel, LITERAL:$literal, |
| 178 | BANK_SWIZZLE:$bank_swizzle), |
Vincent Lejeune | 709e016 | 2013-05-17 16:49:49 +0000 | [diff] [blame] | 179 | !strconcat(" ", opName, "$clamp $last $dst$dst_rel, " |
Vincent Lejeune | f43bc57 | 2013-04-01 21:47:42 +0000 | [diff] [blame] | 180 | "$src0_neg$src0$src0_rel, " |
| 181 | "$src1_neg$src1$src1_rel, " |
| 182 | "$src2_neg$src2$src2_rel, " |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 183 | "$pred_sel" |
| 184 | "$bank_swizzle"), |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 185 | pattern, |
| 186 | itin>, |
| 187 | R600ALU_Word0, |
| 188 | R600ALU_Word1_OP3<inst>{ |
| 189 | |
| 190 | let HasNativeOperands = 1; |
| 191 | let DisableEncoding = "$literal"; |
| 192 | let Op3 = 1; |
| 193 | |
| 194 | let Inst{31-0} = Word0; |
| 195 | let Inst{63-32} = Word1; |
| 196 | } |
| 197 | |
| 198 | class R600_REDUCTION <bits<11> inst, dag ins, string asm, list<dag> pattern, |
| 199 | InstrItinClass itin = VecALU> : |
Vincent Lejeune | f501ea2 | 2013-04-30 00:13:20 +0000 | [diff] [blame] | 200 | InstR600 <(outs R600_Reg32:$dst), |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 201 | ins, |
| 202 | asm, |
| 203 | pattern, |
| 204 | itin>; |
| 205 | |
Vincent Lejeune | 53f3525 | 2013-03-31 19:33:04 +0000 | [diff] [blame] | 206 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 207 | |
| 208 | } // End mayLoad = 1, mayStore = 0, hasSideEffects = 0 |
| 209 | |
| 210 | def TEX_SHADOW : PatLeaf< |
| 211 | (imm), |
| 212 | [{uint32_t TType = (uint32_t)N->getZExtValue(); |
Michel Danzer | 3bb17eb | 2013-02-12 12:11:23 +0000 | [diff] [blame] | 213 | return (TType >= 6 && TType <= 8) || (TType >= 11 && TType <= 13); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 214 | }] |
| 215 | >; |
| 216 | |
Tom Stellard | c9b9031 | 2013-01-21 15:40:48 +0000 | [diff] [blame] | 217 | def TEX_RECT : PatLeaf< |
| 218 | (imm), |
| 219 | [{uint32_t TType = (uint32_t)N->getZExtValue(); |
| 220 | return TType == 5; |
| 221 | }] |
| 222 | >; |
| 223 | |
Tom Stellard | 462516b | 2013-02-07 17:02:14 +0000 | [diff] [blame] | 224 | def TEX_ARRAY : PatLeaf< |
| 225 | (imm), |
| 226 | [{uint32_t TType = (uint32_t)N->getZExtValue(); |
| 227 | return TType == 9 || TType == 10 || TType == 15 || TType == 16; |
| 228 | }] |
| 229 | >; |
| 230 | |
| 231 | def TEX_SHADOW_ARRAY : PatLeaf< |
| 232 | (imm), |
| 233 | [{uint32_t TType = (uint32_t)N->getZExtValue(); |
| 234 | return TType == 11 || TType == 12 || TType == 17; |
| 235 | }] |
| 236 | >; |
| 237 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 238 | class EG_CF_RAT <bits <8> cf_inst, bits <6> rat_inst, bits<4> rat_id, dag outs, |
| 239 | dag ins, string asm, list<dag> pattern> : |
| 240 | InstR600ISA <outs, ins, asm, pattern> { |
| 241 | bits<7> RW_GPR; |
| 242 | bits<7> INDEX_GPR; |
| 243 | |
| 244 | bits<2> RIM; |
| 245 | bits<2> TYPE; |
| 246 | bits<1> RW_REL; |
| 247 | bits<2> ELEM_SIZE; |
| 248 | |
| 249 | bits<12> ARRAY_SIZE; |
| 250 | bits<4> COMP_MASK; |
| 251 | bits<4> BURST_COUNT; |
| 252 | bits<1> VPM; |
| 253 | bits<1> eop; |
| 254 | bits<1> MARK; |
| 255 | bits<1> BARRIER; |
| 256 | |
| 257 | // CF_ALLOC_EXPORT_WORD0_RAT |
| 258 | let Inst{3-0} = rat_id; |
| 259 | let Inst{9-4} = rat_inst; |
| 260 | let Inst{10} = 0; // Reserved |
| 261 | let Inst{12-11} = RIM; |
| 262 | let Inst{14-13} = TYPE; |
| 263 | let Inst{21-15} = RW_GPR; |
| 264 | let Inst{22} = RW_REL; |
| 265 | let Inst{29-23} = INDEX_GPR; |
| 266 | let Inst{31-30} = ELEM_SIZE; |
| 267 | |
| 268 | // CF_ALLOC_EXPORT_WORD1_BUF |
| 269 | let Inst{43-32} = ARRAY_SIZE; |
| 270 | let Inst{47-44} = COMP_MASK; |
| 271 | let Inst{51-48} = BURST_COUNT; |
| 272 | let Inst{52} = VPM; |
| 273 | let Inst{53} = eop; |
| 274 | let Inst{61-54} = cf_inst; |
| 275 | let Inst{62} = MARK; |
| 276 | let Inst{63} = BARRIER; |
| 277 | } |
| 278 | |
| 279 | class LoadParamFrag <PatFrag load_type> : PatFrag < |
| 280 | (ops node:$ptr), (load_type node:$ptr), |
| 281 | [{ return isParamLoad(dyn_cast<LoadSDNode>(N)); }] |
| 282 | >; |
| 283 | |
| 284 | def load_param : LoadParamFrag<load>; |
| 285 | def load_param_zexti8 : LoadParamFrag<zextloadi8>; |
| 286 | def load_param_zexti16 : LoadParamFrag<zextloadi16>; |
| 287 | |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 288 | def isR600 : Predicate<"Subtarget.getGeneration() <= AMDGPUSubtarget::R700">; |
| 289 | def isR700 : Predicate<"Subtarget.getGeneration() == AMDGPUSubtarget::R700">; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 290 | def isEG : Predicate< |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 291 | "Subtarget.getGeneration() >= AMDGPUSubtarget::EVERGREEN && " |
| 292 | "Subtarget.getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS && " |
| 293 | "!Subtarget.hasCaymanISA()">; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 294 | |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 295 | def isCayman : Predicate<"Subtarget.hasCaymanISA()">; |
| 296 | def isEGorCayman : Predicate<"Subtarget.getGeneration() == " |
| 297 | "AMDGPUSubtarget::EVERGREEN" |
| 298 | "|| Subtarget.getGeneration() ==" |
| 299 | "AMDGPUSubtarget::NORTHERN_ISLANDS">; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 300 | |
| 301 | def isR600toCayman : Predicate< |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 302 | "Subtarget.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS">; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 303 | |
| 304 | //===----------------------------------------------------------------------===// |
Tom Stellard | ff62c35 | 2013-01-23 02:09:03 +0000 | [diff] [blame] | 305 | // R600 SDNodes |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 306 | //===----------------------------------------------------------------------===// |
| 307 | |
Tom Stellard | 41afe6a | 2013-02-05 17:09:14 +0000 | [diff] [blame] | 308 | def INTERP_PAIR_XY : AMDGPUShaderInst < |
| 309 | (outs R600_TReg32_X:$dst0, R600_TReg32_Y:$dst1), |
Vincent Lejeune | a09873d | 2013-06-03 15:44:16 +0000 | [diff] [blame] | 310 | (ins i32imm:$src0, R600_TReg32_Y:$src1, R600_TReg32_X:$src2), |
Tom Stellard | 41afe6a | 2013-02-05 17:09:14 +0000 | [diff] [blame] | 311 | "INTERP_PAIR_XY $src0 $src1 $src2 : $dst0 dst1", |
| 312 | []>; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 313 | |
Tom Stellard | 41afe6a | 2013-02-05 17:09:14 +0000 | [diff] [blame] | 314 | def INTERP_PAIR_ZW : AMDGPUShaderInst < |
| 315 | (outs R600_TReg32_Z:$dst0, R600_TReg32_W:$dst1), |
Vincent Lejeune | a09873d | 2013-06-03 15:44:16 +0000 | [diff] [blame] | 316 | (ins i32imm:$src0, R600_TReg32_Y:$src1, R600_TReg32_X:$src2), |
Tom Stellard | 41afe6a | 2013-02-05 17:09:14 +0000 | [diff] [blame] | 317 | "INTERP_PAIR_ZW $src0 $src1 $src2 : $dst0 dst1", |
| 318 | []>; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 319 | |
Tom Stellard | ff62c35 | 2013-01-23 02:09:03 +0000 | [diff] [blame] | 320 | def CONST_ADDRESS: SDNode<"AMDGPUISD::CONST_ADDRESS", |
Vincent Lejeune | 743dca0 | 2013-03-05 15:04:29 +0000 | [diff] [blame] | 321 | SDTypeProfile<1, -1, [SDTCisInt<0>, SDTCisPtrTy<1>]>, |
Vincent Lejeune | 10a5e47 | 2013-03-05 15:04:42 +0000 | [diff] [blame] | 322 | [SDNPVariadic] |
Tom Stellard | ff62c35 | 2013-01-23 02:09:03 +0000 | [diff] [blame] | 323 | >; |
| 324 | |
Vincent Lejeune | 519f21e | 2013-05-17 16:50:32 +0000 | [diff] [blame] | 325 | def DOT4 : SDNode<"AMDGPUISD::DOT4", |
| 326 | SDTypeProfile<1, 8, [SDTCisFP<0>, SDTCisVT<1, f32>, SDTCisVT<2, f32>, |
| 327 | SDTCisVT<3, f32>, SDTCisVT<4, f32>, SDTCisVT<5, f32>, |
| 328 | SDTCisVT<6, f32>, SDTCisVT<7, f32>, SDTCisVT<8, f32>]>, |
| 329 | [] |
| 330 | >; |
| 331 | |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 332 | def TEXTURE_FETCH_Type : SDTypeProfile<1, 19, [SDTCisFP<0>]>; |
| 333 | |
| 334 | def TEXTURE_FETCH: SDNode<"AMDGPUISD::TEXTURE_FETCH", TEXTURE_FETCH_Type, []>; |
| 335 | |
| 336 | multiclass TexPattern<bits<32> TextureOp, Instruction inst, ValueType vt = v4f32> { |
| 337 | def : Pat<(TEXTURE_FETCH (i32 TextureOp), vt:$SRC_GPR, |
| 338 | (i32 imm:$srcx), (i32 imm:$srcy), (i32 imm:$srcz), (i32 imm:$srcw), |
| 339 | (i32 imm:$offsetx), (i32 imm:$offsety), (i32 imm:$offsetz), |
| 340 | (i32 imm:$DST_SEL_X), (i32 imm:$DST_SEL_Y), (i32 imm:$DST_SEL_Z), |
| 341 | (i32 imm:$DST_SEL_W), |
| 342 | (i32 imm:$RESOURCE_ID), (i32 imm:$SAMPLER_ID), |
| 343 | (i32 imm:$COORD_TYPE_X), (i32 imm:$COORD_TYPE_Y), (i32 imm:$COORD_TYPE_Z), |
| 344 | (i32 imm:$COORD_TYPE_W)), |
| 345 | (inst R600_Reg128:$SRC_GPR, |
| 346 | imm:$srcx, imm:$srcy, imm:$srcz, imm:$srcw, |
| 347 | imm:$offsetx, imm:$offsety, imm:$offsetz, |
| 348 | imm:$DST_SEL_X, imm:$DST_SEL_Y, imm:$DST_SEL_Z, |
| 349 | imm:$DST_SEL_W, |
| 350 | imm:$RESOURCE_ID, imm:$SAMPLER_ID, |
| 351 | imm:$COORD_TYPE_X, imm:$COORD_TYPE_Y, imm:$COORD_TYPE_Z, |
| 352 | imm:$COORD_TYPE_W)>; |
| 353 | } |
| 354 | |
Tom Stellard | ff62c35 | 2013-01-23 02:09:03 +0000 | [diff] [blame] | 355 | //===----------------------------------------------------------------------===// |
| 356 | // Interpolation Instructions |
| 357 | //===----------------------------------------------------------------------===// |
| 358 | |
Tom Stellard | 41afe6a | 2013-02-05 17:09:14 +0000 | [diff] [blame] | 359 | def INTERP_VEC_LOAD : AMDGPUShaderInst < |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 360 | (outs R600_Reg128:$dst), |
Tom Stellard | 41afe6a | 2013-02-05 17:09:14 +0000 | [diff] [blame] | 361 | (ins i32imm:$src0), |
| 362 | "INTERP_LOAD $src0 : $dst", |
| 363 | []>; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 364 | |
| 365 | def INTERP_XY : R600_2OP <0xD6, "INTERP_XY", []> { |
| 366 | let bank_swizzle = 5; |
| 367 | } |
| 368 | |
| 369 | def INTERP_ZW : R600_2OP <0xD7, "INTERP_ZW", []> { |
| 370 | let bank_swizzle = 5; |
| 371 | } |
| 372 | |
| 373 | def INTERP_LOAD_P0 : R600_1OP <0xE0, "INTERP_LOAD_P0", []>; |
| 374 | |
| 375 | //===----------------------------------------------------------------------===// |
| 376 | // Export Instructions |
| 377 | //===----------------------------------------------------------------------===// |
| 378 | |
Vincent Lejeune | d80bc15 | 2013-02-14 16:55:06 +0000 | [diff] [blame] | 379 | def ExportType : SDTypeProfile<0, 7, [SDTCisFP<0>, SDTCisInt<1>]>; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 380 | |
| 381 | def EXPORT: SDNode<"AMDGPUISD::EXPORT", ExportType, |
| 382 | [SDNPHasChain, SDNPSideEffect]>; |
| 383 | |
| 384 | class ExportWord0 { |
| 385 | field bits<32> Word0; |
| 386 | |
| 387 | bits<13> arraybase; |
| 388 | bits<2> type; |
| 389 | bits<7> gpr; |
| 390 | bits<2> elem_size; |
| 391 | |
| 392 | let Word0{12-0} = arraybase; |
| 393 | let Word0{14-13} = type; |
| 394 | let Word0{21-15} = gpr; |
| 395 | let Word0{22} = 0; // RW_REL |
| 396 | let Word0{29-23} = 0; // INDEX_GPR |
| 397 | let Word0{31-30} = elem_size; |
| 398 | } |
| 399 | |
| 400 | class ExportSwzWord1 { |
| 401 | field bits<32> Word1; |
| 402 | |
| 403 | bits<3> sw_x; |
| 404 | bits<3> sw_y; |
| 405 | bits<3> sw_z; |
| 406 | bits<3> sw_w; |
| 407 | bits<1> eop; |
| 408 | bits<8> inst; |
| 409 | |
| 410 | let Word1{2-0} = sw_x; |
| 411 | let Word1{5-3} = sw_y; |
| 412 | let Word1{8-6} = sw_z; |
| 413 | let Word1{11-9} = sw_w; |
| 414 | } |
| 415 | |
| 416 | class ExportBufWord1 { |
| 417 | field bits<32> Word1; |
| 418 | |
| 419 | bits<12> arraySize; |
| 420 | bits<4> compMask; |
| 421 | bits<1> eop; |
| 422 | bits<8> inst; |
| 423 | |
| 424 | let Word1{11-0} = arraySize; |
| 425 | let Word1{15-12} = compMask; |
| 426 | } |
| 427 | |
| 428 | multiclass ExportPattern<Instruction ExportInst, bits<8> cf_inst> { |
| 429 | def : Pat<(int_R600_store_pixel_depth R600_Reg32:$reg), |
| 430 | (ExportInst |
Tom Stellard | 9355b22 | 2013-02-07 14:02:37 +0000 | [diff] [blame] | 431 | (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), R600_Reg32:$reg, sub0), |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 432 | 0, 61, 0, 7, 7, 7, cf_inst, 0) |
| 433 | >; |
| 434 | |
| 435 | def : Pat<(int_R600_store_pixel_stencil R600_Reg32:$reg), |
| 436 | (ExportInst |
Tom Stellard | 9355b22 | 2013-02-07 14:02:37 +0000 | [diff] [blame] | 437 | (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), R600_Reg32:$reg, sub0), |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 438 | 0, 61, 7, 0, 7, 7, cf_inst, 0) |
| 439 | >; |
| 440 | |
Tom Stellard | af1bce7 | 2013-01-31 22:11:46 +0000 | [diff] [blame] | 441 | def : Pat<(int_R600_store_dummy (i32 imm:$type)), |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 442 | (ExportInst |
Tom Stellard | af1bce7 | 2013-01-31 22:11:46 +0000 | [diff] [blame] | 443 | (v4f32 (IMPLICIT_DEF)), imm:$type, 0, 7, 7, 7, 7, cf_inst, 0) |
| 444 | >; |
| 445 | |
| 446 | def : Pat<(int_R600_store_dummy 1), |
| 447 | (ExportInst |
| 448 | (v4f32 (IMPLICIT_DEF)), 1, 60, 7, 7, 7, 7, cf_inst, 0) |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 449 | >; |
| 450 | |
Vincent Lejeune | d80bc15 | 2013-02-14 16:55:06 +0000 | [diff] [blame] | 451 | def : Pat<(EXPORT (v4f32 R600_Reg128:$src), (i32 imm:$base), (i32 imm:$type), |
| 452 | (i32 imm:$swz_x), (i32 imm:$swz_y), (i32 imm:$swz_z), (i32 imm:$swz_w)), |
| 453 | (ExportInst R600_Reg128:$src, imm:$type, imm:$base, |
| 454 | imm:$swz_x, imm:$swz_y, imm:$swz_z, imm:$swz_w, cf_inst, 0) |
Tom Stellard | 6f1b865 | 2013-01-23 21:39:49 +0000 | [diff] [blame] | 455 | >; |
| 456 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 457 | } |
| 458 | |
| 459 | multiclass SteamOutputExportPattern<Instruction ExportInst, |
| 460 | bits<8> buf0inst, bits<8> buf1inst, bits<8> buf2inst, bits<8> buf3inst> { |
| 461 | // Stream0 |
Tom Stellard | d8ac91d | 2013-01-23 21:39:47 +0000 | [diff] [blame] | 462 | def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src), |
| 463 | (i32 imm:$arraybase), (i32 0), (i32 imm:$mask)), |
| 464 | (ExportInst R600_Reg128:$src, 0, imm:$arraybase, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 465 | 4095, imm:$mask, buf0inst, 0)>; |
| 466 | // Stream1 |
Tom Stellard | d8ac91d | 2013-01-23 21:39:47 +0000 | [diff] [blame] | 467 | def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src), |
| 468 | (i32 imm:$arraybase), (i32 1), (i32 imm:$mask)), |
| 469 | (ExportInst R600_Reg128:$src, 0, imm:$arraybase, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 470 | 4095, imm:$mask, buf1inst, 0)>; |
| 471 | // Stream2 |
Tom Stellard | d8ac91d | 2013-01-23 21:39:47 +0000 | [diff] [blame] | 472 | def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src), |
| 473 | (i32 imm:$arraybase), (i32 2), (i32 imm:$mask)), |
| 474 | (ExportInst R600_Reg128:$src, 0, imm:$arraybase, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 475 | 4095, imm:$mask, buf2inst, 0)>; |
| 476 | // Stream3 |
Tom Stellard | d8ac91d | 2013-01-23 21:39:47 +0000 | [diff] [blame] | 477 | def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src), |
| 478 | (i32 imm:$arraybase), (i32 3), (i32 imm:$mask)), |
| 479 | (ExportInst R600_Reg128:$src, 0, imm:$arraybase, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 480 | 4095, imm:$mask, buf3inst, 0)>; |
| 481 | } |
| 482 | |
Vincent Lejeune | 2d5c341 | 2013-04-17 15:17:39 +0000 | [diff] [blame] | 483 | // Export Instructions should not be duplicated by TailDuplication pass |
| 484 | // (which assumes that duplicable instruction are affected by exec mask) |
| 485 | let usesCustomInserter = 1, isNotDuplicable = 1 in { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 486 | |
| 487 | class ExportSwzInst : InstR600ISA<( |
| 488 | outs), |
| 489 | (ins R600_Reg128:$gpr, i32imm:$type, i32imm:$arraybase, |
| 490 | i32imm:$sw_x, i32imm:$sw_y, i32imm:$sw_z, i32imm:$sw_w, i32imm:$inst, |
| 491 | i32imm:$eop), |
| 492 | !strconcat("EXPORT", " $gpr"), |
| 493 | []>, ExportWord0, ExportSwzWord1 { |
| 494 | let elem_size = 3; |
| 495 | let Inst{31-0} = Word0; |
| 496 | let Inst{63-32} = Word1; |
| 497 | } |
| 498 | |
Vincent Lejeune | ea710fe | 2013-02-14 16:55:11 +0000 | [diff] [blame] | 499 | } // End usesCustomInserter = 1 |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 500 | |
| 501 | class ExportBufInst : InstR600ISA<( |
| 502 | outs), |
| 503 | (ins R600_Reg128:$gpr, i32imm:$type, i32imm:$arraybase, |
| 504 | i32imm:$arraySize, i32imm:$compMask, i32imm:$inst, i32imm:$eop), |
| 505 | !strconcat("EXPORT", " $gpr"), |
| 506 | []>, ExportWord0, ExportBufWord1 { |
| 507 | let elem_size = 0; |
| 508 | let Inst{31-0} = Word0; |
| 509 | let Inst{63-32} = Word1; |
| 510 | } |
| 511 | |
Vincent Lejeune | f43bc57 | 2013-04-01 21:47:42 +0000 | [diff] [blame] | 512 | //===----------------------------------------------------------------------===// |
| 513 | // Control Flow Instructions |
| 514 | //===----------------------------------------------------------------------===// |
| 515 | |
Vincent Lejeune | f43bc57 | 2013-04-01 21:47:42 +0000 | [diff] [blame] | 516 | |
Vincent Lejeune | b0422e2 | 2013-05-02 21:52:40 +0000 | [diff] [blame] | 517 | def KCACHE : InstFlag<"printKCache">; |
| 518 | |
Vincent Lejeune | f43bc57 | 2013-04-01 21:47:42 +0000 | [diff] [blame] | 519 | class ALU_CLAUSE<bits<4> inst, string OpName> : AMDGPUInst <(outs), |
Vincent Lejeune | b0422e2 | 2013-05-02 21:52:40 +0000 | [diff] [blame] | 520 | (ins i32imm:$ADDR, i32imm:$KCACHE_BANK0, i32imm:$KCACHE_BANK1, |
| 521 | KCACHE:$KCACHE_MODE0, KCACHE:$KCACHE_MODE1, |
| 522 | i32imm:$KCACHE_ADDR0, i32imm:$KCACHE_ADDR1, |
| 523 | i32imm:$COUNT), |
Vincent Lejeune | f43bc57 | 2013-04-01 21:47:42 +0000 | [diff] [blame] | 524 | !strconcat(OpName, " $COUNT, @$ADDR, " |
Vincent Lejeune | b0422e2 | 2013-05-02 21:52:40 +0000 | [diff] [blame] | 525 | "KC0[$KCACHE_MODE0], KC1[$KCACHE_MODE1]"), |
Vincent Lejeune | f43bc57 | 2013-04-01 21:47:42 +0000 | [diff] [blame] | 526 | [] >, CF_ALU_WORD0, CF_ALU_WORD1 { |
| 527 | field bits<64> Inst; |
| 528 | |
| 529 | let CF_INST = inst; |
| 530 | let ALT_CONST = 0; |
| 531 | let WHOLE_QUAD_MODE = 0; |
| 532 | let BARRIER = 1; |
| 533 | |
| 534 | let Inst{31-0} = Word0; |
| 535 | let Inst{63-32} = Word1; |
| 536 | } |
| 537 | |
Vincent Lejeune | 5f11dd3 | 2013-04-08 13:05:49 +0000 | [diff] [blame] | 538 | class CF_WORD0_R600 { |
| 539 | field bits<32> Word0; |
| 540 | |
| 541 | bits<32> ADDR; |
| 542 | |
| 543 | let Word0 = ADDR; |
| 544 | } |
| 545 | |
Vincent Lejeune | 5f11dd3 | 2013-04-08 13:05:49 +0000 | [diff] [blame] | 546 | class CF_CLAUSE_R600 <bits<7> inst, dag ins, string AsmPrint> : AMDGPUInst <(outs), |
| 547 | ins, AsmPrint, [] >, CF_WORD0_R600, CF_WORD1_R600 { |
| 548 | field bits<64> Inst; |
| 549 | |
| 550 | let CF_INST = inst; |
| 551 | let BARRIER = 1; |
| 552 | let CF_CONST = 0; |
| 553 | let VALID_PIXEL_MODE = 0; |
| 554 | let COND = 0; |
| 555 | let CALL_COUNT = 0; |
| 556 | let COUNT_3 = 0; |
| 557 | let END_OF_PROGRAM = 0; |
| 558 | let WHOLE_QUAD_MODE = 0; |
| 559 | |
| 560 | let Inst{31-0} = Word0; |
| 561 | let Inst{63-32} = Word1; |
| 562 | } |
| 563 | |
Vincent Lejeune | 5f11dd3 | 2013-04-08 13:05:49 +0000 | [diff] [blame] | 564 | class CF_CLAUSE_EG <bits<8> inst, dag ins, string AsmPrint> : AMDGPUInst <(outs), |
| 565 | ins, AsmPrint, [] >, CF_WORD0_EG, CF_WORD1_EG { |
Vincent Lejeune | bfaa63a6 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 566 | field bits<64> Inst; |
| 567 | |
| 568 | let CF_INST = inst; |
| 569 | let BARRIER = 1; |
| 570 | let JUMPTABLE_SEL = 0; |
| 571 | let CF_CONST = 0; |
| 572 | let VALID_PIXEL_MODE = 0; |
| 573 | let COND = 0; |
Vincent Lejeune | b6bfe85 | 2013-04-23 17:34:00 +0000 | [diff] [blame] | 574 | let END_OF_PROGRAM = 0; |
Vincent Lejeune | bfaa63a6 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 575 | |
| 576 | let Inst{31-0} = Word0; |
| 577 | let Inst{63-32} = Word1; |
| 578 | } |
| 579 | |
Vincent Lejeune | f43bc57 | 2013-04-01 21:47:42 +0000 | [diff] [blame] | 580 | def CF_ALU : ALU_CLAUSE<8, "ALU">; |
| 581 | def CF_ALU_PUSH_BEFORE : ALU_CLAUSE<9, "ALU_PUSH_BEFORE">; |
| 582 | |
Vincent Lejeune | 3f1d136 | 2013-04-30 00:13:53 +0000 | [diff] [blame] | 583 | def FETCH_CLAUSE : AMDGPUInst <(outs), |
| 584 | (ins i32imm:$addr), "Fetch clause starting at $addr:", [] > { |
| 585 | field bits<8> Inst; |
| 586 | bits<8> num; |
| 587 | let Inst = num; |
| 588 | } |
| 589 | |
Vincent Lejeune | 3abdbf1 | 2013-04-30 00:14:38 +0000 | [diff] [blame] | 590 | def ALU_CLAUSE : AMDGPUInst <(outs), |
| 591 | (ins i32imm:$addr), "ALU clause starting at $addr:", [] > { |
| 592 | field bits<8> Inst; |
| 593 | bits<8> num; |
| 594 | let Inst = num; |
| 595 | } |
| 596 | |
| 597 | def LITERALS : AMDGPUInst <(outs), |
| 598 | (ins LITERAL:$literal1, LITERAL:$literal2), "$literal1, $literal2", [] > { |
| 599 | field bits<64> Inst; |
| 600 | bits<32> literal1; |
| 601 | bits<32> literal2; |
| 602 | |
| 603 | let Inst{31-0} = literal1; |
| 604 | let Inst{63-32} = literal2; |
| 605 | } |
| 606 | |
Vincent Lejeune | b6bfe85 | 2013-04-23 17:34:00 +0000 | [diff] [blame] | 607 | def PAD : AMDGPUInst <(outs), (ins), "PAD", [] > { |
| 608 | field bits<64> Inst; |
| 609 | } |
| 610 | |
Vincent Lejeune | 44bf815 | 2013-02-10 17:57:33 +0000 | [diff] [blame] | 611 | let Predicates = [isR600toCayman] in { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 612 | |
| 613 | //===----------------------------------------------------------------------===// |
| 614 | // Common Instructions R600, R700, Evergreen, Cayman |
| 615 | //===----------------------------------------------------------------------===// |
| 616 | |
| 617 | def ADD : R600_2OP_Helper <0x0, "ADD", fadd>; |
| 618 | // Non-IEEE MUL: 0 * anything = 0 |
| 619 | def MUL : R600_2OP_Helper <0x1, "MUL NON-IEEE", int_AMDGPU_mul>; |
| 620 | def MUL_IEEE : R600_2OP_Helper <0x2, "MUL_IEEE", fmul>; |
| 621 | def MAX : R600_2OP_Helper <0x3, "MAX", AMDGPUfmax>; |
| 622 | def MIN : R600_2OP_Helper <0x4, "MIN", AMDGPUfmin>; |
| 623 | |
| 624 | // For the SET* instructions there is a naming conflict in TargetSelectionDAG.td, |
| 625 | // so some of the instruction names don't match the asm string. |
| 626 | // XXX: Use the defs in TargetSelectionDAG.td instead of intrinsics. |
| 627 | def SETE : R600_2OP < |
| 628 | 0x08, "SETE", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 629 | [(set f32:$dst, (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_EQ))] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 630 | >; |
| 631 | |
| 632 | def SGT : R600_2OP < |
| 633 | 0x09, "SETGT", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 634 | [(set f32:$dst, (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_GT))] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 635 | >; |
| 636 | |
| 637 | def SGE : R600_2OP < |
| 638 | 0xA, "SETGE", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 639 | [(set f32:$dst, (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_GE))] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 640 | >; |
| 641 | |
| 642 | def SNE : R600_2OP < |
| 643 | 0xB, "SETNE", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 644 | [(set f32:$dst, (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_NE))] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 645 | >; |
| 646 | |
Tom Stellard | e06163a | 2013-02-07 14:02:35 +0000 | [diff] [blame] | 647 | def SETE_DX10 : R600_2OP < |
| 648 | 0xC, "SETE_DX10", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 649 | [(set i32:$dst, (selectcc f32:$src0, f32:$src1, -1, 0, COND_EQ))] |
Tom Stellard | e06163a | 2013-02-07 14:02:35 +0000 | [diff] [blame] | 650 | >; |
| 651 | |
| 652 | def SETGT_DX10 : R600_2OP < |
| 653 | 0xD, "SETGT_DX10", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 654 | [(set i32:$dst, (selectcc f32:$src0, f32:$src1, -1, 0, COND_GT))] |
Tom Stellard | e06163a | 2013-02-07 14:02:35 +0000 | [diff] [blame] | 655 | >; |
| 656 | |
| 657 | def SETGE_DX10 : R600_2OP < |
| 658 | 0xE, "SETGE_DX10", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 659 | [(set i32:$dst, (selectcc f32:$src0, f32:$src1, -1, 0, COND_GE))] |
Tom Stellard | e06163a | 2013-02-07 14:02:35 +0000 | [diff] [blame] | 660 | >; |
| 661 | |
| 662 | def SETNE_DX10 : R600_2OP < |
| 663 | 0xF, "SETNE_DX10", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 664 | [(set i32:$dst, (selectcc f32:$src0, f32:$src1, -1, 0, COND_NE))] |
Tom Stellard | e06163a | 2013-02-07 14:02:35 +0000 | [diff] [blame] | 665 | >; |
| 666 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 667 | def FRACT : R600_1OP_Helper <0x10, "FRACT", AMDGPUfract>; |
| 668 | def TRUNC : R600_1OP_Helper <0x11, "TRUNC", int_AMDGPU_trunc>; |
| 669 | def CEIL : R600_1OP_Helper <0x12, "CEIL", fceil>; |
| 670 | def RNDNE : R600_1OP_Helper <0x13, "RNDNE", frint>; |
| 671 | def FLOOR : R600_1OP_Helper <0x14, "FLOOR", ffloor>; |
| 672 | |
| 673 | def MOV : R600_1OP <0x19, "MOV", []>; |
| 674 | |
| 675 | let isPseudo = 1, isCodeGenOnly = 1, usesCustomInserter = 1 in { |
| 676 | |
| 677 | class MOV_IMM <ValueType vt, Operand immType> : AMDGPUInst < |
| 678 | (outs R600_Reg32:$dst), |
| 679 | (ins immType:$imm), |
| 680 | "", |
| 681 | [] |
| 682 | >; |
| 683 | |
| 684 | } // end let isPseudo = 1, isCodeGenOnly = 1, usesCustomInserter = 1 |
| 685 | |
| 686 | def MOV_IMM_I32 : MOV_IMM<i32, i32imm>; |
| 687 | def : Pat < |
| 688 | (imm:$val), |
| 689 | (MOV_IMM_I32 imm:$val) |
| 690 | >; |
| 691 | |
| 692 | def MOV_IMM_F32 : MOV_IMM<f32, f32imm>; |
| 693 | def : Pat < |
| 694 | (fpimm:$val), |
| 695 | (MOV_IMM_F32 fpimm:$val) |
| 696 | >; |
| 697 | |
| 698 | def PRED_SETE : R600_2OP <0x20, "PRED_SETE", []>; |
| 699 | def PRED_SETGT : R600_2OP <0x21, "PRED_SETGT", []>; |
| 700 | def PRED_SETGE : R600_2OP <0x22, "PRED_SETGE", []>; |
| 701 | def PRED_SETNE : R600_2OP <0x23, "PRED_SETNE", []>; |
| 702 | |
| 703 | let hasSideEffects = 1 in { |
| 704 | |
| 705 | def KILLGT : R600_2OP <0x2D, "KILLGT", []>; |
| 706 | |
| 707 | } // end hasSideEffects |
| 708 | |
| 709 | def AND_INT : R600_2OP_Helper <0x30, "AND_INT", and>; |
| 710 | def OR_INT : R600_2OP_Helper <0x31, "OR_INT", or>; |
| 711 | def XOR_INT : R600_2OP_Helper <0x32, "XOR_INT", xor>; |
| 712 | def NOT_INT : R600_1OP_Helper <0x33, "NOT_INT", not>; |
| 713 | def ADD_INT : R600_2OP_Helper <0x34, "ADD_INT", add>; |
| 714 | def SUB_INT : R600_2OP_Helper <0x35, "SUB_INT", sub>; |
| 715 | def MAX_INT : R600_2OP_Helper <0x36, "MAX_INT", AMDGPUsmax>; |
| 716 | def MIN_INT : R600_2OP_Helper <0x37, "MIN_INT", AMDGPUsmin>; |
Tom Stellard | 4139802 | 2012-12-21 20:12:01 +0000 | [diff] [blame] | 717 | def MAX_UINT : R600_2OP_Helper <0x38, "MAX_UINT", AMDGPUumax>; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 718 | def MIN_UINT : R600_2OP_Helper <0x39, "MIN_UINT", AMDGPUumin>; |
| 719 | |
| 720 | def SETE_INT : R600_2OP < |
| 721 | 0x3A, "SETE_INT", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 722 | [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETEQ))] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 723 | >; |
| 724 | |
| 725 | def SETGT_INT : R600_2OP < |
Tom Stellard | b40ada9 | 2013-02-07 14:02:27 +0000 | [diff] [blame] | 726 | 0x3B, "SETGT_INT", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 727 | [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETGT))] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 728 | >; |
| 729 | |
| 730 | def SETGE_INT : R600_2OP < |
| 731 | 0x3C, "SETGE_INT", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 732 | [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETGE))] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 733 | >; |
| 734 | |
| 735 | def SETNE_INT : R600_2OP < |
| 736 | 0x3D, "SETNE_INT", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 737 | [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETNE))] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 738 | >; |
| 739 | |
| 740 | def SETGT_UINT : R600_2OP < |
| 741 | 0x3E, "SETGT_UINT", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 742 | [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETUGT))] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 743 | >; |
| 744 | |
| 745 | def SETGE_UINT : R600_2OP < |
| 746 | 0x3F, "SETGE_UINT", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 747 | [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETUGE))] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 748 | >; |
| 749 | |
| 750 | def PRED_SETE_INT : R600_2OP <0x42, "PRED_SETE_INT", []>; |
| 751 | def PRED_SETGT_INT : R600_2OP <0x43, "PRED_SETGE_INT", []>; |
| 752 | def PRED_SETGE_INT : R600_2OP <0x44, "PRED_SETGE_INT", []>; |
| 753 | def PRED_SETNE_INT : R600_2OP <0x45, "PRED_SETNE_INT", []>; |
| 754 | |
| 755 | def CNDE_INT : R600_3OP < |
| 756 | 0x1C, "CNDE_INT", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 757 | [(set i32:$dst, (selectcc i32:$src0, 0, i32:$src1, i32:$src2, COND_EQ))] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 758 | >; |
| 759 | |
| 760 | def CNDGE_INT : R600_3OP < |
| 761 | 0x1E, "CNDGE_INT", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 762 | [(set i32:$dst, (selectcc i32:$src0, 0, i32:$src1, i32:$src2, COND_GE))] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 763 | >; |
| 764 | |
| 765 | def CNDGT_INT : R600_3OP < |
| 766 | 0x1D, "CNDGT_INT", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 767 | [(set i32:$dst, (selectcc i32:$src0, 0, i32:$src1, i32:$src2, COND_GT))] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 768 | >; |
| 769 | |
| 770 | //===----------------------------------------------------------------------===// |
| 771 | // Texture instructions |
| 772 | //===----------------------------------------------------------------------===// |
| 773 | |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 774 | let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in { |
| 775 | |
| 776 | class R600_TEX <bits<11> inst, string opName> : |
| 777 | InstR600 <(outs R600_Reg128:$DST_GPR), |
| 778 | (ins R600_Reg128:$SRC_GPR, |
| 779 | RSel:$srcx, RSel:$srcy, RSel:$srcz, RSel:$srcw, |
| 780 | i32imm:$offsetx, i32imm:$offsety, i32imm:$offsetz, |
| 781 | RSel:$DST_SEL_X, RSel:$DST_SEL_Y, RSel:$DST_SEL_Z, RSel:$DST_SEL_W, |
| 782 | i32imm:$RESOURCE_ID, i32imm:$SAMPLER_ID, |
| 783 | CT:$COORD_TYPE_X, CT:$COORD_TYPE_Y, CT:$COORD_TYPE_Z, |
| 784 | CT:$COORD_TYPE_W), |
| 785 | !strconcat(opName, |
| 786 | " $DST_GPR.$DST_SEL_X$DST_SEL_Y$DST_SEL_Z$DST_SEL_W, " |
| 787 | "$SRC_GPR.$srcx$srcy$srcz$srcw " |
| 788 | "RID:$RESOURCE_ID SID:$SAMPLER_ID " |
| 789 | "CT:$COORD_TYPE_X$COORD_TYPE_Y$COORD_TYPE_Z$COORD_TYPE_W"), |
| 790 | [], |
| 791 | NullALU>, TEX_WORD0, TEX_WORD1, TEX_WORD2 { |
| 792 | let Inst{31-0} = Word0; |
| 793 | let Inst{63-32} = Word1; |
| 794 | |
| 795 | let TEX_INST = inst{4-0}; |
| 796 | let SRC_REL = 0; |
| 797 | let DST_REL = 0; |
| 798 | let LOD_BIAS = 0; |
| 799 | |
| 800 | let INST_MOD = 0; |
| 801 | let FETCH_WHOLE_QUAD = 0; |
| 802 | let ALT_CONST = 0; |
| 803 | let SAMPLER_INDEX_MODE = 0; |
| 804 | let RESOURCE_INDEX_MODE = 0; |
| 805 | |
| 806 | let TEXInst = 1; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 807 | } |
| 808 | |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 809 | } // End mayLoad = 0, mayStore = 0, hasSideEffects = 0 |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 810 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 811 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 812 | |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 813 | def TEX_SAMPLE : R600_TEX <0x10, "TEX_SAMPLE">; |
| 814 | def TEX_SAMPLE_C : R600_TEX <0x18, "TEX_SAMPLE_C">; |
| 815 | def TEX_SAMPLE_L : R600_TEX <0x11, "TEX_SAMPLE_L">; |
| 816 | def TEX_SAMPLE_C_L : R600_TEX <0x19, "TEX_SAMPLE_C_L">; |
| 817 | def TEX_SAMPLE_LB : R600_TEX <0x12, "TEX_SAMPLE_LB">; |
| 818 | def TEX_SAMPLE_C_LB : R600_TEX <0x1A, "TEX_SAMPLE_C_LB">; |
| 819 | def TEX_LD : R600_TEX <0x03, "TEX_LD">; |
| 820 | def TEX_GET_TEXTURE_RESINFO : R600_TEX <0x04, "TEX_GET_TEXTURE_RESINFO">; |
| 821 | def TEX_GET_GRADIENTS_H : R600_TEX <0x07, "TEX_GET_GRADIENTS_H">; |
| 822 | def TEX_GET_GRADIENTS_V : R600_TEX <0x08, "TEX_GET_GRADIENTS_V">; |
| 823 | def TEX_SET_GRADIENTS_H : R600_TEX <0x0B, "TEX_SET_GRADIENTS_H">; |
| 824 | def TEX_SET_GRADIENTS_V : R600_TEX <0x0C, "TEX_SET_GRADIENTS_V">; |
| 825 | def TEX_SAMPLE_G : R600_TEX <0x14, "TEX_SAMPLE_G">; |
| 826 | def TEX_SAMPLE_C_G : R600_TEX <0x1C, "TEX_SAMPLE_C_G">; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 827 | |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 828 | defm : TexPattern<0, TEX_SAMPLE>; |
| 829 | defm : TexPattern<1, TEX_SAMPLE_C>; |
| 830 | defm : TexPattern<2, TEX_SAMPLE_L>; |
| 831 | defm : TexPattern<3, TEX_SAMPLE_C_L>; |
| 832 | defm : TexPattern<4, TEX_SAMPLE_LB>; |
| 833 | defm : TexPattern<5, TEX_SAMPLE_C_LB>; |
| 834 | defm : TexPattern<6, TEX_LD, v4i32>; |
| 835 | defm : TexPattern<7, TEX_GET_TEXTURE_RESINFO, v4i32>; |
| 836 | defm : TexPattern<8, TEX_GET_GRADIENTS_H>; |
| 837 | defm : TexPattern<9, TEX_GET_GRADIENTS_V>; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 838 | |
| 839 | //===----------------------------------------------------------------------===// |
| 840 | // Helper classes for common instructions |
| 841 | //===----------------------------------------------------------------------===// |
| 842 | |
| 843 | class MUL_LIT_Common <bits<5> inst> : R600_3OP < |
| 844 | inst, "MUL_LIT", |
| 845 | [] |
| 846 | >; |
| 847 | |
| 848 | class MULADD_Common <bits<5> inst> : R600_3OP < |
| 849 | inst, "MULADD", |
Vincent Lejeune | 1ce13f5 | 2013-02-18 14:11:28 +0000 | [diff] [blame] | 850 | [] |
| 851 | >; |
| 852 | |
| 853 | class MULADD_IEEE_Common <bits<5> inst> : R600_3OP < |
| 854 | inst, "MULADD_IEEE", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 855 | [(set f32:$dst, (fadd (fmul f32:$src0, f32:$src1), f32:$src2))] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 856 | >; |
| 857 | |
| 858 | class CNDE_Common <bits<5> inst> : R600_3OP < |
| 859 | inst, "CNDE", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 860 | [(set f32:$dst, (selectcc f32:$src0, FP_ZERO, f32:$src1, f32:$src2, COND_EQ))] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 861 | >; |
| 862 | |
| 863 | class CNDGT_Common <bits<5> inst> : R600_3OP < |
| 864 | inst, "CNDGT", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 865 | [(set f32:$dst, (selectcc f32:$src0, FP_ZERO, f32:$src1, f32:$src2, COND_GT))] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 866 | >; |
| 867 | |
| 868 | class CNDGE_Common <bits<5> inst> : R600_3OP < |
| 869 | inst, "CNDGE", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 870 | [(set f32:$dst, (selectcc f32:$src0, FP_ZERO, f32:$src1, f32:$src2, COND_GE))] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 871 | >; |
| 872 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 873 | |
Vincent Lejeune | 519f21e | 2013-05-17 16:50:32 +0000 | [diff] [blame] | 874 | let isCodeGenOnly = 1, isPseudo = 1, Namespace = "AMDGPU" in { |
| 875 | class R600_VEC2OP<list<dag> pattern> : InstR600 <(outs R600_Reg32:$dst), (ins |
| 876 | // Slot X |
| 877 | UEM:$update_exec_mask_X, UP:$update_pred_X, WRITE:$write_X, |
| 878 | OMOD:$omod_X, REL:$dst_rel_X, CLAMP:$clamp_X, |
| 879 | R600_TReg32_X:$src0_X, NEG:$src0_neg_X, REL:$src0_rel_X, ABS:$src0_abs_X, SEL:$src0_sel_X, |
| 880 | R600_TReg32_X:$src1_X, NEG:$src1_neg_X, REL:$src1_rel_X, ABS:$src1_abs_X, SEL:$src1_sel_X, |
| 881 | R600_Pred:$pred_sel_X, |
| 882 | // Slot Y |
| 883 | UEM:$update_exec_mask_Y, UP:$update_pred_Y, WRITE:$write_Y, |
| 884 | OMOD:$omod_Y, REL:$dst_rel_Y, CLAMP:$clamp_Y, |
| 885 | R600_TReg32_Y:$src0_Y, NEG:$src0_neg_Y, REL:$src0_rel_Y, ABS:$src0_abs_Y, SEL:$src0_sel_Y, |
| 886 | R600_TReg32_Y:$src1_Y, NEG:$src1_neg_Y, REL:$src1_rel_Y, ABS:$src1_abs_Y, SEL:$src1_sel_Y, |
| 887 | R600_Pred:$pred_sel_Y, |
| 888 | // Slot Z |
| 889 | UEM:$update_exec_mask_Z, UP:$update_pred_Z, WRITE:$write_Z, |
| 890 | OMOD:$omod_Z, REL:$dst_rel_Z, CLAMP:$clamp_Z, |
| 891 | R600_TReg32_Z:$src0_Z, NEG:$src0_neg_Z, REL:$src0_rel_Z, ABS:$src0_abs_Z, SEL:$src0_sel_Z, |
| 892 | R600_TReg32_Z:$src1_Z, NEG:$src1_neg_Z, REL:$src1_rel_Z, ABS:$src1_abs_Z, SEL:$src1_sel_Z, |
| 893 | R600_Pred:$pred_sel_Z, |
| 894 | // Slot W |
| 895 | UEM:$update_exec_mask_W, UP:$update_pred_W, WRITE:$write_W, |
| 896 | OMOD:$omod_W, REL:$dst_rel_W, CLAMP:$clamp_W, |
| 897 | R600_TReg32_W:$src0_W, NEG:$src0_neg_W, REL:$src0_rel_W, ABS:$src0_abs_W, SEL:$src0_sel_W, |
| 898 | R600_TReg32_W:$src1_W, NEG:$src1_neg_W, REL:$src1_rel_W, ABS:$src1_abs_W, SEL:$src1_sel_W, |
| 899 | R600_Pred:$pred_sel_W, |
| 900 | LITERAL:$literal0, LITERAL:$literal1), |
| 901 | "", |
| 902 | pattern, |
| 903 | AnyALU> {} |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 904 | } |
| 905 | |
Vincent Lejeune | 519f21e | 2013-05-17 16:50:32 +0000 | [diff] [blame] | 906 | def DOT_4 : R600_VEC2OP<[(set R600_Reg32:$dst, (DOT4 |
| 907 | R600_TReg32_X:$src0_X, R600_TReg32_X:$src1_X, |
| 908 | R600_TReg32_Y:$src0_Y, R600_TReg32_Y:$src1_Y, |
| 909 | R600_TReg32_Z:$src0_Z, R600_TReg32_Z:$src1_Z, |
| 910 | R600_TReg32_W:$src0_W, R600_TReg32_W:$src1_W))]>; |
| 911 | |
| 912 | |
| 913 | class DOT4_Common <bits<11> inst> : R600_2OP <inst, "DOT4", []>; |
| 914 | |
| 915 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 916 | let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in { |
| 917 | multiclass CUBE_Common <bits<11> inst> { |
| 918 | |
| 919 | def _pseudo : InstR600 < |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 920 | (outs R600_Reg128:$dst), |
| 921 | (ins R600_Reg128:$src), |
| 922 | "CUBE $dst $src", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 923 | [(set v4f32:$dst, (int_AMDGPU_cube v4f32:$src))], |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 924 | VecALU |
| 925 | > { |
| 926 | let isPseudo = 1; |
| 927 | } |
| 928 | |
| 929 | def _real : R600_2OP <inst, "CUBE", []>; |
| 930 | } |
| 931 | } // End mayLoad = 0, mayStore = 0, hasSideEffects = 0 |
| 932 | |
| 933 | class EXP_IEEE_Common <bits<11> inst> : R600_1OP_Helper < |
| 934 | inst, "EXP_IEEE", fexp2 |
Vincent Lejeune | 076c0b2 | 2013-04-30 00:14:17 +0000 | [diff] [blame] | 935 | > { |
| 936 | let TransOnly = 1; |
| 937 | let Itinerary = TransALU; |
| 938 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 939 | |
| 940 | class FLT_TO_INT_Common <bits<11> inst> : R600_1OP_Helper < |
| 941 | inst, "FLT_TO_INT", fp_to_sint |
Vincent Lejeune | 076c0b2 | 2013-04-30 00:14:17 +0000 | [diff] [blame] | 942 | > { |
| 943 | let TransOnly = 1; |
| 944 | let Itinerary = TransALU; |
| 945 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 946 | |
| 947 | class INT_TO_FLT_Common <bits<11> inst> : R600_1OP_Helper < |
| 948 | inst, "INT_TO_FLT", sint_to_fp |
Vincent Lejeune | 076c0b2 | 2013-04-30 00:14:17 +0000 | [diff] [blame] | 949 | > { |
| 950 | let TransOnly = 1; |
| 951 | let Itinerary = TransALU; |
| 952 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 953 | |
| 954 | class FLT_TO_UINT_Common <bits<11> inst> : R600_1OP_Helper < |
| 955 | inst, "FLT_TO_UINT", fp_to_uint |
Vincent Lejeune | 076c0b2 | 2013-04-30 00:14:17 +0000 | [diff] [blame] | 956 | > { |
| 957 | let TransOnly = 1; |
| 958 | let Itinerary = TransALU; |
| 959 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 960 | |
| 961 | class UINT_TO_FLT_Common <bits<11> inst> : R600_1OP_Helper < |
| 962 | inst, "UINT_TO_FLT", uint_to_fp |
Vincent Lejeune | 076c0b2 | 2013-04-30 00:14:17 +0000 | [diff] [blame] | 963 | > { |
| 964 | let TransOnly = 1; |
| 965 | let Itinerary = TransALU; |
| 966 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 967 | |
| 968 | class LOG_CLAMPED_Common <bits<11> inst> : R600_1OP < |
| 969 | inst, "LOG_CLAMPED", [] |
| 970 | >; |
| 971 | |
| 972 | class LOG_IEEE_Common <bits<11> inst> : R600_1OP_Helper < |
| 973 | inst, "LOG_IEEE", flog2 |
Vincent Lejeune | 076c0b2 | 2013-04-30 00:14:17 +0000 | [diff] [blame] | 974 | > { |
| 975 | let TransOnly = 1; |
| 976 | let Itinerary = TransALU; |
| 977 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 978 | |
| 979 | class LSHL_Common <bits<11> inst> : R600_2OP_Helper <inst, "LSHL", shl>; |
| 980 | class LSHR_Common <bits<11> inst> : R600_2OP_Helper <inst, "LSHR", srl>; |
| 981 | class ASHR_Common <bits<11> inst> : R600_2OP_Helper <inst, "ASHR", sra>; |
| 982 | class MULHI_INT_Common <bits<11> inst> : R600_2OP_Helper < |
| 983 | inst, "MULHI_INT", mulhs |
Vincent Lejeune | 076c0b2 | 2013-04-30 00:14:17 +0000 | [diff] [blame] | 984 | > { |
| 985 | let TransOnly = 1; |
| 986 | let Itinerary = TransALU; |
| 987 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 988 | class MULHI_UINT_Common <bits<11> inst> : R600_2OP_Helper < |
| 989 | inst, "MULHI", mulhu |
Vincent Lejeune | 076c0b2 | 2013-04-30 00:14:17 +0000 | [diff] [blame] | 990 | > { |
| 991 | let TransOnly = 1; |
| 992 | let Itinerary = TransALU; |
| 993 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 994 | class MULLO_INT_Common <bits<11> inst> : R600_2OP_Helper < |
| 995 | inst, "MULLO_INT", mul |
Vincent Lejeune | 076c0b2 | 2013-04-30 00:14:17 +0000 | [diff] [blame] | 996 | > { |
| 997 | let TransOnly = 1; |
| 998 | let Itinerary = TransALU; |
| 999 | } |
| 1000 | class MULLO_UINT_Common <bits<11> inst> : R600_2OP <inst, "MULLO_UINT", []> { |
| 1001 | let TransOnly = 1; |
| 1002 | let Itinerary = TransALU; |
| 1003 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1004 | |
| 1005 | class RECIP_CLAMPED_Common <bits<11> inst> : R600_1OP < |
| 1006 | inst, "RECIP_CLAMPED", [] |
Vincent Lejeune | 076c0b2 | 2013-04-30 00:14:17 +0000 | [diff] [blame] | 1007 | > { |
| 1008 | let TransOnly = 1; |
| 1009 | let Itinerary = TransALU; |
| 1010 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1011 | |
| 1012 | class RECIP_IEEE_Common <bits<11> inst> : R600_1OP < |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1013 | inst, "RECIP_IEEE", [(set f32:$dst, (fdiv FP_ONE, f32:$src0))] |
Vincent Lejeune | 076c0b2 | 2013-04-30 00:14:17 +0000 | [diff] [blame] | 1014 | > { |
| 1015 | let TransOnly = 1; |
| 1016 | let Itinerary = TransALU; |
| 1017 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1018 | |
| 1019 | class RECIP_UINT_Common <bits<11> inst> : R600_1OP_Helper < |
| 1020 | inst, "RECIP_UINT", AMDGPUurecip |
Vincent Lejeune | 076c0b2 | 2013-04-30 00:14:17 +0000 | [diff] [blame] | 1021 | > { |
| 1022 | let TransOnly = 1; |
| 1023 | let Itinerary = TransALU; |
| 1024 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1025 | |
| 1026 | class RECIPSQRT_CLAMPED_Common <bits<11> inst> : R600_1OP_Helper < |
| 1027 | inst, "RECIPSQRT_CLAMPED", int_AMDGPU_rsq |
Vincent Lejeune | 076c0b2 | 2013-04-30 00:14:17 +0000 | [diff] [blame] | 1028 | > { |
| 1029 | let TransOnly = 1; |
| 1030 | let Itinerary = TransALU; |
| 1031 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1032 | |
| 1033 | class RECIPSQRT_IEEE_Common <bits<11> inst> : R600_1OP < |
| 1034 | inst, "RECIPSQRT_IEEE", [] |
Vincent Lejeune | 076c0b2 | 2013-04-30 00:14:17 +0000 | [diff] [blame] | 1035 | > { |
| 1036 | let TransOnly = 1; |
| 1037 | let Itinerary = TransALU; |
| 1038 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1039 | |
| 1040 | class SIN_Common <bits<11> inst> : R600_1OP < |
| 1041 | inst, "SIN", []>{ |
| 1042 | let Trig = 1; |
Vincent Lejeune | 076c0b2 | 2013-04-30 00:14:17 +0000 | [diff] [blame] | 1043 | let TransOnly = 1; |
| 1044 | let Itinerary = TransALU; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1045 | } |
| 1046 | |
| 1047 | class COS_Common <bits<11> inst> : R600_1OP < |
| 1048 | inst, "COS", []> { |
| 1049 | let Trig = 1; |
Vincent Lejeune | 076c0b2 | 2013-04-30 00:14:17 +0000 | [diff] [blame] | 1050 | let TransOnly = 1; |
| 1051 | let Itinerary = TransALU; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1052 | } |
| 1053 | |
| 1054 | //===----------------------------------------------------------------------===// |
| 1055 | // Helper patterns for complex intrinsics |
| 1056 | //===----------------------------------------------------------------------===// |
| 1057 | |
| 1058 | multiclass DIV_Common <InstR600 recip_ieee> { |
| 1059 | def : Pat< |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1060 | (int_AMDGPU_div f32:$src0, f32:$src1), |
| 1061 | (MUL_IEEE $src0, (recip_ieee $src1)) |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1062 | >; |
| 1063 | |
| 1064 | def : Pat< |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1065 | (fdiv f32:$src0, f32:$src1), |
| 1066 | (MUL_IEEE $src0, (recip_ieee $src1)) |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1067 | >; |
| 1068 | } |
| 1069 | |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1070 | class TGSI_LIT_Z_Common <InstR600 mul_lit, InstR600 log_clamped, InstR600 exp_ieee> |
| 1071 | : Pat < |
| 1072 | (int_TGSI_lit_z f32:$src_x, f32:$src_y, f32:$src_w), |
| 1073 | (exp_ieee (mul_lit (log_clamped (MAX $src_y, (f32 ZERO))), $src_w, $src_x)) |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1074 | >; |
| 1075 | |
| 1076 | //===----------------------------------------------------------------------===// |
| 1077 | // R600 / R700 Instructions |
| 1078 | //===----------------------------------------------------------------------===// |
| 1079 | |
| 1080 | let Predicates = [isR600] in { |
| 1081 | |
| 1082 | def MUL_LIT_r600 : MUL_LIT_Common<0x0C>; |
| 1083 | def MULADD_r600 : MULADD_Common<0x10>; |
Vincent Lejeune | 1ce13f5 | 2013-02-18 14:11:28 +0000 | [diff] [blame] | 1084 | def MULADD_IEEE_r600 : MULADD_IEEE_Common<0x14>; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1085 | def CNDE_r600 : CNDE_Common<0x18>; |
| 1086 | def CNDGT_r600 : CNDGT_Common<0x19>; |
| 1087 | def CNDGE_r600 : CNDGE_Common<0x1A>; |
Vincent Lejeune | 519f21e | 2013-05-17 16:50:32 +0000 | [diff] [blame] | 1088 | def DOT4_r600 : DOT4_Common<0x50>; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1089 | defm CUBE_r600 : CUBE_Common<0x52>; |
| 1090 | def EXP_IEEE_r600 : EXP_IEEE_Common<0x61>; |
| 1091 | def LOG_CLAMPED_r600 : LOG_CLAMPED_Common<0x62>; |
| 1092 | def LOG_IEEE_r600 : LOG_IEEE_Common<0x63>; |
| 1093 | def RECIP_CLAMPED_r600 : RECIP_CLAMPED_Common<0x64>; |
| 1094 | def RECIP_IEEE_r600 : RECIP_IEEE_Common<0x66>; |
| 1095 | def RECIPSQRT_CLAMPED_r600 : RECIPSQRT_CLAMPED_Common<0x67>; |
| 1096 | def RECIPSQRT_IEEE_r600 : RECIPSQRT_IEEE_Common<0x69>; |
| 1097 | def FLT_TO_INT_r600 : FLT_TO_INT_Common<0x6b>; |
| 1098 | def INT_TO_FLT_r600 : INT_TO_FLT_Common<0x6c>; |
| 1099 | def FLT_TO_UINT_r600 : FLT_TO_UINT_Common<0x79>; |
| 1100 | def UINT_TO_FLT_r600 : UINT_TO_FLT_Common<0x6d>; |
| 1101 | def SIN_r600 : SIN_Common<0x6E>; |
| 1102 | def COS_r600 : COS_Common<0x6F>; |
| 1103 | def ASHR_r600 : ASHR_Common<0x70>; |
| 1104 | def LSHR_r600 : LSHR_Common<0x71>; |
| 1105 | def LSHL_r600 : LSHL_Common<0x72>; |
| 1106 | def MULLO_INT_r600 : MULLO_INT_Common<0x73>; |
| 1107 | def MULHI_INT_r600 : MULHI_INT_Common<0x74>; |
| 1108 | def MULLO_UINT_r600 : MULLO_UINT_Common<0x75>; |
| 1109 | def MULHI_UINT_r600 : MULHI_UINT_Common<0x76>; |
| 1110 | def RECIP_UINT_r600 : RECIP_UINT_Common <0x78>; |
| 1111 | |
| 1112 | defm DIV_r600 : DIV_Common<RECIP_IEEE_r600>; |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1113 | def : POW_Common <LOG_IEEE_r600, EXP_IEEE_r600, MUL>; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1114 | def TGSI_LIT_Z_r600 : TGSI_LIT_Z_Common<MUL_LIT_r600, LOG_CLAMPED_r600, EXP_IEEE_r600>; |
| 1115 | |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1116 | def : Pat<(fsqrt f32:$src), (MUL $src, (RECIPSQRT_CLAMPED_r600 $src))>; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1117 | |
| 1118 | def R600_ExportSwz : ExportSwzInst { |
Vincent Lejeune | 218093e | 2013-04-17 15:17:32 +0000 | [diff] [blame] | 1119 | let Word1{20-17} = 0; // BURST_COUNT |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1120 | let Word1{21} = eop; |
| 1121 | let Word1{22} = 1; // VALID_PIXEL_MODE |
| 1122 | let Word1{30-23} = inst; |
| 1123 | let Word1{31} = 1; // BARRIER |
| 1124 | } |
| 1125 | defm : ExportPattern<R600_ExportSwz, 39>; |
| 1126 | |
| 1127 | def R600_ExportBuf : ExportBufInst { |
Vincent Lejeune | 218093e | 2013-04-17 15:17:32 +0000 | [diff] [blame] | 1128 | let Word1{20-17} = 0; // BURST_COUNT |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1129 | let Word1{21} = eop; |
| 1130 | let Word1{22} = 1; // VALID_PIXEL_MODE |
| 1131 | let Word1{30-23} = inst; |
| 1132 | let Word1{31} = 1; // BARRIER |
| 1133 | } |
| 1134 | defm : SteamOutputExportPattern<R600_ExportBuf, 0x20, 0x21, 0x22, 0x23>; |
Vincent Lejeune | 5f11dd3 | 2013-04-08 13:05:49 +0000 | [diff] [blame] | 1135 | |
| 1136 | def CF_TC_R600 : CF_CLAUSE_R600<1, (ins i32imm:$ADDR, i32imm:$COUNT), |
| 1137 | "TEX $COUNT @$ADDR"> { |
| 1138 | let POP_COUNT = 0; |
| 1139 | } |
| 1140 | def CF_VC_R600 : CF_CLAUSE_R600<2, (ins i32imm:$ADDR, i32imm:$COUNT), |
| 1141 | "VTX $COUNT @$ADDR"> { |
| 1142 | let POP_COUNT = 0; |
| 1143 | } |
| 1144 | def WHILE_LOOP_R600 : CF_CLAUSE_R600<6, (ins i32imm:$ADDR), |
| 1145 | "LOOP_START_DX10 @$ADDR"> { |
| 1146 | let POP_COUNT = 0; |
| 1147 | let COUNT = 0; |
| 1148 | } |
| 1149 | def END_LOOP_R600 : CF_CLAUSE_R600<5, (ins i32imm:$ADDR), "END_LOOP @$ADDR"> { |
| 1150 | let POP_COUNT = 0; |
| 1151 | let COUNT = 0; |
| 1152 | } |
| 1153 | def LOOP_BREAK_R600 : CF_CLAUSE_R600<9, (ins i32imm:$ADDR), |
| 1154 | "LOOP_BREAK @$ADDR"> { |
| 1155 | let POP_COUNT = 0; |
| 1156 | let COUNT = 0; |
| 1157 | } |
| 1158 | def CF_CONTINUE_R600 : CF_CLAUSE_R600<8, (ins i32imm:$ADDR), |
| 1159 | "CONTINUE @$ADDR"> { |
| 1160 | let POP_COUNT = 0; |
| 1161 | let COUNT = 0; |
| 1162 | } |
| 1163 | def CF_JUMP_R600 : CF_CLAUSE_R600<10, (ins i32imm:$ADDR, i32imm:$POP_COUNT), |
| 1164 | "JUMP @$ADDR POP:$POP_COUNT"> { |
| 1165 | let COUNT = 0; |
| 1166 | } |
| 1167 | def CF_ELSE_R600 : CF_CLAUSE_R600<13, (ins i32imm:$ADDR, i32imm:$POP_COUNT), |
| 1168 | "ELSE @$ADDR POP:$POP_COUNT"> { |
| 1169 | let COUNT = 0; |
| 1170 | } |
| 1171 | def CF_CALL_FS_R600 : CF_CLAUSE_R600<19, (ins), "CALL_FS"> { |
| 1172 | let ADDR = 0; |
| 1173 | let COUNT = 0; |
| 1174 | let POP_COUNT = 0; |
| 1175 | } |
| 1176 | def POP_R600 : CF_CLAUSE_R600<14, (ins i32imm:$ADDR, i32imm:$POP_COUNT), |
| 1177 | "POP @$ADDR POP:$POP_COUNT"> { |
| 1178 | let COUNT = 0; |
| 1179 | } |
Vincent Lejeune | b6bfe85 | 2013-04-23 17:34:00 +0000 | [diff] [blame] | 1180 | def CF_END_R600 : CF_CLAUSE_R600<0, (ins), "CF_END"> { |
| 1181 | let COUNT = 0; |
| 1182 | let POP_COUNT = 0; |
| 1183 | let ADDR = 0; |
| 1184 | let END_OF_PROGRAM = 1; |
| 1185 | } |
Vincent Lejeune | 5f11dd3 | 2013-04-08 13:05:49 +0000 | [diff] [blame] | 1186 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1187 | } |
| 1188 | |
| 1189 | // Helper pattern for normalizing inputs to triginomic instructions for R700+ |
| 1190 | // cards. |
| 1191 | class COS_PAT <InstR600 trig> : Pat< |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1192 | (fcos f32:$src), |
| 1193 | (trig (MUL_IEEE (MOV_IMM_I32 CONST.TWO_PI_INV), $src)) |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1194 | >; |
| 1195 | |
| 1196 | class SIN_PAT <InstR600 trig> : Pat< |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1197 | (fsin f32:$src), |
| 1198 | (trig (MUL_IEEE (MOV_IMM_I32 CONST.TWO_PI_INV), $src)) |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1199 | >; |
| 1200 | |
| 1201 | //===----------------------------------------------------------------------===// |
| 1202 | // R700 Only instructions |
| 1203 | //===----------------------------------------------------------------------===// |
| 1204 | |
| 1205 | let Predicates = [isR700] in { |
| 1206 | def SIN_r700 : SIN_Common<0x6E>; |
| 1207 | def COS_r700 : COS_Common<0x6F>; |
| 1208 | |
| 1209 | // R700 normalizes inputs to SIN/COS the same as EG |
| 1210 | def : SIN_PAT <SIN_r700>; |
| 1211 | def : COS_PAT <COS_r700>; |
| 1212 | } |
| 1213 | |
| 1214 | //===----------------------------------------------------------------------===// |
| 1215 | // Evergreen Only instructions |
| 1216 | //===----------------------------------------------------------------------===// |
| 1217 | |
| 1218 | let Predicates = [isEG] in { |
Vincent Lejeune | 44bf815 | 2013-02-10 17:57:33 +0000 | [diff] [blame] | 1219 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1220 | def RECIP_IEEE_eg : RECIP_IEEE_Common<0x86>; |
| 1221 | defm DIV_eg : DIV_Common<RECIP_IEEE_eg>; |
| 1222 | |
| 1223 | def MULLO_INT_eg : MULLO_INT_Common<0x8F>; |
| 1224 | def MULHI_INT_eg : MULHI_INT_Common<0x90>; |
| 1225 | def MULLO_UINT_eg : MULLO_UINT_Common<0x91>; |
| 1226 | def MULHI_UINT_eg : MULHI_UINT_Common<0x92>; |
| 1227 | def RECIP_UINT_eg : RECIP_UINT_Common<0x94>; |
| 1228 | def RECIPSQRT_CLAMPED_eg : RECIPSQRT_CLAMPED_Common<0x87>; |
| 1229 | def EXP_IEEE_eg : EXP_IEEE_Common<0x81>; |
| 1230 | def LOG_IEEE_eg : LOG_IEEE_Common<0x83>; |
| 1231 | def RECIP_CLAMPED_eg : RECIP_CLAMPED_Common<0x84>; |
| 1232 | def RECIPSQRT_IEEE_eg : RECIPSQRT_IEEE_Common<0x89>; |
| 1233 | def SIN_eg : SIN_Common<0x8D>; |
| 1234 | def COS_eg : COS_Common<0x8E>; |
| 1235 | |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1236 | def : POW_Common <LOG_IEEE_eg, EXP_IEEE_eg, MUL>; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1237 | def : SIN_PAT <SIN_eg>; |
| 1238 | def : COS_PAT <COS_eg>; |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1239 | def : Pat<(fsqrt f32:$src), (MUL $src, (RECIPSQRT_CLAMPED_eg $src))>; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1240 | } // End Predicates = [isEG] |
| 1241 | |
| 1242 | //===----------------------------------------------------------------------===// |
| 1243 | // Evergreen / Cayman Instructions |
| 1244 | //===----------------------------------------------------------------------===// |
| 1245 | |
| 1246 | let Predicates = [isEGorCayman] in { |
| 1247 | |
| 1248 | // BFE_UINT - bit_extract, an optimization for mask and shift |
| 1249 | // Src0 = Input |
| 1250 | // Src1 = Offset |
| 1251 | // Src2 = Width |
| 1252 | // |
| 1253 | // bit_extract = (Input << (32 - Offset - Width)) >> (32 - Width) |
| 1254 | // |
| 1255 | // Example Usage: |
| 1256 | // (Offset, Width) |
| 1257 | // |
| 1258 | // (0, 8) = (Input << 24) >> 24 = (Input & 0xff) >> 0 |
| 1259 | // (8, 8) = (Input << 16) >> 24 = (Input & 0xffff) >> 8 |
| 1260 | // (16,8) = (Input << 8) >> 24 = (Input & 0xffffff) >> 16 |
| 1261 | // (24,8) = (Input << 0) >> 24 = (Input & 0xffffffff) >> 24 |
| 1262 | def BFE_UINT_eg : R600_3OP <0x4, "BFE_UINT", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1263 | [(set i32:$dst, (int_AMDIL_bit_extract_u32 i32:$src0, i32:$src1, |
| 1264 | i32:$src2))], |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1265 | VecALU |
| 1266 | >; |
Tom Stellard | 2b971eb | 2013-05-10 02:09:45 +0000 | [diff] [blame] | 1267 | def : BFEPattern <BFE_UINT_eg>; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1268 | |
Tom Stellard | 6a6eced | 2013-05-03 17:21:24 +0000 | [diff] [blame] | 1269 | def BFI_INT_eg : R600_3OP <0x06, "BFI_INT", [], VecALU>; |
Tom Stellard | 9d10c4c | 2013-04-19 02:11:06 +0000 | [diff] [blame] | 1270 | defm : BFIPatterns <BFI_INT_eg>; |
| 1271 | |
Tom Stellard | 5643c4a | 2013-05-20 15:02:19 +0000 | [diff] [blame] | 1272 | def BIT_ALIGN_INT_eg : R600_3OP <0xC, "BIT_ALIGN_INT", [], VecALU>; |
| 1273 | def : ROTRPattern <BIT_ALIGN_INT_eg>; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1274 | |
| 1275 | def MULADD_eg : MULADD_Common<0x14>; |
Vincent Lejeune | 1ce13f5 | 2013-02-18 14:11:28 +0000 | [diff] [blame] | 1276 | def MULADD_IEEE_eg : MULADD_IEEE_Common<0x18>; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1277 | def ASHR_eg : ASHR_Common<0x15>; |
| 1278 | def LSHR_eg : LSHR_Common<0x16>; |
| 1279 | def LSHL_eg : LSHL_Common<0x17>; |
| 1280 | def CNDE_eg : CNDE_Common<0x19>; |
| 1281 | def CNDGT_eg : CNDGT_Common<0x1A>; |
| 1282 | def CNDGE_eg : CNDGE_Common<0x1B>; |
| 1283 | def MUL_LIT_eg : MUL_LIT_Common<0x1F>; |
| 1284 | def LOG_CLAMPED_eg : LOG_CLAMPED_Common<0x82>; |
Vincent Lejeune | 519f21e | 2013-05-17 16:50:32 +0000 | [diff] [blame] | 1285 | def DOT4_eg : DOT4_Common<0xBE>; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1286 | defm CUBE_eg : CUBE_Common<0xC0>; |
| 1287 | |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 1288 | let hasSideEffects = 1 in { |
| 1289 | def MOVA_INT_eg : R600_1OP <0xCC, "MOVA_INT", []>; |
| 1290 | } |
| 1291 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1292 | def TGSI_LIT_Z_eg : TGSI_LIT_Z_Common<MUL_LIT_eg, LOG_CLAMPED_eg, EXP_IEEE_eg>; |
| 1293 | |
| 1294 | def FLT_TO_INT_eg : FLT_TO_INT_Common<0x50> { |
| 1295 | let Pattern = []; |
| 1296 | } |
| 1297 | |
| 1298 | def INT_TO_FLT_eg : INT_TO_FLT_Common<0x9B>; |
| 1299 | |
| 1300 | def FLT_TO_UINT_eg : FLT_TO_UINT_Common<0x9A> { |
| 1301 | let Pattern = []; |
| 1302 | } |
| 1303 | |
| 1304 | def UINT_TO_FLT_eg : UINT_TO_FLT_Common<0x9C>; |
| 1305 | |
| 1306 | // TRUNC is used for the FLT_TO_INT instructions to work around a |
| 1307 | // perceived problem where the rounding modes are applied differently |
| 1308 | // depending on the instruction and the slot they are in. |
| 1309 | // See: |
| 1310 | // https://bugs.freedesktop.org/show_bug.cgi?id=50232 |
| 1311 | // Mesa commit: a1a0974401c467cb86ef818f22df67c21774a38c |
| 1312 | // |
| 1313 | // XXX: Lowering SELECT_CC will sometimes generate fp_to_[su]int nodes, |
| 1314 | // which do not need to be truncated since the fp values are 0.0f or 1.0f. |
| 1315 | // We should look into handling these cases separately. |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1316 | def : Pat<(fp_to_sint f32:$src0), (FLT_TO_INT_eg (TRUNC $src0))>; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1317 | |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1318 | def : Pat<(fp_to_uint f32:$src0), (FLT_TO_UINT_eg (TRUNC $src0))>; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1319 | |
Tom Stellard | eac65dd | 2013-05-03 17:21:20 +0000 | [diff] [blame] | 1320 | // SHA-256 Patterns |
| 1321 | def : SHA256MaPattern <BFI_INT_eg, XOR_INT>; |
| 1322 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1323 | def EG_ExportSwz : ExportSwzInst { |
Vincent Lejeune | 218093e | 2013-04-17 15:17:32 +0000 | [diff] [blame] | 1324 | let Word1{19-16} = 0; // BURST_COUNT |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1325 | let Word1{20} = 1; // VALID_PIXEL_MODE |
| 1326 | let Word1{21} = eop; |
| 1327 | let Word1{29-22} = inst; |
| 1328 | let Word1{30} = 0; // MARK |
| 1329 | let Word1{31} = 1; // BARRIER |
| 1330 | } |
| 1331 | defm : ExportPattern<EG_ExportSwz, 83>; |
| 1332 | |
| 1333 | def EG_ExportBuf : ExportBufInst { |
Vincent Lejeune | 218093e | 2013-04-17 15:17:32 +0000 | [diff] [blame] | 1334 | let Word1{19-16} = 0; // BURST_COUNT |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1335 | let Word1{20} = 1; // VALID_PIXEL_MODE |
| 1336 | let Word1{21} = eop; |
| 1337 | let Word1{29-22} = inst; |
| 1338 | let Word1{30} = 0; // MARK |
| 1339 | let Word1{31} = 1; // BARRIER |
| 1340 | } |
| 1341 | defm : SteamOutputExportPattern<EG_ExportBuf, 0x40, 0x41, 0x42, 0x43>; |
| 1342 | |
Vincent Lejeune | 5f11dd3 | 2013-04-08 13:05:49 +0000 | [diff] [blame] | 1343 | def CF_TC_EG : CF_CLAUSE_EG<1, (ins i32imm:$ADDR, i32imm:$COUNT), |
| 1344 | "TEX $COUNT @$ADDR"> { |
| 1345 | let POP_COUNT = 0; |
| 1346 | } |
| 1347 | def CF_VC_EG : CF_CLAUSE_EG<2, (ins i32imm:$ADDR, i32imm:$COUNT), |
| 1348 | "VTX $COUNT @$ADDR"> { |
| 1349 | let POP_COUNT = 0; |
| 1350 | } |
| 1351 | def WHILE_LOOP_EG : CF_CLAUSE_EG<6, (ins i32imm:$ADDR), |
| 1352 | "LOOP_START_DX10 @$ADDR"> { |
| 1353 | let POP_COUNT = 0; |
| 1354 | let COUNT = 0; |
| 1355 | } |
| 1356 | def END_LOOP_EG : CF_CLAUSE_EG<5, (ins i32imm:$ADDR), "END_LOOP @$ADDR"> { |
| 1357 | let POP_COUNT = 0; |
| 1358 | let COUNT = 0; |
| 1359 | } |
| 1360 | def LOOP_BREAK_EG : CF_CLAUSE_EG<9, (ins i32imm:$ADDR), |
| 1361 | "LOOP_BREAK @$ADDR"> { |
| 1362 | let POP_COUNT = 0; |
| 1363 | let COUNT = 0; |
| 1364 | } |
| 1365 | def CF_CONTINUE_EG : CF_CLAUSE_EG<8, (ins i32imm:$ADDR), |
| 1366 | "CONTINUE @$ADDR"> { |
| 1367 | let POP_COUNT = 0; |
| 1368 | let COUNT = 0; |
| 1369 | } |
| 1370 | def CF_JUMP_EG : CF_CLAUSE_EG<10, (ins i32imm:$ADDR, i32imm:$POP_COUNT), |
| 1371 | "JUMP @$ADDR POP:$POP_COUNT"> { |
| 1372 | let COUNT = 0; |
| 1373 | } |
| 1374 | def CF_ELSE_EG : CF_CLAUSE_EG<13, (ins i32imm:$ADDR, i32imm:$POP_COUNT), |
| 1375 | "ELSE @$ADDR POP:$POP_COUNT"> { |
| 1376 | let COUNT = 0; |
| 1377 | } |
| 1378 | def CF_CALL_FS_EG : CF_CLAUSE_EG<19, (ins), "CALL_FS"> { |
| 1379 | let ADDR = 0; |
| 1380 | let COUNT = 0; |
| 1381 | let POP_COUNT = 0; |
| 1382 | } |
| 1383 | def POP_EG : CF_CLAUSE_EG<14, (ins i32imm:$ADDR, i32imm:$POP_COUNT), |
| 1384 | "POP @$ADDR POP:$POP_COUNT"> { |
| 1385 | let COUNT = 0; |
| 1386 | } |
Vincent Lejeune | b6bfe85 | 2013-04-23 17:34:00 +0000 | [diff] [blame] | 1387 | def CF_END_EG : CF_CLAUSE_EG<0, (ins), "CF_END"> { |
| 1388 | let COUNT = 0; |
| 1389 | let POP_COUNT = 0; |
| 1390 | let ADDR = 0; |
| 1391 | let END_OF_PROGRAM = 1; |
| 1392 | } |
Vincent Lejeune | 5f11dd3 | 2013-04-08 13:05:49 +0000 | [diff] [blame] | 1393 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1394 | //===----------------------------------------------------------------------===// |
| 1395 | // Memory read/write instructions |
| 1396 | //===----------------------------------------------------------------------===// |
| 1397 | let usesCustomInserter = 1 in { |
| 1398 | |
| 1399 | class RAT_WRITE_CACHELESS_eg <dag ins, bits<4> comp_mask, string name, |
| 1400 | list<dag> pattern> |
Vincent Lejeune | 4ebef18 | 2013-05-17 16:50:09 +0000 | [diff] [blame] | 1401 | : EG_CF_RAT <0x57, 0x2, 0, (outs), ins, name, pattern> { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1402 | let RIM = 0; |
| 1403 | // XXX: Have a separate instruction for non-indexed writes. |
| 1404 | let TYPE = 1; |
| 1405 | let RW_REL = 0; |
| 1406 | let ELEM_SIZE = 0; |
| 1407 | |
| 1408 | let ARRAY_SIZE = 0; |
| 1409 | let COMP_MASK = comp_mask; |
| 1410 | let BURST_COUNT = 0; |
| 1411 | let VPM = 0; |
| 1412 | let MARK = 0; |
| 1413 | let BARRIER = 1; |
| 1414 | } |
| 1415 | |
| 1416 | } // End usesCustomInserter = 1 |
| 1417 | |
| 1418 | // 32-bit store |
| 1419 | def RAT_WRITE_CACHELESS_32_eg : RAT_WRITE_CACHELESS_eg < |
| 1420 | (ins R600_TReg32_X:$rw_gpr, R600_TReg32_X:$index_gpr, InstFlag:$eop), |
Vincent Lejeune | 4ebef18 | 2013-05-17 16:50:09 +0000 | [diff] [blame] | 1421 | 0x1, "RAT_WRITE_CACHELESS_32_eg $rw_gpr, $index_gpr, $eop", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1422 | [(global_store i32:$rw_gpr, i32:$index_gpr)] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1423 | >; |
| 1424 | |
| 1425 | //128-bit store |
| 1426 | def RAT_WRITE_CACHELESS_128_eg : RAT_WRITE_CACHELESS_eg < |
| 1427 | (ins R600_Reg128:$rw_gpr, R600_TReg32_X:$index_gpr, InstFlag:$eop), |
Vincent Lejeune | 4ebef18 | 2013-05-17 16:50:09 +0000 | [diff] [blame] | 1428 | 0xf, "RAT_WRITE_CACHELESS_128 $rw_gpr.XYZW, $index_gpr, $eop", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1429 | [(global_store v4i32:$rw_gpr, i32:$index_gpr)] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1430 | >; |
| 1431 | |
| 1432 | class VTX_READ_eg <string name, bits<8> buffer_id, dag outs, list<dag> pattern> |
Vincent Lejeune | 4ebef18 | 2013-05-17 16:50:09 +0000 | [diff] [blame] | 1433 | : InstR600ISA <outs, (ins MEMxi:$ptr), name, pattern>, |
Tom Stellard | ab28e9a | 2013-01-23 02:09:01 +0000 | [diff] [blame] | 1434 | VTX_WORD1_GPR, VTX_WORD0 { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1435 | |
| 1436 | // Static fields |
Tom Stellard | ab28e9a | 2013-01-23 02:09:01 +0000 | [diff] [blame] | 1437 | let VC_INST = 0; |
| 1438 | let FETCH_TYPE = 2; |
| 1439 | let FETCH_WHOLE_QUAD = 0; |
| 1440 | let BUFFER_ID = buffer_id; |
| 1441 | let SRC_REL = 0; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1442 | // XXX: We can infer this field based on the SRC_GPR. This would allow us |
| 1443 | // to store vertex addresses in any channel, not just X. |
Tom Stellard | ab28e9a | 2013-01-23 02:09:01 +0000 | [diff] [blame] | 1444 | let SRC_SEL_X = 0; |
| 1445 | let DST_REL = 0; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1446 | // The docs say that if this bit is set, then DATA_FORMAT, NUM_FORMAT_ALL, |
| 1447 | // FORMAT_COMP_ALL, SRF_MODE_ALL, and ENDIAN_SWAP fields will be ignored, |
| 1448 | // however, based on my testing if USE_CONST_FIELDS is set, then all |
| 1449 | // these fields need to be set to 0. |
Tom Stellard | ab28e9a | 2013-01-23 02:09:01 +0000 | [diff] [blame] | 1450 | let USE_CONST_FIELDS = 0; |
| 1451 | let NUM_FORMAT_ALL = 1; |
| 1452 | let FORMAT_COMP_ALL = 0; |
| 1453 | let SRF_MODE_ALL = 0; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1454 | |
Tom Stellard | ab28e9a | 2013-01-23 02:09:01 +0000 | [diff] [blame] | 1455 | let Inst{31-0} = Word0; |
| 1456 | let Inst{63-32} = Word1; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1457 | // LLVM can only encode 64-bit instructions, so these fields are manually |
| 1458 | // encoded in R600CodeEmitter |
| 1459 | // |
| 1460 | // bits<16> OFFSET; |
| 1461 | // bits<2> ENDIAN_SWAP = 0; |
| 1462 | // bits<1> CONST_BUF_NO_STRIDE = 0; |
| 1463 | // bits<1> MEGA_FETCH = 0; |
| 1464 | // bits<1> ALT_CONST = 0; |
| 1465 | // bits<2> BUFFER_INDEX_MODE = 0; |
| 1466 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1467 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1468 | |
| 1469 | // VTX_WORD2 (LLVM can only encode 64-bit instructions, so WORD2 encoding |
| 1470 | // is done in R600CodeEmitter |
| 1471 | // |
| 1472 | // Inst{79-64} = OFFSET; |
| 1473 | // Inst{81-80} = ENDIAN_SWAP; |
| 1474 | // Inst{82} = CONST_BUF_NO_STRIDE; |
| 1475 | // Inst{83} = MEGA_FETCH; |
| 1476 | // Inst{84} = ALT_CONST; |
| 1477 | // Inst{86-85} = BUFFER_INDEX_MODE; |
| 1478 | // Inst{95-86} = 0; Reserved |
| 1479 | |
| 1480 | // VTX_WORD3 (Padding) |
| 1481 | // |
| 1482 | // Inst{127-96} = 0; |
Vincent Lejeune | c299164 | 2013-04-30 00:13:39 +0000 | [diff] [blame] | 1483 | |
| 1484 | let VTXInst = 1; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1485 | } |
| 1486 | |
| 1487 | class VTX_READ_8_eg <bits<8> buffer_id, list<dag> pattern> |
Vincent Lejeune | 4ebef18 | 2013-05-17 16:50:09 +0000 | [diff] [blame] | 1488 | : VTX_READ_eg <"VTX_READ_8 $dst, $ptr", buffer_id, (outs R600_TReg32_X:$dst), |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1489 | pattern> { |
| 1490 | |
| 1491 | let MEGA_FETCH_COUNT = 1; |
| 1492 | let DST_SEL_X = 0; |
| 1493 | let DST_SEL_Y = 7; // Masked |
| 1494 | let DST_SEL_Z = 7; // Masked |
| 1495 | let DST_SEL_W = 7; // Masked |
| 1496 | let DATA_FORMAT = 1; // FMT_8 |
| 1497 | } |
| 1498 | |
| 1499 | class VTX_READ_16_eg <bits<8> buffer_id, list<dag> pattern> |
Vincent Lejeune | 4ebef18 | 2013-05-17 16:50:09 +0000 | [diff] [blame] | 1500 | : VTX_READ_eg <"VTX_READ_16 $dst, $ptr", buffer_id, (outs R600_TReg32_X:$dst), |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1501 | pattern> { |
| 1502 | let MEGA_FETCH_COUNT = 2; |
| 1503 | let DST_SEL_X = 0; |
| 1504 | let DST_SEL_Y = 7; // Masked |
| 1505 | let DST_SEL_Z = 7; // Masked |
| 1506 | let DST_SEL_W = 7; // Masked |
| 1507 | let DATA_FORMAT = 5; // FMT_16 |
| 1508 | |
| 1509 | } |
| 1510 | |
| 1511 | class VTX_READ_32_eg <bits<8> buffer_id, list<dag> pattern> |
Vincent Lejeune | 4ebef18 | 2013-05-17 16:50:09 +0000 | [diff] [blame] | 1512 | : VTX_READ_eg <"VTX_READ_32 $dst, $ptr", buffer_id, (outs R600_TReg32_X:$dst), |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1513 | pattern> { |
| 1514 | |
| 1515 | let MEGA_FETCH_COUNT = 4; |
| 1516 | let DST_SEL_X = 0; |
| 1517 | let DST_SEL_Y = 7; // Masked |
| 1518 | let DST_SEL_Z = 7; // Masked |
| 1519 | let DST_SEL_W = 7; // Masked |
| 1520 | let DATA_FORMAT = 0xD; // COLOR_32 |
| 1521 | |
| 1522 | // This is not really necessary, but there were some GPU hangs that appeared |
| 1523 | // to be caused by ALU instructions in the next instruction group that wrote |
Vincent Lejeune | 44bf815 | 2013-02-10 17:57:33 +0000 | [diff] [blame] | 1524 | // to the $ptr registers of the VTX_READ. |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1525 | // e.g. |
| 1526 | // %T3_X<def> = VTX_READ_PARAM_32_eg %T2_X<kill>, 24 |
| 1527 | // %T2_X<def> = MOV %ZERO |
| 1528 | //Adding this constraint prevents this from happening. |
| 1529 | let Constraints = "$ptr.ptr = $dst"; |
| 1530 | } |
| 1531 | |
| 1532 | class VTX_READ_128_eg <bits<8> buffer_id, list<dag> pattern> |
Vincent Lejeune | 4ebef18 | 2013-05-17 16:50:09 +0000 | [diff] [blame] | 1533 | : VTX_READ_eg <"VTX_READ_128 $dst.XYZW, $ptr", buffer_id, (outs R600_Reg128:$dst), |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1534 | pattern> { |
| 1535 | |
| 1536 | let MEGA_FETCH_COUNT = 16; |
| 1537 | let DST_SEL_X = 0; |
| 1538 | let DST_SEL_Y = 1; |
| 1539 | let DST_SEL_Z = 2; |
| 1540 | let DST_SEL_W = 3; |
| 1541 | let DATA_FORMAT = 0x22; // COLOR_32_32_32_32 |
| 1542 | |
| 1543 | // XXX: Need to force VTX_READ_128 instructions to write to the same register |
| 1544 | // that holds its buffer address to avoid potential hangs. We can't use |
| 1545 | // the same constraint as VTX_READ_32_eg, because the $ptr.ptr and $dst |
| 1546 | // registers are different sizes. |
| 1547 | } |
| 1548 | |
| 1549 | //===----------------------------------------------------------------------===// |
| 1550 | // VTX Read from parameter memory space |
| 1551 | //===----------------------------------------------------------------------===// |
| 1552 | |
| 1553 | def VTX_READ_PARAM_8_eg : VTX_READ_8_eg <0, |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1554 | [(set i32:$dst, (load_param_zexti8 ADDRVTX_READ:$ptr))] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1555 | >; |
| 1556 | |
| 1557 | def VTX_READ_PARAM_16_eg : VTX_READ_16_eg <0, |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1558 | [(set i32:$dst, (load_param_zexti16 ADDRVTX_READ:$ptr))] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1559 | >; |
| 1560 | |
| 1561 | def VTX_READ_PARAM_32_eg : VTX_READ_32_eg <0, |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1562 | [(set i32:$dst, (load_param ADDRVTX_READ:$ptr))] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1563 | >; |
| 1564 | |
Tom Stellard | 91da4e9 | 2013-02-13 22:05:20 +0000 | [diff] [blame] | 1565 | def VTX_READ_PARAM_128_eg : VTX_READ_128_eg <0, |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1566 | [(set v4i32:$dst, (load_param ADDRVTX_READ:$ptr))] |
Tom Stellard | 91da4e9 | 2013-02-13 22:05:20 +0000 | [diff] [blame] | 1567 | >; |
| 1568 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1569 | //===----------------------------------------------------------------------===// |
| 1570 | // VTX Read from global memory space |
| 1571 | //===----------------------------------------------------------------------===// |
| 1572 | |
| 1573 | // 8-bit reads |
| 1574 | def VTX_READ_GLOBAL_8_eg : VTX_READ_8_eg <1, |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1575 | [(set i32:$dst, (zextloadi8_global ADDRVTX_READ:$ptr))] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1576 | >; |
| 1577 | |
| 1578 | // 32-bit reads |
| 1579 | def VTX_READ_GLOBAL_32_eg : VTX_READ_32_eg <1, |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1580 | [(set i32:$dst, (global_load ADDRVTX_READ:$ptr))] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1581 | >; |
| 1582 | |
| 1583 | // 128-bit reads |
| 1584 | def VTX_READ_GLOBAL_128_eg : VTX_READ_128_eg <1, |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1585 | [(set v4i32:$dst, (global_load ADDRVTX_READ:$ptr))] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1586 | >; |
| 1587 | |
| 1588 | //===----------------------------------------------------------------------===// |
| 1589 | // Constant Loads |
| 1590 | // XXX: We are currently storing all constants in the global address space. |
| 1591 | //===----------------------------------------------------------------------===// |
| 1592 | |
| 1593 | def CONSTANT_LOAD_eg : VTX_READ_32_eg <1, |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1594 | [(set i32:$dst, (constant_load ADDRVTX_READ:$ptr))] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1595 | >; |
| 1596 | |
| 1597 | } |
| 1598 | |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 1599 | //===----------------------------------------------------------------------===// |
| 1600 | // Regist loads and stores - for indirect addressing |
| 1601 | //===----------------------------------------------------------------------===// |
| 1602 | |
| 1603 | defm R600_ : RegisterLoadStore <R600_Reg32, FRAMEri, ADDRIndirect>; |
| 1604 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1605 | let Predicates = [isCayman] in { |
| 1606 | |
Vincent Lejeune | 44bf815 | 2013-02-10 17:57:33 +0000 | [diff] [blame] | 1607 | let isVector = 1 in { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1608 | |
| 1609 | def RECIP_IEEE_cm : RECIP_IEEE_Common<0x86>; |
| 1610 | |
| 1611 | def MULLO_INT_cm : MULLO_INT_Common<0x8F>; |
| 1612 | def MULHI_INT_cm : MULHI_INT_Common<0x90>; |
| 1613 | def MULLO_UINT_cm : MULLO_UINT_Common<0x91>; |
| 1614 | def MULHI_UINT_cm : MULHI_UINT_Common<0x92>; |
| 1615 | def RECIPSQRT_CLAMPED_cm : RECIPSQRT_CLAMPED_Common<0x87>; |
| 1616 | def EXP_IEEE_cm : EXP_IEEE_Common<0x81>; |
Michel Danzer | a2e2815 | 2013-03-22 14:09:10 +0000 | [diff] [blame] | 1617 | def LOG_IEEE_cm : LOG_IEEE_Common<0x83>; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1618 | def RECIP_CLAMPED_cm : RECIP_CLAMPED_Common<0x84>; |
| 1619 | def RECIPSQRT_IEEE_cm : RECIPSQRT_IEEE_Common<0x89>; |
| 1620 | def SIN_cm : SIN_Common<0x8D>; |
| 1621 | def COS_cm : COS_Common<0x8E>; |
| 1622 | } // End isVector = 1 |
| 1623 | |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1624 | def : POW_Common <LOG_IEEE_cm, EXP_IEEE_cm, MUL>; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1625 | def : SIN_PAT <SIN_cm>; |
| 1626 | def : COS_PAT <COS_cm>; |
| 1627 | |
| 1628 | defm DIV_cm : DIV_Common<RECIP_IEEE_cm>; |
| 1629 | |
| 1630 | // RECIP_UINT emulation for Cayman |
Michel Danzer | 8caa904 | 2013-04-10 17:17:56 +0000 | [diff] [blame] | 1631 | // The multiplication scales from [0,1] to the unsigned integer range |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1632 | def : Pat < |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1633 | (AMDGPUurecip i32:$src0), |
| 1634 | (FLT_TO_UINT_eg (MUL_IEEE (RECIP_IEEE_cm (UINT_TO_FLT_eg $src0)), |
Michel Danzer | 8caa904 | 2013-04-10 17:17:56 +0000 | [diff] [blame] | 1635 | (MOV_IMM_I32 CONST.FP_UINT_MAX_PLUS_1))) |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1636 | >; |
| 1637 | |
Vincent Lejeune | b6bfe85 | 2013-04-23 17:34:00 +0000 | [diff] [blame] | 1638 | def CF_END_CM : CF_CLAUSE_EG<32, (ins), "CF_END"> { |
| 1639 | let ADDR = 0; |
| 1640 | let POP_COUNT = 0; |
| 1641 | let COUNT = 0; |
| 1642 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1643 | |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1644 | def : Pat<(fsqrt f32:$src), (MUL R600_Reg32:$src, (RECIPSQRT_CLAMPED_cm $src))>; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1645 | |
| 1646 | } // End isCayman |
| 1647 | |
| 1648 | //===----------------------------------------------------------------------===// |
| 1649 | // Branch Instructions |
| 1650 | //===----------------------------------------------------------------------===// |
| 1651 | |
| 1652 | |
| 1653 | def IF_PREDICATE_SET : ILFormat<(outs), (ins GPRI32:$src), |
| 1654 | "IF_PREDICATE_SET $src", []>; |
| 1655 | |
| 1656 | def PREDICATED_BREAK : ILFormat<(outs), (ins GPRI32:$src), |
| 1657 | "PREDICATED_BREAK $src", []>; |
| 1658 | |
| 1659 | //===----------------------------------------------------------------------===// |
| 1660 | // Pseudo instructions |
| 1661 | //===----------------------------------------------------------------------===// |
| 1662 | |
| 1663 | let isPseudo = 1 in { |
| 1664 | |
| 1665 | def PRED_X : InstR600 < |
Vincent Lejeune | f501ea2 | 2013-04-30 00:13:20 +0000 | [diff] [blame] | 1666 | (outs R600_Predicate_Bit:$dst), |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1667 | (ins R600_Reg32:$src0, i32imm:$src1, i32imm:$flags), |
| 1668 | "", [], NullALU> { |
| 1669 | let FlagOperandIdx = 3; |
| 1670 | } |
| 1671 | |
Vincent Lejeune | e5ecf10 | 2013-03-11 18:15:06 +0000 | [diff] [blame] | 1672 | let isTerminator = 1, isBranch = 1 in { |
Vincent Lejeune | f501ea2 | 2013-04-30 00:13:20 +0000 | [diff] [blame] | 1673 | def JUMP_COND : InstR600 < |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1674 | (outs), |
Vincent Lejeune | e5ecf10 | 2013-03-11 18:15:06 +0000 | [diff] [blame] | 1675 | (ins brtarget:$target, R600_Predicate_Bit:$p), |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1676 | "JUMP $target ($p)", |
| 1677 | [], AnyALU |
| 1678 | >; |
| 1679 | |
Vincent Lejeune | f501ea2 | 2013-04-30 00:13:20 +0000 | [diff] [blame] | 1680 | def JUMP : InstR600 < |
Vincent Lejeune | e5ecf10 | 2013-03-11 18:15:06 +0000 | [diff] [blame] | 1681 | (outs), |
| 1682 | (ins brtarget:$target), |
| 1683 | "JUMP $target", |
| 1684 | [], AnyALU |
| 1685 | > |
| 1686 | { |
| 1687 | let isPredicable = 1; |
| 1688 | let isBarrier = 1; |
| 1689 | } |
| 1690 | |
| 1691 | } // End isTerminator = 1, isBranch = 1 |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1692 | |
| 1693 | let usesCustomInserter = 1 in { |
| 1694 | |
| 1695 | let mayLoad = 0, mayStore = 0, hasSideEffects = 1 in { |
| 1696 | |
| 1697 | def MASK_WRITE : AMDGPUShaderInst < |
| 1698 | (outs), |
| 1699 | (ins R600_Reg32:$src), |
| 1700 | "MASK_WRITE $src", |
| 1701 | [] |
| 1702 | >; |
| 1703 | |
| 1704 | } // End mayLoad = 0, mayStore = 0, hasSideEffects = 1 |
| 1705 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1706 | |
Vincent Lejeune | f501ea2 | 2013-04-30 00:13:20 +0000 | [diff] [blame] | 1707 | def TXD: InstR600 < |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1708 | (outs R600_Reg128:$dst), |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1709 | (ins R600_Reg128:$src0, R600_Reg128:$src1, R600_Reg128:$src2, |
| 1710 | i32imm:$resourceId, i32imm:$samplerId, i32imm:$textureTarget), |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1711 | "TXD $dst, $src0, $src1, $src2, $resourceId, $samplerId, $textureTarget", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1712 | [(set v4f32:$dst, (int_AMDGPU_txd v4f32:$src0, v4f32:$src1, v4f32:$src2, |
| 1713 | imm:$resourceId, imm:$samplerId, imm:$textureTarget))], |
| 1714 | NullALU > { |
Vincent Lejeune | c299164 | 2013-04-30 00:13:39 +0000 | [diff] [blame] | 1715 | let TEXInst = 1; |
| 1716 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1717 | |
Vincent Lejeune | f501ea2 | 2013-04-30 00:13:20 +0000 | [diff] [blame] | 1718 | def TXD_SHADOW: InstR600 < |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1719 | (outs R600_Reg128:$dst), |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1720 | (ins R600_Reg128:$src0, R600_Reg128:$src1, R600_Reg128:$src2, |
| 1721 | i32imm:$resourceId, i32imm:$samplerId, i32imm:$textureTarget), |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1722 | "TXD_SHADOW $dst, $src0, $src1, $src2, $resourceId, $samplerId, $textureTarget", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1723 | [(set v4f32:$dst, (int_AMDGPU_txd v4f32:$src0, v4f32:$src1, v4f32:$src2, |
| 1724 | imm:$resourceId, imm:$samplerId, TEX_SHADOW:$textureTarget))], |
| 1725 | NullALU |
Vincent Lejeune | c299164 | 2013-04-30 00:13:39 +0000 | [diff] [blame] | 1726 | > { |
| 1727 | let TEXInst = 1; |
| 1728 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1729 | } // End isPseudo = 1 |
| 1730 | } // End usesCustomInserter = 1 |
| 1731 | |
| 1732 | def CLAMP_R600 : CLAMP <R600_Reg32>; |
| 1733 | def FABS_R600 : FABS<R600_Reg32>; |
| 1734 | def FNEG_R600 : FNEG<R600_Reg32>; |
| 1735 | |
| 1736 | //===---------------------------------------------------------------------===// |
| 1737 | // Return instruction |
| 1738 | //===---------------------------------------------------------------------===// |
Vincent Lejeune | e5ecf10 | 2013-03-11 18:15:06 +0000 | [diff] [blame] | 1739 | let isTerminator = 1, isReturn = 1, hasCtrlDep = 1, |
Jakob Stoklund Olesen | fdc3767 | 2013-02-05 17:53:52 +0000 | [diff] [blame] | 1740 | usesCustomInserter = 1 in { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1741 | def RETURN : ILFormat<(outs), (ins variable_ops), |
| 1742 | "RETURN", [(IL_retflag)]>; |
| 1743 | } |
| 1744 | |
Tom Stellard | 365366f | 2013-01-23 02:09:06 +0000 | [diff] [blame] | 1745 | |
| 1746 | //===----------------------------------------------------------------------===// |
| 1747 | // Constant Buffer Addressing Support |
| 1748 | //===----------------------------------------------------------------------===// |
| 1749 | |
Vincent Lejeune | 0b72f10 | 2013-03-05 15:04:55 +0000 | [diff] [blame] | 1750 | let usesCustomInserter = 1, isCodeGenOnly = 1, isPseudo = 1, Namespace = "AMDGPU" in { |
Tom Stellard | 365366f | 2013-01-23 02:09:06 +0000 | [diff] [blame] | 1751 | def CONST_COPY : Instruction { |
| 1752 | let OutOperandList = (outs R600_Reg32:$dst); |
| 1753 | let InOperandList = (ins i32imm:$src); |
Vincent Lejeune | 0b72f10 | 2013-03-05 15:04:55 +0000 | [diff] [blame] | 1754 | let Pattern = |
| 1755 | [(set R600_Reg32:$dst, (CONST_ADDRESS ADDRGA_CONST_OFFSET:$src))]; |
Tom Stellard | 365366f | 2013-01-23 02:09:06 +0000 | [diff] [blame] | 1756 | let AsmString = "CONST_COPY"; |
| 1757 | let neverHasSideEffects = 1; |
| 1758 | let isAsCheapAsAMove = 1; |
| 1759 | let Itinerary = NullALU; |
| 1760 | } |
Vincent Lejeune | 0b72f10 | 2013-03-05 15:04:55 +0000 | [diff] [blame] | 1761 | } // end usesCustomInserter = 1, isCodeGenOnly = 1, isPseudo = 1, Namespace = "AMDGPU" |
Tom Stellard | 365366f | 2013-01-23 02:09:06 +0000 | [diff] [blame] | 1762 | |
| 1763 | def TEX_VTX_CONSTBUF : |
Vincent Lejeune | 743dca0 | 2013-03-05 15:04:29 +0000 | [diff] [blame] | 1764 | InstR600ISA <(outs R600_Reg128:$dst), (ins MEMxi:$ptr, i32imm:$BUFFER_ID), "VTX_READ_eg $dst, $ptr", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1765 | [(set v4i32:$dst, (CONST_ADDRESS ADDRGA_VAR_OFFSET:$ptr, (i32 imm:$BUFFER_ID)))]>, |
Tom Stellard | 365366f | 2013-01-23 02:09:06 +0000 | [diff] [blame] | 1766 | VTX_WORD1_GPR, VTX_WORD0 { |
| 1767 | |
| 1768 | let VC_INST = 0; |
| 1769 | let FETCH_TYPE = 2; |
| 1770 | let FETCH_WHOLE_QUAD = 0; |
Tom Stellard | 365366f | 2013-01-23 02:09:06 +0000 | [diff] [blame] | 1771 | let SRC_REL = 0; |
| 1772 | let SRC_SEL_X = 0; |
| 1773 | let DST_REL = 0; |
| 1774 | let USE_CONST_FIELDS = 0; |
| 1775 | let NUM_FORMAT_ALL = 2; |
| 1776 | let FORMAT_COMP_ALL = 1; |
| 1777 | let SRF_MODE_ALL = 1; |
| 1778 | let MEGA_FETCH_COUNT = 16; |
| 1779 | let DST_SEL_X = 0; |
| 1780 | let DST_SEL_Y = 1; |
| 1781 | let DST_SEL_Z = 2; |
| 1782 | let DST_SEL_W = 3; |
| 1783 | let DATA_FORMAT = 35; |
| 1784 | |
| 1785 | let Inst{31-0} = Word0; |
| 1786 | let Inst{63-32} = Word1; |
| 1787 | |
| 1788 | // LLVM can only encode 64-bit instructions, so these fields are manually |
| 1789 | // encoded in R600CodeEmitter |
| 1790 | // |
| 1791 | // bits<16> OFFSET; |
| 1792 | // bits<2> ENDIAN_SWAP = 0; |
| 1793 | // bits<1> CONST_BUF_NO_STRIDE = 0; |
| 1794 | // bits<1> MEGA_FETCH = 0; |
| 1795 | // bits<1> ALT_CONST = 0; |
| 1796 | // bits<2> BUFFER_INDEX_MODE = 0; |
| 1797 | |
| 1798 | |
| 1799 | |
| 1800 | // VTX_WORD2 (LLVM can only encode 64-bit instructions, so WORD2 encoding |
| 1801 | // is done in R600CodeEmitter |
| 1802 | // |
| 1803 | // Inst{79-64} = OFFSET; |
| 1804 | // Inst{81-80} = ENDIAN_SWAP; |
| 1805 | // Inst{82} = CONST_BUF_NO_STRIDE; |
| 1806 | // Inst{83} = MEGA_FETCH; |
| 1807 | // Inst{84} = ALT_CONST; |
| 1808 | // Inst{86-85} = BUFFER_INDEX_MODE; |
| 1809 | // Inst{95-86} = 0; Reserved |
| 1810 | |
| 1811 | // VTX_WORD3 (Padding) |
| 1812 | // |
| 1813 | // Inst{127-96} = 0; |
Vincent Lejeune | c299164 | 2013-04-30 00:13:39 +0000 | [diff] [blame] | 1814 | let VTXInst = 1; |
Tom Stellard | 365366f | 2013-01-23 02:09:06 +0000 | [diff] [blame] | 1815 | } |
| 1816 | |
Vincent Lejeune | 6850180 | 2013-02-18 14:11:19 +0000 | [diff] [blame] | 1817 | def TEX_VTX_TEXBUF: |
| 1818 | InstR600ISA <(outs R600_Reg128:$dst), (ins MEMxi:$ptr, i32imm:$BUFFER_ID), "TEX_VTX_EXPLICIT_READ $dst, $ptr", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1819 | [(set v4f32:$dst, (int_R600_load_texbuf ADDRGA_VAR_OFFSET:$ptr, imm:$BUFFER_ID))]>, |
Vincent Lejeune | 6850180 | 2013-02-18 14:11:19 +0000 | [diff] [blame] | 1820 | VTX_WORD1_GPR, VTX_WORD0 { |
| 1821 | |
| 1822 | let VC_INST = 0; |
| 1823 | let FETCH_TYPE = 2; |
| 1824 | let FETCH_WHOLE_QUAD = 0; |
| 1825 | let SRC_REL = 0; |
| 1826 | let SRC_SEL_X = 0; |
| 1827 | let DST_REL = 0; |
| 1828 | let USE_CONST_FIELDS = 1; |
| 1829 | let NUM_FORMAT_ALL = 0; |
| 1830 | let FORMAT_COMP_ALL = 0; |
| 1831 | let SRF_MODE_ALL = 1; |
| 1832 | let MEGA_FETCH_COUNT = 16; |
| 1833 | let DST_SEL_X = 0; |
| 1834 | let DST_SEL_Y = 1; |
| 1835 | let DST_SEL_Z = 2; |
| 1836 | let DST_SEL_W = 3; |
| 1837 | let DATA_FORMAT = 0; |
| 1838 | |
| 1839 | let Inst{31-0} = Word0; |
| 1840 | let Inst{63-32} = Word1; |
| 1841 | |
| 1842 | // LLVM can only encode 64-bit instructions, so these fields are manually |
| 1843 | // encoded in R600CodeEmitter |
| 1844 | // |
| 1845 | // bits<16> OFFSET; |
| 1846 | // bits<2> ENDIAN_SWAP = 0; |
| 1847 | // bits<1> CONST_BUF_NO_STRIDE = 0; |
| 1848 | // bits<1> MEGA_FETCH = 0; |
| 1849 | // bits<1> ALT_CONST = 0; |
| 1850 | // bits<2> BUFFER_INDEX_MODE = 0; |
| 1851 | |
| 1852 | |
| 1853 | |
| 1854 | // VTX_WORD2 (LLVM can only encode 64-bit instructions, so WORD2 encoding |
| 1855 | // is done in R600CodeEmitter |
| 1856 | // |
| 1857 | // Inst{79-64} = OFFSET; |
| 1858 | // Inst{81-80} = ENDIAN_SWAP; |
| 1859 | // Inst{82} = CONST_BUF_NO_STRIDE; |
| 1860 | // Inst{83} = MEGA_FETCH; |
| 1861 | // Inst{84} = ALT_CONST; |
| 1862 | // Inst{86-85} = BUFFER_INDEX_MODE; |
| 1863 | // Inst{95-86} = 0; Reserved |
| 1864 | |
| 1865 | // VTX_WORD3 (Padding) |
| 1866 | // |
| 1867 | // Inst{127-96} = 0; |
Vincent Lejeune | c299164 | 2013-04-30 00:13:39 +0000 | [diff] [blame] | 1868 | let VTXInst = 1; |
Vincent Lejeune | 6850180 | 2013-02-18 14:11:19 +0000 | [diff] [blame] | 1869 | } |
| 1870 | |
| 1871 | |
Tom Stellard | 365366f | 2013-01-23 02:09:06 +0000 | [diff] [blame] | 1872 | |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1873 | //===--------------------------------------------------------------------===// |
| 1874 | // Instructions support |
| 1875 | //===--------------------------------------------------------------------===// |
| 1876 | //===---------------------------------------------------------------------===// |
| 1877 | // Custom Inserter for Branches and returns, this eventually will be a |
| 1878 | // seperate pass |
| 1879 | //===---------------------------------------------------------------------===// |
| 1880 | let isTerminator = 1, usesCustomInserter = 1, isBranch = 1, isBarrier = 1 in { |
| 1881 | def BRANCH : ILFormat<(outs), (ins brtarget:$target), |
| 1882 | "; Pseudo unconditional branch instruction", |
| 1883 | [(br bb:$target)]>; |
| 1884 | defm BRANCH_COND : BranchConditional<IL_brcond>; |
| 1885 | } |
| 1886 | |
| 1887 | //===---------------------------------------------------------------------===// |
| 1888 | // Flow and Program control Instructions |
| 1889 | //===---------------------------------------------------------------------===// |
| 1890 | let isTerminator=1 in { |
| 1891 | def SWITCH : ILFormat< (outs), (ins GPRI32:$src), |
| 1892 | !strconcat("SWITCH", " $src"), []>; |
| 1893 | def CASE : ILFormat< (outs), (ins GPRI32:$src), |
| 1894 | !strconcat("CASE", " $src"), []>; |
| 1895 | def BREAK : ILFormat< (outs), (ins), |
| 1896 | "BREAK", []>; |
| 1897 | def CONTINUE : ILFormat< (outs), (ins), |
| 1898 | "CONTINUE", []>; |
| 1899 | def DEFAULT : ILFormat< (outs), (ins), |
| 1900 | "DEFAULT", []>; |
| 1901 | def ELSE : ILFormat< (outs), (ins), |
| 1902 | "ELSE", []>; |
| 1903 | def ENDSWITCH : ILFormat< (outs), (ins), |
| 1904 | "ENDSWITCH", []>; |
| 1905 | def ENDMAIN : ILFormat< (outs), (ins), |
| 1906 | "ENDMAIN", []>; |
| 1907 | def END : ILFormat< (outs), (ins), |
| 1908 | "END", []>; |
| 1909 | def ENDFUNC : ILFormat< (outs), (ins), |
| 1910 | "ENDFUNC", []>; |
| 1911 | def ENDIF : ILFormat< (outs), (ins), |
| 1912 | "ENDIF", []>; |
| 1913 | def WHILELOOP : ILFormat< (outs), (ins), |
| 1914 | "WHILE", []>; |
| 1915 | def ENDLOOP : ILFormat< (outs), (ins), |
| 1916 | "ENDLOOP", []>; |
| 1917 | def FUNC : ILFormat< (outs), (ins), |
| 1918 | "FUNC", []>; |
| 1919 | def RETDYN : ILFormat< (outs), (ins), |
| 1920 | "RET_DYN", []>; |
| 1921 | // This opcode has custom swizzle pattern encoded in Swizzle Encoder |
| 1922 | defm IF_LOGICALNZ : BranchInstr<"IF_LOGICALNZ">; |
| 1923 | // This opcode has custom swizzle pattern encoded in Swizzle Encoder |
| 1924 | defm IF_LOGICALZ : BranchInstr<"IF_LOGICALZ">; |
| 1925 | // This opcode has custom swizzle pattern encoded in Swizzle Encoder |
| 1926 | defm BREAK_LOGICALNZ : BranchInstr<"BREAK_LOGICALNZ">; |
| 1927 | // This opcode has custom swizzle pattern encoded in Swizzle Encoder |
| 1928 | defm BREAK_LOGICALZ : BranchInstr<"BREAK_LOGICALZ">; |
| 1929 | // This opcode has custom swizzle pattern encoded in Swizzle Encoder |
| 1930 | defm CONTINUE_LOGICALNZ : BranchInstr<"CONTINUE_LOGICALNZ">; |
| 1931 | // This opcode has custom swizzle pattern encoded in Swizzle Encoder |
| 1932 | defm CONTINUE_LOGICALZ : BranchInstr<"CONTINUE_LOGICALZ">; |
| 1933 | defm IFC : BranchInstr2<"IFC">; |
| 1934 | defm BREAKC : BranchInstr2<"BREAKC">; |
| 1935 | defm CONTINUEC : BranchInstr2<"CONTINUEC">; |
| 1936 | } |
| 1937 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1938 | //===----------------------------------------------------------------------===// |
| 1939 | // ISel Patterns |
| 1940 | //===----------------------------------------------------------------------===// |
| 1941 | |
Tom Stellard | 2add82d | 2013-03-08 15:37:09 +0000 | [diff] [blame] | 1942 | // CND*_INT Pattterns for f32 True / False values |
| 1943 | |
| 1944 | class CND_INT_f32 <InstR600 cnd, CondCode cc> : Pat < |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1945 | (selectcc i32:$src0, 0, f32:$src1, f32:$src2, cc), |
| 1946 | (cnd $src0, $src1, $src2) |
Tom Stellard | 2add82d | 2013-03-08 15:37:09 +0000 | [diff] [blame] | 1947 | >; |
| 1948 | |
| 1949 | def : CND_INT_f32 <CNDE_INT, SETEQ>; |
| 1950 | def : CND_INT_f32 <CNDGT_INT, SETGT>; |
| 1951 | def : CND_INT_f32 <CNDGE_INT, SETGE>; |
| 1952 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1953 | //CNDGE_INT extra pattern |
| 1954 | def : Pat < |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1955 | (selectcc i32:$src0, -1, i32:$src1, i32:$src2, COND_GT), |
| 1956 | (CNDGE_INT $src0, $src1, $src2) |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1957 | >; |
| 1958 | |
| 1959 | // KIL Patterns |
| 1960 | def KILP : Pat < |
| 1961 | (int_AMDGPU_kilp), |
| 1962 | (MASK_WRITE (KILLGT (f32 ONE), (f32 ZERO))) |
| 1963 | >; |
| 1964 | |
| 1965 | def KIL : Pat < |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1966 | (int_AMDGPU_kill f32:$src0), |
| 1967 | (MASK_WRITE (KILLGT (f32 ZERO), $src0)) |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1968 | >; |
| 1969 | |
| 1970 | // SGT Reverse args |
| 1971 | def : Pat < |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1972 | (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_LT), |
| 1973 | (SGT $src1, $src0) |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1974 | >; |
| 1975 | |
| 1976 | // SGE Reverse args |
| 1977 | def : Pat < |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1978 | (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_LE), |
| 1979 | (SGE $src1, $src0) |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1980 | >; |
| 1981 | |
Tom Stellard | e06163a | 2013-02-07 14:02:35 +0000 | [diff] [blame] | 1982 | // SETGT_DX10 reverse args |
| 1983 | def : Pat < |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1984 | (selectcc f32:$src0, f32:$src1, -1, 0, COND_LT), |
| 1985 | (SETGT_DX10 $src1, $src0) |
Tom Stellard | e06163a | 2013-02-07 14:02:35 +0000 | [diff] [blame] | 1986 | >; |
| 1987 | |
| 1988 | // SETGE_DX10 reverse args |
| 1989 | def : Pat < |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1990 | (selectcc f32:$src0, f32:$src1, -1, 0, COND_LE), |
| 1991 | (SETGE_DX10 $src1, $src0) |
Tom Stellard | e06163a | 2013-02-07 14:02:35 +0000 | [diff] [blame] | 1992 | >; |
| 1993 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1994 | // SETGT_INT reverse args |
| 1995 | def : Pat < |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1996 | (selectcc i32:$src0, i32:$src1, -1, 0, SETLT), |
| 1997 | (SETGT_INT $src1, $src0) |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1998 | >; |
| 1999 | |
| 2000 | // SETGE_INT reverse args |
| 2001 | def : Pat < |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2002 | (selectcc i32:$src0, i32:$src1, -1, 0, SETLE), |
| 2003 | (SETGE_INT $src1, $src0) |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2004 | >; |
| 2005 | |
| 2006 | // SETGT_UINT reverse args |
| 2007 | def : Pat < |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2008 | (selectcc i32:$src0, i32:$src1, -1, 0, SETULT), |
| 2009 | (SETGT_UINT $src1, $src0) |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2010 | >; |
| 2011 | |
| 2012 | // SETGE_UINT reverse args |
| 2013 | def : Pat < |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2014 | (selectcc i32:$src0, i32:$src1, -1, 0, SETULE), |
| 2015 | (SETGE_UINT $src1, $src0) |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2016 | >; |
| 2017 | |
| 2018 | // The next two patterns are special cases for handling 'true if ordered' and |
| 2019 | // 'true if unordered' conditionals. The assumption here is that the behavior of |
| 2020 | // SETE and SNE conforms to the Direct3D 10 rules for floating point values |
| 2021 | // described here: |
| 2022 | // http://msdn.microsoft.com/en-us/library/windows/desktop/cc308050.aspx#alpha_32_bit |
| 2023 | // We assume that SETE returns false when one of the operands is NAN and |
| 2024 | // SNE returns true when on of the operands is NAN |
| 2025 | |
| 2026 | //SETE - 'true if ordered' |
| 2027 | def : Pat < |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2028 | (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, SETO), |
| 2029 | (SETE $src0, $src1) |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2030 | >; |
| 2031 | |
Tom Stellard | e06163a | 2013-02-07 14:02:35 +0000 | [diff] [blame] | 2032 | //SETE_DX10 - 'true if ordered' |
| 2033 | def : Pat < |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2034 | (selectcc f32:$src0, f32:$src1, -1, 0, SETO), |
| 2035 | (SETE_DX10 $src0, $src1) |
Tom Stellard | e06163a | 2013-02-07 14:02:35 +0000 | [diff] [blame] | 2036 | >; |
| 2037 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2038 | //SNE - 'true if unordered' |
| 2039 | def : Pat < |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2040 | (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, SETUO), |
| 2041 | (SNE $src0, $src1) |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2042 | >; |
| 2043 | |
Tom Stellard | e06163a | 2013-02-07 14:02:35 +0000 | [diff] [blame] | 2044 | //SETNE_DX10 - 'true if ordered' |
| 2045 | def : Pat < |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2046 | (selectcc f32:$src0, f32:$src1, -1, 0, SETUO), |
| 2047 | (SETNE_DX10 $src0, $src1) |
Tom Stellard | e06163a | 2013-02-07 14:02:35 +0000 | [diff] [blame] | 2048 | >; |
| 2049 | |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2050 | def : Extract_Element <f32, v4f32, 0, sub0>; |
| 2051 | def : Extract_Element <f32, v4f32, 1, sub1>; |
| 2052 | def : Extract_Element <f32, v4f32, 2, sub2>; |
| 2053 | def : Extract_Element <f32, v4f32, 3, sub3>; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2054 | |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2055 | def : Insert_Element <f32, v4f32, 0, sub0>; |
| 2056 | def : Insert_Element <f32, v4f32, 1, sub1>; |
| 2057 | def : Insert_Element <f32, v4f32, 2, sub2>; |
| 2058 | def : Insert_Element <f32, v4f32, 3, sub3>; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2059 | |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2060 | def : Extract_Element <i32, v4i32, 0, sub0>; |
| 2061 | def : Extract_Element <i32, v4i32, 1, sub1>; |
| 2062 | def : Extract_Element <i32, v4i32, 2, sub2>; |
| 2063 | def : Extract_Element <i32, v4i32, 3, sub3>; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2064 | |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2065 | def : Insert_Element <i32, v4i32, 0, sub0>; |
| 2066 | def : Insert_Element <i32, v4i32, 1, sub1>; |
| 2067 | def : Insert_Element <i32, v4i32, 2, sub2>; |
| 2068 | def : Insert_Element <i32, v4i32, 3, sub3>; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2069 | |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2070 | def : Vector4_Build <v4f32, f32>; |
| 2071 | def : Vector4_Build <v4i32, i32>; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2072 | |
| 2073 | // bitconvert patterns |
| 2074 | |
| 2075 | def : BitConvert <i32, f32, R600_Reg32>; |
| 2076 | def : BitConvert <f32, i32, R600_Reg32>; |
| 2077 | def : BitConvert <v4f32, v4i32, R600_Reg128>; |
| 2078 | def : BitConvert <v4i32, v4f32, R600_Reg128>; |
| 2079 | |
| 2080 | // DWORDADDR pattern |
| 2081 | def : DwordAddrPat <i32, R600_Reg32>; |
| 2082 | |
| 2083 | } // End isR600toCayman Predicate |