Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 1 | //===-- X86AsmInstrumentation.cpp - Instrument X86 inline assembly C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
| 10 | #include "MCTargetDesc/X86BaseInfo.h" |
| 11 | #include "X86AsmInstrumentation.h" |
| 12 | #include "X86Operand.h" |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 13 | #include "X86RegisterInfo.h" |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 14 | #include "llvm/ADT/StringExtras.h" |
Evgeniy Stepanov | 29865f7 | 2014-04-30 14:04:31 +0000 | [diff] [blame] | 15 | #include "llvm/ADT/Triple.h" |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 16 | #include "llvm/CodeGen/MachineValueType.h" |
Evgeniy Stepanov | 0a951b7 | 2014-04-23 11:16:03 +0000 | [diff] [blame] | 17 | #include "llvm/IR/Function.h" |
Yuri Gorshenin | e8c81fd | 2014-10-07 11:03:09 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCAsmInfo.h" |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCContext.h" |
| 20 | #include "llvm/MC/MCInst.h" |
| 21 | #include "llvm/MC/MCInstBuilder.h" |
Evgeniy Stepanov | f4a3699 | 2014-04-24 13:29:34 +0000 | [diff] [blame] | 22 | #include "llvm/MC/MCInstrInfo.h" |
Evgeniy Stepanov | 0a951b7 | 2014-04-23 11:16:03 +0000 | [diff] [blame] | 23 | #include "llvm/MC/MCParser/MCParsedAsmOperand.h" |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 24 | #include "llvm/MC/MCStreamer.h" |
| 25 | #include "llvm/MC/MCSubtargetInfo.h" |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 26 | #include "llvm/MC/MCTargetAsmParser.h" |
Evgeniy Stepanov | 0a951b7 | 2014-04-23 11:16:03 +0000 | [diff] [blame] | 27 | #include "llvm/MC/MCTargetOptions.h" |
Evgeniy Stepanov | 3819f02 | 2014-05-07 07:54:11 +0000 | [diff] [blame] | 28 | #include "llvm/Support/CommandLine.h" |
Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 29 | #include <algorithm> |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 30 | #include <cassert> |
| 31 | #include <vector> |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 32 | |
| 33 | namespace llvm { |
| 34 | namespace { |
| 35 | |
Evgeniy Stepanov | 3819f02 | 2014-05-07 07:54:11 +0000 | [diff] [blame] | 36 | static cl::opt<bool> ClAsanInstrumentAssembly( |
| 37 | "asan-instrument-assembly", |
| 38 | cl::desc("instrument assembly with AddressSanitizer checks"), cl::Hidden, |
| 39 | cl::init(false)); |
| 40 | |
Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 41 | const int64_t MinAllowedDisplacement = std::numeric_limits<int32_t>::min(); |
| 42 | const int64_t MaxAllowedDisplacement = std::numeric_limits<int32_t>::max(); |
| 43 | |
Yuri Gorshenin | ab1b88a | 2014-10-13 11:44:06 +0000 | [diff] [blame] | 44 | int64_t ApplyDisplacementBounds(int64_t Displacement) { |
Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 45 | return std::max(std::min(MaxAllowedDisplacement, Displacement), |
| 46 | MinAllowedDisplacement); |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 47 | } |
| 48 | |
Yuri Gorshenin | ab1b88a | 2014-10-13 11:44:06 +0000 | [diff] [blame] | 49 | void CheckDisplacementBounds(int64_t Displacement) { |
| 50 | assert(Displacement >= MinAllowedDisplacement && |
| 51 | Displacement <= MaxAllowedDisplacement); |
Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 52 | } |
| 53 | |
| 54 | bool IsStackReg(unsigned Reg) { return Reg == X86::RSP || Reg == X86::ESP; } |
| 55 | |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 56 | bool IsSmallMemAccess(unsigned AccessSize) { return AccessSize < 8; } |
| 57 | |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 58 | std::string FuncName(unsigned AccessSize, bool IsWrite) { |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 59 | return std::string("__asan_report_") + (IsWrite ? "store" : "load") + |
| 60 | utostr(AccessSize); |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 61 | } |
| 62 | |
| 63 | class X86AddressSanitizer : public X86AsmInstrumentation { |
Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 64 | public: |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 65 | struct RegisterContext { |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 66 | private: |
| 67 | enum RegOffset { |
| 68 | REG_OFFSET_ADDRESS = 0, |
| 69 | REG_OFFSET_SHADOW, |
| 70 | REG_OFFSET_SCRATCH |
| 71 | }; |
| 72 | |
| 73 | public: |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 74 | RegisterContext(unsigned AddressReg, unsigned ShadowReg, |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 75 | unsigned ScratchReg) { |
NAKAMURA Takumi | 9ff272f | 2014-10-21 16:22:52 +0000 | [diff] [blame] | 76 | BusyRegs.push_back(convReg(AddressReg, MVT::i64)); |
| 77 | BusyRegs.push_back(convReg(ShadowReg, MVT::i64)); |
| 78 | BusyRegs.push_back(convReg(ScratchReg, MVT::i64)); |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 79 | } |
| 80 | |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 81 | unsigned AddressReg(MVT::SimpleValueType VT) const { |
| 82 | return convReg(BusyRegs[REG_OFFSET_ADDRESS], VT); |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 83 | } |
| 84 | |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 85 | unsigned ShadowReg(MVT::SimpleValueType VT) const { |
| 86 | return convReg(BusyRegs[REG_OFFSET_SHADOW], VT); |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 87 | } |
| 88 | |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 89 | unsigned ScratchReg(MVT::SimpleValueType VT) const { |
| 90 | return convReg(BusyRegs[REG_OFFSET_SCRATCH], VT); |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 91 | } |
| 92 | |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 93 | void AddBusyReg(unsigned Reg) { |
| 94 | if (Reg != X86::NoRegister) |
| 95 | BusyRegs.push_back(convReg(Reg, MVT::i64)); |
| 96 | } |
| 97 | |
| 98 | void AddBusyRegs(const X86Operand &Op) { |
| 99 | AddBusyReg(Op.getMemBaseReg()); |
| 100 | AddBusyReg(Op.getMemIndexReg()); |
| 101 | } |
| 102 | |
| 103 | unsigned ChooseFrameReg(MVT::SimpleValueType VT) const { |
| 104 | static const unsigned Candidates[] = { X86::RBP, X86::RAX, X86::RBX, |
| 105 | X86::RCX, X86::RDX, X86::RDI, |
| 106 | X86::RSI }; |
| 107 | for (unsigned Reg : Candidates) { |
| 108 | if (!std::count(BusyRegs.begin(), BusyRegs.end(), Reg)) |
| 109 | return convReg(Reg, VT); |
| 110 | } |
| 111 | return X86::NoRegister; |
| 112 | } |
| 113 | |
| 114 | private: |
| 115 | unsigned convReg(unsigned Reg, MVT::SimpleValueType VT) const { |
| 116 | return Reg == X86::NoRegister ? Reg : getX86SubSuperRegister(Reg, VT); |
| 117 | } |
| 118 | |
| 119 | std::vector<unsigned> BusyRegs; |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 120 | }; |
| 121 | |
Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 122 | X86AddressSanitizer(const MCSubtargetInfo &STI) |
Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 123 | : X86AsmInstrumentation(STI), RepPrefix(false), OrigSPOffset(0) {} |
| 124 | |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 125 | virtual ~X86AddressSanitizer() {} |
| 126 | |
| 127 | // X86AsmInstrumentation implementation: |
Evgeniy Stepanov | 4d04f66 | 2014-08-27 11:10:54 +0000 | [diff] [blame] | 128 | virtual void InstrumentAndEmitInstruction(const MCInst &Inst, |
| 129 | OperandVector &Operands, |
| 130 | MCContext &Ctx, |
| 131 | const MCInstrInfo &MII, |
| 132 | MCStreamer &Out) override { |
Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 133 | InstrumentMOVS(Inst, Operands, Ctx, MII, Out); |
Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 134 | if (RepPrefix) |
| 135 | EmitInstruction(Out, MCInstBuilder(X86::REP_PREFIX)); |
Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 136 | |
Evgeniy Stepanov | f4a3699 | 2014-04-24 13:29:34 +0000 | [diff] [blame] | 137 | InstrumentMOV(Inst, Operands, Ctx, MII, Out); |
Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 138 | |
| 139 | RepPrefix = (Inst.getOpcode() == X86::REP_PREFIX); |
Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 140 | if (!RepPrefix) |
| 141 | EmitInstruction(Out, Inst); |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 142 | } |
| 143 | |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 144 | // Adjusts up stack and saves all registers used in instrumentation. |
| 145 | virtual void InstrumentMemOperandPrologue(const RegisterContext &RegCtx, |
| 146 | MCContext &Ctx, |
| 147 | MCStreamer &Out) = 0; |
| 148 | |
| 149 | // Restores all registers used in instrumentation and adjusts stack. |
| 150 | virtual void InstrumentMemOperandEpilogue(const RegisterContext &RegCtx, |
| 151 | MCContext &Ctx, |
| 152 | MCStreamer &Out) = 0; |
| 153 | |
| 154 | virtual void InstrumentMemOperandSmall(X86Operand &Op, unsigned AccessSize, |
| 155 | bool IsWrite, |
| 156 | const RegisterContext &RegCtx, |
| 157 | MCContext &Ctx, MCStreamer &Out) = 0; |
| 158 | virtual void InstrumentMemOperandLarge(X86Operand &Op, unsigned AccessSize, |
| 159 | bool IsWrite, |
| 160 | const RegisterContext &RegCtx, |
| 161 | MCContext &Ctx, MCStreamer &Out) = 0; |
| 162 | |
Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 163 | virtual void InstrumentMOVSImpl(unsigned AccessSize, MCContext &Ctx, |
| 164 | MCStreamer &Out) = 0; |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 165 | |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 166 | void InstrumentMemOperand(X86Operand &Op, unsigned AccessSize, bool IsWrite, |
| 167 | const RegisterContext &RegCtx, MCContext &Ctx, |
| 168 | MCStreamer &Out); |
Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 169 | void InstrumentMOVSBase(unsigned DstReg, unsigned SrcReg, unsigned CntReg, |
| 170 | unsigned AccessSize, MCContext &Ctx, MCStreamer &Out); |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 171 | |
Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 172 | void InstrumentMOVS(const MCInst &Inst, OperandVector &Operands, |
| 173 | MCContext &Ctx, const MCInstrInfo &MII, MCStreamer &Out); |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 174 | void InstrumentMOV(const MCInst &Inst, OperandVector &Operands, |
Evgeniy Stepanov | f4a3699 | 2014-04-24 13:29:34 +0000 | [diff] [blame] | 175 | MCContext &Ctx, const MCInstrInfo &MII, MCStreamer &Out); |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 176 | |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 177 | protected: |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 178 | void EmitLabel(MCStreamer &Out, MCSymbol *Label) { Out.EmitLabel(Label); } |
| 179 | |
Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 180 | void EmitLEA(X86Operand &Op, MVT::SimpleValueType VT, unsigned Reg, |
| 181 | MCStreamer &Out) { |
| 182 | assert(VT == MVT::i32 || VT == MVT::i64); |
| 183 | MCInst Inst; |
| 184 | Inst.setOpcode(VT == MVT::i32 ? X86::LEA32r : X86::LEA64r); |
| 185 | Inst.addOperand(MCOperand::CreateReg(getX86SubSuperRegister(Reg, VT))); |
| 186 | Op.addMemOperands(Inst, 5); |
| 187 | EmitInstruction(Out, Inst); |
| 188 | } |
| 189 | |
| 190 | void ComputeMemOperandAddress(X86Operand &Op, MVT::SimpleValueType VT, |
| 191 | unsigned Reg, MCContext &Ctx, MCStreamer &Out); |
| 192 | |
| 193 | // Creates new memory operand with Displacement added to an original |
| 194 | // displacement. Residue will contain a residue which could happen when the |
| 195 | // total displacement exceeds 32-bit limitation. |
| 196 | std::unique_ptr<X86Operand> AddDisplacement(X86Operand &Op, |
| 197 | int64_t Displacement, |
| 198 | MCContext &Ctx, int64_t *Residue); |
| 199 | |
Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 200 | // True when previous instruction was actually REP prefix. |
| 201 | bool RepPrefix; |
Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 202 | |
| 203 | // Offset from the original SP register. |
| 204 | int64_t OrigSPOffset; |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 205 | }; |
| 206 | |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 207 | void X86AddressSanitizer::InstrumentMemOperand( |
| 208 | X86Operand &Op, unsigned AccessSize, bool IsWrite, |
| 209 | const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) { |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 210 | assert(Op.isMem() && "Op should be a memory operand."); |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 211 | assert((AccessSize & (AccessSize - 1)) == 0 && AccessSize <= 16 && |
| 212 | "AccessSize should be a power of two, less or equal than 16."); |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 213 | // FIXME: take into account load/store alignment. |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 214 | if (IsSmallMemAccess(AccessSize)) |
| 215 | InstrumentMemOperandSmall(Op, AccessSize, IsWrite, RegCtx, Ctx, Out); |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 216 | else |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 217 | InstrumentMemOperandLarge(Op, AccessSize, IsWrite, RegCtx, Ctx, Out); |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 218 | } |
| 219 | |
Evgeniy Stepanov | 4d04f66 | 2014-08-27 11:10:54 +0000 | [diff] [blame] | 220 | void X86AddressSanitizer::InstrumentMOVSBase(unsigned DstReg, unsigned SrcReg, |
| 221 | unsigned CntReg, |
| 222 | unsigned AccessSize, |
| 223 | MCContext &Ctx, MCStreamer &Out) { |
Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 224 | // FIXME: check whole ranges [DstReg .. DstReg + AccessSize * (CntReg - 1)] |
| 225 | // and [SrcReg .. SrcReg + AccessSize * (CntReg - 1)]. |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 226 | RegisterContext RegCtx(X86::RDX /* AddressReg */, X86::RAX /* ShadowReg */, |
| 227 | IsSmallMemAccess(AccessSize) |
| 228 | ? X86::RBX |
| 229 | : X86::NoRegister /* ScratchReg */); |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 230 | RegCtx.AddBusyReg(DstReg); |
| 231 | RegCtx.AddBusyReg(SrcReg); |
| 232 | RegCtx.AddBusyReg(CntReg); |
Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 233 | |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 234 | InstrumentMemOperandPrologue(RegCtx, Ctx, Out); |
Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 235 | |
| 236 | // Test (%SrcReg) |
| 237 | { |
| 238 | const MCExpr *Disp = MCConstantExpr::Create(0, Ctx); |
| 239 | std::unique_ptr<X86Operand> Op(X86Operand::CreateMem( |
| 240 | 0, Disp, SrcReg, 0, AccessSize, SMLoc(), SMLoc())); |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 241 | InstrumentMemOperand(*Op, AccessSize, false /* IsWrite */, RegCtx, Ctx, |
| 242 | Out); |
Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 243 | } |
| 244 | |
| 245 | // Test -1(%SrcReg, %CntReg, AccessSize) |
| 246 | { |
| 247 | const MCExpr *Disp = MCConstantExpr::Create(-1, Ctx); |
| 248 | std::unique_ptr<X86Operand> Op(X86Operand::CreateMem( |
| 249 | 0, Disp, SrcReg, CntReg, AccessSize, SMLoc(), SMLoc())); |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 250 | InstrumentMemOperand(*Op, AccessSize, false /* IsWrite */, RegCtx, Ctx, |
| 251 | Out); |
Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 252 | } |
| 253 | |
| 254 | // Test (%DstReg) |
| 255 | { |
| 256 | const MCExpr *Disp = MCConstantExpr::Create(0, Ctx); |
| 257 | std::unique_ptr<X86Operand> Op(X86Operand::CreateMem( |
| 258 | 0, Disp, DstReg, 0, AccessSize, SMLoc(), SMLoc())); |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 259 | InstrumentMemOperand(*Op, AccessSize, true /* IsWrite */, RegCtx, Ctx, Out); |
Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 260 | } |
| 261 | |
| 262 | // Test -1(%DstReg, %CntReg, AccessSize) |
| 263 | { |
| 264 | const MCExpr *Disp = MCConstantExpr::Create(-1, Ctx); |
| 265 | std::unique_ptr<X86Operand> Op(X86Operand::CreateMem( |
| 266 | 0, Disp, DstReg, CntReg, AccessSize, SMLoc(), SMLoc())); |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 267 | InstrumentMemOperand(*Op, AccessSize, true /* IsWrite */, RegCtx, Ctx, Out); |
Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 268 | } |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 269 | |
| 270 | InstrumentMemOperandEpilogue(RegCtx, Ctx, Out); |
Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 271 | } |
| 272 | |
Evgeniy Stepanov | 4d04f66 | 2014-08-27 11:10:54 +0000 | [diff] [blame] | 273 | void X86AddressSanitizer::InstrumentMOVS(const MCInst &Inst, |
| 274 | OperandVector &Operands, |
| 275 | MCContext &Ctx, const MCInstrInfo &MII, |
| 276 | MCStreamer &Out) { |
Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 277 | // Access size in bytes. |
| 278 | unsigned AccessSize = 0; |
| 279 | |
| 280 | switch (Inst.getOpcode()) { |
Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 281 | case X86::MOVSB: |
| 282 | AccessSize = 1; |
| 283 | break; |
| 284 | case X86::MOVSW: |
| 285 | AccessSize = 2; |
| 286 | break; |
| 287 | case X86::MOVSL: |
| 288 | AccessSize = 4; |
| 289 | break; |
| 290 | case X86::MOVSQ: |
| 291 | AccessSize = 8; |
| 292 | break; |
| 293 | default: |
| 294 | return; |
Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 295 | } |
| 296 | |
| 297 | InstrumentMOVSImpl(AccessSize, Ctx, Out); |
| 298 | } |
| 299 | |
Evgeniy Stepanov | 4d04f66 | 2014-08-27 11:10:54 +0000 | [diff] [blame] | 300 | void X86AddressSanitizer::InstrumentMOV(const MCInst &Inst, |
| 301 | OperandVector &Operands, MCContext &Ctx, |
| 302 | const MCInstrInfo &MII, |
| 303 | MCStreamer &Out) { |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 304 | // Access size in bytes. |
| 305 | unsigned AccessSize = 0; |
Evgeniy Stepanov | b6c47a5 | 2014-04-24 09:56:15 +0000 | [diff] [blame] | 306 | |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 307 | switch (Inst.getOpcode()) { |
Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 308 | case X86::MOV8mi: |
| 309 | case X86::MOV8mr: |
| 310 | case X86::MOV8rm: |
| 311 | AccessSize = 1; |
| 312 | break; |
| 313 | case X86::MOV16mi: |
| 314 | case X86::MOV16mr: |
| 315 | case X86::MOV16rm: |
| 316 | AccessSize = 2; |
| 317 | break; |
| 318 | case X86::MOV32mi: |
| 319 | case X86::MOV32mr: |
| 320 | case X86::MOV32rm: |
| 321 | AccessSize = 4; |
| 322 | break; |
| 323 | case X86::MOV64mi32: |
| 324 | case X86::MOV64mr: |
| 325 | case X86::MOV64rm: |
| 326 | AccessSize = 8; |
| 327 | break; |
| 328 | case X86::MOVAPDmr: |
| 329 | case X86::MOVAPSmr: |
| 330 | case X86::MOVAPDrm: |
| 331 | case X86::MOVAPSrm: |
| 332 | AccessSize = 16; |
| 333 | break; |
| 334 | default: |
| 335 | return; |
Evgeniy Stepanov | b6c47a5 | 2014-04-24 09:56:15 +0000 | [diff] [blame] | 336 | } |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 337 | |
Evgeniy Stepanov | f4a3699 | 2014-04-24 13:29:34 +0000 | [diff] [blame] | 338 | const bool IsWrite = MII.get(Inst.getOpcode()).mayStore(); |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 339 | |
Evgeniy Stepanov | b6c47a5 | 2014-04-24 09:56:15 +0000 | [diff] [blame] | 340 | for (unsigned Ix = 0; Ix < Operands.size(); ++Ix) { |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 341 | assert(Operands[Ix]); |
| 342 | MCParsedAsmOperand &Op = *Operands[Ix]; |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 343 | if (Op.isMem()) { |
| 344 | X86Operand &MemOp = static_cast<X86Operand &>(Op); |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 345 | RegisterContext RegCtx( |
| 346 | X86::RDI /* AddressReg */, X86::RAX /* ShadowReg */, |
| 347 | IsSmallMemAccess(AccessSize) ? X86::RCX |
| 348 | : X86::NoRegister /* ScratchReg */); |
| 349 | RegCtx.AddBusyRegs(MemOp); |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 350 | InstrumentMemOperandPrologue(RegCtx, Ctx, Out); |
| 351 | InstrumentMemOperand(MemOp, AccessSize, IsWrite, RegCtx, Ctx, Out); |
| 352 | InstrumentMemOperandEpilogue(RegCtx, Ctx, Out); |
| 353 | } |
Evgeniy Stepanov | b6c47a5 | 2014-04-24 09:56:15 +0000 | [diff] [blame] | 354 | } |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 355 | } |
| 356 | |
Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 357 | void X86AddressSanitizer::ComputeMemOperandAddress(X86Operand &Op, |
| 358 | MVT::SimpleValueType VT, |
| 359 | unsigned Reg, MCContext &Ctx, |
| 360 | MCStreamer &Out) { |
| 361 | int64_t Displacement = 0; |
| 362 | if (IsStackReg(Op.getMemBaseReg())) |
| 363 | Displacement -= OrigSPOffset; |
| 364 | if (IsStackReg(Op.getMemIndexReg())) |
| 365 | Displacement -= OrigSPOffset * Op.getMemScale(); |
| 366 | |
| 367 | assert(Displacement >= 0); |
| 368 | |
| 369 | // Emit Op as is. |
| 370 | if (Displacement == 0) { |
| 371 | EmitLEA(Op, VT, Reg, Out); |
| 372 | return; |
| 373 | } |
| 374 | |
| 375 | int64_t Residue; |
| 376 | std::unique_ptr<X86Operand> NewOp = |
| 377 | AddDisplacement(Op, Displacement, Ctx, &Residue); |
| 378 | EmitLEA(*NewOp, VT, Reg, Out); |
| 379 | |
| 380 | while (Residue != 0) { |
| 381 | const MCConstantExpr *Disp = |
Yuri Gorshenin | ab1b88a | 2014-10-13 11:44:06 +0000 | [diff] [blame] | 382 | MCConstantExpr::Create(ApplyDisplacementBounds(Residue), Ctx); |
Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 383 | std::unique_ptr<X86Operand> DispOp = |
| 384 | X86Operand::CreateMem(0, Disp, Reg, 0, 1, SMLoc(), SMLoc()); |
| 385 | EmitLEA(*DispOp, VT, Reg, Out); |
| 386 | Residue -= Disp->getValue(); |
| 387 | } |
| 388 | } |
| 389 | |
| 390 | std::unique_ptr<X86Operand> |
| 391 | X86AddressSanitizer::AddDisplacement(X86Operand &Op, int64_t Displacement, |
| 392 | MCContext &Ctx, int64_t *Residue) { |
| 393 | assert(Displacement >= 0); |
| 394 | |
| 395 | if (Displacement == 0 || |
| 396 | (Op.getMemDisp() && Op.getMemDisp()->getKind() != MCExpr::Constant)) { |
| 397 | *Residue = Displacement; |
| 398 | return X86Operand::CreateMem(Op.getMemSegReg(), Op.getMemDisp(), |
| 399 | Op.getMemBaseReg(), Op.getMemIndexReg(), |
| 400 | Op.getMemScale(), SMLoc(), SMLoc()); |
| 401 | } |
| 402 | |
| 403 | int64_t OrigDisplacement = |
| 404 | static_cast<const MCConstantExpr *>(Op.getMemDisp())->getValue(); |
Yuri Gorshenin | ab1b88a | 2014-10-13 11:44:06 +0000 | [diff] [blame] | 405 | CheckDisplacementBounds(OrigDisplacement); |
Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 406 | Displacement += OrigDisplacement; |
| 407 | |
Yuri Gorshenin | ab1b88a | 2014-10-13 11:44:06 +0000 | [diff] [blame] | 408 | int64_t NewDisplacement = ApplyDisplacementBounds(Displacement); |
| 409 | CheckDisplacementBounds(NewDisplacement); |
Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 410 | |
| 411 | *Residue = Displacement - NewDisplacement; |
| 412 | const MCExpr *Disp = MCConstantExpr::Create(NewDisplacement, Ctx); |
| 413 | return X86Operand::CreateMem(Op.getMemSegReg(), Disp, Op.getMemBaseReg(), |
| 414 | Op.getMemIndexReg(), Op.getMemScale(), SMLoc(), |
| 415 | SMLoc()); |
| 416 | } |
| 417 | |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 418 | class X86AddressSanitizer32 : public X86AddressSanitizer { |
Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 419 | public: |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 420 | static const long kShadowOffset = 0x20000000; |
| 421 | |
Evgeniy Stepanov | 0a951b7 | 2014-04-23 11:16:03 +0000 | [diff] [blame] | 422 | X86AddressSanitizer32(const MCSubtargetInfo &STI) |
| 423 | : X86AddressSanitizer(STI) {} |
Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 424 | |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 425 | virtual ~X86AddressSanitizer32() {} |
| 426 | |
Yuri Gorshenin | e8c81fd | 2014-10-07 11:03:09 +0000 | [diff] [blame] | 427 | unsigned GetFrameReg(const MCContext &Ctx, MCStreamer &Out) { |
| 428 | unsigned FrameReg = GetFrameRegGeneric(Ctx, Out); |
| 429 | if (FrameReg == X86::NoRegister) |
| 430 | return FrameReg; |
| 431 | return getX86SubSuperRegister(FrameReg, MVT::i32); |
| 432 | } |
| 433 | |
Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 434 | void SpillReg(MCStreamer &Out, unsigned Reg) { |
| 435 | EmitInstruction(Out, MCInstBuilder(X86::PUSH32r).addReg(Reg)); |
| 436 | OrigSPOffset -= 4; |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 437 | } |
| 438 | |
Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 439 | void RestoreReg(MCStreamer &Out, unsigned Reg) { |
| 440 | EmitInstruction(Out, MCInstBuilder(X86::POP32r).addReg(Reg)); |
| 441 | OrigSPOffset += 4; |
| 442 | } |
| 443 | |
| 444 | void StoreFlags(MCStreamer &Out) { |
| 445 | EmitInstruction(Out, MCInstBuilder(X86::PUSHF32)); |
| 446 | OrigSPOffset -= 4; |
| 447 | } |
| 448 | |
| 449 | void RestoreFlags(MCStreamer &Out) { |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 450 | EmitInstruction(Out, MCInstBuilder(X86::POPF32)); |
Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 451 | OrigSPOffset += 4; |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 452 | } |
| 453 | |
| 454 | virtual void InstrumentMemOperandPrologue(const RegisterContext &RegCtx, |
| 455 | MCContext &Ctx, |
| 456 | MCStreamer &Out) override { |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 457 | unsigned LocalFrameReg = RegCtx.ChooseFrameReg(MVT::i32); |
| 458 | assert(LocalFrameReg != X86::NoRegister); |
| 459 | |
Yuri Gorshenin | e8c81fd | 2014-10-07 11:03:09 +0000 | [diff] [blame] | 460 | const MCRegisterInfo *MRI = Ctx.getRegisterInfo(); |
| 461 | unsigned FrameReg = GetFrameReg(Ctx, Out); |
Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 462 | if (MRI && FrameReg != X86::NoRegister) { |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 463 | SpillReg(Out, LocalFrameReg); |
Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 464 | if (FrameReg == X86::ESP) { |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 465 | Out.EmitCFIAdjustCfaOffset(4 /* byte size of the LocalFrameReg */); |
| 466 | Out.EmitCFIRelOffset( |
| 467 | MRI->getDwarfRegNum(LocalFrameReg, true /* IsEH */), 0); |
Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 468 | } |
| 469 | EmitInstruction( |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 470 | Out, |
| 471 | MCInstBuilder(X86::MOV32rr).addReg(LocalFrameReg).addReg(FrameReg)); |
Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 472 | Out.EmitCFIRememberState(); |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 473 | Out.EmitCFIDefCfaRegister( |
| 474 | MRI->getDwarfRegNum(LocalFrameReg, true /* IsEH */)); |
Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 475 | } |
| 476 | |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 477 | SpillReg(Out, RegCtx.AddressReg(MVT::i32)); |
| 478 | SpillReg(Out, RegCtx.ShadowReg(MVT::i32)); |
| 479 | if (RegCtx.ScratchReg(MVT::i32) != X86::NoRegister) |
| 480 | SpillReg(Out, RegCtx.ScratchReg(MVT::i32)); |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 481 | StoreFlags(Out); |
| 482 | } |
| 483 | |
| 484 | virtual void InstrumentMemOperandEpilogue(const RegisterContext &RegCtx, |
| 485 | MCContext &Ctx, |
| 486 | MCStreamer &Out) override { |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 487 | unsigned LocalFrameReg = RegCtx.ChooseFrameReg(MVT::i32); |
| 488 | assert(LocalFrameReg != X86::NoRegister); |
| 489 | |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 490 | RestoreFlags(Out); |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 491 | if (RegCtx.ScratchReg(MVT::i32) != X86::NoRegister) |
| 492 | RestoreReg(Out, RegCtx.ScratchReg(MVT::i32)); |
| 493 | RestoreReg(Out, RegCtx.ShadowReg(MVT::i32)); |
| 494 | RestoreReg(Out, RegCtx.AddressReg(MVT::i32)); |
Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 495 | |
Yuri Gorshenin | e8c81fd | 2014-10-07 11:03:09 +0000 | [diff] [blame] | 496 | unsigned FrameReg = GetFrameReg(Ctx, Out); |
Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 497 | if (Ctx.getRegisterInfo() && FrameReg != X86::NoRegister) { |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 498 | RestoreReg(Out, LocalFrameReg); |
Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 499 | Out.EmitCFIRestoreState(); |
| 500 | if (FrameReg == X86::ESP) |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 501 | Out.EmitCFIAdjustCfaOffset(-4 /* byte size of the LocalFrameReg */); |
Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 502 | } |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 503 | } |
| 504 | |
| 505 | virtual void InstrumentMemOperandSmall(X86Operand &Op, unsigned AccessSize, |
| 506 | bool IsWrite, |
| 507 | const RegisterContext &RegCtx, |
| 508 | MCContext &Ctx, |
| 509 | MCStreamer &Out) override; |
| 510 | virtual void InstrumentMemOperandLarge(X86Operand &Op, unsigned AccessSize, |
| 511 | bool IsWrite, |
| 512 | const RegisterContext &RegCtx, |
| 513 | MCContext &Ctx, |
| 514 | MCStreamer &Out) override; |
Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 515 | virtual void InstrumentMOVSImpl(unsigned AccessSize, MCContext &Ctx, |
| 516 | MCStreamer &Out) override; |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 517 | |
Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 518 | private: |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 519 | void EmitCallAsanReport(unsigned AccessSize, bool IsWrite, MCContext &Ctx, |
| 520 | MCStreamer &Out, const RegisterContext &RegCtx) { |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 521 | EmitInstruction(Out, MCInstBuilder(X86::CLD)); |
| 522 | EmitInstruction(Out, MCInstBuilder(X86::MMX_EMMS)); |
| 523 | |
Evgeniy Stepanov | 4d04f66 | 2014-08-27 11:10:54 +0000 | [diff] [blame] | 524 | EmitInstruction(Out, MCInstBuilder(X86::AND64ri8) |
| 525 | .addReg(X86::ESP) |
| 526 | .addReg(X86::ESP) |
| 527 | .addImm(-16)); |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 528 | EmitInstruction( |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 529 | Out, MCInstBuilder(X86::PUSH32r).addReg(RegCtx.AddressReg(MVT::i32))); |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 530 | |
Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 531 | const std::string &Fn = FuncName(AccessSize, IsWrite); |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 532 | MCSymbol *FnSym = Ctx.GetOrCreateSymbol(StringRef(Fn)); |
| 533 | const MCSymbolRefExpr *FnExpr = |
| 534 | MCSymbolRefExpr::Create(FnSym, MCSymbolRefExpr::VK_PLT, Ctx); |
| 535 | EmitInstruction(Out, MCInstBuilder(X86::CALLpcrel32).addExpr(FnExpr)); |
| 536 | } |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 537 | }; |
| 538 | |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 539 | void X86AddressSanitizer32::InstrumentMemOperandSmall( |
| 540 | X86Operand &Op, unsigned AccessSize, bool IsWrite, |
| 541 | const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) { |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 542 | unsigned AddressRegI32 = RegCtx.AddressReg(MVT::i32); |
| 543 | unsigned ShadowRegI32 = RegCtx.ShadowReg(MVT::i32); |
| 544 | unsigned ShadowRegI8 = RegCtx.ShadowReg(MVT::i8); |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 545 | |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 546 | assert(RegCtx.ScratchReg(MVT::i32) != X86::NoRegister); |
| 547 | unsigned ScratchRegI32 = RegCtx.ScratchReg(MVT::i32); |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 548 | |
Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 549 | ComputeMemOperandAddress(Op, MVT::i32, AddressRegI32, Ctx, Out); |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 550 | |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 551 | EmitInstruction(Out, MCInstBuilder(X86::MOV32rr).addReg(ShadowRegI32).addReg( |
| 552 | AddressRegI32)); |
| 553 | EmitInstruction(Out, MCInstBuilder(X86::SHR32ri) |
| 554 | .addReg(ShadowRegI32) |
| 555 | .addReg(ShadowRegI32) |
| 556 | .addImm(3)); |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 557 | |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 558 | { |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 559 | MCInst Inst; |
| 560 | Inst.setOpcode(X86::MOV8rm); |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 561 | Inst.addOperand(MCOperand::CreateReg(ShadowRegI8)); |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 562 | const MCExpr *Disp = MCConstantExpr::Create(kShadowOffset, Ctx); |
| 563 | std::unique_ptr<X86Operand> Op( |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 564 | X86Operand::CreateMem(0, Disp, ShadowRegI32, 0, 1, SMLoc(), SMLoc())); |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 565 | Op->addMemOperands(Inst, 5); |
| 566 | EmitInstruction(Out, Inst); |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 567 | } |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 568 | |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 569 | EmitInstruction( |
| 570 | Out, MCInstBuilder(X86::TEST8rr).addReg(ShadowRegI8).addReg(ShadowRegI8)); |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 571 | MCSymbol *DoneSym = Ctx.CreateTempSymbol(); |
| 572 | const MCExpr *DoneExpr = MCSymbolRefExpr::Create(DoneSym, Ctx); |
| 573 | EmitInstruction(Out, MCInstBuilder(X86::JE_4).addExpr(DoneExpr)); |
| 574 | |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 575 | EmitInstruction(Out, MCInstBuilder(X86::MOV32rr).addReg(ScratchRegI32).addReg( |
| 576 | AddressRegI32)); |
| 577 | EmitInstruction(Out, MCInstBuilder(X86::AND32ri) |
| 578 | .addReg(ScratchRegI32) |
| 579 | .addReg(ScratchRegI32) |
| 580 | .addImm(7)); |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 581 | |
| 582 | switch (AccessSize) { |
Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 583 | case 1: |
| 584 | break; |
| 585 | case 2: { |
Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 586 | const MCExpr *Disp = MCConstantExpr::Create(1, Ctx); |
| 587 | std::unique_ptr<X86Operand> Op( |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 588 | X86Operand::CreateMem(0, Disp, ScratchRegI32, 0, 1, SMLoc(), SMLoc())); |
Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 589 | EmitLEA(*Op, MVT::i32, ScratchRegI32, Out); |
Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 590 | break; |
| 591 | } |
| 592 | case 4: |
| 593 | EmitInstruction(Out, MCInstBuilder(X86::ADD32ri8) |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 594 | .addReg(ScratchRegI32) |
| 595 | .addReg(ScratchRegI32) |
Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 596 | .addImm(3)); |
| 597 | break; |
| 598 | default: |
| 599 | assert(false && "Incorrect access size"); |
| 600 | break; |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 601 | } |
| 602 | |
| 603 | EmitInstruction( |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 604 | Out, |
| 605 | MCInstBuilder(X86::MOVSX32rr8).addReg(ShadowRegI32).addReg(ShadowRegI8)); |
| 606 | EmitInstruction(Out, MCInstBuilder(X86::CMP32rr).addReg(ScratchRegI32).addReg( |
| 607 | ShadowRegI32)); |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 608 | EmitInstruction(Out, MCInstBuilder(X86::JL_4).addExpr(DoneExpr)); |
| 609 | |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 610 | EmitCallAsanReport(AccessSize, IsWrite, Ctx, Out, RegCtx); |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 611 | EmitLabel(Out, DoneSym); |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 612 | } |
| 613 | |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 614 | void X86AddressSanitizer32::InstrumentMemOperandLarge( |
| 615 | X86Operand &Op, unsigned AccessSize, bool IsWrite, |
| 616 | const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) { |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 617 | unsigned AddressRegI32 = RegCtx.AddressReg(MVT::i32); |
| 618 | unsigned ShadowRegI32 = RegCtx.ShadowReg(MVT::i32); |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 619 | |
Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 620 | ComputeMemOperandAddress(Op, MVT::i32, AddressRegI32, Ctx, Out); |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 621 | |
| 622 | EmitInstruction(Out, MCInstBuilder(X86::MOV32rr).addReg(ShadowRegI32).addReg( |
| 623 | AddressRegI32)); |
| 624 | EmitInstruction(Out, MCInstBuilder(X86::SHR32ri) |
| 625 | .addReg(ShadowRegI32) |
| 626 | .addReg(ShadowRegI32) |
| 627 | .addImm(3)); |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 628 | { |
| 629 | MCInst Inst; |
| 630 | switch (AccessSize) { |
Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 631 | case 8: |
| 632 | Inst.setOpcode(X86::CMP8mi); |
| 633 | break; |
| 634 | case 16: |
| 635 | Inst.setOpcode(X86::CMP16mi); |
| 636 | break; |
| 637 | default: |
| 638 | assert(false && "Incorrect access size"); |
| 639 | break; |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 640 | } |
| 641 | const MCExpr *Disp = MCConstantExpr::Create(kShadowOffset, Ctx); |
| 642 | std::unique_ptr<X86Operand> Op( |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 643 | X86Operand::CreateMem(0, Disp, ShadowRegI32, 0, 1, SMLoc(), SMLoc())); |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 644 | Op->addMemOperands(Inst, 5); |
| 645 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 646 | EmitInstruction(Out, Inst); |
| 647 | } |
| 648 | MCSymbol *DoneSym = Ctx.CreateTempSymbol(); |
| 649 | const MCExpr *DoneExpr = MCSymbolRefExpr::Create(DoneSym, Ctx); |
| 650 | EmitInstruction(Out, MCInstBuilder(X86::JE_4).addExpr(DoneExpr)); |
| 651 | |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 652 | EmitCallAsanReport(AccessSize, IsWrite, Ctx, Out, RegCtx); |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 653 | EmitLabel(Out, DoneSym); |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 654 | } |
| 655 | |
Evgeniy Stepanov | 4d04f66 | 2014-08-27 11:10:54 +0000 | [diff] [blame] | 656 | void X86AddressSanitizer32::InstrumentMOVSImpl(unsigned AccessSize, |
| 657 | MCContext &Ctx, |
| 658 | MCStreamer &Out) { |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 659 | StoreFlags(Out); |
Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 660 | |
| 661 | // No need to test when ECX is equals to zero. |
| 662 | MCSymbol *DoneSym = Ctx.CreateTempSymbol(); |
| 663 | const MCExpr *DoneExpr = MCSymbolRefExpr::Create(DoneSym, Ctx); |
| 664 | EmitInstruction( |
| 665 | Out, MCInstBuilder(X86::TEST32rr).addReg(X86::ECX).addReg(X86::ECX)); |
| 666 | EmitInstruction(Out, MCInstBuilder(X86::JE_4).addExpr(DoneExpr)); |
| 667 | |
| 668 | // Instrument first and last elements in src and dst range. |
| 669 | InstrumentMOVSBase(X86::EDI /* DstReg */, X86::ESI /* SrcReg */, |
| 670 | X86::ECX /* CntReg */, AccessSize, Ctx, Out); |
| 671 | |
| 672 | EmitLabel(Out, DoneSym); |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 673 | RestoreFlags(Out); |
Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 674 | } |
| 675 | |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 676 | class X86AddressSanitizer64 : public X86AddressSanitizer { |
Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 677 | public: |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 678 | static const long kShadowOffset = 0x7fff8000; |
| 679 | |
Evgeniy Stepanov | 0a951b7 | 2014-04-23 11:16:03 +0000 | [diff] [blame] | 680 | X86AddressSanitizer64(const MCSubtargetInfo &STI) |
| 681 | : X86AddressSanitizer(STI) {} |
Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 682 | |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 683 | virtual ~X86AddressSanitizer64() {} |
| 684 | |
Yuri Gorshenin | e8c81fd | 2014-10-07 11:03:09 +0000 | [diff] [blame] | 685 | unsigned GetFrameReg(const MCContext &Ctx, MCStreamer &Out) { |
| 686 | unsigned FrameReg = GetFrameRegGeneric(Ctx, Out); |
| 687 | if (FrameReg == X86::NoRegister) |
| 688 | return FrameReg; |
| 689 | return getX86SubSuperRegister(FrameReg, MVT::i64); |
| 690 | } |
| 691 | |
Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 692 | void SpillReg(MCStreamer &Out, unsigned Reg) { |
| 693 | EmitInstruction(Out, MCInstBuilder(X86::PUSH64r).addReg(Reg)); |
| 694 | OrigSPOffset -= 8; |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 695 | } |
| 696 | |
Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 697 | void RestoreReg(MCStreamer &Out, unsigned Reg) { |
| 698 | EmitInstruction(Out, MCInstBuilder(X86::POP64r).addReg(Reg)); |
| 699 | OrigSPOffset += 8; |
| 700 | } |
| 701 | |
| 702 | void StoreFlags(MCStreamer &Out) { |
| 703 | EmitInstruction(Out, MCInstBuilder(X86::PUSHF64)); |
| 704 | OrigSPOffset -= 8; |
| 705 | } |
| 706 | |
| 707 | void RestoreFlags(MCStreamer &Out) { |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 708 | EmitInstruction(Out, MCInstBuilder(X86::POPF64)); |
Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 709 | OrigSPOffset += 8; |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 710 | } |
| 711 | |
| 712 | virtual void InstrumentMemOperandPrologue(const RegisterContext &RegCtx, |
| 713 | MCContext &Ctx, |
| 714 | MCStreamer &Out) override { |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 715 | unsigned LocalFrameReg = RegCtx.ChooseFrameReg(MVT::i64); |
| 716 | assert(LocalFrameReg != X86::NoRegister); |
| 717 | |
Yuri Gorshenin | e8c81fd | 2014-10-07 11:03:09 +0000 | [diff] [blame] | 718 | const MCRegisterInfo *MRI = Ctx.getRegisterInfo(); |
| 719 | unsigned FrameReg = GetFrameReg(Ctx, Out); |
| 720 | if (MRI && FrameReg != X86::NoRegister) { |
Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 721 | SpillReg(Out, X86::RBP); |
Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 722 | if (FrameReg == X86::RSP) { |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 723 | Out.EmitCFIAdjustCfaOffset(8 /* byte size of the LocalFrameReg */); |
| 724 | Out.EmitCFIRelOffset( |
| 725 | MRI->getDwarfRegNum(LocalFrameReg, true /* IsEH */), 0); |
Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 726 | } |
| 727 | EmitInstruction( |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 728 | Out, |
| 729 | MCInstBuilder(X86::MOV64rr).addReg(LocalFrameReg).addReg(FrameReg)); |
Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 730 | Out.EmitCFIRememberState(); |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 731 | Out.EmitCFIDefCfaRegister( |
| 732 | MRI->getDwarfRegNum(LocalFrameReg, true /* IsEH */)); |
Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 733 | } |
| 734 | |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 735 | EmitAdjustRSP(Ctx, Out, -128); |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 736 | SpillReg(Out, RegCtx.ShadowReg(MVT::i64)); |
| 737 | SpillReg(Out, RegCtx.AddressReg(MVT::i64)); |
| 738 | if (RegCtx.ScratchReg(MVT::i64) != X86::NoRegister) |
| 739 | SpillReg(Out, RegCtx.ScratchReg(MVT::i64)); |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 740 | StoreFlags(Out); |
| 741 | } |
| 742 | |
| 743 | virtual void InstrumentMemOperandEpilogue(const RegisterContext &RegCtx, |
| 744 | MCContext &Ctx, |
| 745 | MCStreamer &Out) override { |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 746 | unsigned LocalFrameReg = RegCtx.ChooseFrameReg(MVT::i64); |
| 747 | assert(LocalFrameReg != X86::NoRegister); |
| 748 | |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 749 | RestoreFlags(Out); |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 750 | if (RegCtx.ScratchReg(MVT::i64) != X86::NoRegister) |
| 751 | RestoreReg(Out, RegCtx.ScratchReg(MVT::i64)); |
| 752 | RestoreReg(Out, RegCtx.AddressReg(MVT::i64)); |
| 753 | RestoreReg(Out, RegCtx.ShadowReg(MVT::i64)); |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 754 | EmitAdjustRSP(Ctx, Out, 128); |
Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 755 | |
Yuri Gorshenin | e8c81fd | 2014-10-07 11:03:09 +0000 | [diff] [blame] | 756 | unsigned FrameReg = GetFrameReg(Ctx, Out); |
Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 757 | if (Ctx.getRegisterInfo() && FrameReg != X86::NoRegister) { |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 758 | RestoreReg(Out, LocalFrameReg); |
Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 759 | Out.EmitCFIRestoreState(); |
| 760 | if (FrameReg == X86::RSP) |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 761 | Out.EmitCFIAdjustCfaOffset(-8 /* byte size of the LocalFrameReg */); |
Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 762 | } |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 763 | } |
| 764 | |
| 765 | virtual void InstrumentMemOperandSmall(X86Operand &Op, unsigned AccessSize, |
| 766 | bool IsWrite, |
| 767 | const RegisterContext &RegCtx, |
| 768 | MCContext &Ctx, |
| 769 | MCStreamer &Out) override; |
| 770 | virtual void InstrumentMemOperandLarge(X86Operand &Op, unsigned AccessSize, |
| 771 | bool IsWrite, |
| 772 | const RegisterContext &RegCtx, |
| 773 | MCContext &Ctx, |
| 774 | MCStreamer &Out) override; |
Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 775 | virtual void InstrumentMOVSImpl(unsigned AccessSize, MCContext &Ctx, |
| 776 | MCStreamer &Out) override; |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 777 | |
Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 778 | private: |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 779 | void EmitAdjustRSP(MCContext &Ctx, MCStreamer &Out, long Offset) { |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 780 | const MCExpr *Disp = MCConstantExpr::Create(Offset, Ctx); |
Benjamin Kramer | 8bbadc0 | 2014-05-09 09:48:03 +0000 | [diff] [blame] | 781 | std::unique_ptr<X86Operand> Op( |
| 782 | X86Operand::CreateMem(0, Disp, X86::RSP, 0, 1, SMLoc(), SMLoc())); |
Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 783 | EmitLEA(*Op, MVT::i64, X86::RSP, Out); |
| 784 | OrigSPOffset += Offset; |
Evgeniy Stepanov | 9661ec0 | 2014-05-08 09:55:24 +0000 | [diff] [blame] | 785 | } |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 786 | |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 787 | void EmitCallAsanReport(unsigned AccessSize, bool IsWrite, MCContext &Ctx, |
| 788 | MCStreamer &Out, const RegisterContext &RegCtx) { |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 789 | EmitInstruction(Out, MCInstBuilder(X86::CLD)); |
| 790 | EmitInstruction(Out, MCInstBuilder(X86::MMX_EMMS)); |
| 791 | |
Evgeniy Stepanov | 4d04f66 | 2014-08-27 11:10:54 +0000 | [diff] [blame] | 792 | EmitInstruction(Out, MCInstBuilder(X86::AND64ri8) |
| 793 | .addReg(X86::RSP) |
| 794 | .addReg(X86::RSP) |
| 795 | .addImm(-16)); |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 796 | |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 797 | if (RegCtx.AddressReg(MVT::i64) != X86::RDI) { |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 798 | EmitInstruction(Out, MCInstBuilder(X86::MOV64rr).addReg(X86::RDI).addReg( |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 799 | RegCtx.AddressReg(MVT::i64))); |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 800 | } |
Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 801 | const std::string &Fn = FuncName(AccessSize, IsWrite); |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 802 | MCSymbol *FnSym = Ctx.GetOrCreateSymbol(StringRef(Fn)); |
| 803 | const MCSymbolRefExpr *FnExpr = |
| 804 | MCSymbolRefExpr::Create(FnSym, MCSymbolRefExpr::VK_PLT, Ctx); |
| 805 | EmitInstruction(Out, MCInstBuilder(X86::CALL64pcrel32).addExpr(FnExpr)); |
| 806 | } |
| 807 | }; |
| 808 | |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 809 | void X86AddressSanitizer64::InstrumentMemOperandSmall( |
| 810 | X86Operand &Op, unsigned AccessSize, bool IsWrite, |
| 811 | const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) { |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 812 | unsigned AddressRegI64 = RegCtx.AddressReg(MVT::i64); |
| 813 | unsigned AddressRegI32 = RegCtx.AddressReg(MVT::i32); |
| 814 | unsigned ShadowRegI64 = RegCtx.ShadowReg(MVT::i64); |
| 815 | unsigned ShadowRegI32 = RegCtx.ShadowReg(MVT::i32); |
| 816 | unsigned ShadowRegI8 = RegCtx.ShadowReg(MVT::i8); |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 817 | |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 818 | assert(RegCtx.ScratchReg(MVT::i32) != X86::NoRegister); |
| 819 | unsigned ScratchRegI32 = RegCtx.ScratchReg(MVT::i32); |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 820 | |
Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 821 | ComputeMemOperandAddress(Op, MVT::i64, AddressRegI64, Ctx, Out); |
| 822 | |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 823 | EmitInstruction(Out, MCInstBuilder(X86::MOV64rr).addReg(ShadowRegI64).addReg( |
| 824 | AddressRegI64)); |
| 825 | EmitInstruction(Out, MCInstBuilder(X86::SHR64ri) |
| 826 | .addReg(ShadowRegI64) |
| 827 | .addReg(ShadowRegI64) |
| 828 | .addImm(3)); |
Evgeniy Stepanov | 9661ec0 | 2014-05-08 09:55:24 +0000 | [diff] [blame] | 829 | { |
| 830 | MCInst Inst; |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 831 | Inst.setOpcode(X86::MOV8rm); |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 832 | Inst.addOperand(MCOperand::CreateReg(ShadowRegI8)); |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 833 | const MCExpr *Disp = MCConstantExpr::Create(kShadowOffset, Ctx); |
Benjamin Kramer | 8bbadc0 | 2014-05-09 09:48:03 +0000 | [diff] [blame] | 834 | std::unique_ptr<X86Operand> Op( |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 835 | X86Operand::CreateMem(0, Disp, ShadowRegI64, 0, 1, SMLoc(), SMLoc())); |
Evgeniy Stepanov | 9661ec0 | 2014-05-08 09:55:24 +0000 | [diff] [blame] | 836 | Op->addMemOperands(Inst, 5); |
| 837 | EmitInstruction(Out, Inst); |
| 838 | } |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 839 | |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 840 | EmitInstruction( |
| 841 | Out, MCInstBuilder(X86::TEST8rr).addReg(ShadowRegI8).addReg(ShadowRegI8)); |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 842 | MCSymbol *DoneSym = Ctx.CreateTempSymbol(); |
| 843 | const MCExpr *DoneExpr = MCSymbolRefExpr::Create(DoneSym, Ctx); |
| 844 | EmitInstruction(Out, MCInstBuilder(X86::JE_4).addExpr(DoneExpr)); |
| 845 | |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 846 | EmitInstruction(Out, MCInstBuilder(X86::MOV32rr).addReg(ScratchRegI32).addReg( |
| 847 | AddressRegI32)); |
| 848 | EmitInstruction(Out, MCInstBuilder(X86::AND32ri) |
| 849 | .addReg(ScratchRegI32) |
| 850 | .addReg(ScratchRegI32) |
| 851 | .addImm(7)); |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 852 | |
| 853 | switch (AccessSize) { |
Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 854 | case 1: |
| 855 | break; |
| 856 | case 2: { |
Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 857 | const MCExpr *Disp = MCConstantExpr::Create(1, Ctx); |
| 858 | std::unique_ptr<X86Operand> Op( |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 859 | X86Operand::CreateMem(0, Disp, ScratchRegI32, 0, 1, SMLoc(), SMLoc())); |
Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 860 | EmitLEA(*Op, MVT::i32, ScratchRegI32, Out); |
Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 861 | break; |
| 862 | } |
| 863 | case 4: |
| 864 | EmitInstruction(Out, MCInstBuilder(X86::ADD32ri8) |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 865 | .addReg(ScratchRegI32) |
| 866 | .addReg(ScratchRegI32) |
Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 867 | .addImm(3)); |
| 868 | break; |
| 869 | default: |
| 870 | assert(false && "Incorrect access size"); |
| 871 | break; |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 872 | } |
| 873 | |
| 874 | EmitInstruction( |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 875 | Out, |
| 876 | MCInstBuilder(X86::MOVSX32rr8).addReg(ShadowRegI32).addReg(ShadowRegI8)); |
| 877 | EmitInstruction(Out, MCInstBuilder(X86::CMP32rr).addReg(ScratchRegI32).addReg( |
| 878 | ShadowRegI32)); |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 879 | EmitInstruction(Out, MCInstBuilder(X86::JL_4).addExpr(DoneExpr)); |
| 880 | |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 881 | EmitCallAsanReport(AccessSize, IsWrite, Ctx, Out, RegCtx); |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 882 | EmitLabel(Out, DoneSym); |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 883 | } |
| 884 | |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 885 | void X86AddressSanitizer64::InstrumentMemOperandLarge( |
| 886 | X86Operand &Op, unsigned AccessSize, bool IsWrite, |
| 887 | const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) { |
Yuri Gorshenin | 171eb8d | 2014-10-21 10:22:27 +0000 | [diff] [blame] | 888 | unsigned AddressRegI64 = RegCtx.AddressReg(MVT::i64); |
| 889 | unsigned ShadowRegI64 = RegCtx.ShadowReg(MVT::i64); |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 890 | |
Yuri Gorshenin | 46853b5 | 2014-10-13 09:37:47 +0000 | [diff] [blame] | 891 | ComputeMemOperandAddress(Op, MVT::i64, AddressRegI64, Ctx, Out); |
| 892 | |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 893 | EmitInstruction(Out, MCInstBuilder(X86::MOV64rr).addReg(ShadowRegI64).addReg( |
| 894 | AddressRegI64)); |
| 895 | EmitInstruction(Out, MCInstBuilder(X86::SHR64ri) |
| 896 | .addReg(ShadowRegI64) |
| 897 | .addReg(ShadowRegI64) |
| 898 | .addImm(3)); |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 899 | { |
| 900 | MCInst Inst; |
| 901 | switch (AccessSize) { |
Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 902 | case 8: |
| 903 | Inst.setOpcode(X86::CMP8mi); |
| 904 | break; |
| 905 | case 16: |
| 906 | Inst.setOpcode(X86::CMP16mi); |
| 907 | break; |
| 908 | default: |
| 909 | assert(false && "Incorrect access size"); |
| 910 | break; |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 911 | } |
| 912 | const MCExpr *Disp = MCConstantExpr::Create(kShadowOffset, Ctx); |
| 913 | std::unique_ptr<X86Operand> Op( |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 914 | X86Operand::CreateMem(0, Disp, ShadowRegI64, 0, 1, SMLoc(), SMLoc())); |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 915 | Op->addMemOperands(Inst, 5); |
| 916 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 917 | EmitInstruction(Out, Inst); |
| 918 | } |
| 919 | |
| 920 | MCSymbol *DoneSym = Ctx.CreateTempSymbol(); |
| 921 | const MCExpr *DoneExpr = MCSymbolRefExpr::Create(DoneSym, Ctx); |
| 922 | EmitInstruction(Out, MCInstBuilder(X86::JE_4).addExpr(DoneExpr)); |
| 923 | |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 924 | EmitCallAsanReport(AccessSize, IsWrite, Ctx, Out, RegCtx); |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 925 | EmitLabel(Out, DoneSym); |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 926 | } |
| 927 | |
Evgeniy Stepanov | 4d04f66 | 2014-08-27 11:10:54 +0000 | [diff] [blame] | 928 | void X86AddressSanitizer64::InstrumentMOVSImpl(unsigned AccessSize, |
| 929 | MCContext &Ctx, |
| 930 | MCStreamer &Out) { |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 931 | StoreFlags(Out); |
Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 932 | |
| 933 | // No need to test when RCX is equals to zero. |
| 934 | MCSymbol *DoneSym = Ctx.CreateTempSymbol(); |
| 935 | const MCExpr *DoneExpr = MCSymbolRefExpr::Create(DoneSym, Ctx); |
| 936 | EmitInstruction( |
| 937 | Out, MCInstBuilder(X86::TEST64rr).addReg(X86::RCX).addReg(X86::RCX)); |
| 938 | EmitInstruction(Out, MCInstBuilder(X86::JE_4).addExpr(DoneExpr)); |
| 939 | |
| 940 | // Instrument first and last elements in src and dst range. |
| 941 | InstrumentMOVSBase(X86::RDI /* DstReg */, X86::RSI /* SrcReg */, |
| 942 | X86::RCX /* CntReg */, AccessSize, Ctx, Out); |
| 943 | |
| 944 | EmitLabel(Out, DoneSym); |
Yuri Gorshenin | c107d14 | 2014-09-01 12:51:00 +0000 | [diff] [blame] | 945 | RestoreFlags(Out); |
Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 946 | } |
| 947 | |
Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 948 | } // End anonymous namespace |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 949 | |
Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 950 | X86AsmInstrumentation::X86AsmInstrumentation(const MCSubtargetInfo &STI) |
Yuri Gorshenin | e8c81fd | 2014-10-07 11:03:09 +0000 | [diff] [blame] | 951 | : STI(STI), InitialFrameReg(0) {} |
Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 952 | |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 953 | X86AsmInstrumentation::~X86AsmInstrumentation() {} |
| 954 | |
Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 955 | void X86AsmInstrumentation::InstrumentAndEmitInstruction( |
Evgeniy Stepanov | 6fa6c67 | 2014-07-07 13:57:37 +0000 | [diff] [blame] | 956 | const MCInst &Inst, OperandVector &Operands, MCContext &Ctx, |
Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 957 | const MCInstrInfo &MII, MCStreamer &Out) { |
| 958 | EmitInstruction(Out, Inst); |
| 959 | } |
| 960 | |
| 961 | void X86AsmInstrumentation::EmitInstruction(MCStreamer &Out, |
| 962 | const MCInst &Inst) { |
| 963 | Out.EmitInstruction(Inst, STI); |
| 964 | } |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 965 | |
Yuri Gorshenin | e8c81fd | 2014-10-07 11:03:09 +0000 | [diff] [blame] | 966 | unsigned X86AsmInstrumentation::GetFrameRegGeneric(const MCContext &Ctx, |
| 967 | MCStreamer &Out) { |
| 968 | if (!Out.getNumFrameInfos()) // No active dwarf frame |
| 969 | return X86::NoRegister; |
| 970 | const MCDwarfFrameInfo &Frame = Out.getDwarfFrameInfos().back(); |
| 971 | if (Frame.End) // Active dwarf frame is closed |
| 972 | return X86::NoRegister; |
| 973 | const MCRegisterInfo *MRI = Ctx.getRegisterInfo(); |
| 974 | if (!MRI) // No register info |
| 975 | return X86::NoRegister; |
| 976 | |
| 977 | if (InitialFrameReg) { |
| 978 | // FrameReg is set explicitly, we're instrumenting a MachineFunction. |
| 979 | return InitialFrameReg; |
| 980 | } |
| 981 | |
| 982 | return MRI->getLLVMRegNum(Frame.CurrentCfaRegister, true /* IsEH */); |
| 983 | } |
| 984 | |
Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 985 | X86AsmInstrumentation * |
| 986 | CreateX86AsmInstrumentation(const MCTargetOptions &MCOptions, |
| 987 | const MCContext &Ctx, const MCSubtargetInfo &STI) { |
Evgeniy Stepanov | 29865f7 | 2014-04-30 14:04:31 +0000 | [diff] [blame] | 988 | Triple T(STI.getTargetTriple()); |
| 989 | const bool hasCompilerRTSupport = T.isOSLinux(); |
Evgeniy Stepanov | 3819f02 | 2014-05-07 07:54:11 +0000 | [diff] [blame] | 990 | if (ClAsanInstrumentAssembly && hasCompilerRTSupport && |
| 991 | MCOptions.SanitizeAddress) { |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 992 | if ((STI.getFeatureBits() & X86::Mode32Bit) != 0) |
| 993 | return new X86AddressSanitizer32(STI); |
| 994 | if ((STI.getFeatureBits() & X86::Mode64Bit) != 0) |
| 995 | return new X86AddressSanitizer64(STI); |
| 996 | } |
Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 997 | return new X86AsmInstrumentation(STI); |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 998 | } |
| 999 | |
Evgeniy Stepanov | 5050553 | 2014-08-27 13:11:55 +0000 | [diff] [blame] | 1000 | } // End llvm namespace |