Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1 | //===-- AMDGPUInstPrinter.cpp - AMDGPU MC Inst -> ASM ---------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | // \file |
| 9 | //===----------------------------------------------------------------------===// |
| 10 | |
| 11 | #include "AMDGPUInstPrinter.h" |
Chandler Carruth | d990388 | 2015-01-14 11:23:27 +0000 | [diff] [blame] | 12 | #include "SIDefines.h" |
Konstantin Zhuravlyov | 836cbff | 2016-09-30 17:01:40 +0000 | [diff] [blame] | 13 | #include "MCTargetDesc/AMDGPUMCTargetDesc.h" |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 14 | #include "Utils/AMDGPUAsmUtils.h" |
Konstantin Zhuravlyov | 836cbff | 2016-09-30 17:01:40 +0000 | [diff] [blame] | 15 | #include "Utils/AMDGPUBaseInfo.h" |
Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 16 | #include "llvm/MC/MCExpr.h" |
Benjamin Kramer | d78bb46 | 2013-05-23 17:10:37 +0000 | [diff] [blame] | 17 | #include "llvm/MC/MCInst.h" |
Eugene Zelenko | 6a9226d | 2016-12-12 22:23:53 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCInstrDesc.h" |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCInstrInfo.h" |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 20 | #include "llvm/MC/MCRegisterInfo.h" |
Konstantin Zhuravlyov | 836cbff | 2016-09-30 17:01:40 +0000 | [diff] [blame] | 21 | #include "llvm/MC/MCSubtargetInfo.h" |
Eugene Zelenko | 6a9226d | 2016-12-12 22:23:53 +0000 | [diff] [blame] | 22 | #include "llvm/Support/ErrorHandling.h" |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 23 | #include "llvm/Support/MathExtras.h" |
Craig Topper | daf2e3f | 2015-12-25 22:10:01 +0000 | [diff] [blame] | 24 | #include "llvm/Support/raw_ostream.h" |
Eugene Zelenko | 6a9226d | 2016-12-12 22:23:53 +0000 | [diff] [blame] | 25 | #include <cassert> |
Artem Tamazov | eb4d5a9 | 2016-04-13 16:18:41 +0000 | [diff] [blame] | 26 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 27 | using namespace llvm; |
Konstantin Zhuravlyov | 836cbff | 2016-09-30 17:01:40 +0000 | [diff] [blame] | 28 | using namespace llvm::AMDGPU; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 29 | |
| 30 | void AMDGPUInstPrinter::printInst(const MCInst *MI, raw_ostream &OS, |
Akira Hatanaka | b46d023 | 2015-03-27 20:36:02 +0000 | [diff] [blame] | 31 | StringRef Annot, const MCSubtargetInfo &STI) { |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 32 | OS.flush(); |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 33 | printInstruction(MI, STI, OS); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 34 | printAnnotation(OS, Annot); |
| 35 | } |
| 36 | |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 37 | void AMDGPUInstPrinter::printU4ImmOperand(const MCInst *MI, unsigned OpNo, |
Matt Arsenault | cc88ce3 | 2016-10-12 18:00:51 +0000 | [diff] [blame] | 38 | const MCSubtargetInfo &STI, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 39 | raw_ostream &O) { |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 40 | O << formatHex(MI->getOperand(OpNo).getImm() & 0xf); |
| 41 | } |
| 42 | |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 43 | void AMDGPUInstPrinter::printU8ImmOperand(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 44 | raw_ostream &O) { |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 45 | O << formatHex(MI->getOperand(OpNo).getImm() & 0xff); |
| 46 | } |
| 47 | |
| 48 | void AMDGPUInstPrinter::printU16ImmOperand(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 49 | const MCSubtargetInfo &STI, |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 50 | raw_ostream &O) { |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 51 | // It's possible to end up with a 32-bit literal used with a 16-bit operand |
| 52 | // with ignored high bits. Print as 32-bit anyway in that case. |
| 53 | int64_t Imm = MI->getOperand(OpNo).getImm(); |
| 54 | if (isInt<16>(Imm) || isUInt<16>(Imm)) |
| 55 | O << formatHex(static_cast<uint64_t>(Imm & 0xffff)); |
| 56 | else |
| 57 | printU32ImmOperand(MI, OpNo, STI, O); |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 58 | } |
| 59 | |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 60 | void AMDGPUInstPrinter::printU4ImmDecOperand(const MCInst *MI, unsigned OpNo, |
| 61 | raw_ostream &O) { |
| 62 | O << formatDec(MI->getOperand(OpNo).getImm() & 0xf); |
| 63 | } |
| 64 | |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 65 | void AMDGPUInstPrinter::printU8ImmDecOperand(const MCInst *MI, unsigned OpNo, |
| 66 | raw_ostream &O) { |
| 67 | O << formatDec(MI->getOperand(OpNo).getImm() & 0xff); |
| 68 | } |
| 69 | |
| 70 | void AMDGPUInstPrinter::printU16ImmDecOperand(const MCInst *MI, unsigned OpNo, |
| 71 | raw_ostream &O) { |
| 72 | O << formatDec(MI->getOperand(OpNo).getImm() & 0xffff); |
| 73 | } |
| 74 | |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 75 | void AMDGPUInstPrinter::printU32ImmOperand(const MCInst *MI, unsigned OpNo, |
| 76 | const MCSubtargetInfo &STI, |
| 77 | raw_ostream &O) { |
| 78 | O << formatHex(MI->getOperand(OpNo).getImm() & 0xffffffff); |
| 79 | } |
| 80 | |
| 81 | void AMDGPUInstPrinter::printNamedBit(const MCInst *MI, unsigned OpNo, |
| 82 | raw_ostream &O, StringRef BitName) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 83 | if (MI->getOperand(OpNo).getImm()) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 84 | O << ' ' << BitName; |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 85 | } |
| 86 | } |
| 87 | |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 88 | void AMDGPUInstPrinter::printOffen(const MCInst *MI, unsigned OpNo, |
| 89 | raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 90 | printNamedBit(MI, OpNo, O, "offen"); |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 91 | } |
| 92 | |
| 93 | void AMDGPUInstPrinter::printIdxen(const MCInst *MI, unsigned OpNo, |
| 94 | raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 95 | printNamedBit(MI, OpNo, O, "idxen"); |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 96 | } |
| 97 | |
| 98 | void AMDGPUInstPrinter::printAddr64(const MCInst *MI, unsigned OpNo, |
| 99 | raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 100 | printNamedBit(MI, OpNo, O, "addr64"); |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 101 | } |
| 102 | |
| 103 | void AMDGPUInstPrinter::printMBUFOffset(const MCInst *MI, unsigned OpNo, |
| 104 | raw_ostream &O) { |
| 105 | if (MI->getOperand(OpNo).getImm()) { |
| 106 | O << " offset:"; |
Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 107 | printU16ImmDecOperand(MI, OpNo, O); |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 108 | } |
| 109 | } |
| 110 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 111 | void AMDGPUInstPrinter::printOffset(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 112 | const MCSubtargetInfo &STI, |
| 113 | raw_ostream &O) { |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 114 | uint16_t Imm = MI->getOperand(OpNo).getImm(); |
| 115 | if (Imm != 0) { |
| 116 | O << " offset:"; |
| 117 | printU16ImmDecOperand(MI, OpNo, O); |
| 118 | } |
| 119 | } |
| 120 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 121 | void AMDGPUInstPrinter::printOffset0(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 122 | const MCSubtargetInfo &STI, |
| 123 | raw_ostream &O) { |
Tom Stellard | 1f3416a | 2015-04-08 01:09:19 +0000 | [diff] [blame] | 124 | if (MI->getOperand(OpNo).getImm()) { |
| 125 | O << " offset0:"; |
| 126 | printU8ImmDecOperand(MI, OpNo, O); |
| 127 | } |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 128 | } |
| 129 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 130 | void AMDGPUInstPrinter::printOffset1(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 131 | const MCSubtargetInfo &STI, |
| 132 | raw_ostream &O) { |
Tom Stellard | 1f3416a | 2015-04-08 01:09:19 +0000 | [diff] [blame] | 133 | if (MI->getOperand(OpNo).getImm()) { |
| 134 | O << " offset1:"; |
| 135 | printU8ImmDecOperand(MI, OpNo, O); |
| 136 | } |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 137 | } |
| 138 | |
Artem Tamazov | 54bfd54 | 2016-10-31 16:07:39 +0000 | [diff] [blame] | 139 | void AMDGPUInstPrinter::printSMRDOffset8(const MCInst *MI, unsigned OpNo, |
| 140 | const MCSubtargetInfo &STI, |
| 141 | raw_ostream &O) { |
| 142 | printU32ImmOperand(MI, OpNo, STI, O); |
| 143 | } |
| 144 | |
| 145 | void AMDGPUInstPrinter::printSMRDOffset20(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 146 | const MCSubtargetInfo &STI, |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 147 | raw_ostream &O) { |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 148 | printU32ImmOperand(MI, OpNo, STI, O); |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 149 | } |
| 150 | |
| 151 | void AMDGPUInstPrinter::printSMRDLiteralOffset(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 152 | const MCSubtargetInfo &STI, |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 153 | raw_ostream &O) { |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 154 | printU32ImmOperand(MI, OpNo, STI, O); |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 155 | } |
| 156 | |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 157 | void AMDGPUInstPrinter::printGDS(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 158 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 159 | printNamedBit(MI, OpNo, O, "gds"); |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 160 | } |
| 161 | |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 162 | void AMDGPUInstPrinter::printGLC(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 163 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 164 | printNamedBit(MI, OpNo, O, "glc"); |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 165 | } |
| 166 | |
| 167 | void AMDGPUInstPrinter::printSLC(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 168 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 169 | printNamedBit(MI, OpNo, O, "slc"); |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 170 | } |
| 171 | |
| 172 | void AMDGPUInstPrinter::printTFE(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 173 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 174 | printNamedBit(MI, OpNo, O, "tfe"); |
| 175 | } |
| 176 | |
| 177 | void AMDGPUInstPrinter::printDMask(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 178 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 179 | if (MI->getOperand(OpNo).getImm()) { |
| 180 | O << " dmask:"; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 181 | printU16ImmOperand(MI, OpNo, STI, O); |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 182 | } |
| 183 | } |
| 184 | |
| 185 | void AMDGPUInstPrinter::printUNorm(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 186 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 187 | printNamedBit(MI, OpNo, O, "unorm"); |
| 188 | } |
| 189 | |
| 190 | void AMDGPUInstPrinter::printDA(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 191 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 192 | printNamedBit(MI, OpNo, O, "da"); |
| 193 | } |
| 194 | |
| 195 | void AMDGPUInstPrinter::printR128(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 196 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 197 | printNamedBit(MI, OpNo, O, "r128"); |
| 198 | } |
| 199 | |
| 200 | void AMDGPUInstPrinter::printLWE(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 201 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 202 | printNamedBit(MI, OpNo, O, "lwe"); |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 203 | } |
| 204 | |
Matt Arsenault | 8a63cb9 | 2016-12-05 20:31:49 +0000 | [diff] [blame] | 205 | void AMDGPUInstPrinter::printExpCompr(const MCInst *MI, unsigned OpNo, |
| 206 | const MCSubtargetInfo &STI, |
| 207 | raw_ostream &O) { |
| 208 | if (MI->getOperand(OpNo).getImm()) |
| 209 | O << " compr"; |
| 210 | } |
| 211 | |
| 212 | void AMDGPUInstPrinter::printExpVM(const MCInst *MI, unsigned OpNo, |
| 213 | const MCSubtargetInfo &STI, |
| 214 | raw_ostream &O) { |
| 215 | if (MI->getOperand(OpNo).getImm()) |
| 216 | O << " vm"; |
| 217 | } |
| 218 | |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 219 | void AMDGPUInstPrinter::printRegOperand(unsigned RegNo, raw_ostream &O, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 220 | const MCRegisterInfo &MRI) { |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 221 | switch (RegNo) { |
Matt Arsenault | 72b31ee | 2013-11-12 02:35:51 +0000 | [diff] [blame] | 222 | case AMDGPU::VCC: |
| 223 | O << "vcc"; |
| 224 | return; |
| 225 | case AMDGPU::SCC: |
| 226 | O << "scc"; |
| 227 | return; |
| 228 | case AMDGPU::EXEC: |
| 229 | O << "exec"; |
| 230 | return; |
| 231 | case AMDGPU::M0: |
| 232 | O << "m0"; |
| 233 | return; |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 234 | case AMDGPU::FLAT_SCR: |
| 235 | O << "flat_scratch"; |
| 236 | return; |
| 237 | case AMDGPU::VCC_LO: |
| 238 | O << "vcc_lo"; |
| 239 | return; |
| 240 | case AMDGPU::VCC_HI: |
| 241 | O << "vcc_hi"; |
| 242 | return; |
Artem Tamazov | eb4d5a9 | 2016-04-13 16:18:41 +0000 | [diff] [blame] | 243 | case AMDGPU::TBA_LO: |
| 244 | O << "tba_lo"; |
| 245 | return; |
| 246 | case AMDGPU::TBA_HI: |
| 247 | O << "tba_hi"; |
| 248 | return; |
| 249 | case AMDGPU::TMA_LO: |
| 250 | O << "tma_lo"; |
| 251 | return; |
| 252 | case AMDGPU::TMA_HI: |
| 253 | O << "tma_hi"; |
| 254 | return; |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 255 | case AMDGPU::EXEC_LO: |
| 256 | O << "exec_lo"; |
| 257 | return; |
| 258 | case AMDGPU::EXEC_HI: |
| 259 | O << "exec_hi"; |
| 260 | return; |
| 261 | case AMDGPU::FLAT_SCR_LO: |
| 262 | O << "flat_scratch_lo"; |
| 263 | return; |
| 264 | case AMDGPU::FLAT_SCR_HI: |
| 265 | O << "flat_scratch_hi"; |
| 266 | return; |
Matt Arsenault | 72b31ee | 2013-11-12 02:35:51 +0000 | [diff] [blame] | 267 | default: |
| 268 | break; |
| 269 | } |
| 270 | |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 271 | // The low 8 bits of the encoding value is the register index, for both VGPRs |
| 272 | // and SGPRs. |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 273 | unsigned RegIdx = MRI.getEncodingValue(RegNo) & ((1 << 8) - 1); |
Matt Arsenault | 72b31ee | 2013-11-12 02:35:51 +0000 | [diff] [blame] | 274 | |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 275 | unsigned NumRegs; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 276 | if (MRI.getRegClass(AMDGPU::VGPR_32RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 277 | O << 'v'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 278 | NumRegs = 1; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 279 | } else if (MRI.getRegClass(AMDGPU::SGPR_32RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 280 | O << 's'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 281 | NumRegs = 1; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 282 | } else if (MRI.getRegClass(AMDGPU::VReg_64RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 283 | O <<'v'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 284 | NumRegs = 2; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 285 | } else if (MRI.getRegClass(AMDGPU::SGPR_64RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 286 | O << 's'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 287 | NumRegs = 2; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 288 | } else if (MRI.getRegClass(AMDGPU::VReg_128RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 289 | O << 'v'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 290 | NumRegs = 4; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 291 | } else if (MRI.getRegClass(AMDGPU::SGPR_128RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 292 | O << 's'; |
Artem Tamazov | 38e496b | 2016-04-29 17:04:50 +0000 | [diff] [blame] | 293 | NumRegs = 4; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 294 | } else if (MRI.getRegClass(AMDGPU::VReg_96RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 295 | O << 'v'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 296 | NumRegs = 3; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 297 | } else if (MRI.getRegClass(AMDGPU::VReg_256RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 298 | O << 'v'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 299 | NumRegs = 8; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 300 | } else if (MRI.getRegClass(AMDGPU::SReg_256RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 301 | O << 's'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 302 | NumRegs = 8; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 303 | } else if (MRI.getRegClass(AMDGPU::VReg_512RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 304 | O << 'v'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 305 | NumRegs = 16; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 306 | } else if (MRI.getRegClass(AMDGPU::SReg_512RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 307 | O << 's'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 308 | NumRegs = 16; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 309 | } else if (MRI.getRegClass(AMDGPU::TTMP_64RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 310 | O << "ttmp"; |
| 311 | NumRegs = 2; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 312 | // Trap temps start at offset 112. TODO: Get this from tablegen. |
| 313 | RegIdx -= 112; |
| 314 | } else if (MRI.getRegClass(AMDGPU::TTMP_128RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 315 | O << "ttmp"; |
| 316 | NumRegs = 4; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 317 | // Trap temps start at offset 112. TODO: Get this from tablegen. |
| 318 | RegIdx -= 112; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 319 | } else { |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 320 | O << getRegisterName(RegNo); |
Matt Arsenault | 72b31ee | 2013-11-12 02:35:51 +0000 | [diff] [blame] | 321 | return; |
| 322 | } |
| 323 | |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 324 | if (NumRegs == 1) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 325 | O << RegIdx; |
Matt Arsenault | 72b31ee | 2013-11-12 02:35:51 +0000 | [diff] [blame] | 326 | return; |
| 327 | } |
| 328 | |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 329 | O << '[' << RegIdx << ':' << (RegIdx + NumRegs - 1) << ']'; |
Matt Arsenault | 72b31ee | 2013-11-12 02:35:51 +0000 | [diff] [blame] | 330 | } |
| 331 | |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 332 | void AMDGPUInstPrinter::printVOPDst(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 333 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 334 | if (MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::VOP3) |
| 335 | O << "_e64 "; |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 336 | else if (MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::DPP) |
| 337 | O << "_dpp "; |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 338 | else if (MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::SDWA) |
| 339 | O << "_sdwa "; |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 340 | else |
| 341 | O << "_e32 "; |
| 342 | |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 343 | printOperand(MI, OpNo, STI, O); |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 344 | } |
| 345 | |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 346 | void AMDGPUInstPrinter::printImmediate16(uint32_t Imm, |
| 347 | const MCSubtargetInfo &STI, |
| 348 | raw_ostream &O) { |
| 349 | int16_t SImm = static_cast<int16_t>(Imm); |
| 350 | if (SImm >= -16 && SImm <= 64) { |
| 351 | O << SImm; |
| 352 | return; |
| 353 | } |
| 354 | |
| 355 | if (Imm == 0x3C00) |
| 356 | O<< "1.0"; |
| 357 | else if (Imm == 0xBC00) |
| 358 | O<< "-1.0"; |
| 359 | else if (Imm == 0x3800) |
| 360 | O<< "0.5"; |
| 361 | else if (Imm == 0xB800) |
| 362 | O<< "-0.5"; |
| 363 | else if (Imm == 0x4000) |
| 364 | O<< "2.0"; |
| 365 | else if (Imm == 0xC000) |
| 366 | O<< "-2.0"; |
| 367 | else if (Imm == 0x4400) |
| 368 | O<< "4.0"; |
| 369 | else if (Imm == 0xC400) |
| 370 | O<< "-4.0"; |
| 371 | else if (Imm == 0x3118) { |
| 372 | assert(STI.getFeatureBits()[AMDGPU::FeatureInv2PiInlineImm]); |
| 373 | O << "0.15915494"; |
| 374 | } else |
| 375 | O << formatHex(static_cast<uint64_t>(Imm)); |
| 376 | } |
| 377 | |
Matt Arsenault | 9be7b0d | 2017-02-27 18:49:11 +0000 | [diff] [blame] | 378 | void AMDGPUInstPrinter::printImmediateV216(uint32_t Imm, |
| 379 | const MCSubtargetInfo &STI, |
| 380 | raw_ostream &O) { |
| 381 | uint16_t Lo16 = static_cast<uint16_t>(Imm); |
| 382 | assert(Lo16 == static_cast<uint16_t>(Imm >> 16)); |
| 383 | printImmediate16(Lo16, STI, O); |
| 384 | } |
| 385 | |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 386 | void AMDGPUInstPrinter::printImmediate32(uint32_t Imm, |
| 387 | const MCSubtargetInfo &STI, |
| 388 | raw_ostream &O) { |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 389 | int32_t SImm = static_cast<int32_t>(Imm); |
| 390 | if (SImm >= -16 && SImm <= 64) { |
| 391 | O << SImm; |
| 392 | return; |
| 393 | } |
| 394 | |
Matt Arsenault | 02dc265 | 2014-09-17 17:32:13 +0000 | [diff] [blame] | 395 | if (Imm == FloatToBits(0.0f)) |
| 396 | O << "0.0"; |
| 397 | else if (Imm == FloatToBits(1.0f)) |
| 398 | O << "1.0"; |
| 399 | else if (Imm == FloatToBits(-1.0f)) |
| 400 | O << "-1.0"; |
| 401 | else if (Imm == FloatToBits(0.5f)) |
| 402 | O << "0.5"; |
| 403 | else if (Imm == FloatToBits(-0.5f)) |
| 404 | O << "-0.5"; |
| 405 | else if (Imm == FloatToBits(2.0f)) |
| 406 | O << "2.0"; |
| 407 | else if (Imm == FloatToBits(-2.0f)) |
| 408 | O << "-2.0"; |
| 409 | else if (Imm == FloatToBits(4.0f)) |
| 410 | O << "4.0"; |
| 411 | else if (Imm == FloatToBits(-4.0f)) |
| 412 | O << "-4.0"; |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 413 | else if (Imm == 0x3e22f983 && |
| 414 | STI.getFeatureBits()[AMDGPU::FeatureInv2PiInlineImm]) |
Matt Arsenault | 972034b | 2016-11-15 00:04:33 +0000 | [diff] [blame] | 415 | O << "0.15915494"; |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 416 | else |
Matt Arsenault | 02dc265 | 2014-09-17 17:32:13 +0000 | [diff] [blame] | 417 | O << formatHex(static_cast<uint64_t>(Imm)); |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 418 | } |
| 419 | |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 420 | void AMDGPUInstPrinter::printImmediate64(uint64_t Imm, |
| 421 | const MCSubtargetInfo &STI, |
| 422 | raw_ostream &O) { |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 423 | int64_t SImm = static_cast<int64_t>(Imm); |
| 424 | if (SImm >= -16 && SImm <= 64) { |
| 425 | O << SImm; |
| 426 | return; |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 427 | } |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 428 | |
| 429 | if (Imm == DoubleToBits(0.0)) |
| 430 | O << "0.0"; |
| 431 | else if (Imm == DoubleToBits(1.0)) |
| 432 | O << "1.0"; |
| 433 | else if (Imm == DoubleToBits(-1.0)) |
| 434 | O << "-1.0"; |
| 435 | else if (Imm == DoubleToBits(0.5)) |
| 436 | O << "0.5"; |
| 437 | else if (Imm == DoubleToBits(-0.5)) |
| 438 | O << "-0.5"; |
| 439 | else if (Imm == DoubleToBits(2.0)) |
| 440 | O << "2.0"; |
| 441 | else if (Imm == DoubleToBits(-2.0)) |
| 442 | O << "-2.0"; |
| 443 | else if (Imm == DoubleToBits(4.0)) |
| 444 | O << "4.0"; |
| 445 | else if (Imm == DoubleToBits(-4.0)) |
| 446 | O << "-4.0"; |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 447 | else if (Imm == 0x3fc45f306dc9c882 && |
| 448 | STI.getFeatureBits()[AMDGPU::FeatureInv2PiInlineImm]) |
Matt Arsenault | 972034b | 2016-11-15 00:04:33 +0000 | [diff] [blame] | 449 | O << "0.15915494"; |
Matt Arsenault | 382557e | 2015-10-23 18:07:58 +0000 | [diff] [blame] | 450 | else { |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 451 | assert(isUInt<32>(Imm) || Imm == 0x3fc45f306dc9c882); |
Matt Arsenault | 382557e | 2015-10-23 18:07:58 +0000 | [diff] [blame] | 452 | |
| 453 | // In rare situations, we will have a 32-bit literal in a 64-bit |
| 454 | // operand. This is technically allowed for the encoding of s_mov_b64. |
| 455 | O << formatHex(static_cast<uint64_t>(Imm)); |
| 456 | } |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 457 | } |
| 458 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 459 | void AMDGPUInstPrinter::printOperand(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 460 | const MCSubtargetInfo &STI, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 461 | raw_ostream &O) { |
Valery Pykhtin | c761675 | 2016-08-15 10:56:48 +0000 | [diff] [blame] | 462 | if (OpNo >= MI->getNumOperands()) { |
| 463 | O << "/*Missing OP" << OpNo << "*/"; |
| 464 | return; |
| 465 | } |
| 466 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 467 | const MCOperand &Op = MI->getOperand(OpNo); |
| 468 | if (Op.isReg()) { |
| 469 | switch (Op.getReg()) { |
| 470 | // This is the default predicate state, so we don't need to print it. |
Matt Arsenault | 72b31ee | 2013-11-12 02:35:51 +0000 | [diff] [blame] | 471 | case AMDGPU::PRED_SEL_OFF: |
| 472 | break; |
| 473 | |
| 474 | default: |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 475 | printRegOperand(Op.getReg(), O, MRI); |
Matt Arsenault | 72b31ee | 2013-11-12 02:35:51 +0000 | [diff] [blame] | 476 | break; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 477 | } |
| 478 | } else if (Op.isImm()) { |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 479 | const MCInstrDesc &Desc = MII.get(MI->getOpcode()); |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 480 | switch (Desc.OpInfo[OpNo].OperandType) { |
| 481 | case AMDGPU::OPERAND_REG_IMM_INT32: |
| 482 | case AMDGPU::OPERAND_REG_IMM_FP32: |
| 483 | case AMDGPU::OPERAND_REG_INLINE_C_INT32: |
| 484 | case AMDGPU::OPERAND_REG_INLINE_C_FP32: |
| 485 | case MCOI::OPERAND_IMMEDIATE: |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 486 | printImmediate32(Op.getImm(), STI, O); |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 487 | break; |
| 488 | case AMDGPU::OPERAND_REG_IMM_INT64: |
| 489 | case AMDGPU::OPERAND_REG_IMM_FP64: |
| 490 | case AMDGPU::OPERAND_REG_INLINE_C_INT64: |
| 491 | case AMDGPU::OPERAND_REG_INLINE_C_FP64: |
| 492 | printImmediate64(Op.getImm(), STI, O); |
| 493 | break; |
| 494 | case AMDGPU::OPERAND_REG_INLINE_C_INT16: |
| 495 | case AMDGPU::OPERAND_REG_INLINE_C_FP16: |
| 496 | case AMDGPU::OPERAND_REG_IMM_INT16: |
| 497 | case AMDGPU::OPERAND_REG_IMM_FP16: |
| 498 | printImmediate16(Op.getImm(), STI, O); |
| 499 | break; |
Matt Arsenault | 9be7b0d | 2017-02-27 18:49:11 +0000 | [diff] [blame] | 500 | case AMDGPU::OPERAND_REG_INLINE_C_V2FP16: |
| 501 | case AMDGPU::OPERAND_REG_INLINE_C_V2INT16: |
| 502 | printImmediateV216(Op.getImm(), STI, O); |
| 503 | break; |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 504 | case MCOI::OPERAND_UNKNOWN: |
| 505 | case MCOI::OPERAND_PCREL: |
| 506 | O << formatDec(Op.getImm()); |
| 507 | break; |
| 508 | case MCOI::OPERAND_REGISTER: |
| 509 | // FIXME: This should be removed and handled somewhere else. Seems to come |
| 510 | // from a disassembler bug. |
| 511 | O << "/*invalid immediate*/"; |
| 512 | break; |
| 513 | default: |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 514 | // We hit this for the immediate instruction bits that don't yet have a |
| 515 | // custom printer. |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 516 | llvm_unreachable("unexpected immediate operand type"); |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 517 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 518 | } else if (Op.isFPImm()) { |
Matt Arsenault | 02dc265 | 2014-09-17 17:32:13 +0000 | [diff] [blame] | 519 | // We special case 0.0 because otherwise it will be printed as an integer. |
| 520 | if (Op.getFPImm() == 0.0) |
| 521 | O << "0.0"; |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 522 | else { |
| 523 | const MCInstrDesc &Desc = MII.get(MI->getOpcode()); |
Krzysztof Parzyszek | c871550 | 2016-10-19 17:40:36 +0000 | [diff] [blame] | 524 | int RCID = Desc.OpInfo[OpNo].RegClass; |
| 525 | unsigned RCBits = AMDGPU::getRegBitWidth(MRI.getRegClass(RCID)); |
| 526 | if (RCBits == 32) |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 527 | printImmediate32(FloatToBits(Op.getFPImm()), STI, O); |
Krzysztof Parzyszek | c871550 | 2016-10-19 17:40:36 +0000 | [diff] [blame] | 528 | else if (RCBits == 64) |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 529 | printImmediate64(DoubleToBits(Op.getFPImm()), STI, O); |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 530 | else |
| 531 | llvm_unreachable("Invalid register class size"); |
| 532 | } |
Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 533 | } else if (Op.isExpr()) { |
| 534 | const MCExpr *Exp = Op.getExpr(); |
Matt Arsenault | 8b64355 | 2015-06-09 00:31:39 +0000 | [diff] [blame] | 535 | Exp->print(O, &MAI); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 536 | } else { |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 537 | O << "/*INV_OP*/"; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 538 | } |
| 539 | } |
| 540 | |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 541 | void AMDGPUInstPrinter::printOperandAndFPInputMods(const MCInst *MI, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 542 | unsigned OpNo, |
| 543 | const MCSubtargetInfo &STI, |
| 544 | raw_ostream &O) { |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 545 | unsigned InputModifiers = MI->getOperand(OpNo).getImm(); |
Dmitry Preobrazhensky | 40af9c3 | 2017-03-20 14:50:35 +0000 | [diff] [blame^] | 546 | |
| 547 | // Use 'neg(...)' instead of '-' to avoid ambiguity. |
| 548 | // This is important for integer literals because |
| 549 | // -1 is not the same value as neg(1). |
| 550 | bool NegMnemo = false; |
| 551 | |
| 552 | if (InputModifiers & SISrcMods::NEG) { |
| 553 | if (OpNo + 1 < MI->getNumOperands() && |
| 554 | (InputModifiers & SISrcMods::ABS) == 0) { |
| 555 | const MCOperand &Op = MI->getOperand(OpNo + 1); |
| 556 | NegMnemo = Op.isImm() || Op.isFPImm(); |
| 557 | } |
| 558 | if (NegMnemo) { |
| 559 | O << "neg("; |
| 560 | } else { |
| 561 | O << '-'; |
| 562 | } |
| 563 | } |
| 564 | |
Matt Arsenault | 9783e00 | 2014-09-29 15:50:26 +0000 | [diff] [blame] | 565 | if (InputModifiers & SISrcMods::ABS) |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 566 | O << '|'; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 567 | printOperand(MI, OpNo + 1, STI, O); |
Matt Arsenault | 9783e00 | 2014-09-29 15:50:26 +0000 | [diff] [blame] | 568 | if (InputModifiers & SISrcMods::ABS) |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 569 | O << '|'; |
Dmitry Preobrazhensky | 40af9c3 | 2017-03-20 14:50:35 +0000 | [diff] [blame^] | 570 | |
| 571 | if (NegMnemo) { |
| 572 | O << ')'; |
| 573 | } |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 574 | } |
| 575 | |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 576 | void AMDGPUInstPrinter::printOperandAndIntInputMods(const MCInst *MI, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 577 | unsigned OpNo, |
| 578 | const MCSubtargetInfo &STI, |
| 579 | raw_ostream &O) { |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 580 | unsigned InputModifiers = MI->getOperand(OpNo).getImm(); |
| 581 | if (InputModifiers & SISrcMods::SEXT) |
| 582 | O << "sext("; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 583 | printOperand(MI, OpNo + 1, STI, O); |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 584 | if (InputModifiers & SISrcMods::SEXT) |
| 585 | O << ')'; |
| 586 | } |
| 587 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 588 | void AMDGPUInstPrinter::printDPPCtrl(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 589 | const MCSubtargetInfo &STI, |
| 590 | raw_ostream &O) { |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 591 | unsigned Imm = MI->getOperand(OpNo).getImm(); |
Teresa Johnson | e50b23c | 2016-03-09 14:58:23 +0000 | [diff] [blame] | 592 | if (Imm <= 0x0ff) { |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 593 | O << " quad_perm:["; |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 594 | O << formatDec(Imm & 0x3) << ','; |
| 595 | O << formatDec((Imm & 0xc) >> 2) << ','; |
| 596 | O << formatDec((Imm & 0x30) >> 4) << ','; |
| 597 | O << formatDec((Imm & 0xc0) >> 6) << ']'; |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 598 | } else if ((Imm >= 0x101) && (Imm <= 0x10f)) { |
| 599 | O << " row_shl:"; |
| 600 | printU4ImmDecOperand(MI, OpNo, O); |
| 601 | } else if ((Imm >= 0x111) && (Imm <= 0x11f)) { |
| 602 | O << " row_shr:"; |
| 603 | printU4ImmDecOperand(MI, OpNo, O); |
| 604 | } else if ((Imm >= 0x121) && (Imm <= 0x12f)) { |
| 605 | O << " row_ror:"; |
| 606 | printU4ImmDecOperand(MI, OpNo, O); |
| 607 | } else if (Imm == 0x130) { |
| 608 | O << " wave_shl:1"; |
| 609 | } else if (Imm == 0x134) { |
| 610 | O << " wave_rol:1"; |
| 611 | } else if (Imm == 0x138) { |
| 612 | O << " wave_shr:1"; |
| 613 | } else if (Imm == 0x13c) { |
| 614 | O << " wave_ror:1"; |
| 615 | } else if (Imm == 0x140) { |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 616 | O << " row_mirror"; |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 617 | } else if (Imm == 0x141) { |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 618 | O << " row_half_mirror"; |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 619 | } else if (Imm == 0x142) { |
| 620 | O << " row_bcast:15"; |
| 621 | } else if (Imm == 0x143) { |
| 622 | O << " row_bcast:31"; |
| 623 | } else { |
| 624 | llvm_unreachable("Invalid dpp_ctrl value"); |
| 625 | } |
| 626 | } |
| 627 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 628 | void AMDGPUInstPrinter::printRowMask(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 629 | const MCSubtargetInfo &STI, |
| 630 | raw_ostream &O) { |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 631 | O << " row_mask:"; |
Matt Arsenault | cc88ce3 | 2016-10-12 18:00:51 +0000 | [diff] [blame] | 632 | printU4ImmOperand(MI, OpNo, STI, O); |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 633 | } |
| 634 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 635 | void AMDGPUInstPrinter::printBankMask(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 636 | const MCSubtargetInfo &STI, |
| 637 | raw_ostream &O) { |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 638 | O << " bank_mask:"; |
Matt Arsenault | cc88ce3 | 2016-10-12 18:00:51 +0000 | [diff] [blame] | 639 | printU4ImmOperand(MI, OpNo, STI, O); |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 640 | } |
| 641 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 642 | void AMDGPUInstPrinter::printBoundCtrl(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 643 | const MCSubtargetInfo &STI, |
| 644 | raw_ostream &O) { |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 645 | unsigned Imm = MI->getOperand(OpNo).getImm(); |
| 646 | if (Imm) { |
| 647 | O << " bound_ctrl:0"; // XXX - this syntax is used in sp3 |
| 648 | } |
| 649 | } |
| 650 | |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 651 | void AMDGPUInstPrinter::printSDWASel(const MCInst *MI, unsigned OpNo, |
| 652 | raw_ostream &O) { |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 653 | using namespace llvm::AMDGPU::SDWA; |
| 654 | |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 655 | unsigned Imm = MI->getOperand(OpNo).getImm(); |
| 656 | switch (Imm) { |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 657 | case SdwaSel::BYTE_0: O << "BYTE_0"; break; |
| 658 | case SdwaSel::BYTE_1: O << "BYTE_1"; break; |
| 659 | case SdwaSel::BYTE_2: O << "BYTE_2"; break; |
| 660 | case SdwaSel::BYTE_3: O << "BYTE_3"; break; |
| 661 | case SdwaSel::WORD_0: O << "WORD_0"; break; |
| 662 | case SdwaSel::WORD_1: O << "WORD_1"; break; |
| 663 | case SdwaSel::DWORD: O << "DWORD"; break; |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 664 | default: llvm_unreachable("Invalid SDWA data select operand"); |
| 665 | } |
| 666 | } |
| 667 | |
| 668 | void AMDGPUInstPrinter::printSDWADstSel(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 669 | const MCSubtargetInfo &STI, |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 670 | raw_ostream &O) { |
| 671 | O << "dst_sel:"; |
| 672 | printSDWASel(MI, OpNo, O); |
| 673 | } |
| 674 | |
| 675 | void AMDGPUInstPrinter::printSDWASrc0Sel(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 676 | const MCSubtargetInfo &STI, |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 677 | raw_ostream &O) { |
| 678 | O << "src0_sel:"; |
| 679 | printSDWASel(MI, OpNo, O); |
| 680 | } |
| 681 | |
| 682 | void AMDGPUInstPrinter::printSDWASrc1Sel(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 683 | const MCSubtargetInfo &STI, |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 684 | raw_ostream &O) { |
| 685 | O << "src1_sel:"; |
| 686 | printSDWASel(MI, OpNo, O); |
| 687 | } |
| 688 | |
| 689 | void AMDGPUInstPrinter::printSDWADstUnused(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 690 | const MCSubtargetInfo &STI, |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 691 | raw_ostream &O) { |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 692 | using namespace llvm::AMDGPU::SDWA; |
| 693 | |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 694 | O << "dst_unused:"; |
| 695 | unsigned Imm = MI->getOperand(OpNo).getImm(); |
| 696 | switch (Imm) { |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 697 | case DstUnused::UNUSED_PAD: O << "UNUSED_PAD"; break; |
| 698 | case DstUnused::UNUSED_SEXT: O << "UNUSED_SEXT"; break; |
| 699 | case DstUnused::UNUSED_PRESERVE: O << "UNUSED_PRESERVE"; break; |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 700 | default: llvm_unreachable("Invalid SDWA dest_unused operand"); |
| 701 | } |
| 702 | } |
| 703 | |
Matt Arsenault | 8a63cb9 | 2016-12-05 20:31:49 +0000 | [diff] [blame] | 704 | template <unsigned N> |
| 705 | void AMDGPUInstPrinter::printExpSrcN(const MCInst *MI, unsigned OpNo, |
| 706 | const MCSubtargetInfo &STI, |
| 707 | raw_ostream &O) { |
Matt Arsenault | 61ec6a03 | 2017-02-22 20:37:12 +0000 | [diff] [blame] | 708 | unsigned Opc = MI->getOpcode(); |
| 709 | int EnIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::en); |
Matt Arsenault | 8a63cb9 | 2016-12-05 20:31:49 +0000 | [diff] [blame] | 710 | unsigned En = MI->getOperand(EnIdx).getImm(); |
| 711 | |
Matt Arsenault | 61ec6a03 | 2017-02-22 20:37:12 +0000 | [diff] [blame] | 712 | int ComprIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::compr); |
| 713 | |
| 714 | // If compr is set, print as src0, src0, src1, src1 |
| 715 | if (MI->getOperand(ComprIdx).getImm()) { |
| 716 | if (N == 1 || N == 2) |
| 717 | --OpNo; |
| 718 | else if (N == 3) |
| 719 | OpNo -= 2; |
| 720 | } |
Matt Arsenault | 8a63cb9 | 2016-12-05 20:31:49 +0000 | [diff] [blame] | 721 | |
| 722 | if (En & (1 << N)) |
| 723 | printRegOperand(MI->getOperand(OpNo).getReg(), O, MRI); |
| 724 | else |
| 725 | O << "off"; |
| 726 | } |
| 727 | |
| 728 | void AMDGPUInstPrinter::printExpSrc0(const MCInst *MI, unsigned OpNo, |
| 729 | const MCSubtargetInfo &STI, |
| 730 | raw_ostream &O) { |
| 731 | printExpSrcN<0>(MI, OpNo, STI, O); |
| 732 | } |
| 733 | |
| 734 | void AMDGPUInstPrinter::printExpSrc1(const MCInst *MI, unsigned OpNo, |
| 735 | const MCSubtargetInfo &STI, |
| 736 | raw_ostream &O) { |
| 737 | printExpSrcN<1>(MI, OpNo, STI, O); |
| 738 | } |
| 739 | |
| 740 | void AMDGPUInstPrinter::printExpSrc2(const MCInst *MI, unsigned OpNo, |
| 741 | const MCSubtargetInfo &STI, |
| 742 | raw_ostream &O) { |
| 743 | printExpSrcN<2>(MI, OpNo, STI, O); |
| 744 | } |
| 745 | |
| 746 | void AMDGPUInstPrinter::printExpSrc3(const MCInst *MI, unsigned OpNo, |
| 747 | const MCSubtargetInfo &STI, |
| 748 | raw_ostream &O) { |
| 749 | printExpSrcN<3>(MI, OpNo, STI, O); |
| 750 | } |
| 751 | |
| 752 | void AMDGPUInstPrinter::printExpTgt(const MCInst *MI, unsigned OpNo, |
| 753 | const MCSubtargetInfo &STI, |
| 754 | raw_ostream &O) { |
| 755 | // This is really a 6 bit field. |
| 756 | uint32_t Tgt = MI->getOperand(OpNo).getImm() & ((1 << 6) - 1); |
| 757 | |
| 758 | if (Tgt <= 7) |
| 759 | O << " mrt" << Tgt; |
| 760 | else if (Tgt == 8) |
| 761 | O << " mrtz"; |
| 762 | else if (Tgt == 9) |
| 763 | O << " null"; |
| 764 | else if (Tgt >= 12 && Tgt <= 15) |
| 765 | O << " pos" << Tgt - 12; |
| 766 | else if (Tgt >= 32 && Tgt <= 63) |
| 767 | O << " param" << Tgt - 32; |
| 768 | else { |
| 769 | // Reserved values 10, 11 |
| 770 | O << " invalid_target_" << Tgt; |
| 771 | } |
| 772 | } |
| 773 | |
Matt Arsenault | 9be7b0d | 2017-02-27 18:49:11 +0000 | [diff] [blame] | 774 | static bool allOpsDefaultValue(const int* Ops, int NumOps, int Mod) { |
| 775 | int DefaultValue = (Mod == SISrcMods::OP_SEL_1); |
| 776 | |
| 777 | for (int I = 0; I < NumOps; ++I) { |
| 778 | if (!!(Ops[I] & Mod) != DefaultValue) |
| 779 | return false; |
| 780 | } |
| 781 | |
| 782 | return true; |
| 783 | } |
| 784 | |
| 785 | static void printPackedModifier(const MCInst *MI, StringRef Name, unsigned Mod, |
| 786 | raw_ostream &O) { |
| 787 | unsigned Opc = MI->getOpcode(); |
| 788 | int NumOps = 0; |
| 789 | int Ops[3]; |
| 790 | |
| 791 | for (int OpName : { AMDGPU::OpName::src0_modifiers, |
| 792 | AMDGPU::OpName::src1_modifiers, |
| 793 | AMDGPU::OpName::src2_modifiers }) { |
| 794 | int Idx = AMDGPU::getNamedOperandIdx(Opc, OpName); |
| 795 | if (Idx == -1) |
| 796 | break; |
| 797 | |
| 798 | Ops[NumOps++] = MI->getOperand(Idx).getImm(); |
| 799 | } |
| 800 | |
| 801 | if (allOpsDefaultValue(Ops, NumOps, Mod)) |
| 802 | return; |
| 803 | |
| 804 | O << Name; |
| 805 | for (int I = 0; I < NumOps; ++I) { |
| 806 | if (I != 0) |
| 807 | O << ','; |
| 808 | |
| 809 | O << !!(Ops[I] & Mod); |
| 810 | } |
| 811 | |
| 812 | O << ']'; |
| 813 | } |
| 814 | |
| 815 | void AMDGPUInstPrinter::printOpSel(const MCInst *MI, unsigned, |
| 816 | const MCSubtargetInfo &STI, |
| 817 | raw_ostream &O) { |
| 818 | printPackedModifier(MI, " op_sel:[", SISrcMods::OP_SEL_0, O); |
| 819 | } |
| 820 | |
| 821 | void AMDGPUInstPrinter::printOpSelHi(const MCInst *MI, unsigned OpNo, |
| 822 | const MCSubtargetInfo &STI, |
| 823 | raw_ostream &O) { |
| 824 | printPackedModifier(MI, " op_sel_hi:[", SISrcMods::OP_SEL_1, O); |
| 825 | } |
| 826 | |
| 827 | void AMDGPUInstPrinter::printNegLo(const MCInst *MI, unsigned OpNo, |
| 828 | const MCSubtargetInfo &STI, |
| 829 | raw_ostream &O) { |
| 830 | printPackedModifier(MI, " neg_lo:[", SISrcMods::NEG, O); |
| 831 | } |
| 832 | |
| 833 | void AMDGPUInstPrinter::printNegHi(const MCInst *MI, unsigned OpNo, |
| 834 | const MCSubtargetInfo &STI, |
| 835 | raw_ostream &O) { |
| 836 | printPackedModifier(MI, " neg_hi:[", SISrcMods::NEG_HI, O); |
| 837 | } |
| 838 | |
Matt Arsenault | 8a63cb9 | 2016-12-05 20:31:49 +0000 | [diff] [blame] | 839 | void AMDGPUInstPrinter::printInterpSlot(const MCInst *MI, unsigned OpNum, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 840 | const MCSubtargetInfo &STI, |
Michel Danzer | e9bb18b | 2013-02-14 19:03:25 +0000 | [diff] [blame] | 841 | raw_ostream &O) { |
Matt Arsenault | 8a63cb9 | 2016-12-05 20:31:49 +0000 | [diff] [blame] | 842 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
Matt Arsenault | 618b330 | 2016-12-10 00:23:12 +0000 | [diff] [blame] | 843 | switch (Imm) { |
| 844 | case 0: |
| 845 | O << "p10"; |
| 846 | break; |
| 847 | case 1: |
| 848 | O << "p20"; |
| 849 | break; |
| 850 | case 2: |
| 851 | O << "p0"; |
| 852 | break; |
| 853 | default: |
| 854 | O << "invalid_param_" << Imm; |
Michel Danzer | e9bb18b | 2013-02-14 19:03:25 +0000 | [diff] [blame] | 855 | } |
| 856 | } |
| 857 | |
Matt Arsenault | ebfba70 | 2016-12-14 16:36:12 +0000 | [diff] [blame] | 858 | void AMDGPUInstPrinter::printInterpAttr(const MCInst *MI, unsigned OpNum, |
| 859 | const MCSubtargetInfo &STI, |
| 860 | raw_ostream &O) { |
| 861 | unsigned Attr = MI->getOperand(OpNum).getImm(); |
| 862 | O << "attr" << Attr; |
| 863 | } |
| 864 | |
| 865 | void AMDGPUInstPrinter::printInterpAttrChan(const MCInst *MI, unsigned OpNum, |
| 866 | const MCSubtargetInfo &STI, |
| 867 | raw_ostream &O) { |
| 868 | unsigned Chan = MI->getOperand(OpNum).getImm(); |
| 869 | O << '.' << "xyzw"[Chan & 0x3]; |
| 870 | } |
| 871 | |
Matt Arsenault | cc88ce3 | 2016-10-12 18:00:51 +0000 | [diff] [blame] | 872 | void AMDGPUInstPrinter::printVGPRIndexMode(const MCInst *MI, unsigned OpNo, |
| 873 | const MCSubtargetInfo &STI, |
| 874 | raw_ostream &O) { |
| 875 | unsigned Val = MI->getOperand(OpNo).getImm(); |
| 876 | if (Val == 0) { |
| 877 | O << " 0"; |
| 878 | return; |
| 879 | } |
| 880 | |
| 881 | if (Val & VGPRIndexMode::DST_ENABLE) |
| 882 | O << " dst"; |
| 883 | |
| 884 | if (Val & VGPRIndexMode::SRC0_ENABLE) |
| 885 | O << " src0"; |
| 886 | |
| 887 | if (Val & VGPRIndexMode::SRC1_ENABLE) |
| 888 | O << " src1"; |
| 889 | |
| 890 | if (Val & VGPRIndexMode::SRC2_ENABLE) |
| 891 | O << " src2"; |
| 892 | } |
| 893 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 894 | void AMDGPUInstPrinter::printMemOperand(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 895 | const MCSubtargetInfo &STI, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 896 | raw_ostream &O) { |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 897 | printOperand(MI, OpNo, STI, O); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 898 | O << ", "; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 899 | printOperand(MI, OpNo + 1, STI, O); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 900 | } |
| 901 | |
| 902 | void AMDGPUInstPrinter::printIfSet(const MCInst *MI, unsigned OpNo, |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 903 | raw_ostream &O, StringRef Asm, |
| 904 | StringRef Default) { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 905 | const MCOperand &Op = MI->getOperand(OpNo); |
| 906 | assert(Op.isImm()); |
| 907 | if (Op.getImm() == 1) { |
| 908 | O << Asm; |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 909 | } else { |
| 910 | O << Default; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 911 | } |
| 912 | } |
| 913 | |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 914 | void AMDGPUInstPrinter::printIfSet(const MCInst *MI, unsigned OpNo, |
| 915 | raw_ostream &O, char Asm) { |
| 916 | const MCOperand &Op = MI->getOperand(OpNo); |
| 917 | assert(Op.isImm()); |
| 918 | if (Op.getImm() == 1) |
| 919 | O << Asm; |
| 920 | } |
| 921 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 922 | void AMDGPUInstPrinter::printAbs(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 923 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 924 | printIfSet(MI, OpNo, O, '|'); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 925 | } |
| 926 | |
| 927 | void AMDGPUInstPrinter::printClamp(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 928 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 929 | printIfSet(MI, OpNo, O, "_SAT"); |
| 930 | } |
| 931 | |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 932 | void AMDGPUInstPrinter::printClampSI(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 933 | const MCSubtargetInfo &STI, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 934 | raw_ostream &O) { |
| 935 | if (MI->getOperand(OpNo).getImm()) |
| 936 | O << " clamp"; |
| 937 | } |
| 938 | |
| 939 | void AMDGPUInstPrinter::printOModSI(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 940 | const MCSubtargetInfo &STI, |
| 941 | raw_ostream &O) { |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 942 | int Imm = MI->getOperand(OpNo).getImm(); |
| 943 | if (Imm == SIOutMods::MUL2) |
| 944 | O << " mul:2"; |
| 945 | else if (Imm == SIOutMods::MUL4) |
| 946 | O << " mul:4"; |
| 947 | else if (Imm == SIOutMods::DIV2) |
| 948 | O << " div:2"; |
| 949 | } |
| 950 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 951 | void AMDGPUInstPrinter::printLiteral(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 952 | const MCSubtargetInfo &STI, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 953 | raw_ostream &O) { |
Jan Vesely | 7971464 | 2016-05-13 20:39:24 +0000 | [diff] [blame] | 954 | const MCOperand &Op = MI->getOperand(OpNo); |
| 955 | assert(Op.isImm() || Op.isExpr()); |
| 956 | if (Op.isImm()) { |
| 957 | int64_t Imm = Op.getImm(); |
| 958 | O << Imm << '(' << BitsToFloat(Imm) << ')'; |
| 959 | } |
| 960 | if (Op.isExpr()) { |
| 961 | Op.getExpr()->print(O << '@', &MAI); |
| 962 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 963 | } |
| 964 | |
| 965 | void AMDGPUInstPrinter::printLast(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 966 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Rafael Espindola | 0b9319e | 2015-06-12 12:42:13 +0000 | [diff] [blame] | 967 | printIfSet(MI, OpNo, O, "*", " "); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 968 | } |
| 969 | |
| 970 | void AMDGPUInstPrinter::printNeg(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 971 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 972 | printIfSet(MI, OpNo, O, '-'); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 973 | } |
| 974 | |
| 975 | void AMDGPUInstPrinter::printOMOD(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 976 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 977 | switch (MI->getOperand(OpNo).getImm()) { |
| 978 | default: break; |
| 979 | case 1: |
| 980 | O << " * 2.0"; |
| 981 | break; |
| 982 | case 2: |
| 983 | O << " * 4.0"; |
| 984 | break; |
| 985 | case 3: |
| 986 | O << " / 2.0"; |
| 987 | break; |
| 988 | } |
| 989 | } |
| 990 | |
| 991 | void AMDGPUInstPrinter::printRel(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 992 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 993 | printIfSet(MI, OpNo, O, '+'); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 994 | } |
| 995 | |
| 996 | void AMDGPUInstPrinter::printUpdateExecMask(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 997 | const MCSubtargetInfo &STI, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 998 | raw_ostream &O) { |
| 999 | printIfSet(MI, OpNo, O, "ExecMask,"); |
| 1000 | } |
| 1001 | |
| 1002 | void AMDGPUInstPrinter::printUpdatePred(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1003 | const MCSubtargetInfo &STI, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1004 | raw_ostream &O) { |
| 1005 | printIfSet(MI, OpNo, O, "Pred,"); |
| 1006 | } |
| 1007 | |
| 1008 | void AMDGPUInstPrinter::printWrite(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1009 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1010 | const MCOperand &Op = MI->getOperand(OpNo); |
| 1011 | if (Op.getImm() == 0) { |
| 1012 | O << " (MASKED)"; |
| 1013 | } |
| 1014 | } |
| 1015 | |
Tom Stellard | 365366f | 2013-01-23 02:09:06 +0000 | [diff] [blame] | 1016 | void AMDGPUInstPrinter::printSel(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1017 | raw_ostream &O) { |
Tom Stellard | 365366f | 2013-01-23 02:09:06 +0000 | [diff] [blame] | 1018 | const char * chans = "XYZW"; |
| 1019 | int sel = MI->getOperand(OpNo).getImm(); |
| 1020 | |
| 1021 | int chan = sel & 3; |
| 1022 | sel >>= 2; |
| 1023 | |
| 1024 | if (sel >= 512) { |
| 1025 | sel -= 512; |
| 1026 | int cb = sel >> 12; |
| 1027 | sel &= 4095; |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 1028 | O << cb << '[' << sel << ']'; |
Tom Stellard | 365366f | 2013-01-23 02:09:06 +0000 | [diff] [blame] | 1029 | } else if (sel >= 448) { |
| 1030 | sel -= 448; |
| 1031 | O << sel; |
| 1032 | } else if (sel >= 0){ |
| 1033 | O << sel; |
| 1034 | } |
| 1035 | |
| 1036 | if (sel >= 0) |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 1037 | O << '.' << chans[chan]; |
Tom Stellard | 365366f | 2013-01-23 02:09:06 +0000 | [diff] [blame] | 1038 | } |
| 1039 | |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 1040 | void AMDGPUInstPrinter::printBankSwizzle(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1041 | const MCSubtargetInfo &STI, |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 1042 | raw_ostream &O) { |
| 1043 | int BankSwizzle = MI->getOperand(OpNo).getImm(); |
| 1044 | switch (BankSwizzle) { |
| 1045 | case 1: |
Vincent Lejeune | bb8a8721 | 2013-06-29 19:32:29 +0000 | [diff] [blame] | 1046 | O << "BS:VEC_021/SCL_122"; |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 1047 | break; |
| 1048 | case 2: |
Vincent Lejeune | bb8a8721 | 2013-06-29 19:32:29 +0000 | [diff] [blame] | 1049 | O << "BS:VEC_120/SCL_212"; |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 1050 | break; |
| 1051 | case 3: |
Vincent Lejeune | bb8a8721 | 2013-06-29 19:32:29 +0000 | [diff] [blame] | 1052 | O << "BS:VEC_102/SCL_221"; |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 1053 | break; |
| 1054 | case 4: |
| 1055 | O << "BS:VEC_201"; |
| 1056 | break; |
| 1057 | case 5: |
| 1058 | O << "BS:VEC_210"; |
| 1059 | break; |
| 1060 | default: |
| 1061 | break; |
| 1062 | } |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 1063 | } |
| 1064 | |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 1065 | void AMDGPUInstPrinter::printRSel(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1066 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 1067 | unsigned Sel = MI->getOperand(OpNo).getImm(); |
| 1068 | switch (Sel) { |
| 1069 | case 0: |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 1070 | O << 'X'; |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 1071 | break; |
| 1072 | case 1: |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 1073 | O << 'Y'; |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 1074 | break; |
| 1075 | case 2: |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 1076 | O << 'Z'; |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 1077 | break; |
| 1078 | case 3: |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 1079 | O << 'W'; |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 1080 | break; |
| 1081 | case 4: |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 1082 | O << '0'; |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 1083 | break; |
| 1084 | case 5: |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 1085 | O << '1'; |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 1086 | break; |
| 1087 | case 7: |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 1088 | O << '_'; |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 1089 | break; |
| 1090 | default: |
| 1091 | break; |
| 1092 | } |
| 1093 | } |
| 1094 | |
| 1095 | void AMDGPUInstPrinter::printCT(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1096 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 1097 | unsigned CT = MI->getOperand(OpNo).getImm(); |
| 1098 | switch (CT) { |
| 1099 | case 0: |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 1100 | O << 'U'; |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 1101 | break; |
| 1102 | case 1: |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 1103 | O << 'N'; |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 1104 | break; |
| 1105 | default: |
| 1106 | break; |
| 1107 | } |
| 1108 | } |
| 1109 | |
Vincent Lejeune | b0422e2 | 2013-05-02 21:52:40 +0000 | [diff] [blame] | 1110 | void AMDGPUInstPrinter::printKCache(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1111 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Vincent Lejeune | b0422e2 | 2013-05-02 21:52:40 +0000 | [diff] [blame] | 1112 | int KCacheMode = MI->getOperand(OpNo).getImm(); |
| 1113 | if (KCacheMode > 0) { |
| 1114 | int KCacheBank = MI->getOperand(OpNo - 2).getImm(); |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 1115 | O << "CB" << KCacheBank << ':'; |
Vincent Lejeune | b0422e2 | 2013-05-02 21:52:40 +0000 | [diff] [blame] | 1116 | int KCacheAddr = MI->getOperand(OpNo + 2).getImm(); |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 1117 | int LineSize = (KCacheMode == 1) ? 16 : 32; |
| 1118 | O << KCacheAddr * 16 << '-' << KCacheAddr * 16 + LineSize; |
Vincent Lejeune | b0422e2 | 2013-05-02 21:52:40 +0000 | [diff] [blame] | 1119 | } |
| 1120 | } |
| 1121 | |
Michel Danzer | 6064f57 | 2014-01-27 07:20:44 +0000 | [diff] [blame] | 1122 | void AMDGPUInstPrinter::printSendMsg(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1123 | const MCSubtargetInfo &STI, |
Michel Danzer | 6064f57 | 2014-01-27 07:20:44 +0000 | [diff] [blame] | 1124 | raw_ostream &O) { |
Artem Tamazov | ebe71ce | 2016-05-06 17:48:48 +0000 | [diff] [blame] | 1125 | using namespace llvm::AMDGPU::SendMsg; |
| 1126 | |
| 1127 | const unsigned SImm16 = MI->getOperand(OpNo).getImm(); |
| 1128 | const unsigned Id = SImm16 & ID_MASK_; |
| 1129 | do { |
| 1130 | if (Id == ID_INTERRUPT) { |
| 1131 | if ((SImm16 & ~ID_MASK_) != 0) // Unused/unknown bits must be 0. |
| 1132 | break; |
| 1133 | O << "sendmsg(" << IdSymbolic[Id] << ')'; |
| 1134 | return; |
Michel Danzer | 6064f57 | 2014-01-27 07:20:44 +0000 | [diff] [blame] | 1135 | } |
Artem Tamazov | ebe71ce | 2016-05-06 17:48:48 +0000 | [diff] [blame] | 1136 | if (Id == ID_GS || Id == ID_GS_DONE) { |
| 1137 | if ((SImm16 & ~(ID_MASK_|OP_GS_MASK_|STREAM_ID_MASK_)) != 0) // Unused/unknown bits must be 0. |
| 1138 | break; |
| 1139 | const unsigned OpGs = (SImm16 & OP_GS_MASK_) >> OP_SHIFT_; |
| 1140 | const unsigned StreamId = (SImm16 & STREAM_ID_MASK_) >> STREAM_ID_SHIFT_; |
| 1141 | if (OpGs == OP_GS_NOP && Id != ID_GS_DONE) // NOP to be used for GS_DONE only. |
| 1142 | break; |
| 1143 | if (OpGs == OP_GS_NOP && StreamId != 0) // NOP does not use/define stream id bits. |
| 1144 | break; |
| 1145 | O << "sendmsg(" << IdSymbolic[Id] << ", " << OpGsSymbolic[OpGs]; |
| 1146 | if (OpGs != OP_GS_NOP) { O << ", " << StreamId; } |
| 1147 | O << ')'; |
| 1148 | return; |
| 1149 | } |
| 1150 | if (Id == ID_SYSMSG) { |
| 1151 | if ((SImm16 & ~(ID_MASK_|OP_SYS_MASK_)) != 0) // Unused/unknown bits must be 0. |
| 1152 | break; |
| 1153 | const unsigned OpSys = (SImm16 & OP_SYS_MASK_) >> OP_SHIFT_; |
| 1154 | if (! (OP_SYS_FIRST_ <= OpSys && OpSys < OP_SYS_LAST_)) // Unused/unknown. |
| 1155 | break; |
| 1156 | O << "sendmsg(" << IdSymbolic[Id] << ", " << OpSysSymbolic[OpSys] << ')'; |
| 1157 | return; |
| 1158 | } |
Eugene Zelenko | 6a9226d | 2016-12-12 22:23:53 +0000 | [diff] [blame] | 1159 | } while (false); |
Artem Tamazov | ebe71ce | 2016-05-06 17:48:48 +0000 | [diff] [blame] | 1160 | O << SImm16; // Unknown simm16 code. |
Michel Danzer | 6064f57 | 2014-01-27 07:20:44 +0000 | [diff] [blame] | 1161 | } |
| 1162 | |
Vincent Lejeune | d6cbede | 2013-10-13 17:56:28 +0000 | [diff] [blame] | 1163 | void AMDGPUInstPrinter::printWaitFlag(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1164 | const MCSubtargetInfo &STI, |
Vincent Lejeune | d6cbede | 2013-10-13 17:56:28 +0000 | [diff] [blame] | 1165 | raw_ostream &O) { |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 1166 | AMDGPU::IsaInfo::IsaVersion ISA = |
| 1167 | AMDGPU::IsaInfo::getIsaVersion(STI.getFeatureBits()); |
Konstantin Zhuravlyov | 836cbff | 2016-09-30 17:01:40 +0000 | [diff] [blame] | 1168 | |
Vincent Lejeune | d6cbede | 2013-10-13 17:56:28 +0000 | [diff] [blame] | 1169 | unsigned SImm16 = MI->getOperand(OpNo).getImm(); |
Konstantin Zhuravlyov | cdd4547 | 2016-10-11 18:58:22 +0000 | [diff] [blame] | 1170 | unsigned Vmcnt, Expcnt, Lgkmcnt; |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 1171 | decodeWaitcnt(ISA, SImm16, Vmcnt, Expcnt, Lgkmcnt); |
Matt Arsenault | 3a99759 | 2014-09-26 01:09:46 +0000 | [diff] [blame] | 1172 | |
| 1173 | bool NeedSpace = false; |
| 1174 | |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 1175 | if (Vmcnt != getVmcntBitMask(ISA)) { |
Matt Arsenault | 3a99759 | 2014-09-26 01:09:46 +0000 | [diff] [blame] | 1176 | O << "vmcnt(" << Vmcnt << ')'; |
| 1177 | NeedSpace = true; |
| 1178 | } |
| 1179 | |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 1180 | if (Expcnt != getExpcntBitMask(ISA)) { |
Matt Arsenault | 3a99759 | 2014-09-26 01:09:46 +0000 | [diff] [blame] | 1181 | if (NeedSpace) |
| 1182 | O << ' '; |
| 1183 | O << "expcnt(" << Expcnt << ')'; |
| 1184 | NeedSpace = true; |
| 1185 | } |
| 1186 | |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 1187 | if (Lgkmcnt != getLgkmcntBitMask(ISA)) { |
Matt Arsenault | 3a99759 | 2014-09-26 01:09:46 +0000 | [diff] [blame] | 1188 | if (NeedSpace) |
| 1189 | O << ' '; |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 1190 | O << "lgkmcnt(" << Lgkmcnt << ')'; |
Matt Arsenault | 3a99759 | 2014-09-26 01:09:46 +0000 | [diff] [blame] | 1191 | } |
Vincent Lejeune | d6cbede | 2013-10-13 17:56:28 +0000 | [diff] [blame] | 1192 | } |
| 1193 | |
Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 1194 | void AMDGPUInstPrinter::printHwreg(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1195 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 1196 | using namespace llvm::AMDGPU::Hwreg; |
| 1197 | |
Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 1198 | unsigned SImm16 = MI->getOperand(OpNo).getImm(); |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 1199 | const unsigned Id = (SImm16 & ID_MASK_) >> ID_SHIFT_; |
| 1200 | const unsigned Offset = (SImm16 & OFFSET_MASK_) >> OFFSET_SHIFT_; |
| 1201 | const unsigned Width = ((SImm16 & WIDTH_M1_MASK_) >> WIDTH_M1_SHIFT_) + 1; |
Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 1202 | |
Artem Tamazov | 5cd55b1 | 2016-04-27 15:17:03 +0000 | [diff] [blame] | 1203 | O << "hwreg("; |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 1204 | if (ID_SYMBOLIC_FIRST_ <= Id && Id < ID_SYMBOLIC_LAST_) { |
| 1205 | O << IdSymbolic[Id]; |
| 1206 | } else { |
| 1207 | O << Id; |
Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 1208 | } |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 1209 | if (Width != WIDTH_M1_DEFAULT_ + 1 || Offset != OFFSET_DEFAULT_) { |
Artem Tamazov | 5cd55b1 | 2016-04-27 15:17:03 +0000 | [diff] [blame] | 1210 | O << ", " << Offset << ", " << Width; |
| 1211 | } |
| 1212 | O << ')'; |
Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 1213 | } |
| 1214 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1215 | #include "AMDGPUGenAsmWriter.inc" |