blob: 8d04f834dd9c2b9b2eab49170cb98ce3fb0934d7 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstPrinter.cpp - AMDGPU MC Inst -> ASM ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8// \file
9//===----------------------------------------------------------------------===//
10
11#include "AMDGPUInstPrinter.h"
Chandler Carruthd9903882015-01-14 11:23:27 +000012#include "SIDefines.h"
Konstantin Zhuravlyov836cbff2016-09-30 17:01:40 +000013#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Artem Tamazov6edc1352016-05-26 17:00:33 +000014#include "Utils/AMDGPUAsmUtils.h"
Konstantin Zhuravlyov836cbff2016-09-30 17:01:40 +000015#include "Utils/AMDGPUBaseInfo.h"
Christian Konigbf114b42013-02-21 15:17:22 +000016#include "llvm/MC/MCExpr.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000017#include "llvm/MC/MCInst.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000018#include "llvm/MC/MCInstrDesc.h"
Matt Arsenault303011a2014-12-17 21:04:08 +000019#include "llvm/MC/MCInstrInfo.h"
Matt Arsenault4d7d3832014-04-15 22:32:49 +000020#include "llvm/MC/MCRegisterInfo.h"
Konstantin Zhuravlyov836cbff2016-09-30 17:01:40 +000021#include "llvm/MC/MCSubtargetInfo.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000022#include "llvm/Support/ErrorHandling.h"
Matt Arsenault4d7d3832014-04-15 22:32:49 +000023#include "llvm/Support/MathExtras.h"
Craig Topperdaf2e3f2015-12-25 22:10:01 +000024#include "llvm/Support/raw_ostream.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000025#include <cassert>
Artem Tamazoveb4d5a92016-04-13 16:18:41 +000026
Tom Stellard75aadc22012-12-11 21:25:42 +000027using namespace llvm;
Konstantin Zhuravlyov836cbff2016-09-30 17:01:40 +000028using namespace llvm::AMDGPU;
Tom Stellard75aadc22012-12-11 21:25:42 +000029
30void AMDGPUInstPrinter::printInst(const MCInst *MI, raw_ostream &OS,
Akira Hatanakab46d0232015-03-27 20:36:02 +000031 StringRef Annot, const MCSubtargetInfo &STI) {
Vincent Lejeunef97af792013-05-02 21:52:30 +000032 OS.flush();
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +000033 printInstruction(MI, STI, OS);
Tom Stellard75aadc22012-12-11 21:25:42 +000034 printAnnotation(OS, Annot);
35}
36
Sam Koltondfa29f72016-03-09 12:29:31 +000037void AMDGPUInstPrinter::printU4ImmOperand(const MCInst *MI, unsigned OpNo,
Matt Arsenaultcc88ce32016-10-12 18:00:51 +000038 const MCSubtargetInfo &STI,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +000039 raw_ostream &O) {
Sam Koltondfa29f72016-03-09 12:29:31 +000040 O << formatHex(MI->getOperand(OpNo).getImm() & 0xf);
41}
42
Matt Arsenault4d7d3832014-04-15 22:32:49 +000043void AMDGPUInstPrinter::printU8ImmOperand(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +000044 raw_ostream &O) {
Matt Arsenault4d7d3832014-04-15 22:32:49 +000045 O << formatHex(MI->getOperand(OpNo).getImm() & 0xff);
46}
47
48void AMDGPUInstPrinter::printU16ImmOperand(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +000049 const MCSubtargetInfo &STI,
Matt Arsenault4d7d3832014-04-15 22:32:49 +000050 raw_ostream &O) {
Matt Arsenault4bd72362016-12-10 00:39:12 +000051 // It's possible to end up with a 32-bit literal used with a 16-bit operand
52 // with ignored high bits. Print as 32-bit anyway in that case.
53 int64_t Imm = MI->getOperand(OpNo).getImm();
54 if (isInt<16>(Imm) || isUInt<16>(Imm))
55 O << formatHex(static_cast<uint64_t>(Imm & 0xffff));
56 else
57 printU32ImmOperand(MI, OpNo, STI, O);
Matt Arsenault4d7d3832014-04-15 22:32:49 +000058}
59
Sam Koltondfa29f72016-03-09 12:29:31 +000060void AMDGPUInstPrinter::printU4ImmDecOperand(const MCInst *MI, unsigned OpNo,
61 raw_ostream &O) {
62 O << formatDec(MI->getOperand(OpNo).getImm() & 0xf);
63}
64
Matt Arsenault61cc9082014-10-10 22:16:07 +000065void AMDGPUInstPrinter::printU8ImmDecOperand(const MCInst *MI, unsigned OpNo,
66 raw_ostream &O) {
67 O << formatDec(MI->getOperand(OpNo).getImm() & 0xff);
68}
69
70void AMDGPUInstPrinter::printU16ImmDecOperand(const MCInst *MI, unsigned OpNo,
71 raw_ostream &O) {
72 O << formatDec(MI->getOperand(OpNo).getImm() & 0xffff);
73}
74
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +000075void AMDGPUInstPrinter::printU32ImmOperand(const MCInst *MI, unsigned OpNo,
76 const MCSubtargetInfo &STI,
77 raw_ostream &O) {
78 O << formatHex(MI->getOperand(OpNo).getImm() & 0xffffffff);
79}
80
81void AMDGPUInstPrinter::printNamedBit(const MCInst *MI, unsigned OpNo,
82 raw_ostream &O, StringRef BitName) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +000083 if (MI->getOperand(OpNo).getImm()) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +000084 O << ' ' << BitName;
Nikolay Haustov2f684f12016-02-26 09:51:05 +000085 }
86}
87
Tom Stellard229d5e62014-08-05 14:48:12 +000088void AMDGPUInstPrinter::printOffen(const MCInst *MI, unsigned OpNo,
89 raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +000090 printNamedBit(MI, OpNo, O, "offen");
Tom Stellard229d5e62014-08-05 14:48:12 +000091}
92
93void AMDGPUInstPrinter::printIdxen(const MCInst *MI, unsigned OpNo,
94 raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +000095 printNamedBit(MI, OpNo, O, "idxen");
Tom Stellard229d5e62014-08-05 14:48:12 +000096}
97
98void AMDGPUInstPrinter::printAddr64(const MCInst *MI, unsigned OpNo,
99 raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000100 printNamedBit(MI, OpNo, O, "addr64");
Tom Stellard229d5e62014-08-05 14:48:12 +0000101}
102
103void AMDGPUInstPrinter::printMBUFOffset(const MCInst *MI, unsigned OpNo,
104 raw_ostream &O) {
105 if (MI->getOperand(OpNo).getImm()) {
106 O << " offset:";
Matt Arsenaultfb13b222014-12-03 03:12:13 +0000107 printU16ImmDecOperand(MI, OpNo, O);
Tom Stellard229d5e62014-08-05 14:48:12 +0000108 }
109}
110
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000111void AMDGPUInstPrinter::printOffset(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000112 const MCSubtargetInfo &STI,
113 raw_ostream &O) {
Matt Arsenault61cc9082014-10-10 22:16:07 +0000114 uint16_t Imm = MI->getOperand(OpNo).getImm();
115 if (Imm != 0) {
116 O << " offset:";
117 printU16ImmDecOperand(MI, OpNo, O);
118 }
119}
120
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000121void AMDGPUInstPrinter::printOffset0(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000122 const MCSubtargetInfo &STI,
123 raw_ostream &O) {
Tom Stellard1f3416a2015-04-08 01:09:19 +0000124 if (MI->getOperand(OpNo).getImm()) {
125 O << " offset0:";
126 printU8ImmDecOperand(MI, OpNo, O);
127 }
Matt Arsenault61cc9082014-10-10 22:16:07 +0000128}
129
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000130void AMDGPUInstPrinter::printOffset1(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000131 const MCSubtargetInfo &STI,
132 raw_ostream &O) {
Tom Stellard1f3416a2015-04-08 01:09:19 +0000133 if (MI->getOperand(OpNo).getImm()) {
134 O << " offset1:";
135 printU8ImmDecOperand(MI, OpNo, O);
136 }
Matt Arsenault61cc9082014-10-10 22:16:07 +0000137}
138
Artem Tamazov54bfd542016-10-31 16:07:39 +0000139void AMDGPUInstPrinter::printSMRDOffset8(const MCInst *MI, unsigned OpNo,
140 const MCSubtargetInfo &STI,
141 raw_ostream &O) {
142 printU32ImmOperand(MI, OpNo, STI, O);
143}
144
145void AMDGPUInstPrinter::printSMRDOffset20(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000146 const MCSubtargetInfo &STI,
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000147 raw_ostream &O) {
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000148 printU32ImmOperand(MI, OpNo, STI, O);
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000149}
150
151void AMDGPUInstPrinter::printSMRDLiteralOffset(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000152 const MCSubtargetInfo &STI,
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000153 raw_ostream &O) {
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000154 printU32ImmOperand(MI, OpNo, STI, O);
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000155}
156
Tom Stellard065e3d42015-03-09 18:49:54 +0000157void AMDGPUInstPrinter::printGDS(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000158 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000159 printNamedBit(MI, OpNo, O, "gds");
Tom Stellard065e3d42015-03-09 18:49:54 +0000160}
161
Tom Stellard229d5e62014-08-05 14:48:12 +0000162void AMDGPUInstPrinter::printGLC(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000163 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000164 printNamedBit(MI, OpNo, O, "glc");
Tom Stellard229d5e62014-08-05 14:48:12 +0000165}
166
167void AMDGPUInstPrinter::printSLC(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000168 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000169 printNamedBit(MI, OpNo, O, "slc");
Tom Stellard229d5e62014-08-05 14:48:12 +0000170}
171
172void AMDGPUInstPrinter::printTFE(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000173 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000174 printNamedBit(MI, OpNo, O, "tfe");
175}
176
177void AMDGPUInstPrinter::printDMask(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000178 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000179 if (MI->getOperand(OpNo).getImm()) {
180 O << " dmask:";
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000181 printU16ImmOperand(MI, OpNo, STI, O);
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000182 }
183}
184
185void AMDGPUInstPrinter::printUNorm(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000186 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000187 printNamedBit(MI, OpNo, O, "unorm");
188}
189
190void AMDGPUInstPrinter::printDA(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000191 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000192 printNamedBit(MI, OpNo, O, "da");
193}
194
195void AMDGPUInstPrinter::printR128(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000196 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000197 printNamedBit(MI, OpNo, O, "r128");
198}
199
200void AMDGPUInstPrinter::printLWE(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000201 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000202 printNamedBit(MI, OpNo, O, "lwe");
Tom Stellard229d5e62014-08-05 14:48:12 +0000203}
204
Matt Arsenault8a63cb92016-12-05 20:31:49 +0000205void AMDGPUInstPrinter::printExpCompr(const MCInst *MI, unsigned OpNo,
206 const MCSubtargetInfo &STI,
207 raw_ostream &O) {
208 if (MI->getOperand(OpNo).getImm())
209 O << " compr";
210}
211
212void AMDGPUInstPrinter::printExpVM(const MCInst *MI, unsigned OpNo,
213 const MCSubtargetInfo &STI,
214 raw_ostream &O) {
215 if (MI->getOperand(OpNo).getImm())
216 O << " vm";
217}
218
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000219void AMDGPUInstPrinter::printRegOperand(unsigned RegNo, raw_ostream &O,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000220 const MCRegisterInfo &MRI) {
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000221 switch (RegNo) {
Matt Arsenault72b31ee2013-11-12 02:35:51 +0000222 case AMDGPU::VCC:
223 O << "vcc";
224 return;
225 case AMDGPU::SCC:
226 O << "scc";
227 return;
228 case AMDGPU::EXEC:
229 O << "exec";
230 return;
231 case AMDGPU::M0:
232 O << "m0";
233 return;
Matt Arsenault3f981402014-09-15 15:41:53 +0000234 case AMDGPU::FLAT_SCR:
235 O << "flat_scratch";
236 return;
237 case AMDGPU::VCC_LO:
238 O << "vcc_lo";
239 return;
240 case AMDGPU::VCC_HI:
241 O << "vcc_hi";
242 return;
Artem Tamazoveb4d5a92016-04-13 16:18:41 +0000243 case AMDGPU::TBA_LO:
244 O << "tba_lo";
245 return;
246 case AMDGPU::TBA_HI:
247 O << "tba_hi";
248 return;
249 case AMDGPU::TMA_LO:
250 O << "tma_lo";
251 return;
252 case AMDGPU::TMA_HI:
253 O << "tma_hi";
254 return;
Matt Arsenault3f981402014-09-15 15:41:53 +0000255 case AMDGPU::EXEC_LO:
256 O << "exec_lo";
257 return;
258 case AMDGPU::EXEC_HI:
259 O << "exec_hi";
260 return;
261 case AMDGPU::FLAT_SCR_LO:
262 O << "flat_scratch_lo";
263 return;
264 case AMDGPU::FLAT_SCR_HI:
265 O << "flat_scratch_hi";
266 return;
Matt Arsenault72b31ee2013-11-12 02:35:51 +0000267 default:
268 break;
269 }
270
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000271 // The low 8 bits of the encoding value is the register index, for both VGPRs
272 // and SGPRs.
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000273 unsigned RegIdx = MRI.getEncodingValue(RegNo) & ((1 << 8) - 1);
Matt Arsenault72b31ee2013-11-12 02:35:51 +0000274
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000275 unsigned NumRegs;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000276 if (MRI.getRegClass(AMDGPU::VGPR_32RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000277 O << 'v';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000278 NumRegs = 1;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000279 } else if (MRI.getRegClass(AMDGPU::SGPR_32RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000280 O << 's';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000281 NumRegs = 1;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000282 } else if (MRI.getRegClass(AMDGPU::VReg_64RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000283 O <<'v';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000284 NumRegs = 2;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000285 } else if (MRI.getRegClass(AMDGPU::SGPR_64RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000286 O << 's';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000287 NumRegs = 2;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000288 } else if (MRI.getRegClass(AMDGPU::VReg_128RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000289 O << 'v';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000290 NumRegs = 4;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000291 } else if (MRI.getRegClass(AMDGPU::SGPR_128RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000292 O << 's';
Artem Tamazov38e496b2016-04-29 17:04:50 +0000293 NumRegs = 4;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000294 } else if (MRI.getRegClass(AMDGPU::VReg_96RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000295 O << 'v';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000296 NumRegs = 3;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000297 } else if (MRI.getRegClass(AMDGPU::VReg_256RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000298 O << 'v';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000299 NumRegs = 8;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000300 } else if (MRI.getRegClass(AMDGPU::SReg_256RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000301 O << 's';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000302 NumRegs = 8;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000303 } else if (MRI.getRegClass(AMDGPU::VReg_512RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000304 O << 'v';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000305 NumRegs = 16;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000306 } else if (MRI.getRegClass(AMDGPU::SReg_512RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000307 O << 's';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000308 NumRegs = 16;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000309 } else if (MRI.getRegClass(AMDGPU::TTMP_64RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000310 O << "ttmp";
311 NumRegs = 2;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000312 // Trap temps start at offset 112. TODO: Get this from tablegen.
313 RegIdx -= 112;
314 } else if (MRI.getRegClass(AMDGPU::TTMP_128RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000315 O << "ttmp";
316 NumRegs = 4;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000317 // Trap temps start at offset 112. TODO: Get this from tablegen.
318 RegIdx -= 112;
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000319 } else {
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000320 O << getRegisterName(RegNo);
Matt Arsenault72b31ee2013-11-12 02:35:51 +0000321 return;
322 }
323
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000324 if (NumRegs == 1) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000325 O << RegIdx;
Matt Arsenault72b31ee2013-11-12 02:35:51 +0000326 return;
327 }
328
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000329 O << '[' << RegIdx << ':' << (RegIdx + NumRegs - 1) << ']';
Matt Arsenault72b31ee2013-11-12 02:35:51 +0000330}
331
Tom Stellardc0503922015-03-12 21:34:22 +0000332void AMDGPUInstPrinter::printVOPDst(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000333 const MCSubtargetInfo &STI, raw_ostream &O) {
Tom Stellardc0503922015-03-12 21:34:22 +0000334 if (MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::VOP3)
335 O << "_e64 ";
Sam Koltondfa29f72016-03-09 12:29:31 +0000336 else if (MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::DPP)
337 O << "_dpp ";
Sam Kolton3025e7f2016-04-26 13:33:56 +0000338 else if (MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::SDWA)
339 O << "_sdwa ";
Tom Stellardc0503922015-03-12 21:34:22 +0000340 else
341 O << "_e32 ";
342
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000343 printOperand(MI, OpNo, STI, O);
Tom Stellardc0503922015-03-12 21:34:22 +0000344}
345
Matt Arsenault4bd72362016-12-10 00:39:12 +0000346void AMDGPUInstPrinter::printImmediate16(uint32_t Imm,
347 const MCSubtargetInfo &STI,
348 raw_ostream &O) {
349 int16_t SImm = static_cast<int16_t>(Imm);
350 if (SImm >= -16 && SImm <= 64) {
351 O << SImm;
352 return;
353 }
354
355 if (Imm == 0x3C00)
356 O<< "1.0";
357 else if (Imm == 0xBC00)
358 O<< "-1.0";
359 else if (Imm == 0x3800)
360 O<< "0.5";
361 else if (Imm == 0xB800)
362 O<< "-0.5";
363 else if (Imm == 0x4000)
364 O<< "2.0";
365 else if (Imm == 0xC000)
366 O<< "-2.0";
367 else if (Imm == 0x4400)
368 O<< "4.0";
369 else if (Imm == 0xC400)
370 O<< "-4.0";
371 else if (Imm == 0x3118) {
372 assert(STI.getFeatureBits()[AMDGPU::FeatureInv2PiInlineImm]);
373 O << "0.15915494";
374 } else
375 O << formatHex(static_cast<uint64_t>(Imm));
376}
377
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000378void AMDGPUInstPrinter::printImmediateV216(uint32_t Imm,
379 const MCSubtargetInfo &STI,
380 raw_ostream &O) {
381 uint16_t Lo16 = static_cast<uint16_t>(Imm);
382 assert(Lo16 == static_cast<uint16_t>(Imm >> 16));
383 printImmediate16(Lo16, STI, O);
384}
385
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000386void AMDGPUInstPrinter::printImmediate32(uint32_t Imm,
387 const MCSubtargetInfo &STI,
388 raw_ostream &O) {
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000389 int32_t SImm = static_cast<int32_t>(Imm);
390 if (SImm >= -16 && SImm <= 64) {
391 O << SImm;
392 return;
393 }
394
Matt Arsenault02dc2652014-09-17 17:32:13 +0000395 if (Imm == FloatToBits(0.0f))
396 O << "0.0";
397 else if (Imm == FloatToBits(1.0f))
398 O << "1.0";
399 else if (Imm == FloatToBits(-1.0f))
400 O << "-1.0";
401 else if (Imm == FloatToBits(0.5f))
402 O << "0.5";
403 else if (Imm == FloatToBits(-0.5f))
404 O << "-0.5";
405 else if (Imm == FloatToBits(2.0f))
406 O << "2.0";
407 else if (Imm == FloatToBits(-2.0f))
408 O << "-2.0";
409 else if (Imm == FloatToBits(4.0f))
410 O << "4.0";
411 else if (Imm == FloatToBits(-4.0f))
412 O << "-4.0";
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000413 else if (Imm == 0x3e22f983 &&
414 STI.getFeatureBits()[AMDGPU::FeatureInv2PiInlineImm])
Matt Arsenault972034b2016-11-15 00:04:33 +0000415 O << "0.15915494";
Matt Arsenault303011a2014-12-17 21:04:08 +0000416 else
Matt Arsenault02dc2652014-09-17 17:32:13 +0000417 O << formatHex(static_cast<uint64_t>(Imm));
Matt Arsenault303011a2014-12-17 21:04:08 +0000418}
419
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000420void AMDGPUInstPrinter::printImmediate64(uint64_t Imm,
421 const MCSubtargetInfo &STI,
422 raw_ostream &O) {
Matt Arsenault303011a2014-12-17 21:04:08 +0000423 int64_t SImm = static_cast<int64_t>(Imm);
424 if (SImm >= -16 && SImm <= 64) {
425 O << SImm;
426 return;
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000427 }
Matt Arsenault303011a2014-12-17 21:04:08 +0000428
429 if (Imm == DoubleToBits(0.0))
430 O << "0.0";
431 else if (Imm == DoubleToBits(1.0))
432 O << "1.0";
433 else if (Imm == DoubleToBits(-1.0))
434 O << "-1.0";
435 else if (Imm == DoubleToBits(0.5))
436 O << "0.5";
437 else if (Imm == DoubleToBits(-0.5))
438 O << "-0.5";
439 else if (Imm == DoubleToBits(2.0))
440 O << "2.0";
441 else if (Imm == DoubleToBits(-2.0))
442 O << "-2.0";
443 else if (Imm == DoubleToBits(4.0))
444 O << "4.0";
445 else if (Imm == DoubleToBits(-4.0))
446 O << "-4.0";
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000447 else if (Imm == 0x3fc45f306dc9c882 &&
448 STI.getFeatureBits()[AMDGPU::FeatureInv2PiInlineImm])
Matt Arsenault972034b2016-11-15 00:04:33 +0000449 O << "0.15915494";
Matt Arsenault382557e2015-10-23 18:07:58 +0000450 else {
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000451 assert(isUInt<32>(Imm) || Imm == 0x3fc45f306dc9c882);
Matt Arsenault382557e2015-10-23 18:07:58 +0000452
453 // In rare situations, we will have a 32-bit literal in a 64-bit
454 // operand. This is technically allowed for the encoding of s_mov_b64.
455 O << formatHex(static_cast<uint64_t>(Imm));
456 }
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000457}
458
Tom Stellard75aadc22012-12-11 21:25:42 +0000459void AMDGPUInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000460 const MCSubtargetInfo &STI,
Tom Stellard75aadc22012-12-11 21:25:42 +0000461 raw_ostream &O) {
Valery Pykhtinc7616752016-08-15 10:56:48 +0000462 if (OpNo >= MI->getNumOperands()) {
463 O << "/*Missing OP" << OpNo << "*/";
464 return;
465 }
466
Tom Stellard75aadc22012-12-11 21:25:42 +0000467 const MCOperand &Op = MI->getOperand(OpNo);
468 if (Op.isReg()) {
469 switch (Op.getReg()) {
470 // This is the default predicate state, so we don't need to print it.
Matt Arsenault72b31ee2013-11-12 02:35:51 +0000471 case AMDGPU::PRED_SEL_OFF:
472 break;
473
474 default:
Tom Stellardd7e6f132015-04-08 01:09:26 +0000475 printRegOperand(Op.getReg(), O, MRI);
Matt Arsenault72b31ee2013-11-12 02:35:51 +0000476 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000477 }
478 } else if (Op.isImm()) {
Matt Arsenault303011a2014-12-17 21:04:08 +0000479 const MCInstrDesc &Desc = MII.get(MI->getOpcode());
Matt Arsenault4bd72362016-12-10 00:39:12 +0000480 switch (Desc.OpInfo[OpNo].OperandType) {
481 case AMDGPU::OPERAND_REG_IMM_INT32:
482 case AMDGPU::OPERAND_REG_IMM_FP32:
483 case AMDGPU::OPERAND_REG_INLINE_C_INT32:
484 case AMDGPU::OPERAND_REG_INLINE_C_FP32:
485 case MCOI::OPERAND_IMMEDIATE:
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000486 printImmediate32(Op.getImm(), STI, O);
Matt Arsenault4bd72362016-12-10 00:39:12 +0000487 break;
488 case AMDGPU::OPERAND_REG_IMM_INT64:
489 case AMDGPU::OPERAND_REG_IMM_FP64:
490 case AMDGPU::OPERAND_REG_INLINE_C_INT64:
491 case AMDGPU::OPERAND_REG_INLINE_C_FP64:
492 printImmediate64(Op.getImm(), STI, O);
493 break;
494 case AMDGPU::OPERAND_REG_INLINE_C_INT16:
495 case AMDGPU::OPERAND_REG_INLINE_C_FP16:
496 case AMDGPU::OPERAND_REG_IMM_INT16:
497 case AMDGPU::OPERAND_REG_IMM_FP16:
498 printImmediate16(Op.getImm(), STI, O);
499 break;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000500 case AMDGPU::OPERAND_REG_INLINE_C_V2FP16:
501 case AMDGPU::OPERAND_REG_INLINE_C_V2INT16:
502 printImmediateV216(Op.getImm(), STI, O);
503 break;
Matt Arsenault4bd72362016-12-10 00:39:12 +0000504 case MCOI::OPERAND_UNKNOWN:
505 case MCOI::OPERAND_PCREL:
506 O << formatDec(Op.getImm());
507 break;
508 case MCOI::OPERAND_REGISTER:
509 // FIXME: This should be removed and handled somewhere else. Seems to come
510 // from a disassembler bug.
511 O << "/*invalid immediate*/";
512 break;
513 default:
Matt Arsenault303011a2014-12-17 21:04:08 +0000514 // We hit this for the immediate instruction bits that don't yet have a
515 // custom printer.
Matt Arsenault4bd72362016-12-10 00:39:12 +0000516 llvm_unreachable("unexpected immediate operand type");
Matt Arsenault303011a2014-12-17 21:04:08 +0000517 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000518 } else if (Op.isFPImm()) {
Matt Arsenault02dc2652014-09-17 17:32:13 +0000519 // We special case 0.0 because otherwise it will be printed as an integer.
520 if (Op.getFPImm() == 0.0)
521 O << "0.0";
Matt Arsenault303011a2014-12-17 21:04:08 +0000522 else {
523 const MCInstrDesc &Desc = MII.get(MI->getOpcode());
Krzysztof Parzyszekc8715502016-10-19 17:40:36 +0000524 int RCID = Desc.OpInfo[OpNo].RegClass;
525 unsigned RCBits = AMDGPU::getRegBitWidth(MRI.getRegClass(RCID));
526 if (RCBits == 32)
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000527 printImmediate32(FloatToBits(Op.getFPImm()), STI, O);
Krzysztof Parzyszekc8715502016-10-19 17:40:36 +0000528 else if (RCBits == 64)
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000529 printImmediate64(DoubleToBits(Op.getFPImm()), STI, O);
Matt Arsenault303011a2014-12-17 21:04:08 +0000530 else
531 llvm_unreachable("Invalid register class size");
532 }
Christian Konigbf114b42013-02-21 15:17:22 +0000533 } else if (Op.isExpr()) {
534 const MCExpr *Exp = Op.getExpr();
Matt Arsenault8b643552015-06-09 00:31:39 +0000535 Exp->print(O, &MAI);
Tom Stellard75aadc22012-12-11 21:25:42 +0000536 } else {
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000537 O << "/*INV_OP*/";
Tom Stellard75aadc22012-12-11 21:25:42 +0000538 }
539}
540
Sam Kolton945231a2016-06-10 09:57:59 +0000541void AMDGPUInstPrinter::printOperandAndFPInputMods(const MCInst *MI,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000542 unsigned OpNo,
543 const MCSubtargetInfo &STI,
544 raw_ostream &O) {
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000545 unsigned InputModifiers = MI->getOperand(OpNo).getImm();
Dmitry Preobrazhensky40af9c32017-03-20 14:50:35 +0000546
547 // Use 'neg(...)' instead of '-' to avoid ambiguity.
548 // This is important for integer literals because
549 // -1 is not the same value as neg(1).
550 bool NegMnemo = false;
551
552 if (InputModifiers & SISrcMods::NEG) {
553 if (OpNo + 1 < MI->getNumOperands() &&
554 (InputModifiers & SISrcMods::ABS) == 0) {
555 const MCOperand &Op = MI->getOperand(OpNo + 1);
556 NegMnemo = Op.isImm() || Op.isFPImm();
557 }
558 if (NegMnemo) {
559 O << "neg(";
560 } else {
561 O << '-';
562 }
563 }
564
Matt Arsenault9783e002014-09-29 15:50:26 +0000565 if (InputModifiers & SISrcMods::ABS)
Matt Arsenault3673eba2014-09-21 17:27:28 +0000566 O << '|';
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000567 printOperand(MI, OpNo + 1, STI, O);
Matt Arsenault9783e002014-09-29 15:50:26 +0000568 if (InputModifiers & SISrcMods::ABS)
Matt Arsenault3673eba2014-09-21 17:27:28 +0000569 O << '|';
Dmitry Preobrazhensky40af9c32017-03-20 14:50:35 +0000570
571 if (NegMnemo) {
572 O << ')';
573 }
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000574}
575
Sam Kolton945231a2016-06-10 09:57:59 +0000576void AMDGPUInstPrinter::printOperandAndIntInputMods(const MCInst *MI,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000577 unsigned OpNo,
578 const MCSubtargetInfo &STI,
579 raw_ostream &O) {
Sam Kolton945231a2016-06-10 09:57:59 +0000580 unsigned InputModifiers = MI->getOperand(OpNo).getImm();
581 if (InputModifiers & SISrcMods::SEXT)
582 O << "sext(";
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000583 printOperand(MI, OpNo + 1, STI, O);
Sam Kolton945231a2016-06-10 09:57:59 +0000584 if (InputModifiers & SISrcMods::SEXT)
585 O << ')';
586}
587
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000588void AMDGPUInstPrinter::printDPPCtrl(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000589 const MCSubtargetInfo &STI,
590 raw_ostream &O) {
Sam Koltondfa29f72016-03-09 12:29:31 +0000591 unsigned Imm = MI->getOperand(OpNo).getImm();
Teresa Johnsone50b23c2016-03-09 14:58:23 +0000592 if (Imm <= 0x0ff) {
Sam Koltona74cd522016-03-18 15:35:51 +0000593 O << " quad_perm:[";
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000594 O << formatDec(Imm & 0x3) << ',';
595 O << formatDec((Imm & 0xc) >> 2) << ',';
596 O << formatDec((Imm & 0x30) >> 4) << ',';
597 O << formatDec((Imm & 0xc0) >> 6) << ']';
Sam Koltondfa29f72016-03-09 12:29:31 +0000598 } else if ((Imm >= 0x101) && (Imm <= 0x10f)) {
599 O << " row_shl:";
600 printU4ImmDecOperand(MI, OpNo, O);
601 } else if ((Imm >= 0x111) && (Imm <= 0x11f)) {
602 O << " row_shr:";
603 printU4ImmDecOperand(MI, OpNo, O);
604 } else if ((Imm >= 0x121) && (Imm <= 0x12f)) {
605 O << " row_ror:";
606 printU4ImmDecOperand(MI, OpNo, O);
607 } else if (Imm == 0x130) {
608 O << " wave_shl:1";
609 } else if (Imm == 0x134) {
610 O << " wave_rol:1";
611 } else if (Imm == 0x138) {
612 O << " wave_shr:1";
613 } else if (Imm == 0x13c) {
614 O << " wave_ror:1";
615 } else if (Imm == 0x140) {
Sam Koltona74cd522016-03-18 15:35:51 +0000616 O << " row_mirror";
Sam Koltondfa29f72016-03-09 12:29:31 +0000617 } else if (Imm == 0x141) {
Sam Koltona74cd522016-03-18 15:35:51 +0000618 O << " row_half_mirror";
Sam Koltondfa29f72016-03-09 12:29:31 +0000619 } else if (Imm == 0x142) {
620 O << " row_bcast:15";
621 } else if (Imm == 0x143) {
622 O << " row_bcast:31";
623 } else {
624 llvm_unreachable("Invalid dpp_ctrl value");
625 }
626}
627
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000628void AMDGPUInstPrinter::printRowMask(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000629 const MCSubtargetInfo &STI,
630 raw_ostream &O) {
Sam Koltondfa29f72016-03-09 12:29:31 +0000631 O << " row_mask:";
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000632 printU4ImmOperand(MI, OpNo, STI, O);
Sam Koltondfa29f72016-03-09 12:29:31 +0000633}
634
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000635void AMDGPUInstPrinter::printBankMask(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000636 const MCSubtargetInfo &STI,
637 raw_ostream &O) {
Sam Koltondfa29f72016-03-09 12:29:31 +0000638 O << " bank_mask:";
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000639 printU4ImmOperand(MI, OpNo, STI, O);
Sam Koltondfa29f72016-03-09 12:29:31 +0000640}
641
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000642void AMDGPUInstPrinter::printBoundCtrl(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000643 const MCSubtargetInfo &STI,
644 raw_ostream &O) {
Sam Koltondfa29f72016-03-09 12:29:31 +0000645 unsigned Imm = MI->getOperand(OpNo).getImm();
646 if (Imm) {
647 O << " bound_ctrl:0"; // XXX - this syntax is used in sp3
648 }
649}
650
Sam Kolton3025e7f2016-04-26 13:33:56 +0000651void AMDGPUInstPrinter::printSDWASel(const MCInst *MI, unsigned OpNo,
652 raw_ostream &O) {
Sam Koltona3ec5c12016-10-07 14:46:06 +0000653 using namespace llvm::AMDGPU::SDWA;
654
Sam Kolton3025e7f2016-04-26 13:33:56 +0000655 unsigned Imm = MI->getOperand(OpNo).getImm();
656 switch (Imm) {
Sam Koltona3ec5c12016-10-07 14:46:06 +0000657 case SdwaSel::BYTE_0: O << "BYTE_0"; break;
658 case SdwaSel::BYTE_1: O << "BYTE_1"; break;
659 case SdwaSel::BYTE_2: O << "BYTE_2"; break;
660 case SdwaSel::BYTE_3: O << "BYTE_3"; break;
661 case SdwaSel::WORD_0: O << "WORD_0"; break;
662 case SdwaSel::WORD_1: O << "WORD_1"; break;
663 case SdwaSel::DWORD: O << "DWORD"; break;
Sam Kolton3025e7f2016-04-26 13:33:56 +0000664 default: llvm_unreachable("Invalid SDWA data select operand");
665 }
666}
667
668void AMDGPUInstPrinter::printSDWADstSel(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000669 const MCSubtargetInfo &STI,
Sam Kolton3025e7f2016-04-26 13:33:56 +0000670 raw_ostream &O) {
671 O << "dst_sel:";
672 printSDWASel(MI, OpNo, O);
673}
674
675void AMDGPUInstPrinter::printSDWASrc0Sel(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000676 const MCSubtargetInfo &STI,
Sam Kolton3025e7f2016-04-26 13:33:56 +0000677 raw_ostream &O) {
678 O << "src0_sel:";
679 printSDWASel(MI, OpNo, O);
680}
681
682void AMDGPUInstPrinter::printSDWASrc1Sel(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000683 const MCSubtargetInfo &STI,
Sam Kolton3025e7f2016-04-26 13:33:56 +0000684 raw_ostream &O) {
685 O << "src1_sel:";
686 printSDWASel(MI, OpNo, O);
687}
688
689void AMDGPUInstPrinter::printSDWADstUnused(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000690 const MCSubtargetInfo &STI,
Sam Kolton3025e7f2016-04-26 13:33:56 +0000691 raw_ostream &O) {
Sam Koltona3ec5c12016-10-07 14:46:06 +0000692 using namespace llvm::AMDGPU::SDWA;
693
Sam Kolton3025e7f2016-04-26 13:33:56 +0000694 O << "dst_unused:";
695 unsigned Imm = MI->getOperand(OpNo).getImm();
696 switch (Imm) {
Sam Koltona3ec5c12016-10-07 14:46:06 +0000697 case DstUnused::UNUSED_PAD: O << "UNUSED_PAD"; break;
698 case DstUnused::UNUSED_SEXT: O << "UNUSED_SEXT"; break;
699 case DstUnused::UNUSED_PRESERVE: O << "UNUSED_PRESERVE"; break;
Sam Kolton3025e7f2016-04-26 13:33:56 +0000700 default: llvm_unreachable("Invalid SDWA dest_unused operand");
701 }
702}
703
Matt Arsenault8a63cb92016-12-05 20:31:49 +0000704template <unsigned N>
705void AMDGPUInstPrinter::printExpSrcN(const MCInst *MI, unsigned OpNo,
706 const MCSubtargetInfo &STI,
707 raw_ostream &O) {
Matt Arsenault61ec6a032017-02-22 20:37:12 +0000708 unsigned Opc = MI->getOpcode();
709 int EnIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::en);
Matt Arsenault8a63cb92016-12-05 20:31:49 +0000710 unsigned En = MI->getOperand(EnIdx).getImm();
711
Matt Arsenault61ec6a032017-02-22 20:37:12 +0000712 int ComprIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::compr);
713
714 // If compr is set, print as src0, src0, src1, src1
715 if (MI->getOperand(ComprIdx).getImm()) {
716 if (N == 1 || N == 2)
717 --OpNo;
718 else if (N == 3)
719 OpNo -= 2;
720 }
Matt Arsenault8a63cb92016-12-05 20:31:49 +0000721
722 if (En & (1 << N))
723 printRegOperand(MI->getOperand(OpNo).getReg(), O, MRI);
724 else
725 O << "off";
726}
727
728void AMDGPUInstPrinter::printExpSrc0(const MCInst *MI, unsigned OpNo,
729 const MCSubtargetInfo &STI,
730 raw_ostream &O) {
731 printExpSrcN<0>(MI, OpNo, STI, O);
732}
733
734void AMDGPUInstPrinter::printExpSrc1(const MCInst *MI, unsigned OpNo,
735 const MCSubtargetInfo &STI,
736 raw_ostream &O) {
737 printExpSrcN<1>(MI, OpNo, STI, O);
738}
739
740void AMDGPUInstPrinter::printExpSrc2(const MCInst *MI, unsigned OpNo,
741 const MCSubtargetInfo &STI,
742 raw_ostream &O) {
743 printExpSrcN<2>(MI, OpNo, STI, O);
744}
745
746void AMDGPUInstPrinter::printExpSrc3(const MCInst *MI, unsigned OpNo,
747 const MCSubtargetInfo &STI,
748 raw_ostream &O) {
749 printExpSrcN<3>(MI, OpNo, STI, O);
750}
751
752void AMDGPUInstPrinter::printExpTgt(const MCInst *MI, unsigned OpNo,
753 const MCSubtargetInfo &STI,
754 raw_ostream &O) {
755 // This is really a 6 bit field.
756 uint32_t Tgt = MI->getOperand(OpNo).getImm() & ((1 << 6) - 1);
757
758 if (Tgt <= 7)
759 O << " mrt" << Tgt;
760 else if (Tgt == 8)
761 O << " mrtz";
762 else if (Tgt == 9)
763 O << " null";
764 else if (Tgt >= 12 && Tgt <= 15)
765 O << " pos" << Tgt - 12;
766 else if (Tgt >= 32 && Tgt <= 63)
767 O << " param" << Tgt - 32;
768 else {
769 // Reserved values 10, 11
770 O << " invalid_target_" << Tgt;
771 }
772}
773
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000774static bool allOpsDefaultValue(const int* Ops, int NumOps, int Mod) {
775 int DefaultValue = (Mod == SISrcMods::OP_SEL_1);
776
777 for (int I = 0; I < NumOps; ++I) {
778 if (!!(Ops[I] & Mod) != DefaultValue)
779 return false;
780 }
781
782 return true;
783}
784
785static void printPackedModifier(const MCInst *MI, StringRef Name, unsigned Mod,
786 raw_ostream &O) {
787 unsigned Opc = MI->getOpcode();
788 int NumOps = 0;
789 int Ops[3];
790
791 for (int OpName : { AMDGPU::OpName::src0_modifiers,
792 AMDGPU::OpName::src1_modifiers,
793 AMDGPU::OpName::src2_modifiers }) {
794 int Idx = AMDGPU::getNamedOperandIdx(Opc, OpName);
795 if (Idx == -1)
796 break;
797
798 Ops[NumOps++] = MI->getOperand(Idx).getImm();
799 }
800
801 if (allOpsDefaultValue(Ops, NumOps, Mod))
802 return;
803
804 O << Name;
805 for (int I = 0; I < NumOps; ++I) {
806 if (I != 0)
807 O << ',';
808
809 O << !!(Ops[I] & Mod);
810 }
811
812 O << ']';
813}
814
815void AMDGPUInstPrinter::printOpSel(const MCInst *MI, unsigned,
816 const MCSubtargetInfo &STI,
817 raw_ostream &O) {
818 printPackedModifier(MI, " op_sel:[", SISrcMods::OP_SEL_0, O);
819}
820
821void AMDGPUInstPrinter::printOpSelHi(const MCInst *MI, unsigned OpNo,
822 const MCSubtargetInfo &STI,
823 raw_ostream &O) {
824 printPackedModifier(MI, " op_sel_hi:[", SISrcMods::OP_SEL_1, O);
825}
826
827void AMDGPUInstPrinter::printNegLo(const MCInst *MI, unsigned OpNo,
828 const MCSubtargetInfo &STI,
829 raw_ostream &O) {
830 printPackedModifier(MI, " neg_lo:[", SISrcMods::NEG, O);
831}
832
833void AMDGPUInstPrinter::printNegHi(const MCInst *MI, unsigned OpNo,
834 const MCSubtargetInfo &STI,
835 raw_ostream &O) {
836 printPackedModifier(MI, " neg_hi:[", SISrcMods::NEG_HI, O);
837}
838
Matt Arsenault8a63cb92016-12-05 20:31:49 +0000839void AMDGPUInstPrinter::printInterpSlot(const MCInst *MI, unsigned OpNum,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000840 const MCSubtargetInfo &STI,
Michel Danzere9bb18b2013-02-14 19:03:25 +0000841 raw_ostream &O) {
Matt Arsenault8a63cb92016-12-05 20:31:49 +0000842 unsigned Imm = MI->getOperand(OpNum).getImm();
Matt Arsenault618b3302016-12-10 00:23:12 +0000843 switch (Imm) {
844 case 0:
845 O << "p10";
846 break;
847 case 1:
848 O << "p20";
849 break;
850 case 2:
851 O << "p0";
852 break;
853 default:
854 O << "invalid_param_" << Imm;
Michel Danzere9bb18b2013-02-14 19:03:25 +0000855 }
856}
857
Matt Arsenaultebfba702016-12-14 16:36:12 +0000858void AMDGPUInstPrinter::printInterpAttr(const MCInst *MI, unsigned OpNum,
859 const MCSubtargetInfo &STI,
860 raw_ostream &O) {
861 unsigned Attr = MI->getOperand(OpNum).getImm();
862 O << "attr" << Attr;
863}
864
865void AMDGPUInstPrinter::printInterpAttrChan(const MCInst *MI, unsigned OpNum,
866 const MCSubtargetInfo &STI,
867 raw_ostream &O) {
868 unsigned Chan = MI->getOperand(OpNum).getImm();
869 O << '.' << "xyzw"[Chan & 0x3];
870}
871
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000872void AMDGPUInstPrinter::printVGPRIndexMode(const MCInst *MI, unsigned OpNo,
873 const MCSubtargetInfo &STI,
874 raw_ostream &O) {
875 unsigned Val = MI->getOperand(OpNo).getImm();
876 if (Val == 0) {
877 O << " 0";
878 return;
879 }
880
881 if (Val & VGPRIndexMode::DST_ENABLE)
882 O << " dst";
883
884 if (Val & VGPRIndexMode::SRC0_ENABLE)
885 O << " src0";
886
887 if (Val & VGPRIndexMode::SRC1_ENABLE)
888 O << " src1";
889
890 if (Val & VGPRIndexMode::SRC2_ENABLE)
891 O << " src2";
892}
893
Tom Stellard75aadc22012-12-11 21:25:42 +0000894void AMDGPUInstPrinter::printMemOperand(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000895 const MCSubtargetInfo &STI,
Tom Stellard75aadc22012-12-11 21:25:42 +0000896 raw_ostream &O) {
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000897 printOperand(MI, OpNo, STI, O);
Tom Stellard75aadc22012-12-11 21:25:42 +0000898 O << ", ";
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000899 printOperand(MI, OpNo + 1, STI, O);
Tom Stellard75aadc22012-12-11 21:25:42 +0000900}
901
902void AMDGPUInstPrinter::printIfSet(const MCInst *MI, unsigned OpNo,
Vincent Lejeunef97af792013-05-02 21:52:30 +0000903 raw_ostream &O, StringRef Asm,
904 StringRef Default) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000905 const MCOperand &Op = MI->getOperand(OpNo);
906 assert(Op.isImm());
907 if (Op.getImm() == 1) {
908 O << Asm;
Vincent Lejeunef97af792013-05-02 21:52:30 +0000909 } else {
910 O << Default;
Tom Stellard75aadc22012-12-11 21:25:42 +0000911 }
912}
913
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000914void AMDGPUInstPrinter::printIfSet(const MCInst *MI, unsigned OpNo,
915 raw_ostream &O, char Asm) {
916 const MCOperand &Op = MI->getOperand(OpNo);
917 assert(Op.isImm());
918 if (Op.getImm() == 1)
919 O << Asm;
920}
921
Tom Stellard75aadc22012-12-11 21:25:42 +0000922void AMDGPUInstPrinter::printAbs(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000923 const MCSubtargetInfo &STI, raw_ostream &O) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000924 printIfSet(MI, OpNo, O, '|');
Tom Stellard75aadc22012-12-11 21:25:42 +0000925}
926
927void AMDGPUInstPrinter::printClamp(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000928 const MCSubtargetInfo &STI, raw_ostream &O) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000929 printIfSet(MI, OpNo, O, "_SAT");
930}
931
Matt Arsenault97069782014-09-30 19:49:48 +0000932void AMDGPUInstPrinter::printClampSI(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000933 const MCSubtargetInfo &STI,
Matt Arsenault97069782014-09-30 19:49:48 +0000934 raw_ostream &O) {
935 if (MI->getOperand(OpNo).getImm())
936 O << " clamp";
937}
938
939void AMDGPUInstPrinter::printOModSI(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000940 const MCSubtargetInfo &STI,
941 raw_ostream &O) {
Matt Arsenault97069782014-09-30 19:49:48 +0000942 int Imm = MI->getOperand(OpNo).getImm();
943 if (Imm == SIOutMods::MUL2)
944 O << " mul:2";
945 else if (Imm == SIOutMods::MUL4)
946 O << " mul:4";
947 else if (Imm == SIOutMods::DIV2)
948 O << " div:2";
949}
950
Tom Stellard75aadc22012-12-11 21:25:42 +0000951void AMDGPUInstPrinter::printLiteral(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000952 const MCSubtargetInfo &STI,
Tom Stellard75aadc22012-12-11 21:25:42 +0000953 raw_ostream &O) {
Jan Vesely79714642016-05-13 20:39:24 +0000954 const MCOperand &Op = MI->getOperand(OpNo);
955 assert(Op.isImm() || Op.isExpr());
956 if (Op.isImm()) {
957 int64_t Imm = Op.getImm();
958 O << Imm << '(' << BitsToFloat(Imm) << ')';
959 }
960 if (Op.isExpr()) {
961 Op.getExpr()->print(O << '@', &MAI);
962 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000963}
964
965void AMDGPUInstPrinter::printLast(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000966 const MCSubtargetInfo &STI, raw_ostream &O) {
Rafael Espindola0b9319e2015-06-12 12:42:13 +0000967 printIfSet(MI, OpNo, O, "*", " ");
Tom Stellard75aadc22012-12-11 21:25:42 +0000968}
969
970void AMDGPUInstPrinter::printNeg(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000971 const MCSubtargetInfo &STI, raw_ostream &O) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000972 printIfSet(MI, OpNo, O, '-');
Tom Stellard75aadc22012-12-11 21:25:42 +0000973}
974
975void AMDGPUInstPrinter::printOMOD(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000976 const MCSubtargetInfo &STI, raw_ostream &O) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000977 switch (MI->getOperand(OpNo).getImm()) {
978 default: break;
979 case 1:
980 O << " * 2.0";
981 break;
982 case 2:
983 O << " * 4.0";
984 break;
985 case 3:
986 O << " / 2.0";
987 break;
988 }
989}
990
991void AMDGPUInstPrinter::printRel(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000992 const MCSubtargetInfo &STI, raw_ostream &O) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000993 printIfSet(MI, OpNo, O, '+');
Tom Stellard75aadc22012-12-11 21:25:42 +0000994}
995
996void AMDGPUInstPrinter::printUpdateExecMask(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000997 const MCSubtargetInfo &STI,
Tom Stellard75aadc22012-12-11 21:25:42 +0000998 raw_ostream &O) {
999 printIfSet(MI, OpNo, O, "ExecMask,");
1000}
1001
1002void AMDGPUInstPrinter::printUpdatePred(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001003 const MCSubtargetInfo &STI,
Tom Stellard75aadc22012-12-11 21:25:42 +00001004 raw_ostream &O) {
1005 printIfSet(MI, OpNo, O, "Pred,");
1006}
1007
1008void AMDGPUInstPrinter::printWrite(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001009 const MCSubtargetInfo &STI, raw_ostream &O) {
Tom Stellard75aadc22012-12-11 21:25:42 +00001010 const MCOperand &Op = MI->getOperand(OpNo);
1011 if (Op.getImm() == 0) {
1012 O << " (MASKED)";
1013 }
1014}
1015
Tom Stellard365366f2013-01-23 02:09:06 +00001016void AMDGPUInstPrinter::printSel(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001017 raw_ostream &O) {
Tom Stellard365366f2013-01-23 02:09:06 +00001018 const char * chans = "XYZW";
1019 int sel = MI->getOperand(OpNo).getImm();
1020
1021 int chan = sel & 3;
1022 sel >>= 2;
1023
1024 if (sel >= 512) {
1025 sel -= 512;
1026 int cb = sel >> 12;
1027 sel &= 4095;
Matt Arsenault3673eba2014-09-21 17:27:28 +00001028 O << cb << '[' << sel << ']';
Tom Stellard365366f2013-01-23 02:09:06 +00001029 } else if (sel >= 448) {
1030 sel -= 448;
1031 O << sel;
1032 } else if (sel >= 0){
1033 O << sel;
1034 }
1035
1036 if (sel >= 0)
Matt Arsenault3673eba2014-09-21 17:27:28 +00001037 O << '.' << chans[chan];
Tom Stellard365366f2013-01-23 02:09:06 +00001038}
1039
Vincent Lejeunef97af792013-05-02 21:52:30 +00001040void AMDGPUInstPrinter::printBankSwizzle(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001041 const MCSubtargetInfo &STI,
Vincent Lejeunef97af792013-05-02 21:52:30 +00001042 raw_ostream &O) {
1043 int BankSwizzle = MI->getOperand(OpNo).getImm();
1044 switch (BankSwizzle) {
1045 case 1:
Vincent Lejeunebb8a87212013-06-29 19:32:29 +00001046 O << "BS:VEC_021/SCL_122";
Vincent Lejeunef97af792013-05-02 21:52:30 +00001047 break;
1048 case 2:
Vincent Lejeunebb8a87212013-06-29 19:32:29 +00001049 O << "BS:VEC_120/SCL_212";
Vincent Lejeunef97af792013-05-02 21:52:30 +00001050 break;
1051 case 3:
Vincent Lejeunebb8a87212013-06-29 19:32:29 +00001052 O << "BS:VEC_102/SCL_221";
Vincent Lejeunef97af792013-05-02 21:52:30 +00001053 break;
1054 case 4:
1055 O << "BS:VEC_201";
1056 break;
1057 case 5:
1058 O << "BS:VEC_210";
1059 break;
1060 default:
1061 break;
1062 }
Vincent Lejeunef97af792013-05-02 21:52:30 +00001063}
1064
Vincent Lejeuned3eed662013-05-17 16:50:20 +00001065void AMDGPUInstPrinter::printRSel(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001066 const MCSubtargetInfo &STI, raw_ostream &O) {
Vincent Lejeuned3eed662013-05-17 16:50:20 +00001067 unsigned Sel = MI->getOperand(OpNo).getImm();
1068 switch (Sel) {
1069 case 0:
Matt Arsenault3673eba2014-09-21 17:27:28 +00001070 O << 'X';
Vincent Lejeuned3eed662013-05-17 16:50:20 +00001071 break;
1072 case 1:
Matt Arsenault3673eba2014-09-21 17:27:28 +00001073 O << 'Y';
Vincent Lejeuned3eed662013-05-17 16:50:20 +00001074 break;
1075 case 2:
Matt Arsenault3673eba2014-09-21 17:27:28 +00001076 O << 'Z';
Vincent Lejeuned3eed662013-05-17 16:50:20 +00001077 break;
1078 case 3:
Matt Arsenault3673eba2014-09-21 17:27:28 +00001079 O << 'W';
Vincent Lejeuned3eed662013-05-17 16:50:20 +00001080 break;
1081 case 4:
Matt Arsenault3673eba2014-09-21 17:27:28 +00001082 O << '0';
Vincent Lejeuned3eed662013-05-17 16:50:20 +00001083 break;
1084 case 5:
Matt Arsenault3673eba2014-09-21 17:27:28 +00001085 O << '1';
Vincent Lejeuned3eed662013-05-17 16:50:20 +00001086 break;
1087 case 7:
Matt Arsenault3673eba2014-09-21 17:27:28 +00001088 O << '_';
Vincent Lejeuned3eed662013-05-17 16:50:20 +00001089 break;
1090 default:
1091 break;
1092 }
1093}
1094
1095void AMDGPUInstPrinter::printCT(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001096 const MCSubtargetInfo &STI, raw_ostream &O) {
Vincent Lejeuned3eed662013-05-17 16:50:20 +00001097 unsigned CT = MI->getOperand(OpNo).getImm();
1098 switch (CT) {
1099 case 0:
Matt Arsenault3673eba2014-09-21 17:27:28 +00001100 O << 'U';
Vincent Lejeuned3eed662013-05-17 16:50:20 +00001101 break;
1102 case 1:
Matt Arsenault3673eba2014-09-21 17:27:28 +00001103 O << 'N';
Vincent Lejeuned3eed662013-05-17 16:50:20 +00001104 break;
1105 default:
1106 break;
1107 }
1108}
1109
Vincent Lejeuneb0422e22013-05-02 21:52:40 +00001110void AMDGPUInstPrinter::printKCache(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001111 const MCSubtargetInfo &STI, raw_ostream &O) {
Vincent Lejeuneb0422e22013-05-02 21:52:40 +00001112 int KCacheMode = MI->getOperand(OpNo).getImm();
1113 if (KCacheMode > 0) {
1114 int KCacheBank = MI->getOperand(OpNo - 2).getImm();
Matt Arsenault3673eba2014-09-21 17:27:28 +00001115 O << "CB" << KCacheBank << ':';
Vincent Lejeuneb0422e22013-05-02 21:52:40 +00001116 int KCacheAddr = MI->getOperand(OpNo + 2).getImm();
Matt Arsenault3673eba2014-09-21 17:27:28 +00001117 int LineSize = (KCacheMode == 1) ? 16 : 32;
1118 O << KCacheAddr * 16 << '-' << KCacheAddr * 16 + LineSize;
Vincent Lejeuneb0422e22013-05-02 21:52:40 +00001119 }
1120}
1121
Michel Danzer6064f572014-01-27 07:20:44 +00001122void AMDGPUInstPrinter::printSendMsg(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001123 const MCSubtargetInfo &STI,
Michel Danzer6064f572014-01-27 07:20:44 +00001124 raw_ostream &O) {
Artem Tamazovebe71ce2016-05-06 17:48:48 +00001125 using namespace llvm::AMDGPU::SendMsg;
1126
1127 const unsigned SImm16 = MI->getOperand(OpNo).getImm();
1128 const unsigned Id = SImm16 & ID_MASK_;
1129 do {
1130 if (Id == ID_INTERRUPT) {
1131 if ((SImm16 & ~ID_MASK_) != 0) // Unused/unknown bits must be 0.
1132 break;
1133 O << "sendmsg(" << IdSymbolic[Id] << ')';
1134 return;
Michel Danzer6064f572014-01-27 07:20:44 +00001135 }
Artem Tamazovebe71ce2016-05-06 17:48:48 +00001136 if (Id == ID_GS || Id == ID_GS_DONE) {
1137 if ((SImm16 & ~(ID_MASK_|OP_GS_MASK_|STREAM_ID_MASK_)) != 0) // Unused/unknown bits must be 0.
1138 break;
1139 const unsigned OpGs = (SImm16 & OP_GS_MASK_) >> OP_SHIFT_;
1140 const unsigned StreamId = (SImm16 & STREAM_ID_MASK_) >> STREAM_ID_SHIFT_;
1141 if (OpGs == OP_GS_NOP && Id != ID_GS_DONE) // NOP to be used for GS_DONE only.
1142 break;
1143 if (OpGs == OP_GS_NOP && StreamId != 0) // NOP does not use/define stream id bits.
1144 break;
1145 O << "sendmsg(" << IdSymbolic[Id] << ", " << OpGsSymbolic[OpGs];
1146 if (OpGs != OP_GS_NOP) { O << ", " << StreamId; }
1147 O << ')';
1148 return;
1149 }
1150 if (Id == ID_SYSMSG) {
1151 if ((SImm16 & ~(ID_MASK_|OP_SYS_MASK_)) != 0) // Unused/unknown bits must be 0.
1152 break;
1153 const unsigned OpSys = (SImm16 & OP_SYS_MASK_) >> OP_SHIFT_;
1154 if (! (OP_SYS_FIRST_ <= OpSys && OpSys < OP_SYS_LAST_)) // Unused/unknown.
1155 break;
1156 O << "sendmsg(" << IdSymbolic[Id] << ", " << OpSysSymbolic[OpSys] << ')';
1157 return;
1158 }
Eugene Zelenko6a9226d2016-12-12 22:23:53 +00001159 } while (false);
Artem Tamazovebe71ce2016-05-06 17:48:48 +00001160 O << SImm16; // Unknown simm16 code.
Michel Danzer6064f572014-01-27 07:20:44 +00001161}
1162
Vincent Lejeuned6cbede2013-10-13 17:56:28 +00001163void AMDGPUInstPrinter::printWaitFlag(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001164 const MCSubtargetInfo &STI,
Vincent Lejeuned6cbede2013-10-13 17:56:28 +00001165 raw_ostream &O) {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +00001166 AMDGPU::IsaInfo::IsaVersion ISA =
1167 AMDGPU::IsaInfo::getIsaVersion(STI.getFeatureBits());
Konstantin Zhuravlyov836cbff2016-09-30 17:01:40 +00001168
Vincent Lejeuned6cbede2013-10-13 17:56:28 +00001169 unsigned SImm16 = MI->getOperand(OpNo).getImm();
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +00001170 unsigned Vmcnt, Expcnt, Lgkmcnt;
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +00001171 decodeWaitcnt(ISA, SImm16, Vmcnt, Expcnt, Lgkmcnt);
Matt Arsenault3a997592014-09-26 01:09:46 +00001172
1173 bool NeedSpace = false;
1174
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +00001175 if (Vmcnt != getVmcntBitMask(ISA)) {
Matt Arsenault3a997592014-09-26 01:09:46 +00001176 O << "vmcnt(" << Vmcnt << ')';
1177 NeedSpace = true;
1178 }
1179
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +00001180 if (Expcnt != getExpcntBitMask(ISA)) {
Matt Arsenault3a997592014-09-26 01:09:46 +00001181 if (NeedSpace)
1182 O << ' ';
1183 O << "expcnt(" << Expcnt << ')';
1184 NeedSpace = true;
1185 }
1186
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +00001187 if (Lgkmcnt != getLgkmcntBitMask(ISA)) {
Matt Arsenault3a997592014-09-26 01:09:46 +00001188 if (NeedSpace)
1189 O << ' ';
Matt Arsenault3673eba2014-09-21 17:27:28 +00001190 O << "lgkmcnt(" << Lgkmcnt << ')';
Matt Arsenault3a997592014-09-26 01:09:46 +00001191 }
Vincent Lejeuned6cbede2013-10-13 17:56:28 +00001192}
1193
Artem Tamazovd6468662016-04-25 14:13:51 +00001194void AMDGPUInstPrinter::printHwreg(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001195 const MCSubtargetInfo &STI, raw_ostream &O) {
Artem Tamazov6edc1352016-05-26 17:00:33 +00001196 using namespace llvm::AMDGPU::Hwreg;
1197
Artem Tamazovd6468662016-04-25 14:13:51 +00001198 unsigned SImm16 = MI->getOperand(OpNo).getImm();
Artem Tamazov6edc1352016-05-26 17:00:33 +00001199 const unsigned Id = (SImm16 & ID_MASK_) >> ID_SHIFT_;
1200 const unsigned Offset = (SImm16 & OFFSET_MASK_) >> OFFSET_SHIFT_;
1201 const unsigned Width = ((SImm16 & WIDTH_M1_MASK_) >> WIDTH_M1_SHIFT_) + 1;
Artem Tamazovd6468662016-04-25 14:13:51 +00001202
Artem Tamazov5cd55b12016-04-27 15:17:03 +00001203 O << "hwreg(";
Artem Tamazov6edc1352016-05-26 17:00:33 +00001204 if (ID_SYMBOLIC_FIRST_ <= Id && Id < ID_SYMBOLIC_LAST_) {
1205 O << IdSymbolic[Id];
1206 } else {
1207 O << Id;
Artem Tamazovd6468662016-04-25 14:13:51 +00001208 }
Artem Tamazov6edc1352016-05-26 17:00:33 +00001209 if (Width != WIDTH_M1_DEFAULT_ + 1 || Offset != OFFSET_DEFAULT_) {
Artem Tamazov5cd55b12016-04-27 15:17:03 +00001210 O << ", " << Offset << ", " << Width;
1211 }
1212 O << ')';
Artem Tamazovd6468662016-04-25 14:13:51 +00001213}
1214
Tom Stellard75aadc22012-12-11 21:25:42 +00001215#include "AMDGPUGenAsmWriter.inc"