blob: cd382f5ab2609b48f6ee93baee577fbd98ccb938 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SILowerControlFlow.cpp - Use predicates for control flow ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
Tom Stellardf8794352012-12-19 22:10:31 +000011/// \brief This pass lowers the pseudo control flow instructions to real
12/// machine instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +000013///
Tom Stellardf8794352012-12-19 22:10:31 +000014/// All control flow is handled using predicated instructions and
Tom Stellard75aadc22012-12-11 21:25:42 +000015/// a predicate stack. Each Scalar ALU controls the operations of 64 Vector
16/// ALUs. The Scalar ALU can update the predicate for any of the Vector ALUs
17/// by writting to the 64-bit EXEC register (each bit corresponds to a
18/// single vector ALU). Typically, for predicates, a vector ALU will write
19/// to its bit of the VCC register (like EXEC VCC is 64-bits, one for each
20/// Vector ALU) and then the ScalarALU will AND the VCC register with the
21/// EXEC to update the predicates.
22///
23/// For example:
24/// %VCC = V_CMP_GT_F32 %VGPR1, %VGPR2
Tom Stellardf8794352012-12-19 22:10:31 +000025/// %SGPR0 = SI_IF %VCC
Tom Stellard75aadc22012-12-11 21:25:42 +000026/// %VGPR0 = V_ADD_F32 %VGPR0, %VGPR0
Tom Stellardf8794352012-12-19 22:10:31 +000027/// %SGPR0 = SI_ELSE %SGPR0
Tom Stellard75aadc22012-12-11 21:25:42 +000028/// %VGPR0 = V_SUB_F32 %VGPR0, %VGPR0
Tom Stellardf8794352012-12-19 22:10:31 +000029/// SI_END_CF %SGPR0
Tom Stellard75aadc22012-12-11 21:25:42 +000030///
31/// becomes:
32///
33/// %SGPR0 = S_AND_SAVEEXEC_B64 %VCC // Save and update the exec mask
34/// %SGPR0 = S_XOR_B64 %SGPR0, %EXEC // Clear live bits from saved exec mask
Tom Stellardf8794352012-12-19 22:10:31 +000035/// S_CBRANCH_EXECZ label0 // This instruction is an optional
Tom Stellard75aadc22012-12-11 21:25:42 +000036/// // optimization which allows us to
37/// // branch if all the bits of
38/// // EXEC are zero.
39/// %VGPR0 = V_ADD_F32 %VGPR0, %VGPR0 // Do the IF block of the branch
40///
41/// label0:
42/// %SGPR0 = S_OR_SAVEEXEC_B64 %EXEC // Restore the exec mask for the Then block
43/// %EXEC = S_XOR_B64 %SGPR0, %EXEC // Clear live bits from saved exec mask
44/// S_BRANCH_EXECZ label1 // Use our branch optimization
45/// // instruction again.
46/// %VGPR0 = V_SUB_F32 %VGPR0, %VGPR // Do the THEN block
47/// label1:
Tom Stellardf8794352012-12-19 22:10:31 +000048/// %EXEC = S_OR_B64 %EXEC, %SGPR0 // Re-enable saved exec mask bits
Tom Stellard75aadc22012-12-11 21:25:42 +000049//===----------------------------------------------------------------------===//
50
51#include "AMDGPU.h"
Eric Christopherd9134482014-08-04 21:25:23 +000052#include "AMDGPUSubtarget.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000053#include "SIInstrInfo.h"
54#include "SIMachineFunctionInfo.h"
Matt Arsenault3cb4dde2016-06-22 23:40:57 +000055#include "llvm/CodeGen/LivePhysRegs.h"
Matt Arsenault3f981402014-09-15 15:41:53 +000056#include "llvm/CodeGen/MachineFrameInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000057#include "llvm/CodeGen/MachineFunction.h"
58#include "llvm/CodeGen/MachineFunctionPass.h"
59#include "llvm/CodeGen/MachineInstrBuilder.h"
60#include "llvm/CodeGen/MachineRegisterInfo.h"
Michel Danzer9e61c4b2014-02-27 01:47:09 +000061#include "llvm/IR/Constants.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000062
63using namespace llvm;
64
Matt Arsenault55d49cf2016-02-12 02:16:10 +000065#define DEBUG_TYPE "si-lower-control-flow"
66
Tom Stellard75aadc22012-12-11 21:25:42 +000067namespace {
68
Matt Arsenault55d49cf2016-02-12 02:16:10 +000069class SILowerControlFlow : public MachineFunctionPass {
Tom Stellard75aadc22012-12-11 21:25:42 +000070private:
Tom Stellarde7b907d2012-12-19 22:10:33 +000071 static const unsigned SkipThreshold = 12;
72
Tom Stellard1bd80722014-04-30 15:31:33 +000073 const SIRegisterInfo *TRI;
Tom Stellard5d7aaae2014-02-10 16:58:30 +000074 const SIInstrInfo *TII;
Tom Stellard75aadc22012-12-11 21:25:42 +000075
Tom Stellardbe8ebee2013-01-18 21:15:50 +000076 bool shouldSkip(MachineBasicBlock *From, MachineBasicBlock *To);
77
78 void Skip(MachineInstr &From, MachineOperand &To);
79 void SkipIfDead(MachineInstr &MI);
Tom Stellarde7b907d2012-12-19 22:10:33 +000080
Tom Stellardf8794352012-12-19 22:10:31 +000081 void If(MachineInstr &MI);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +000082 void Else(MachineInstr &MI, bool ExecModified);
Tom Stellardf8794352012-12-19 22:10:31 +000083 void Break(MachineInstr &MI);
84 void IfBreak(MachineInstr &MI);
85 void ElseBreak(MachineInstr &MI);
86 void Loop(MachineInstr &MI);
87 void EndCf(MachineInstr &MI);
Tom Stellard75aadc22012-12-11 21:25:42 +000088
Tom Stellardbe8ebee2013-01-18 21:15:50 +000089 void Kill(MachineInstr &MI);
Tom Stellarde7b907d2012-12-19 22:10:33 +000090 void Branch(MachineInstr &MI);
91
Matt Arsenault3cb4dde2016-06-22 23:40:57 +000092 void splitBlockLiveIns(const MachineBasicBlock &MBB,
93 const MachineInstr &MI,
94 MachineBasicBlock &LoopBB,
95 MachineBasicBlock &RemainderBB,
96 unsigned SaveReg,
97 unsigned IdxReg);
98
Matt Arsenault9babdf42016-06-22 20:15:28 +000099 void emitLoadM0FromVGPRLoop(MachineBasicBlock &LoopBB, DebugLoc DL,
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000100 MachineInstr *MovRel, unsigned IdxReg, int Offset);
Matt Arsenault9babdf42016-06-22 20:15:28 +0000101
102 bool loadM0(MachineInstr &MI, MachineInstr *MovRel, int Offset = 0);
Tom Stellard8b0182a2015-04-23 20:32:01 +0000103 void computeIndirectRegAndOffset(unsigned VecReg, unsigned &Reg, int &Offset);
Matt Arsenault9babdf42016-06-22 20:15:28 +0000104 bool indirectSrc(MachineInstr &MI);
105 bool indirectDst(MachineInstr &MI);
Christian Konig2989ffc2013-03-18 11:34:16 +0000106
Tom Stellard75aadc22012-12-11 21:25:42 +0000107public:
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000108 static char ID;
109
110 SILowerControlFlow() :
Craig Topper062a2ba2014-04-25 05:30:21 +0000111 MachineFunctionPass(ID), TRI(nullptr), TII(nullptr) { }
Tom Stellard75aadc22012-12-11 21:25:42 +0000112
Craig Topper5656db42014-04-29 07:57:24 +0000113 bool runOnMachineFunction(MachineFunction &MF) override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000114
Craig Topper5656db42014-04-29 07:57:24 +0000115 const char *getPassName() const override {
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000116 return "SI Lower control flow pseudo instructions";
Tom Stellard75aadc22012-12-11 21:25:42 +0000117 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000118};
119
120} // End anonymous namespace
121
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000122char SILowerControlFlow::ID = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000123
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000124INITIALIZE_PASS(SILowerControlFlow, DEBUG_TYPE,
125 "SI lower control flow", false, false)
126
127char &llvm::SILowerControlFlowPassID = SILowerControlFlow::ID;
128
129
130FunctionPass *llvm::createSILowerControlFlowPass() {
131 return new SILowerControlFlow();
Tom Stellard75aadc22012-12-11 21:25:42 +0000132}
133
Matt Arsenault701c21e2016-04-29 21:52:13 +0000134static bool opcodeEmitsNoInsts(unsigned Opc) {
135 switch (Opc) {
136 case TargetOpcode::IMPLICIT_DEF:
137 case TargetOpcode::KILL:
138 case TargetOpcode::BUNDLE:
139 case TargetOpcode::CFI_INSTRUCTION:
140 case TargetOpcode::EH_LABEL:
141 case TargetOpcode::GC_LABEL:
142 case TargetOpcode::DBG_VALUE:
143 return true;
144 default:
145 return false;
146 }
147}
148
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000149bool SILowerControlFlow::shouldSkip(MachineBasicBlock *From,
150 MachineBasicBlock *To) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000151
Tom Stellarde7b907d2012-12-19 22:10:33 +0000152 unsigned NumInstr = 0;
Matt Arsenault701c21e2016-04-29 21:52:13 +0000153 MachineFunction *MF = From->getParent();
Tom Stellarde7b907d2012-12-19 22:10:33 +0000154
Matt Arsenault701c21e2016-04-29 21:52:13 +0000155 for (MachineFunction::iterator MBBI(From), ToI(To), End = MF->end();
156 MBBI != End && MBBI != ToI; ++MBBI) {
Tom Stellard92339e82016-03-21 18:56:58 +0000157 MachineBasicBlock &MBB = *MBBI;
158
159 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
Tom Stellarde7b907d2012-12-19 22:10:33 +0000160 NumInstr < SkipThreshold && I != E; ++I) {
Matt Arsenault701c21e2016-04-29 21:52:13 +0000161 if (opcodeEmitsNoInsts(I->getOpcode()))
162 continue;
Tom Stellarde7b907d2012-12-19 22:10:33 +0000163
Matt Arsenault701c21e2016-04-29 21:52:13 +0000164 // When a uniform loop is inside non-uniform control flow, the branch
165 // leaving the loop might be an S_CBRANCH_VCCNZ, which is never taken
166 // when EXEC = 0. We should skip the loop lest it becomes infinite.
Matt Arsenault4318ea32016-05-19 18:20:25 +0000167 if (I->getOpcode() == AMDGPU::S_CBRANCH_VCCNZ ||
168 I->getOpcode() == AMDGPU::S_CBRANCH_VCCZ)
Matt Arsenault701c21e2016-04-29 21:52:13 +0000169 return true;
Nicolai Haehnleef160de2016-03-16 20:14:33 +0000170
Matt Arsenault701c21e2016-04-29 21:52:13 +0000171 if (++NumInstr >= SkipThreshold)
172 return true;
Tom Stellarde7b907d2012-12-19 22:10:33 +0000173 }
174 }
175
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000176 return false;
177}
178
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000179void SILowerControlFlow::Skip(MachineInstr &From, MachineOperand &To) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000180
181 if (!shouldSkip(*From.getParent()->succ_begin(), To.getMBB()))
Tom Stellarde7b907d2012-12-19 22:10:33 +0000182 return;
183
184 DebugLoc DL = From.getDebugLoc();
185 BuildMI(*From.getParent(), &From, DL, TII->get(AMDGPU::S_CBRANCH_EXECZ))
Matt Arsenault95f06062015-08-05 16:42:57 +0000186 .addOperand(To);
Tom Stellarde7b907d2012-12-19 22:10:33 +0000187}
188
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000189void SILowerControlFlow::SkipIfDead(MachineInstr &MI) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000190
191 MachineBasicBlock &MBB = *MI.getParent();
192 DebugLoc DL = MI.getDebugLoc();
193
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000194 if (MBB.getParent()->getFunction()->getCallingConv() != CallingConv::AMDGPU_PS ||
Michel Danzer6f273c52014-02-27 01:47:02 +0000195 !shouldSkip(&MBB, &MBB.getParent()->back()))
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000196 return;
197
198 MachineBasicBlock::iterator Insert = &MI;
199 ++Insert;
200
201 // If the exec mask is non-zero, skip the next two instructions
202 BuildMI(MBB, Insert, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
Matt Arsenault95f06062015-08-05 16:42:57 +0000203 .addImm(3);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000204
205 // Exec mask is zero: Export to NULL target...
206 BuildMI(MBB, Insert, DL, TII->get(AMDGPU::EXP))
207 .addImm(0)
208 .addImm(0x09) // V_008DFC_SQ_EXP_NULL
209 .addImm(0)
210 .addImm(1)
211 .addImm(1)
Christian Konigc756cb992013-02-16 11:28:22 +0000212 .addReg(AMDGPU::VGPR0)
213 .addReg(AMDGPU::VGPR0)
214 .addReg(AMDGPU::VGPR0)
215 .addReg(AMDGPU::VGPR0);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000216
217 // ... and terminate wavefront
218 BuildMI(MBB, Insert, DL, TII->get(AMDGPU::S_ENDPGM));
219}
220
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000221void SILowerControlFlow::If(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000222 MachineBasicBlock &MBB = *MI.getParent();
223 DebugLoc DL = MI.getDebugLoc();
224 unsigned Reg = MI.getOperand(0).getReg();
225 unsigned Vcc = MI.getOperand(1).getReg();
226
227 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_AND_SAVEEXEC_B64), Reg)
228 .addReg(Vcc);
229
230 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_XOR_B64), Reg)
231 .addReg(AMDGPU::EXEC)
232 .addReg(Reg);
233
Tom Stellarde7b907d2012-12-19 22:10:33 +0000234 Skip(MI, MI.getOperand(2));
235
Matt Arsenault9babdf42016-06-22 20:15:28 +0000236 // Insert a pseudo terminator to help keep the verifier happy.
237 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::SI_MASK_BRANCH), Reg)
238 .addOperand(MI.getOperand(2));
239
Tom Stellardf8794352012-12-19 22:10:31 +0000240 MI.eraseFromParent();
241}
242
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000243void SILowerControlFlow::Else(MachineInstr &MI, bool ExecModified) {
Tom Stellardf8794352012-12-19 22:10:31 +0000244 MachineBasicBlock &MBB = *MI.getParent();
245 DebugLoc DL = MI.getDebugLoc();
246 unsigned Dst = MI.getOperand(0).getReg();
247 unsigned Src = MI.getOperand(1).getReg();
248
Christian Konig6a9d3902013-03-26 14:03:44 +0000249 BuildMI(MBB, MBB.getFirstNonPHI(), DL,
250 TII->get(AMDGPU::S_OR_SAVEEXEC_B64), Dst)
Tom Stellardf8794352012-12-19 22:10:31 +0000251 .addReg(Src); // Saved EXEC
252
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000253 if (ExecModified) {
254 // Adjust the saved exec to account for the modifications during the flow
255 // block that contains the ELSE. This can happen when WQM mode is switched
256 // off.
257 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_AND_B64), Dst)
258 .addReg(AMDGPU::EXEC)
259 .addReg(Dst);
260 }
261
Tom Stellardf8794352012-12-19 22:10:31 +0000262 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_XOR_B64), AMDGPU::EXEC)
263 .addReg(AMDGPU::EXEC)
264 .addReg(Dst);
265
Tom Stellarde7b907d2012-12-19 22:10:33 +0000266 Skip(MI, MI.getOperand(2));
267
Matt Arsenault9babdf42016-06-22 20:15:28 +0000268 // Insert a pseudo terminator to help keep the verifier happy.
269 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::SI_MASK_BRANCH), Dst)
270 .addOperand(MI.getOperand(2));
271
Tom Stellardf8794352012-12-19 22:10:31 +0000272 MI.eraseFromParent();
273}
274
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000275void SILowerControlFlow::Break(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000276 MachineBasicBlock &MBB = *MI.getParent();
277 DebugLoc DL = MI.getDebugLoc();
278
279 unsigned Dst = MI.getOperand(0).getReg();
280 unsigned Src = MI.getOperand(1).getReg();
Matt Arsenault806dd0a2016-02-12 02:16:07 +0000281
Tom Stellardf8794352012-12-19 22:10:31 +0000282 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
283 .addReg(AMDGPU::EXEC)
284 .addReg(Src);
285
286 MI.eraseFromParent();
287}
288
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000289void SILowerControlFlow::IfBreak(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000290 MachineBasicBlock &MBB = *MI.getParent();
291 DebugLoc DL = MI.getDebugLoc();
292
293 unsigned Dst = MI.getOperand(0).getReg();
294 unsigned Vcc = MI.getOperand(1).getReg();
295 unsigned Src = MI.getOperand(2).getReg();
Matt Arsenault806dd0a2016-02-12 02:16:07 +0000296
Tom Stellardf8794352012-12-19 22:10:31 +0000297 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
298 .addReg(Vcc)
299 .addReg(Src);
300
301 MI.eraseFromParent();
302}
303
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000304void SILowerControlFlow::ElseBreak(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000305 MachineBasicBlock &MBB = *MI.getParent();
306 DebugLoc DL = MI.getDebugLoc();
307
308 unsigned Dst = MI.getOperand(0).getReg();
309 unsigned Saved = MI.getOperand(1).getReg();
310 unsigned Src = MI.getOperand(2).getReg();
Matt Arsenault806dd0a2016-02-12 02:16:07 +0000311
Tom Stellardf8794352012-12-19 22:10:31 +0000312 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
313 .addReg(Saved)
314 .addReg(Src);
315
316 MI.eraseFromParent();
317}
318
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000319void SILowerControlFlow::Loop(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000320 MachineBasicBlock &MBB = *MI.getParent();
321 DebugLoc DL = MI.getDebugLoc();
322 unsigned Src = MI.getOperand(0).getReg();
323
324 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_ANDN2_B64), AMDGPU::EXEC)
325 .addReg(AMDGPU::EXEC)
326 .addReg(Src);
327
328 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
Matt Arsenault95f06062015-08-05 16:42:57 +0000329 .addOperand(MI.getOperand(1));
Tom Stellardf8794352012-12-19 22:10:31 +0000330
331 MI.eraseFromParent();
332}
333
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000334void SILowerControlFlow::EndCf(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000335 MachineBasicBlock &MBB = *MI.getParent();
336 DebugLoc DL = MI.getDebugLoc();
337 unsigned Reg = MI.getOperand(0).getReg();
338
339 BuildMI(MBB, MBB.getFirstNonPHI(), DL,
340 TII->get(AMDGPU::S_OR_B64), AMDGPU::EXEC)
341 .addReg(AMDGPU::EXEC)
342 .addReg(Reg);
343
344 MI.eraseFromParent();
345}
346
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000347void SILowerControlFlow::Branch(MachineInstr &MI) {
Matt Arsenault9babdf42016-06-22 20:15:28 +0000348 MachineBasicBlock *MBB = MI.getOperand(0).getMBB();
349 if (MBB == MI.getParent()->getNextNode())
Matt Arsenault71b71d22014-02-11 21:12:38 +0000350 MI.eraseFromParent();
351
352 // If these aren't equal, this is probably an infinite loop.
Tom Stellarde7b907d2012-12-19 22:10:33 +0000353}
354
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000355void SILowerControlFlow::Kill(MachineInstr &MI) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000356 MachineBasicBlock &MBB = *MI.getParent();
357 DebugLoc DL = MI.getDebugLoc();
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000358 const MachineOperand &Op = MI.getOperand(0);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000359
Matt Arsenault762af962014-07-13 03:06:39 +0000360#ifndef NDEBUG
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000361 CallingConv::ID CallConv = MBB.getParent()->getFunction()->getCallingConv();
Matt Arsenault762af962014-07-13 03:06:39 +0000362 // Kill is only allowed in pixel / geometry shaders.
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000363 assert(CallConv == CallingConv::AMDGPU_PS ||
364 CallConv == CallingConv::AMDGPU_GS);
Matt Arsenault762af962014-07-13 03:06:39 +0000365#endif
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000366
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000367 // Clear this thread from the exec mask if the operand is negative
Tom Stellardfb77f002015-01-13 22:59:41 +0000368 if ((Op.isImm())) {
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000369 // Constant operand: Set exec mask to 0 or do nothing
Tom Stellardfb77f002015-01-13 22:59:41 +0000370 if (Op.getImm() & 0x80000000) {
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000371 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B64), AMDGPU::EXEC)
372 .addImm(0);
373 }
374 } else {
Matt Arsenault46359152015-08-08 00:41:48 +0000375 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::V_CMPX_LE_F32_e32))
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000376 .addImm(0)
377 .addOperand(Op);
378 }
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000379
380 MI.eraseFromParent();
381}
382
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000383// All currently live registers must remain so in the remainder block.
384void SILowerControlFlow::splitBlockLiveIns(const MachineBasicBlock &MBB,
385 const MachineInstr &MI,
386 MachineBasicBlock &LoopBB,
387 MachineBasicBlock &RemainderBB,
388 unsigned SaveReg,
389 unsigned IdxReg) {
390 LivePhysRegs RemainderLiveRegs(TRI);
391
392 RemainderLiveRegs.addLiveOuts(MBB);
393 for (MachineBasicBlock::const_reverse_iterator I = MBB.rbegin(), E(&MI);
394 I != E; ++I) {
395 RemainderLiveRegs.stepBackward(*I);
396 }
397
398 // Add reg defined in loop body.
399 RemainderLiveRegs.addReg(SaveReg);
400
401 if (const MachineOperand *Val = TII->getNamedOperand(MI, AMDGPU::OpName::val)) {
402 RemainderLiveRegs.addReg(Val->getReg());
403 LoopBB.addLiveIn(Val->getReg());
404 }
405
406 for (unsigned Reg : RemainderLiveRegs)
407 RemainderBB.addLiveIn(Reg);
408
409 unsigned SrcReg = TII->getNamedOperand(MI, AMDGPU::OpName::src)->getReg();
410 LoopBB.addLiveIn(SrcReg);
411 LoopBB.addLiveIn(IdxReg);
412 LoopBB.sortUniqueLiveIns();
413}
414
Matt Arsenault9babdf42016-06-22 20:15:28 +0000415void SILowerControlFlow::emitLoadM0FromVGPRLoop(MachineBasicBlock &LoopBB,
416 DebugLoc DL,
417 MachineInstr *MovRel,
Matt Arsenault9babdf42016-06-22 20:15:28 +0000418 unsigned IdxReg,
419 int Offset) {
420 MachineBasicBlock::iterator I = LoopBB.begin();
Christian Konig2989ffc2013-03-18 11:34:16 +0000421
Matt Arsenault9babdf42016-06-22 20:15:28 +0000422 // Read the next variant into VCC (lower 32 bits) <- also loop target
423 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::V_READFIRSTLANE_B32), AMDGPU::VCC_LO)
424 .addReg(IdxReg);
425
426 // Move index from VCC into M0
427 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0)
428 .addReg(AMDGPU::VCC_LO);
429
430 // Compare the just read M0 value to all possible Idx values
431 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::V_CMP_EQ_U32_e32))
432 .addReg(AMDGPU::M0)
433 .addReg(IdxReg);
434
435 // Update EXEC, save the original EXEC value to VCC
436 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_AND_SAVEEXEC_B64), AMDGPU::VCC)
437 .addReg(AMDGPU::VCC);
438
439 if (Offset) {
440 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_ADD_I32), AMDGPU::M0)
441 .addReg(AMDGPU::M0)
442 .addImm(Offset);
443 }
444
445 // Do the actual move
446 LoopBB.insert(I, MovRel);
447
448 // Update EXEC, switch all done bits to 0 and all todo bits to 1
449 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_XOR_B64), AMDGPU::EXEC)
450 .addReg(AMDGPU::EXEC)
451 .addReg(AMDGPU::VCC);
452
453 // Loop back to V_READFIRSTLANE_B32 if there are still variants to cover
454 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
455 .addMBB(&LoopBB);
456}
457
458// Returns true if a new block was inserted.
459bool SILowerControlFlow::loadM0(MachineInstr &MI, MachineInstr *MovRel, int Offset) {
Christian Konig2989ffc2013-03-18 11:34:16 +0000460 MachineBasicBlock &MBB = *MI.getParent();
461 DebugLoc DL = MI.getDebugLoc();
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000462 MachineBasicBlock::iterator I(&MI);
Christian Konig2989ffc2013-03-18 11:34:16 +0000463
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000464 unsigned Idx = TII->getNamedOperand(MI, AMDGPU::OpName::idx)->getReg();
Christian Konig2989ffc2013-03-18 11:34:16 +0000465
466 if (AMDGPU::SReg_32RegClass.contains(Idx)) {
Tom Stellard8b0182a2015-04-23 20:32:01 +0000467 if (Offset) {
Matt Arsenault9babdf42016-06-22 20:15:28 +0000468 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_ADD_I32), AMDGPU::M0)
469 .addReg(Idx)
470 .addImm(Offset);
Tom Stellard8b0182a2015-04-23 20:32:01 +0000471 } else {
Matt Arsenault9babdf42016-06-22 20:15:28 +0000472 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0)
473 .addReg(Idx);
Tom Stellard8b0182a2015-04-23 20:32:01 +0000474 }
Matt Arsenault9babdf42016-06-22 20:15:28 +0000475
Christian Konig2989ffc2013-03-18 11:34:16 +0000476 MBB.insert(I, MovRel);
Matt Arsenault9babdf42016-06-22 20:15:28 +0000477 MI.eraseFromParent();
478 return false;
Christian Konig2989ffc2013-03-18 11:34:16 +0000479 }
Matt Arsenault9babdf42016-06-22 20:15:28 +0000480
481 MachineFunction &MF = *MBB.getParent();
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000482 MachineOperand *SaveOp = TII->getNamedOperand(MI, AMDGPU::OpName::sdst);
483 SaveOp->setIsDead(false);
484 unsigned Save = SaveOp->getReg();
Matt Arsenault9babdf42016-06-22 20:15:28 +0000485
486 // Reading from a VGPR requires looping over all workitems in the wavefront.
487 assert(AMDGPU::SReg_64RegClass.contains(Save) &&
488 AMDGPU::VGPR_32RegClass.contains(Idx));
489
490 // Save the EXEC mask
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000491 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_MOV_B64), Save)
Matt Arsenault9babdf42016-06-22 20:15:28 +0000492 .addReg(AMDGPU::EXEC);
493
494 // To insert the loop we need to split the block. Move everything after this
495 // point to a new block, and insert a new empty block between the two.
496 MachineBasicBlock *LoopBB = MF.CreateMachineBasicBlock();
497 MachineBasicBlock *RemainderBB = MF.CreateMachineBasicBlock();
498 MachineFunction::iterator MBBI(MBB);
499 ++MBBI;
500
501 MF.insert(MBBI, LoopBB);
502 MF.insert(MBBI, RemainderBB);
503
504 LoopBB->addSuccessor(LoopBB);
505 LoopBB->addSuccessor(RemainderBB);
506
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000507 if (TRI->trackLivenessAfterRegAlloc(MF))
508 splitBlockLiveIns(MBB, MI, *LoopBB, *RemainderBB, Save, Idx);
509
Matt Arsenault9babdf42016-06-22 20:15:28 +0000510 // Move the rest of the block into a new block.
511 RemainderBB->transferSuccessors(&MBB);
512 RemainderBB->splice(RemainderBB->begin(), &MBB, I, MBB.end());
513
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000514 emitLoadM0FromVGPRLoop(*LoopBB, DL, MovRel, Idx, Offset);
Matt Arsenault9babdf42016-06-22 20:15:28 +0000515
516 MachineBasicBlock::iterator First = RemainderBB->begin();
517 BuildMI(*RemainderBB, First, DL, TII->get(AMDGPU::S_MOV_B64), AMDGPU::EXEC)
518 .addReg(Save);
519
Christian Konig2989ffc2013-03-18 11:34:16 +0000520 MI.eraseFromParent();
Matt Arsenault9babdf42016-06-22 20:15:28 +0000521 return true;
Christian Konig2989ffc2013-03-18 11:34:16 +0000522}
523
Tom Stellard8b0182a2015-04-23 20:32:01 +0000524/// \param @VecReg The register which holds element zero of the vector
525/// being addressed into.
526/// \param[out] @Reg The base register to use in the indirect addressing instruction.
527/// \param[in,out] @Offset As an input, this is the constant offset part of the
528// indirect Index. e.g. v0 = v[VecReg + Offset]
529// As an output, this is a constant value that needs
530// to be added to the value stored in M0.
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000531void SILowerControlFlow::computeIndirectRegAndOffset(unsigned VecReg,
532 unsigned &Reg,
533 int &Offset) {
Tom Stellard8b0182a2015-04-23 20:32:01 +0000534 unsigned SubReg = TRI->getSubReg(VecReg, AMDGPU::sub0);
535 if (!SubReg)
536 SubReg = VecReg;
537
538 const TargetRegisterClass *RC = TRI->getPhysRegClass(SubReg);
539 int RegIdx = TRI->getHWRegIndex(SubReg) + Offset;
540
541 if (RegIdx < 0) {
542 Offset = RegIdx;
543 RegIdx = 0;
544 } else {
545 Offset = 0;
546 }
547
548 Reg = RC->getRegister(RegIdx);
549}
550
Matt Arsenault9babdf42016-06-22 20:15:28 +0000551// Return true if a new block was inserted.
552bool SILowerControlFlow::indirectSrc(MachineInstr &MI) {
Christian Konig2989ffc2013-03-18 11:34:16 +0000553 MachineBasicBlock &MBB = *MI.getParent();
554 DebugLoc DL = MI.getDebugLoc();
555
556 unsigned Dst = MI.getOperand(0).getReg();
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000557 unsigned Vec = TII->getNamedOperand(MI, AMDGPU::OpName::src)->getReg();
558 int Off = TII->getNamedOperand(MI, AMDGPU::OpName::offset)->getImm();
Tom Stellard8b0182a2015-04-23 20:32:01 +0000559 unsigned Reg;
560
561 computeIndirectRegAndOffset(Vec, Reg, Off);
Christian Konig2989ffc2013-03-18 11:34:16 +0000562
Tom Stellard81d871d2013-11-13 23:36:50 +0000563 MachineInstr *MovRel =
Christian Konig2989ffc2013-03-18 11:34:16 +0000564 BuildMI(*MBB.getParent(), DL, TII->get(AMDGPU::V_MOVRELS_B32_e32), Dst)
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000565 .addReg(Reg)
566 .addReg(Vec, RegState::Implicit);
Christian Konig2989ffc2013-03-18 11:34:16 +0000567
Matt Arsenault9babdf42016-06-22 20:15:28 +0000568 return loadM0(MI, MovRel, Off);
Christian Konig2989ffc2013-03-18 11:34:16 +0000569}
570
Matt Arsenault9babdf42016-06-22 20:15:28 +0000571// Return true if a new block was inserted.
572bool SILowerControlFlow::indirectDst(MachineInstr &MI) {
Christian Konig2989ffc2013-03-18 11:34:16 +0000573 MachineBasicBlock &MBB = *MI.getParent();
574 DebugLoc DL = MI.getDebugLoc();
575
576 unsigned Dst = MI.getOperand(0).getReg();
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000577 int Off = TII->getNamedOperand(MI, AMDGPU::OpName::offset)->getImm();
578 unsigned Val = TII->getNamedOperand(MI, AMDGPU::OpName::val)->getReg();
Tom Stellard8b0182a2015-04-23 20:32:01 +0000579 unsigned Reg;
580
581 computeIndirectRegAndOffset(Dst, Reg, Off);
Christian Konig2989ffc2013-03-18 11:34:16 +0000582
Matt Arsenault806dd0a2016-02-12 02:16:07 +0000583 MachineInstr *MovRel =
Christian Konig2989ffc2013-03-18 11:34:16 +0000584 BuildMI(*MBB.getParent(), DL, TII->get(AMDGPU::V_MOVRELD_B32_e32))
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000585 .addReg(Reg, RegState::Define)
586 .addReg(Val)
587 .addReg(Dst, RegState::Implicit);
Christian Konig2989ffc2013-03-18 11:34:16 +0000588
Matt Arsenault9babdf42016-06-22 20:15:28 +0000589 return loadM0(MI, MovRel, Off);
Christian Konig2989ffc2013-03-18 11:34:16 +0000590}
591
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000592bool SILowerControlFlow::runOnMachineFunction(MachineFunction &MF) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000593 TII = static_cast<const SIInstrInfo *>(MF.getSubtarget().getInstrInfo());
594 TRI =
595 static_cast<const SIRegisterInfo *>(MF.getSubtarget().getRegisterInfo());
Tom Stellardd50bb3c2013-09-05 18:37:52 +0000596 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000597
598 bool HaveKill = false;
Matt Arsenault3f981402014-09-15 15:41:53 +0000599 bool NeedFlat = false;
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000600 unsigned Depth = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000601
Matt Arsenault9babdf42016-06-22 20:15:28 +0000602 MachineFunction::iterator NextBB;
Tom Stellardf8794352012-12-19 22:10:31 +0000603
Matt Arsenault9babdf42016-06-22 20:15:28 +0000604 for (MachineFunction::iterator BI = MF.begin(), BE = MF.end();
605 BI != BE; BI = NextBB) {
606 NextBB = std::next(BI);
Tom Stellardf8794352012-12-19 22:10:31 +0000607 MachineBasicBlock &MBB = *BI;
Matt Arsenault9babdf42016-06-22 20:15:28 +0000608
609 MachineBasicBlock *EmptyMBBAtEnd = nullptr;
Tim Northover24f46612014-03-28 13:52:56 +0000610 MachineBasicBlock::iterator I, Next;
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000611 bool ExecModified = false;
612
Tim Northover24f46612014-03-28 13:52:56 +0000613 for (I = MBB.begin(); I != MBB.end(); I = Next) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000614 Next = std::next(I);
Tim Northover24f46612014-03-28 13:52:56 +0000615
Tom Stellard75aadc22012-12-11 21:25:42 +0000616 MachineInstr &MI = *I;
Tom Stellard5d7aaae2014-02-10 16:58:30 +0000617
Matt Arsenault3f981402014-09-15 15:41:53 +0000618 // Flat uses m0 in case it needs to access LDS.
Matt Arsenault3add6432015-10-20 04:35:43 +0000619 if (TII->isFLAT(MI))
Matt Arsenault3f981402014-09-15 15:41:53 +0000620 NeedFlat = true;
Matt Arsenault3f981402014-09-15 15:41:53 +0000621
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000622 for (const auto &Def : I->defs()) {
623 if (Def.isReg() && Def.isDef() && Def.getReg() == AMDGPU::EXEC) {
624 ExecModified = true;
625 break;
626 }
627 }
628
Tom Stellard75aadc22012-12-11 21:25:42 +0000629 switch (MI.getOpcode()) {
630 default: break;
Tom Stellardf8794352012-12-19 22:10:31 +0000631 case AMDGPU::SI_IF:
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000632 ++Depth;
Tom Stellardf8794352012-12-19 22:10:31 +0000633 If(MI);
Tom Stellard75aadc22012-12-11 21:25:42 +0000634 break;
635
Tom Stellardf8794352012-12-19 22:10:31 +0000636 case AMDGPU::SI_ELSE:
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000637 Else(MI, ExecModified);
Tom Stellard75aadc22012-12-11 21:25:42 +0000638 break;
639
Tom Stellardf8794352012-12-19 22:10:31 +0000640 case AMDGPU::SI_BREAK:
641 Break(MI);
642 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000643
Tom Stellardf8794352012-12-19 22:10:31 +0000644 case AMDGPU::SI_IF_BREAK:
645 IfBreak(MI);
646 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000647
Tom Stellardf8794352012-12-19 22:10:31 +0000648 case AMDGPU::SI_ELSE_BREAK:
649 ElseBreak(MI);
650 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000651
Tom Stellardf8794352012-12-19 22:10:31 +0000652 case AMDGPU::SI_LOOP:
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000653 ++Depth;
Tom Stellardf8794352012-12-19 22:10:31 +0000654 Loop(MI);
655 break;
656
657 case AMDGPU::SI_END_CF:
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000658 if (--Depth == 0 && HaveKill) {
659 SkipIfDead(MI);
660 HaveKill = false;
661 }
Tom Stellardf8794352012-12-19 22:10:31 +0000662 EndCf(MI);
Tom Stellard75aadc22012-12-11 21:25:42 +0000663 break;
Tom Stellarde7b907d2012-12-19 22:10:33 +0000664
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000665 case AMDGPU::SI_KILL:
666 if (Depth == 0)
667 SkipIfDead(MI);
668 else
669 HaveKill = true;
670 Kill(MI);
671 break;
672
Tom Stellarde7b907d2012-12-19 22:10:33 +0000673 case AMDGPU::S_BRANCH:
674 Branch(MI);
675 break;
Christian Konig2989ffc2013-03-18 11:34:16 +0000676
Matt Arsenault28419272015-10-07 00:42:51 +0000677 case AMDGPU::SI_INDIRECT_SRC_V1:
678 case AMDGPU::SI_INDIRECT_SRC_V2:
679 case AMDGPU::SI_INDIRECT_SRC_V4:
680 case AMDGPU::SI_INDIRECT_SRC_V8:
681 case AMDGPU::SI_INDIRECT_SRC_V16:
Matt Arsenault9babdf42016-06-22 20:15:28 +0000682 if (indirectSrc(MI)) {
683 // The block was split at this point. We can safely skip the middle
684 // inserted block to the following which contains the rest of this
685 // block's instructions.
686 NextBB = std::next(BI);
687 BE = MF.end();
688 Next = MBB.end();
689 }
690
Christian Konig2989ffc2013-03-18 11:34:16 +0000691 break;
692
Tom Stellard81d871d2013-11-13 23:36:50 +0000693 case AMDGPU::SI_INDIRECT_DST_V1:
Christian Konig2989ffc2013-03-18 11:34:16 +0000694 case AMDGPU::SI_INDIRECT_DST_V2:
695 case AMDGPU::SI_INDIRECT_DST_V4:
696 case AMDGPU::SI_INDIRECT_DST_V8:
697 case AMDGPU::SI_INDIRECT_DST_V16:
Matt Arsenault9babdf42016-06-22 20:15:28 +0000698 if (indirectDst(MI)) {
699 // The block was split at this point. We can safely skip the middle
700 // inserted block to the following which contains the rest of this
701 // block's instructions.
702 NextBB = std::next(BI);
703 BE = MF.end();
704 Next = MBB.end();
705 }
706
Christian Konig2989ffc2013-03-18 11:34:16 +0000707 break;
Marek Olsaked2213e2016-03-14 15:57:14 +0000708
709 case AMDGPU::S_ENDPGM: {
710 if (MF.getInfo<SIMachineFunctionInfo>()->returnsVoid())
711 break;
712
713 // Graphics shaders returning non-void shouldn't contain S_ENDPGM,
714 // because external bytecode will be appended at the end.
715 if (BI != --MF.end() || I != MBB.getFirstTerminator()) {
716 // S_ENDPGM is not the last instruction. Add an empty block at
717 // the end and jump there.
718 if (!EmptyMBBAtEnd) {
719 EmptyMBBAtEnd = MF.CreateMachineBasicBlock();
720 MF.insert(MF.end(), EmptyMBBAtEnd);
721 }
722
723 MBB.addSuccessor(EmptyMBBAtEnd);
724 BuildMI(*BI, I, MI.getDebugLoc(), TII->get(AMDGPU::S_BRANCH))
725 .addMBB(EmptyMBBAtEnd);
726 }
727
728 I->eraseFromParent();
729 break;
730 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000731 }
732 }
733 }
Tom Stellardf8794352012-12-19 22:10:31 +0000734
Matt Arsenault3f981402014-09-15 15:41:53 +0000735 if (NeedFlat && MFI->IsKernel) {
Matt Arsenault3f981402014-09-15 15:41:53 +0000736 // TODO: What to use with function calls?
Matt Arsenault296b8492016-02-12 06:31:30 +0000737 // We will need to Initialize the flat scratch register pair.
738 if (NeedFlat)
739 MFI->setHasFlatInstructions(true);
Matt Arsenault3f981402014-09-15 15:41:53 +0000740 }
741
Tom Stellard75aadc22012-12-11 21:25:42 +0000742 return true;
743}