blob: da7cb5f63b94b9ff9f2bffab5fbc44dcd3506aa3 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SILowerControlFlow.cpp - Use predicates for control flow ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
Tom Stellardf8794352012-12-19 22:10:31 +000011/// \brief This pass lowers the pseudo control flow instructions to real
12/// machine instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +000013///
Tom Stellardf8794352012-12-19 22:10:31 +000014/// All control flow is handled using predicated instructions and
Tom Stellard75aadc22012-12-11 21:25:42 +000015/// a predicate stack. Each Scalar ALU controls the operations of 64 Vector
16/// ALUs. The Scalar ALU can update the predicate for any of the Vector ALUs
17/// by writting to the 64-bit EXEC register (each bit corresponds to a
18/// single vector ALU). Typically, for predicates, a vector ALU will write
19/// to its bit of the VCC register (like EXEC VCC is 64-bits, one for each
20/// Vector ALU) and then the ScalarALU will AND the VCC register with the
21/// EXEC to update the predicates.
22///
23/// For example:
24/// %VCC = V_CMP_GT_F32 %VGPR1, %VGPR2
Tom Stellardf8794352012-12-19 22:10:31 +000025/// %SGPR0 = SI_IF %VCC
Tom Stellard75aadc22012-12-11 21:25:42 +000026/// %VGPR0 = V_ADD_F32 %VGPR0, %VGPR0
Tom Stellardf8794352012-12-19 22:10:31 +000027/// %SGPR0 = SI_ELSE %SGPR0
Tom Stellard75aadc22012-12-11 21:25:42 +000028/// %VGPR0 = V_SUB_F32 %VGPR0, %VGPR0
Tom Stellardf8794352012-12-19 22:10:31 +000029/// SI_END_CF %SGPR0
Tom Stellard75aadc22012-12-11 21:25:42 +000030///
31/// becomes:
32///
33/// %SGPR0 = S_AND_SAVEEXEC_B64 %VCC // Save and update the exec mask
34/// %SGPR0 = S_XOR_B64 %SGPR0, %EXEC // Clear live bits from saved exec mask
Tom Stellardf8794352012-12-19 22:10:31 +000035/// S_CBRANCH_EXECZ label0 // This instruction is an optional
Tom Stellard75aadc22012-12-11 21:25:42 +000036/// // optimization which allows us to
37/// // branch if all the bits of
38/// // EXEC are zero.
39/// %VGPR0 = V_ADD_F32 %VGPR0, %VGPR0 // Do the IF block of the branch
40///
41/// label0:
42/// %SGPR0 = S_OR_SAVEEXEC_B64 %EXEC // Restore the exec mask for the Then block
43/// %EXEC = S_XOR_B64 %SGPR0, %EXEC // Clear live bits from saved exec mask
44/// S_BRANCH_EXECZ label1 // Use our branch optimization
45/// // instruction again.
46/// %VGPR0 = V_SUB_F32 %VGPR0, %VGPR // Do the THEN block
47/// label1:
Tom Stellardf8794352012-12-19 22:10:31 +000048/// %EXEC = S_OR_B64 %EXEC, %SGPR0 // Re-enable saved exec mask bits
Tom Stellard75aadc22012-12-11 21:25:42 +000049//===----------------------------------------------------------------------===//
50
51#include "AMDGPU.h"
Eric Christopherd9134482014-08-04 21:25:23 +000052#include "AMDGPUSubtarget.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000053#include "SIInstrInfo.h"
54#include "SIMachineFunctionInfo.h"
Matt Arsenault3f981402014-09-15 15:41:53 +000055#include "llvm/CodeGen/MachineFrameInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000056#include "llvm/CodeGen/MachineFunction.h"
57#include "llvm/CodeGen/MachineFunctionPass.h"
58#include "llvm/CodeGen/MachineInstrBuilder.h"
59#include "llvm/CodeGen/MachineRegisterInfo.h"
Michel Danzer9e61c4b2014-02-27 01:47:09 +000060#include "llvm/IR/Constants.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000061
62using namespace llvm;
63
Matt Arsenault55d49cf2016-02-12 02:16:10 +000064#define DEBUG_TYPE "si-lower-control-flow"
65
Tom Stellard75aadc22012-12-11 21:25:42 +000066namespace {
67
Matt Arsenault55d49cf2016-02-12 02:16:10 +000068class SILowerControlFlow : public MachineFunctionPass {
Tom Stellard75aadc22012-12-11 21:25:42 +000069private:
Tom Stellarde7b907d2012-12-19 22:10:33 +000070 static const unsigned SkipThreshold = 12;
71
Tom Stellard1bd80722014-04-30 15:31:33 +000072 const SIRegisterInfo *TRI;
Tom Stellard5d7aaae2014-02-10 16:58:30 +000073 const SIInstrInfo *TII;
Tom Stellard75aadc22012-12-11 21:25:42 +000074
Tom Stellardbe8ebee2013-01-18 21:15:50 +000075 bool shouldSkip(MachineBasicBlock *From, MachineBasicBlock *To);
76
77 void Skip(MachineInstr &From, MachineOperand &To);
78 void SkipIfDead(MachineInstr &MI);
Tom Stellarde7b907d2012-12-19 22:10:33 +000079
Tom Stellardf8794352012-12-19 22:10:31 +000080 void If(MachineInstr &MI);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +000081 void Else(MachineInstr &MI, bool ExecModified);
Tom Stellardf8794352012-12-19 22:10:31 +000082 void Break(MachineInstr &MI);
83 void IfBreak(MachineInstr &MI);
84 void ElseBreak(MachineInstr &MI);
85 void Loop(MachineInstr &MI);
86 void EndCf(MachineInstr &MI);
Tom Stellard75aadc22012-12-11 21:25:42 +000087
Tom Stellardbe8ebee2013-01-18 21:15:50 +000088 void Kill(MachineInstr &MI);
Tom Stellarde7b907d2012-12-19 22:10:33 +000089 void Branch(MachineInstr &MI);
90
Tom Stellard8b0182a2015-04-23 20:32:01 +000091 void LoadM0(MachineInstr &MI, MachineInstr *MovRel, int Offset = 0);
92 void computeIndirectRegAndOffset(unsigned VecReg, unsigned &Reg, int &Offset);
Christian Konig2989ffc2013-03-18 11:34:16 +000093 void IndirectSrc(MachineInstr &MI);
94 void IndirectDst(MachineInstr &MI);
95
Tom Stellard75aadc22012-12-11 21:25:42 +000096public:
Matt Arsenault55d49cf2016-02-12 02:16:10 +000097 static char ID;
98
99 SILowerControlFlow() :
Craig Topper062a2ba2014-04-25 05:30:21 +0000100 MachineFunctionPass(ID), TRI(nullptr), TII(nullptr) { }
Tom Stellard75aadc22012-12-11 21:25:42 +0000101
Craig Topper5656db42014-04-29 07:57:24 +0000102 bool runOnMachineFunction(MachineFunction &MF) override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000103
Craig Topper5656db42014-04-29 07:57:24 +0000104 const char *getPassName() const override {
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000105 return "SI Lower control flow pseudo instructions";
Tom Stellard75aadc22012-12-11 21:25:42 +0000106 }
107
Matt Arsenault0cb85172015-09-25 17:21:28 +0000108 void getAnalysisUsage(AnalysisUsage &AU) const override {
109 AU.setPreservesCFG();
110 MachineFunctionPass::getAnalysisUsage(AU);
111 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000112};
113
114} // End anonymous namespace
115
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000116char SILowerControlFlow::ID = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000117
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000118INITIALIZE_PASS(SILowerControlFlow, DEBUG_TYPE,
119 "SI lower control flow", false, false)
120
121char &llvm::SILowerControlFlowPassID = SILowerControlFlow::ID;
122
123
124FunctionPass *llvm::createSILowerControlFlowPass() {
125 return new SILowerControlFlow();
Tom Stellard75aadc22012-12-11 21:25:42 +0000126}
127
Matt Arsenault701c21e2016-04-29 21:52:13 +0000128static bool opcodeEmitsNoInsts(unsigned Opc) {
129 switch (Opc) {
130 case TargetOpcode::IMPLICIT_DEF:
131 case TargetOpcode::KILL:
132 case TargetOpcode::BUNDLE:
133 case TargetOpcode::CFI_INSTRUCTION:
134 case TargetOpcode::EH_LABEL:
135 case TargetOpcode::GC_LABEL:
136 case TargetOpcode::DBG_VALUE:
137 return true;
138 default:
139 return false;
140 }
141}
142
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000143bool SILowerControlFlow::shouldSkip(MachineBasicBlock *From,
144 MachineBasicBlock *To) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000145
Tom Stellarde7b907d2012-12-19 22:10:33 +0000146 unsigned NumInstr = 0;
Matt Arsenault701c21e2016-04-29 21:52:13 +0000147 MachineFunction *MF = From->getParent();
Tom Stellarde7b907d2012-12-19 22:10:33 +0000148
Matt Arsenault701c21e2016-04-29 21:52:13 +0000149 for (MachineFunction::iterator MBBI(From), ToI(To), End = MF->end();
150 MBBI != End && MBBI != ToI; ++MBBI) {
Tom Stellard92339e82016-03-21 18:56:58 +0000151 MachineBasicBlock &MBB = *MBBI;
152
153 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
Tom Stellarde7b907d2012-12-19 22:10:33 +0000154 NumInstr < SkipThreshold && I != E; ++I) {
Matt Arsenault701c21e2016-04-29 21:52:13 +0000155 if (opcodeEmitsNoInsts(I->getOpcode()))
156 continue;
Tom Stellarde7b907d2012-12-19 22:10:33 +0000157
Matt Arsenault701c21e2016-04-29 21:52:13 +0000158 // When a uniform loop is inside non-uniform control flow, the branch
159 // leaving the loop might be an S_CBRANCH_VCCNZ, which is never taken
160 // when EXEC = 0. We should skip the loop lest it becomes infinite.
161 if (I->getOpcode() == AMDGPU::S_CBRANCH_VCCNZ)
162 return true;
Nicolai Haehnleef160de2016-03-16 20:14:33 +0000163
Matt Arsenault701c21e2016-04-29 21:52:13 +0000164 if (++NumInstr >= SkipThreshold)
165 return true;
Tom Stellarde7b907d2012-12-19 22:10:33 +0000166 }
167 }
168
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000169 return false;
170}
171
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000172void SILowerControlFlow::Skip(MachineInstr &From, MachineOperand &To) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000173
174 if (!shouldSkip(*From.getParent()->succ_begin(), To.getMBB()))
Tom Stellarde7b907d2012-12-19 22:10:33 +0000175 return;
176
177 DebugLoc DL = From.getDebugLoc();
178 BuildMI(*From.getParent(), &From, DL, TII->get(AMDGPU::S_CBRANCH_EXECZ))
Matt Arsenault95f06062015-08-05 16:42:57 +0000179 .addOperand(To);
Tom Stellarde7b907d2012-12-19 22:10:33 +0000180}
181
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000182void SILowerControlFlow::SkipIfDead(MachineInstr &MI) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000183
184 MachineBasicBlock &MBB = *MI.getParent();
185 DebugLoc DL = MI.getDebugLoc();
186
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000187 if (MBB.getParent()->getFunction()->getCallingConv() != CallingConv::AMDGPU_PS ||
Michel Danzer6f273c52014-02-27 01:47:02 +0000188 !shouldSkip(&MBB, &MBB.getParent()->back()))
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000189 return;
190
191 MachineBasicBlock::iterator Insert = &MI;
192 ++Insert;
193
194 // If the exec mask is non-zero, skip the next two instructions
195 BuildMI(MBB, Insert, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
Matt Arsenault95f06062015-08-05 16:42:57 +0000196 .addImm(3);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000197
198 // Exec mask is zero: Export to NULL target...
199 BuildMI(MBB, Insert, DL, TII->get(AMDGPU::EXP))
200 .addImm(0)
201 .addImm(0x09) // V_008DFC_SQ_EXP_NULL
202 .addImm(0)
203 .addImm(1)
204 .addImm(1)
Christian Konigc756cb992013-02-16 11:28:22 +0000205 .addReg(AMDGPU::VGPR0)
206 .addReg(AMDGPU::VGPR0)
207 .addReg(AMDGPU::VGPR0)
208 .addReg(AMDGPU::VGPR0);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000209
210 // ... and terminate wavefront
211 BuildMI(MBB, Insert, DL, TII->get(AMDGPU::S_ENDPGM));
212}
213
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000214void SILowerControlFlow::If(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000215 MachineBasicBlock &MBB = *MI.getParent();
216 DebugLoc DL = MI.getDebugLoc();
217 unsigned Reg = MI.getOperand(0).getReg();
218 unsigned Vcc = MI.getOperand(1).getReg();
219
220 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_AND_SAVEEXEC_B64), Reg)
221 .addReg(Vcc);
222
223 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_XOR_B64), Reg)
224 .addReg(AMDGPU::EXEC)
225 .addReg(Reg);
226
Tom Stellarde7b907d2012-12-19 22:10:33 +0000227 Skip(MI, MI.getOperand(2));
228
Tom Stellardf8794352012-12-19 22:10:31 +0000229 MI.eraseFromParent();
230}
231
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000232void SILowerControlFlow::Else(MachineInstr &MI, bool ExecModified) {
Tom Stellardf8794352012-12-19 22:10:31 +0000233 MachineBasicBlock &MBB = *MI.getParent();
234 DebugLoc DL = MI.getDebugLoc();
235 unsigned Dst = MI.getOperand(0).getReg();
236 unsigned Src = MI.getOperand(1).getReg();
237
Christian Konig6a9d3902013-03-26 14:03:44 +0000238 BuildMI(MBB, MBB.getFirstNonPHI(), DL,
239 TII->get(AMDGPU::S_OR_SAVEEXEC_B64), Dst)
Tom Stellardf8794352012-12-19 22:10:31 +0000240 .addReg(Src); // Saved EXEC
241
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000242 if (ExecModified) {
243 // Adjust the saved exec to account for the modifications during the flow
244 // block that contains the ELSE. This can happen when WQM mode is switched
245 // off.
246 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_AND_B64), Dst)
247 .addReg(AMDGPU::EXEC)
248 .addReg(Dst);
249 }
250
Tom Stellardf8794352012-12-19 22:10:31 +0000251 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_XOR_B64), AMDGPU::EXEC)
252 .addReg(AMDGPU::EXEC)
253 .addReg(Dst);
254
Tom Stellarde7b907d2012-12-19 22:10:33 +0000255 Skip(MI, MI.getOperand(2));
256
Tom Stellardf8794352012-12-19 22:10:31 +0000257 MI.eraseFromParent();
258}
259
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000260void SILowerControlFlow::Break(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000261 MachineBasicBlock &MBB = *MI.getParent();
262 DebugLoc DL = MI.getDebugLoc();
263
264 unsigned Dst = MI.getOperand(0).getReg();
265 unsigned Src = MI.getOperand(1).getReg();
Matt Arsenault806dd0a2016-02-12 02:16:07 +0000266
Tom Stellardf8794352012-12-19 22:10:31 +0000267 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
268 .addReg(AMDGPU::EXEC)
269 .addReg(Src);
270
271 MI.eraseFromParent();
272}
273
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000274void SILowerControlFlow::IfBreak(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000275 MachineBasicBlock &MBB = *MI.getParent();
276 DebugLoc DL = MI.getDebugLoc();
277
278 unsigned Dst = MI.getOperand(0).getReg();
279 unsigned Vcc = MI.getOperand(1).getReg();
280 unsigned Src = MI.getOperand(2).getReg();
Matt Arsenault806dd0a2016-02-12 02:16:07 +0000281
Tom Stellardf8794352012-12-19 22:10:31 +0000282 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
283 .addReg(Vcc)
284 .addReg(Src);
285
286 MI.eraseFromParent();
287}
288
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000289void SILowerControlFlow::ElseBreak(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000290 MachineBasicBlock &MBB = *MI.getParent();
291 DebugLoc DL = MI.getDebugLoc();
292
293 unsigned Dst = MI.getOperand(0).getReg();
294 unsigned Saved = MI.getOperand(1).getReg();
295 unsigned Src = MI.getOperand(2).getReg();
Matt Arsenault806dd0a2016-02-12 02:16:07 +0000296
Tom Stellardf8794352012-12-19 22:10:31 +0000297 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
298 .addReg(Saved)
299 .addReg(Src);
300
301 MI.eraseFromParent();
302}
303
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000304void SILowerControlFlow::Loop(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000305 MachineBasicBlock &MBB = *MI.getParent();
306 DebugLoc DL = MI.getDebugLoc();
307 unsigned Src = MI.getOperand(0).getReg();
308
309 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_ANDN2_B64), AMDGPU::EXEC)
310 .addReg(AMDGPU::EXEC)
311 .addReg(Src);
312
313 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
Matt Arsenault95f06062015-08-05 16:42:57 +0000314 .addOperand(MI.getOperand(1));
Tom Stellardf8794352012-12-19 22:10:31 +0000315
316 MI.eraseFromParent();
317}
318
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000319void SILowerControlFlow::EndCf(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000320 MachineBasicBlock &MBB = *MI.getParent();
321 DebugLoc DL = MI.getDebugLoc();
322 unsigned Reg = MI.getOperand(0).getReg();
323
324 BuildMI(MBB, MBB.getFirstNonPHI(), DL,
325 TII->get(AMDGPU::S_OR_B64), AMDGPU::EXEC)
326 .addReg(AMDGPU::EXEC)
327 .addReg(Reg);
328
329 MI.eraseFromParent();
330}
331
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000332void SILowerControlFlow::Branch(MachineInstr &MI) {
Matt Arsenault71b71d22014-02-11 21:12:38 +0000333 if (MI.getOperand(0).getMBB() == MI.getParent()->getNextNode())
334 MI.eraseFromParent();
335
336 // If these aren't equal, this is probably an infinite loop.
Tom Stellarde7b907d2012-12-19 22:10:33 +0000337}
338
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000339void SILowerControlFlow::Kill(MachineInstr &MI) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000340 MachineBasicBlock &MBB = *MI.getParent();
341 DebugLoc DL = MI.getDebugLoc();
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000342 const MachineOperand &Op = MI.getOperand(0);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000343
Matt Arsenault762af962014-07-13 03:06:39 +0000344#ifndef NDEBUG
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000345 CallingConv::ID CallConv = MBB.getParent()->getFunction()->getCallingConv();
Matt Arsenault762af962014-07-13 03:06:39 +0000346 // Kill is only allowed in pixel / geometry shaders.
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000347 assert(CallConv == CallingConv::AMDGPU_PS ||
348 CallConv == CallingConv::AMDGPU_GS);
Matt Arsenault762af962014-07-13 03:06:39 +0000349#endif
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000350
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000351 // Clear this thread from the exec mask if the operand is negative
Tom Stellardfb77f002015-01-13 22:59:41 +0000352 if ((Op.isImm())) {
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000353 // Constant operand: Set exec mask to 0 or do nothing
Tom Stellardfb77f002015-01-13 22:59:41 +0000354 if (Op.getImm() & 0x80000000) {
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000355 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B64), AMDGPU::EXEC)
356 .addImm(0);
357 }
358 } else {
Matt Arsenault46359152015-08-08 00:41:48 +0000359 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::V_CMPX_LE_F32_e32))
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000360 .addImm(0)
361 .addOperand(Op);
362 }
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000363
364 MI.eraseFromParent();
365}
366
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000367void SILowerControlFlow::LoadM0(MachineInstr &MI, MachineInstr *MovRel, int Offset) {
Christian Konig2989ffc2013-03-18 11:34:16 +0000368
369 MachineBasicBlock &MBB = *MI.getParent();
370 DebugLoc DL = MI.getDebugLoc();
371 MachineBasicBlock::iterator I = MI;
372
373 unsigned Save = MI.getOperand(1).getReg();
374 unsigned Idx = MI.getOperand(3).getReg();
375
376 if (AMDGPU::SReg_32RegClass.contains(Idx)) {
Tom Stellard8b0182a2015-04-23 20:32:01 +0000377 if (Offset) {
378 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_ADD_I32), AMDGPU::M0)
379 .addReg(Idx)
380 .addImm(Offset);
381 } else {
382 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0)
383 .addReg(Idx);
384 }
Christian Konig2989ffc2013-03-18 11:34:16 +0000385 MBB.insert(I, MovRel);
Tom Stellard89422762014-06-17 16:53:04 +0000386 } else {
387
388 assert(AMDGPU::SReg_64RegClass.contains(Save));
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000389 assert(AMDGPU::VGPR_32RegClass.contains(Idx));
Tom Stellard89422762014-06-17 16:53:04 +0000390
391 // Save the EXEC mask
392 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B64), Save)
393 .addReg(AMDGPU::EXEC);
394
395 // Read the next variant into VCC (lower 32 bits) <- also loop target
396 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::V_READFIRSTLANE_B32),
397 AMDGPU::VCC_LO)
398 .addReg(Idx);
399
400 // Move index from VCC into M0
401 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0)
402 .addReg(AMDGPU::VCC_LO);
403
404 // Compare the just read M0 value to all possible Idx values
Matt Arsenault46359152015-08-08 00:41:48 +0000405 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::V_CMP_EQ_U32_e32))
406 .addReg(AMDGPU::M0)
407 .addReg(Idx);
Tom Stellard89422762014-06-17 16:53:04 +0000408
409 // Update EXEC, save the original EXEC value to VCC
410 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_AND_SAVEEXEC_B64), AMDGPU::VCC)
411 .addReg(AMDGPU::VCC);
412
Tom Stellard8b0182a2015-04-23 20:32:01 +0000413 if (Offset) {
414 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_ADD_I32), AMDGPU::M0)
415 .addReg(AMDGPU::M0)
416 .addImm(Offset);
417 }
Tom Stellard89422762014-06-17 16:53:04 +0000418 // Do the actual move
419 MBB.insert(I, MovRel);
420
421 // Update EXEC, switch all done bits to 0 and all todo bits to 1
422 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_XOR_B64), AMDGPU::EXEC)
423 .addReg(AMDGPU::EXEC)
424 .addReg(AMDGPU::VCC);
425
426 // Loop back to V_READFIRSTLANE_B32 if there are still variants to cover
427 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
Matt Arsenault95f06062015-08-05 16:42:57 +0000428 .addImm(-7);
Tom Stellard89422762014-06-17 16:53:04 +0000429
430 // Restore EXEC
431 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B64), AMDGPU::EXEC)
432 .addReg(Save);
433
Christian Konig2989ffc2013-03-18 11:34:16 +0000434 }
Christian Konig2989ffc2013-03-18 11:34:16 +0000435 MI.eraseFromParent();
436}
437
Tom Stellard8b0182a2015-04-23 20:32:01 +0000438/// \param @VecReg The register which holds element zero of the vector
439/// being addressed into.
440/// \param[out] @Reg The base register to use in the indirect addressing instruction.
441/// \param[in,out] @Offset As an input, this is the constant offset part of the
442// indirect Index. e.g. v0 = v[VecReg + Offset]
443// As an output, this is a constant value that needs
444// to be added to the value stored in M0.
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000445void SILowerControlFlow::computeIndirectRegAndOffset(unsigned VecReg,
446 unsigned &Reg,
447 int &Offset) {
Tom Stellard8b0182a2015-04-23 20:32:01 +0000448 unsigned SubReg = TRI->getSubReg(VecReg, AMDGPU::sub0);
449 if (!SubReg)
450 SubReg = VecReg;
451
452 const TargetRegisterClass *RC = TRI->getPhysRegClass(SubReg);
453 int RegIdx = TRI->getHWRegIndex(SubReg) + Offset;
454
455 if (RegIdx < 0) {
456 Offset = RegIdx;
457 RegIdx = 0;
458 } else {
459 Offset = 0;
460 }
461
462 Reg = RC->getRegister(RegIdx);
463}
464
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000465void SILowerControlFlow::IndirectSrc(MachineInstr &MI) {
Christian Konig2989ffc2013-03-18 11:34:16 +0000466
467 MachineBasicBlock &MBB = *MI.getParent();
468 DebugLoc DL = MI.getDebugLoc();
469
470 unsigned Dst = MI.getOperand(0).getReg();
471 unsigned Vec = MI.getOperand(2).getReg();
Tom Stellard8b0182a2015-04-23 20:32:01 +0000472 int Off = MI.getOperand(4).getImm();
473 unsigned Reg;
474
475 computeIndirectRegAndOffset(Vec, Reg, Off);
Christian Konig2989ffc2013-03-18 11:34:16 +0000476
Tom Stellard81d871d2013-11-13 23:36:50 +0000477 MachineInstr *MovRel =
Christian Konig2989ffc2013-03-18 11:34:16 +0000478 BuildMI(*MBB.getParent(), DL, TII->get(AMDGPU::V_MOVRELS_B32_e32), Dst)
Tom Stellard8b0182a2015-04-23 20:32:01 +0000479 .addReg(Reg)
Christian Konig2989ffc2013-03-18 11:34:16 +0000480 .addReg(Vec, RegState::Implicit);
481
Tom Stellard8b0182a2015-04-23 20:32:01 +0000482 LoadM0(MI, MovRel, Off);
Christian Konig2989ffc2013-03-18 11:34:16 +0000483}
484
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000485void SILowerControlFlow::IndirectDst(MachineInstr &MI) {
Christian Konig2989ffc2013-03-18 11:34:16 +0000486
487 MachineBasicBlock &MBB = *MI.getParent();
488 DebugLoc DL = MI.getDebugLoc();
489
490 unsigned Dst = MI.getOperand(0).getReg();
Tom Stellard8b0182a2015-04-23 20:32:01 +0000491 int Off = MI.getOperand(4).getImm();
Christian Konig2989ffc2013-03-18 11:34:16 +0000492 unsigned Val = MI.getOperand(5).getReg();
Tom Stellard8b0182a2015-04-23 20:32:01 +0000493 unsigned Reg;
494
495 computeIndirectRegAndOffset(Dst, Reg, Off);
Christian Konig2989ffc2013-03-18 11:34:16 +0000496
Matt Arsenault806dd0a2016-02-12 02:16:07 +0000497 MachineInstr *MovRel =
Christian Konig2989ffc2013-03-18 11:34:16 +0000498 BuildMI(*MBB.getParent(), DL, TII->get(AMDGPU::V_MOVRELD_B32_e32))
Tom Stellard8b0182a2015-04-23 20:32:01 +0000499 .addReg(Reg, RegState::Define)
Christian Konig2989ffc2013-03-18 11:34:16 +0000500 .addReg(Val)
Christian Konig2989ffc2013-03-18 11:34:16 +0000501 .addReg(Dst, RegState::Implicit);
502
Tom Stellard8b0182a2015-04-23 20:32:01 +0000503 LoadM0(MI, MovRel, Off);
Christian Konig2989ffc2013-03-18 11:34:16 +0000504}
505
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000506bool SILowerControlFlow::runOnMachineFunction(MachineFunction &MF) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000507 TII = static_cast<const SIInstrInfo *>(MF.getSubtarget().getInstrInfo());
508 TRI =
509 static_cast<const SIRegisterInfo *>(MF.getSubtarget().getRegisterInfo());
Tom Stellardd50bb3c2013-09-05 18:37:52 +0000510 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000511
512 bool HaveKill = false;
Matt Arsenault3f981402014-09-15 15:41:53 +0000513 bool NeedFlat = false;
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000514 unsigned Depth = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000515
Tom Stellardf8794352012-12-19 22:10:31 +0000516 for (MachineFunction::iterator BI = MF.begin(), BE = MF.end();
517 BI != BE; ++BI) {
518
Marek Olsaked2213e2016-03-14 15:57:14 +0000519 MachineBasicBlock *EmptyMBBAtEnd = NULL;
Tom Stellardf8794352012-12-19 22:10:31 +0000520 MachineBasicBlock &MBB = *BI;
Tim Northover24f46612014-03-28 13:52:56 +0000521 MachineBasicBlock::iterator I, Next;
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000522 bool ExecModified = false;
523
Tim Northover24f46612014-03-28 13:52:56 +0000524 for (I = MBB.begin(); I != MBB.end(); I = Next) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000525 Next = std::next(I);
Tim Northover24f46612014-03-28 13:52:56 +0000526
Tom Stellard75aadc22012-12-11 21:25:42 +0000527 MachineInstr &MI = *I;
Tom Stellard5d7aaae2014-02-10 16:58:30 +0000528
Matt Arsenault3f981402014-09-15 15:41:53 +0000529 // Flat uses m0 in case it needs to access LDS.
Matt Arsenault3add6432015-10-20 04:35:43 +0000530 if (TII->isFLAT(MI))
Matt Arsenault3f981402014-09-15 15:41:53 +0000531 NeedFlat = true;
Matt Arsenault3f981402014-09-15 15:41:53 +0000532
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000533 for (const auto &Def : I->defs()) {
534 if (Def.isReg() && Def.isDef() && Def.getReg() == AMDGPU::EXEC) {
535 ExecModified = true;
536 break;
537 }
538 }
539
Tom Stellard75aadc22012-12-11 21:25:42 +0000540 switch (MI.getOpcode()) {
541 default: break;
Tom Stellardf8794352012-12-19 22:10:31 +0000542 case AMDGPU::SI_IF:
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000543 ++Depth;
Tom Stellardf8794352012-12-19 22:10:31 +0000544 If(MI);
Tom Stellard75aadc22012-12-11 21:25:42 +0000545 break;
546
Tom Stellardf8794352012-12-19 22:10:31 +0000547 case AMDGPU::SI_ELSE:
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000548 Else(MI, ExecModified);
Tom Stellard75aadc22012-12-11 21:25:42 +0000549 break;
550
Tom Stellardf8794352012-12-19 22:10:31 +0000551 case AMDGPU::SI_BREAK:
552 Break(MI);
553 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000554
Tom Stellardf8794352012-12-19 22:10:31 +0000555 case AMDGPU::SI_IF_BREAK:
556 IfBreak(MI);
557 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000558
Tom Stellardf8794352012-12-19 22:10:31 +0000559 case AMDGPU::SI_ELSE_BREAK:
560 ElseBreak(MI);
561 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000562
Tom Stellardf8794352012-12-19 22:10:31 +0000563 case AMDGPU::SI_LOOP:
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000564 ++Depth;
Tom Stellardf8794352012-12-19 22:10:31 +0000565 Loop(MI);
566 break;
567
568 case AMDGPU::SI_END_CF:
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000569 if (--Depth == 0 && HaveKill) {
570 SkipIfDead(MI);
571 HaveKill = false;
572 }
Tom Stellardf8794352012-12-19 22:10:31 +0000573 EndCf(MI);
Tom Stellard75aadc22012-12-11 21:25:42 +0000574 break;
Tom Stellarde7b907d2012-12-19 22:10:33 +0000575
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000576 case AMDGPU::SI_KILL:
577 if (Depth == 0)
578 SkipIfDead(MI);
579 else
580 HaveKill = true;
581 Kill(MI);
582 break;
583
Tom Stellarde7b907d2012-12-19 22:10:33 +0000584 case AMDGPU::S_BRANCH:
585 Branch(MI);
586 break;
Christian Konig2989ffc2013-03-18 11:34:16 +0000587
Matt Arsenault28419272015-10-07 00:42:51 +0000588 case AMDGPU::SI_INDIRECT_SRC_V1:
589 case AMDGPU::SI_INDIRECT_SRC_V2:
590 case AMDGPU::SI_INDIRECT_SRC_V4:
591 case AMDGPU::SI_INDIRECT_SRC_V8:
592 case AMDGPU::SI_INDIRECT_SRC_V16:
Christian Konig2989ffc2013-03-18 11:34:16 +0000593 IndirectSrc(MI);
594 break;
595
Tom Stellard81d871d2013-11-13 23:36:50 +0000596 case AMDGPU::SI_INDIRECT_DST_V1:
Christian Konig2989ffc2013-03-18 11:34:16 +0000597 case AMDGPU::SI_INDIRECT_DST_V2:
598 case AMDGPU::SI_INDIRECT_DST_V4:
599 case AMDGPU::SI_INDIRECT_DST_V8:
600 case AMDGPU::SI_INDIRECT_DST_V16:
601 IndirectDst(MI);
602 break;
Marek Olsaked2213e2016-03-14 15:57:14 +0000603
604 case AMDGPU::S_ENDPGM: {
605 if (MF.getInfo<SIMachineFunctionInfo>()->returnsVoid())
606 break;
607
608 // Graphics shaders returning non-void shouldn't contain S_ENDPGM,
609 // because external bytecode will be appended at the end.
610 if (BI != --MF.end() || I != MBB.getFirstTerminator()) {
611 // S_ENDPGM is not the last instruction. Add an empty block at
612 // the end and jump there.
613 if (!EmptyMBBAtEnd) {
614 EmptyMBBAtEnd = MF.CreateMachineBasicBlock();
615 MF.insert(MF.end(), EmptyMBBAtEnd);
616 }
617
618 MBB.addSuccessor(EmptyMBBAtEnd);
619 BuildMI(*BI, I, MI.getDebugLoc(), TII->get(AMDGPU::S_BRANCH))
620 .addMBB(EmptyMBBAtEnd);
621 }
622
623 I->eraseFromParent();
624 break;
625 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000626 }
627 }
628 }
Tom Stellardf8794352012-12-19 22:10:31 +0000629
Matt Arsenault3f981402014-09-15 15:41:53 +0000630 if (NeedFlat && MFI->IsKernel) {
Matt Arsenault3f981402014-09-15 15:41:53 +0000631 // TODO: What to use with function calls?
Matt Arsenault296b8492016-02-12 06:31:30 +0000632 // We will need to Initialize the flat scratch register pair.
633 if (NeedFlat)
634 MFI->setHasFlatInstructions(true);
Matt Arsenault3f981402014-09-15 15:41:53 +0000635 }
636
Tom Stellard75aadc22012-12-11 21:25:42 +0000637 return true;
638}