blob: 8ea912e2703936cfe9d4742d4f887863305bd390 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- Thumb1InstrInfo.cpp - Thumb-1 Instruction Information -------------===//
Anton Korobeynikov99152f32009-06-26 21:28:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
David Goodwinade05a32009-07-02 22:18:33 +000010// This file contains the Thumb-1 implementation of the TargetInstrInfo class.
Anton Korobeynikov99152f32009-06-26 21:28:53 +000011//
12//===----------------------------------------------------------------------===//
13
Jonathan Roelofs44937d92014-08-20 23:38:50 +000014#include "ARMSubtarget.h"
Evan Cheng207b2462009-11-06 23:52:48 +000015#include "Thumb1InstrInfo.h"
Anton Korobeynikov99152f32009-06-26 21:28:53 +000016#include "llvm/CodeGen/MachineFrameInfo.h"
17#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng1a4492b2009-11-01 22:04:35 +000018#include "llvm/CodeGen/MachineMemOperand.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
Jim Grosbach617f84dd2012-02-28 23:53:30 +000020#include "llvm/MC/MCInst.h"
Anton Korobeynikov99152f32009-06-26 21:28:53 +000021
22using namespace llvm;
23
Anton Korobeynikov14635da2009-11-02 00:10:38 +000024Thumb1InstrInfo::Thumb1InstrInfo(const ARMSubtarget &STI)
Bill Wendlingf95178e2013-06-07 05:54:19 +000025 : ARMBaseInstrInfo(STI), RI(STI) {
Anton Korobeynikov99152f32009-06-26 21:28:53 +000026}
27
Jim Grosbach617f84dd2012-02-28 23:53:30 +000028/// getNoopForMachoTarget - Return the noop instruction to use for a noop.
29void Thumb1InstrInfo::getNoopForMachoTarget(MCInst &NopInst) const {
30 NopInst.setOpcode(ARM::tMOVr);
31 NopInst.addOperand(MCOperand::CreateReg(ARM::R8));
32 NopInst.addOperand(MCOperand::CreateReg(ARM::R8));
33 NopInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
34 NopInst.addOperand(MCOperand::CreateReg(0));
35}
36
Evan Chengcd4cdd12009-07-11 06:43:01 +000037unsigned Thumb1InstrInfo::getUnindexedOpcode(unsigned Opc) const {
David Goodwinaf7451b2009-07-08 16:09:28 +000038 return 0;
39}
40
Jakob Stoklund Olesend7b33002010-07-11 06:33:54 +000041void Thumb1InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
42 MachineBasicBlock::iterator I, DebugLoc DL,
43 unsigned DestReg, unsigned SrcReg,
44 bool KillSrc) const {
Jonathan Roelofs44937d92014-08-20 23:38:50 +000045 // Need to check the arch.
46 MachineFunction &MF = *MBB.getParent();
47 const ARMSubtarget &st = MF.getTarget().getSubtarget<ARMSubtarget>();
48
Jakob Stoklund Olesend7b33002010-07-11 06:33:54 +000049 assert(ARM::GPRRegClass.contains(DestReg, SrcReg) &&
50 "Thumb1 can only copy GPR registers");
Jonathan Roelofs44937d92014-08-20 23:38:50 +000051
52 if (st.hasV6Ops() || ARM::hGPRRegClass.contains(SrcReg)
53 || !ARM::tGPRRegClass.contains(DestReg))
54 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::tMOVr), DestReg)
55 .addReg(SrcReg, getKillRegState(KillSrc)));
56 else {
57 // FIXME: The performance consequences of this are going to be atrocious.
58 // Some things to try that should be better:
59 // * 'mov hi, $src; mov $dst, hi', with hi as either r10 or r11
60 // * 'movs $dst, $src' if cpsr isn't live
61 // See: http://lists.cs.uiuc.edu/pipermail/llvmdev/2014-August/075998.html
62
63 // 'MOV lo, lo' is unpredictable on < v6, so use the stack to do it
64 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::tPUSH)))
65 .addReg(SrcReg, getKillRegState(KillSrc));
66 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::tPOP)))
67 .addReg(DestReg, getDefRegState(true));
68 }
Anton Korobeynikov99152f32009-06-26 21:28:53 +000069}
70
David Goodwinade05a32009-07-02 22:18:33 +000071void Thumb1InstrInfo::
Anton Korobeynikov99152f32009-06-26 21:28:53 +000072storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
73 unsigned SrcReg, bool isKill, int FI,
Evan Chengefb126a2010-05-06 19:06:44 +000074 const TargetRegisterClass *RC,
75 const TargetRegisterInfo *TRI) const {
Craig Topperc7242e02012-04-20 07:30:17 +000076 assert((RC == &ARM::tGPRRegClass ||
Evan Chenge5801bd2009-08-13 05:40:51 +000077 (TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
78 isARMLowRegister(SrcReg))) && "Unknown regclass!");
Anton Korobeynikov99152f32009-06-26 21:28:53 +000079
Craig Topperc7242e02012-04-20 07:30:17 +000080 if (RC == &ARM::tGPRRegClass ||
Jim Grosbachd1a8a782010-01-15 22:21:03 +000081 (TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
82 isARMLowRegister(SrcReg))) {
Evan Chengefb126a2010-05-06 19:06:44 +000083 DebugLoc DL;
84 if (I != MBB.end()) DL = I->getDebugLoc();
85
Evan Cheng1a4492b2009-11-01 22:04:35 +000086 MachineFunction &MF = *MBB.getParent();
87 MachineFrameInfo &MFI = *MF.getFrameInfo();
88 MachineMemOperand *MMO =
Jay Foad465101b2011-11-15 07:34:52 +000089 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
Chris Lattnere3d864b2010-09-21 04:39:43 +000090 MachineMemOperand::MOStore,
Evan Cheng1a4492b2009-11-01 22:04:35 +000091 MFI.getObjectSize(FI),
92 MFI.getObjectAlignment(FI));
Jim Grosbachd86f34d2011-06-29 20:26:39 +000093 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::tSTRspi))
Evan Chengcd4cdd12009-07-11 06:43:01 +000094 .addReg(SrcReg, getKillRegState(isKill))
Evan Cheng1a4492b2009-11-01 22:04:35 +000095 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Anton Korobeynikov99152f32009-06-26 21:28:53 +000096 }
97}
98
David Goodwinade05a32009-07-02 22:18:33 +000099void Thumb1InstrInfo::
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000100loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
101 unsigned DestReg, int FI,
Evan Chengefb126a2010-05-06 19:06:44 +0000102 const TargetRegisterClass *RC,
103 const TargetRegisterInfo *TRI) const {
Craig Topperc7242e02012-04-20 07:30:17 +0000104 assert((RC == &ARM::tGPRRegClass ||
Evan Chenge5801bd2009-08-13 05:40:51 +0000105 (TargetRegisterInfo::isPhysicalRegister(DestReg) &&
106 isARMLowRegister(DestReg))) && "Unknown regclass!");
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000107
Craig Topperc7242e02012-04-20 07:30:17 +0000108 if (RC == &ARM::tGPRRegClass ||
Jim Grosbachd1a8a782010-01-15 22:21:03 +0000109 (TargetRegisterInfo::isPhysicalRegister(DestReg) &&
110 isARMLowRegister(DestReg))) {
Evan Chengefb126a2010-05-06 19:06:44 +0000111 DebugLoc DL;
112 if (I != MBB.end()) DL = I->getDebugLoc();
113
Evan Cheng1a4492b2009-11-01 22:04:35 +0000114 MachineFunction &MF = *MBB.getParent();
115 MachineFrameInfo &MFI = *MF.getFrameInfo();
116 MachineMemOperand *MMO =
Jay Foad465101b2011-11-15 07:34:52 +0000117 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
Chris Lattnere3d864b2010-09-21 04:39:43 +0000118 MachineMemOperand::MOLoad,
Evan Cheng1a4492b2009-11-01 22:04:35 +0000119 MFI.getObjectSize(FI),
120 MFI.getObjectAlignment(FI));
Jim Grosbachd86f34d2011-06-29 20:26:39 +0000121 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::tLDRspi), DestReg)
Evan Cheng1a4492b2009-11-01 22:04:35 +0000122 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000123 }
124}
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +0000125
126void
127Thumb1InstrInfo::expandLoadStackGuard(MachineBasicBlock::iterator MI,
128 Reloc::Model RM) const {
Akira Hatanakadc08c302014-08-02 05:40:40 +0000129 if (RM == Reloc::PIC_)
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +0000130 expandLoadStackGuardBase(MI, ARM::tLDRLIT_ga_pcrel, ARM::tLDRi, RM);
Akira Hatanakadc08c302014-08-02 05:40:40 +0000131 else
132 expandLoadStackGuardBase(MI, ARM::tLDRLIT_ga_abs, ARM::tLDRi, RM);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +0000133}