Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 1 | //===-- llvm/CodeGen/DwarfExpression.cpp - Dwarf Debug Framework ----------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains support for writing dwarf debug info into asm files. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "DwarfExpression.h" |
Adrian Prantl | a4c30d6 | 2015-01-12 23:36:56 +0000 | [diff] [blame] | 15 | #include "DwarfDebug.h" |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 16 | #include "llvm/ADT/SmallBitVector.h" |
Adrian Prantl | a4c30d6 | 2015-01-12 23:36:56 +0000 | [diff] [blame] | 17 | #include "llvm/CodeGen/AsmPrinter.h" |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 18 | #include "llvm/Support/Dwarf.h" |
| 19 | #include "llvm/Target/TargetMachine.h" |
| 20 | #include "llvm/Target/TargetRegisterInfo.h" |
| 21 | #include "llvm/Target/TargetSubtargetInfo.h" |
| 22 | |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 23 | using namespace llvm; |
| 24 | |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 25 | void DwarfExpression::addReg(int DwarfReg, const char *Comment) { |
Adrian Prantl | 6825fb6 | 2017-04-18 01:21:53 +0000 | [diff] [blame] | 26 | assert(DwarfReg >= 0 && "invalid negative dwarf register number"); |
| 27 | assert((LocationKind == Unknown || LocationKind == Register) && |
| 28 | "location description already locked down"); |
| 29 | LocationKind = Register; |
| 30 | if (DwarfReg < 32) { |
| 31 | emitOp(dwarf::DW_OP_reg0 + DwarfReg, Comment); |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 32 | } else { |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 33 | emitOp(dwarf::DW_OP_regx, Comment); |
| 34 | emitUnsigned(DwarfReg); |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 35 | } |
| 36 | } |
| 37 | |
Adrian Prantl | a271988 | 2017-03-22 17:19:55 +0000 | [diff] [blame] | 38 | void DwarfExpression::addBReg(int DwarfReg, int Offset) { |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 39 | assert(DwarfReg >= 0 && "invalid negative dwarf register number"); |
Adrian Prantl | 6825fb6 | 2017-04-18 01:21:53 +0000 | [diff] [blame] | 40 | assert(LocationKind != Register && "location description already locked down"); |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 41 | if (DwarfReg < 32) { |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 42 | emitOp(dwarf::DW_OP_breg0 + DwarfReg); |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 43 | } else { |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 44 | emitOp(dwarf::DW_OP_bregx); |
| 45 | emitUnsigned(DwarfReg); |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 46 | } |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 47 | emitSigned(Offset); |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 48 | } |
| 49 | |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 50 | void DwarfExpression::addFBReg(int Offset) { |
| 51 | emitOp(dwarf::DW_OP_fbreg); |
| 52 | emitSigned(Offset); |
| 53 | } |
| 54 | |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 55 | void DwarfExpression::addOpPiece(unsigned SizeInBits, unsigned OffsetInBits) { |
Adrian Prantl | 8fafb8d | 2016-12-09 20:43:40 +0000 | [diff] [blame] | 56 | if (!SizeInBits) |
| 57 | return; |
| 58 | |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 59 | const unsigned SizeOfByte = 8; |
| 60 | if (OffsetInBits > 0 || SizeInBits % SizeOfByte) { |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 61 | emitOp(dwarf::DW_OP_bit_piece); |
| 62 | emitUnsigned(SizeInBits); |
| 63 | emitUnsigned(OffsetInBits); |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 64 | } else { |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 65 | emitOp(dwarf::DW_OP_piece); |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 66 | unsigned ByteSize = SizeInBits / SizeOfByte; |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 67 | emitUnsigned(ByteSize); |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 68 | } |
Adrian Prantl | 8fafb8d | 2016-12-09 20:43:40 +0000 | [diff] [blame] | 69 | this->OffsetInBits += SizeInBits; |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 70 | } |
| 71 | |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 72 | void DwarfExpression::addShr(unsigned ShiftBy) { |
| 73 | emitOp(dwarf::DW_OP_constu); |
| 74 | emitUnsigned(ShiftBy); |
| 75 | emitOp(dwarf::DW_OP_shr); |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 76 | } |
| 77 | |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 78 | void DwarfExpression::addAnd(unsigned Mask) { |
| 79 | emitOp(dwarf::DW_OP_constu); |
| 80 | emitUnsigned(Mask); |
| 81 | emitOp(dwarf::DW_OP_and); |
Adrian Prantl | 981f03e | 2017-03-16 17:14:56 +0000 | [diff] [blame] | 82 | } |
| 83 | |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 84 | bool DwarfExpression::addMachineReg(const TargetRegisterInfo &TRI, |
Adrian Prantl | 5542da4 | 2016-12-22 06:10:41 +0000 | [diff] [blame] | 85 | unsigned MachineReg, unsigned MaxSize) { |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 86 | if (!TRI.isPhysicalRegister(MachineReg)) { |
| 87 | if (isFrameRegister(TRI, MachineReg)) { |
| 88 | DwarfRegs.push_back({-1, 0, nullptr}); |
| 89 | return true; |
| 90 | } |
Adrian Prantl | 40cb819 | 2015-01-25 19:04:08 +0000 | [diff] [blame] | 91 | return false; |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 92 | } |
Adrian Prantl | 40cb819 | 2015-01-25 19:04:08 +0000 | [diff] [blame] | 93 | |
Adrian Prantl | 92da14b | 2015-03-02 22:02:33 +0000 | [diff] [blame] | 94 | int Reg = TRI.getDwarfRegNum(MachineReg, false); |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 95 | |
| 96 | // If this is a valid register number, emit it. |
| 97 | if (Reg >= 0) { |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 98 | DwarfRegs.push_back({Reg, 0, nullptr}); |
Adrian Prantl | ad768c3 | 2015-01-14 01:01:28 +0000 | [diff] [blame] | 99 | return true; |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 100 | } |
| 101 | |
| 102 | // Walk up the super-register chain until we find a valid number. |
Adrian Prantl | 941fa75 | 2016-12-05 18:04:47 +0000 | [diff] [blame] | 103 | // For example, EAX on x86_64 is a 32-bit fragment of RAX with offset 0. |
Adrian Prantl | 92da14b | 2015-03-02 22:02:33 +0000 | [diff] [blame] | 104 | for (MCSuperRegIterator SR(MachineReg, &TRI); SR.isValid(); ++SR) { |
| 105 | Reg = TRI.getDwarfRegNum(*SR, false); |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 106 | if (Reg >= 0) { |
Adrian Prantl | 92da14b | 2015-03-02 22:02:33 +0000 | [diff] [blame] | 107 | unsigned Idx = TRI.getSubRegIndex(*SR, MachineReg); |
| 108 | unsigned Size = TRI.getSubRegIdxSize(Idx); |
| 109 | unsigned RegOffset = TRI.getSubRegIdxOffset(Idx); |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 110 | DwarfRegs.push_back({Reg, 0, "super-register"}); |
Adrian Prantl | 8fafb8d | 2016-12-09 20:43:40 +0000 | [diff] [blame] | 111 | // Use a DW_OP_bit_piece to describe the sub-register. |
| 112 | setSubRegisterPiece(Size, RegOffset); |
Adrian Prantl | ad768c3 | 2015-01-14 01:01:28 +0000 | [diff] [blame] | 113 | return true; |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 114 | } |
| 115 | } |
| 116 | |
| 117 | // Otherwise, attempt to find a covering set of sub-register numbers. |
| 118 | // For example, Q0 on ARM is a composition of D0+D1. |
Adrian Prantl | 8fafb8d | 2016-12-09 20:43:40 +0000 | [diff] [blame] | 119 | unsigned CurPos = 0; |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 120 | // The size of the register in bits, assuming 8 bits per byte. |
Adrian Prantl | 92da14b | 2015-03-02 22:02:33 +0000 | [diff] [blame] | 121 | unsigned RegSize = TRI.getMinimalPhysRegClass(MachineReg)->getSize() * 8; |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 122 | // Keep track of the bits in the register we already emitted, so we |
| 123 | // can avoid emitting redundant aliasing subregs. |
| 124 | SmallBitVector Coverage(RegSize, false); |
Adrian Prantl | 92da14b | 2015-03-02 22:02:33 +0000 | [diff] [blame] | 125 | for (MCSubRegIterator SR(MachineReg, &TRI); SR.isValid(); ++SR) { |
| 126 | unsigned Idx = TRI.getSubRegIndex(MachineReg, *SR); |
| 127 | unsigned Size = TRI.getSubRegIdxSize(Idx); |
| 128 | unsigned Offset = TRI.getSubRegIdxOffset(Idx); |
| 129 | Reg = TRI.getDwarfRegNum(*SR, false); |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 130 | |
| 131 | // Intersection between the bits we already emitted and the bits |
| 132 | // covered by this subregister. |
| 133 | SmallBitVector Intersection(RegSize, false); |
| 134 | Intersection.set(Offset, Offset + Size); |
| 135 | Intersection ^= Coverage; |
| 136 | |
| 137 | // If this sub-register has a DWARF number and we haven't covered |
| 138 | // its range, emit a DWARF piece for it. |
| 139 | if (Reg >= 0 && Intersection.any()) { |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 140 | // Emit a piece for any gap in the coverage. |
| 141 | if (Offset > CurPos) |
| 142 | DwarfRegs.push_back({-1, Offset - CurPos, nullptr}); |
| 143 | DwarfRegs.push_back( |
| 144 | {Reg, std::min<unsigned>(Size, MaxSize - Offset), "sub-register"}); |
Adrian Prantl | 5542da4 | 2016-12-22 06:10:41 +0000 | [diff] [blame] | 145 | if (Offset >= MaxSize) |
| 146 | break; |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 147 | |
| 148 | // Mark it as emitted. |
| 149 | Coverage.set(Offset, Offset + Size); |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 150 | CurPos = Offset + Size; |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 151 | } |
| 152 | } |
| 153 | |
Adrian Prantl | 8fafb8d | 2016-12-09 20:43:40 +0000 | [diff] [blame] | 154 | return CurPos; |
Adrian Prantl | b16d9eb | 2015-01-12 22:19:22 +0000 | [diff] [blame] | 155 | } |
Adrian Prantl | 66f2595 | 2015-01-13 00:04:06 +0000 | [diff] [blame] | 156 | |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 157 | void DwarfExpression::addStackValue() { |
Adrian Prantl | 3e9c887 | 2016-04-08 00:38:37 +0000 | [diff] [blame] | 158 | if (DwarfVersion >= 4) |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 159 | emitOp(dwarf::DW_OP_stack_value); |
Adrian Prantl | 3e9c887 | 2016-04-08 00:38:37 +0000 | [diff] [blame] | 160 | } |
| 161 | |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 162 | void DwarfExpression::addSignedConstant(int64_t Value) { |
Adrian Prantl | 6825fb6 | 2017-04-18 01:21:53 +0000 | [diff] [blame] | 163 | assert(LocationKind == Implicit || LocationKind == Unknown); |
| 164 | LocationKind = Implicit; |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 165 | emitOp(dwarf::DW_OP_consts); |
| 166 | emitSigned(Value); |
Adrian Prantl | 66f2595 | 2015-01-13 00:04:06 +0000 | [diff] [blame] | 167 | } |
| 168 | |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 169 | void DwarfExpression::addUnsignedConstant(uint64_t Value) { |
Adrian Prantl | 6825fb6 | 2017-04-18 01:21:53 +0000 | [diff] [blame] | 170 | assert(LocationKind == Implicit || LocationKind == Unknown); |
| 171 | LocationKind = Implicit; |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 172 | emitOp(dwarf::DW_OP_constu); |
| 173 | emitUnsigned(Value); |
Adrian Prantl | 3e9c887 | 2016-04-08 00:38:37 +0000 | [diff] [blame] | 174 | } |
| 175 | |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 176 | void DwarfExpression::addUnsignedConstant(const APInt &Value) { |
Adrian Prantl | 6825fb6 | 2017-04-18 01:21:53 +0000 | [diff] [blame] | 177 | assert(LocationKind == Implicit || LocationKind == Unknown); |
| 178 | LocationKind = Implicit; |
| 179 | |
Adrian Prantl | 3e9c887 | 2016-04-08 00:38:37 +0000 | [diff] [blame] | 180 | unsigned Size = Value.getBitWidth(); |
| 181 | const uint64_t *Data = Value.getRawData(); |
| 182 | |
| 183 | // Chop it up into 64-bit pieces, because that's the maximum that |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 184 | // addUnsignedConstant takes. |
Adrian Prantl | 3e9c887 | 2016-04-08 00:38:37 +0000 | [diff] [blame] | 185 | unsigned Offset = 0; |
| 186 | while (Offset < Size) { |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 187 | addUnsignedConstant(*Data++); |
Adrian Prantl | 3e9c887 | 2016-04-08 00:38:37 +0000 | [diff] [blame] | 188 | if (Offset == 0 && Size <= 64) |
| 189 | break; |
Adrian Prantl | 6825fb6 | 2017-04-18 01:21:53 +0000 | [diff] [blame] | 190 | addStackValue(); |
| 191 | addOpPiece(std::min(Size - Offset, 64u), Offset); |
Adrian Prantl | 3e9c887 | 2016-04-08 00:38:37 +0000 | [diff] [blame] | 192 | Offset += 64; |
| 193 | } |
Adrian Prantl | 66f2595 | 2015-01-13 00:04:06 +0000 | [diff] [blame] | 194 | } |
Adrian Prantl | 092d948 | 2015-01-13 23:39:11 +0000 | [diff] [blame] | 195 | |
Adrian Prantl | c12cee3 | 2017-04-19 23:42:25 +0000 | [diff] [blame] | 196 | bool DwarfExpression::addMachineRegExpression(const TargetRegisterInfo &TRI, |
Adrian Prantl | 54286bd | 2016-11-02 16:12:20 +0000 | [diff] [blame] | 197 | DIExpressionCursor &ExprCursor, |
Adrian Prantl | c12cee3 | 2017-04-19 23:42:25 +0000 | [diff] [blame] | 198 | unsigned MachineReg, |
Adrian Prantl | 941fa75 | 2016-12-05 18:04:47 +0000 | [diff] [blame] | 199 | unsigned FragmentOffsetInBits) { |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 200 | auto Fragment = ExprCursor.getFragmentInfo(); |
| 201 | if (!addMachineReg(TRI, MachineReg, Fragment ? Fragment->SizeInBits : ~1U)) |
| 202 | return false; |
Adrian Prantl | 531641a | 2015-01-22 00:00:59 +0000 | [diff] [blame] | 203 | |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 204 | bool HasComplexExpression = false; |
Adrian Prantl | 4dc0324 | 2017-03-21 17:14:30 +0000 | [diff] [blame] | 205 | auto Op = ExprCursor.peek(); |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 206 | if (Op && Op->getOp() != dwarf::DW_OP_LLVM_fragment) |
| 207 | HasComplexExpression = true; |
| 208 | |
Adrian Prantl | 0498baa | 2017-03-22 01:16:01 +0000 | [diff] [blame] | 209 | // If the register can only be described by a complex expression (i.e., |
| 210 | // multiple subregisters) it doesn't safely compose with another complex |
| 211 | // expression. For example, it is not possible to apply a DW_OP_deref |
| 212 | // operation to multiple DW_OP_pieces. |
| 213 | if (HasComplexExpression && DwarfRegs.size() > 1) { |
| 214 | DwarfRegs.clear(); |
| 215 | return false; |
| 216 | } |
| 217 | |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 218 | // Handle simple register locations. |
Adrian Prantl | 6825fb6 | 2017-04-18 01:21:53 +0000 | [diff] [blame] | 219 | if (LocationKind != Memory && !HasComplexExpression) { |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 220 | for (auto &Reg : DwarfRegs) { |
| 221 | if (Reg.DwarfRegNo >= 0) |
| 222 | addReg(Reg.DwarfRegNo, Reg.Comment); |
| 223 | addOpPiece(Reg.Size); |
| 224 | } |
| 225 | DwarfRegs.clear(); |
| 226 | return true; |
| 227 | } |
| 228 | |
Adrian Prantl | 6825fb6 | 2017-04-18 01:21:53 +0000 | [diff] [blame] | 229 | // Don't emit locations that cannot be expressed without DW_OP_stack_value. |
Adrian Prantl | ada1048 | 2017-04-20 20:42:33 +0000 | [diff] [blame] | 230 | if (DwarfVersion < 4) |
| 231 | if (std::any_of(ExprCursor.begin(), ExprCursor.end(), |
| 232 | [](DIExpression::ExprOperand Op) -> bool { |
| 233 | return Op.getOp() == dwarf::DW_OP_stack_value; |
| 234 | })) { |
| 235 | DwarfRegs.clear(); |
| 236 | return false; |
| 237 | } |
Adrian Prantl | 6825fb6 | 2017-04-18 01:21:53 +0000 | [diff] [blame] | 238 | |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 239 | assert(DwarfRegs.size() == 1); |
| 240 | auto Reg = DwarfRegs[0]; |
Adrian Prantl | 6825fb6 | 2017-04-18 01:21:53 +0000 | [diff] [blame] | 241 | bool FBReg = isFrameRegister(TRI, MachineReg); |
| 242 | int SignedOffset = 0; |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 243 | assert(Reg.Size == 0 && "subregister has same size as superregister"); |
| 244 | |
| 245 | // Pattern-match combinations for which more efficient representations exist. |
Adrian Prantl | 6825fb6 | 2017-04-18 01:21:53 +0000 | [diff] [blame] | 246 | // [Reg, Offset, DW_OP_plus] --> [DW_OP_breg, Offset]. |
| 247 | // [Reg, Offset, DW_OP_minus] --> [DW_OP_breg, -Offset]. |
| 248 | // If Reg is a subregister we need to mask it out before subtracting. |
| 249 | if (Op && ((Op->getOp() == dwarf::DW_OP_plus) || |
| 250 | (Op->getOp() == dwarf::DW_OP_minus && !SubRegisterSizeInBits))) { |
| 251 | int Offset = Op->getArg(0); |
| 252 | SignedOffset = (Op->getOp() == dwarf::DW_OP_plus) ? Offset : -Offset; |
Adrian Prantl | 54286bd | 2016-11-02 16:12:20 +0000 | [diff] [blame] | 253 | ExprCursor.take(); |
Adrian Prantl | 531641a | 2015-01-22 00:00:59 +0000 | [diff] [blame] | 254 | } |
Adrian Prantl | 6825fb6 | 2017-04-18 01:21:53 +0000 | [diff] [blame] | 255 | if (FBReg) |
| 256 | addFBReg(SignedOffset); |
| 257 | else |
| 258 | addBReg(Reg.DwarfRegNo, SignedOffset); |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 259 | DwarfRegs.clear(); |
| 260 | return true; |
Adrian Prantl | 092d948 | 2015-01-13 23:39:11 +0000 | [diff] [blame] | 261 | } |
| 262 | |
Adrian Prantl | 6825fb6 | 2017-04-18 01:21:53 +0000 | [diff] [blame] | 263 | /// Assuming a well-formed expression, match "DW_OP_deref* DW_OP_LLVM_fragment?". |
| 264 | static bool isMemoryLocation(DIExpressionCursor ExprCursor) { |
| 265 | while (ExprCursor) { |
| 266 | auto Op = ExprCursor.take(); |
| 267 | switch (Op->getOp()) { |
| 268 | case dwarf::DW_OP_deref: |
| 269 | case dwarf::DW_OP_LLVM_fragment: |
| 270 | break; |
| 271 | default: |
| 272 | return false; |
| 273 | } |
| 274 | } |
| 275 | return true; |
| 276 | } |
| 277 | |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 278 | void DwarfExpression::addExpression(DIExpressionCursor &&ExprCursor, |
Adrian Prantl | 941fa75 | 2016-12-05 18:04:47 +0000 | [diff] [blame] | 279 | unsigned FragmentOffsetInBits) { |
Adrian Prantl | 6825fb6 | 2017-04-18 01:21:53 +0000 | [diff] [blame] | 280 | // If we need to mask out a subregister, do it now, unless the next |
| 281 | // operation would emit an OpPiece anyway. |
| 282 | auto N = ExprCursor.peek(); |
| 283 | if (SubRegisterSizeInBits && N && (N->getOp() != dwarf::DW_OP_LLVM_fragment)) |
| 284 | maskSubRegister(); |
| 285 | |
Adrian Prantl | 54286bd | 2016-11-02 16:12:20 +0000 | [diff] [blame] | 286 | while (ExprCursor) { |
| 287 | auto Op = ExprCursor.take(); |
| 288 | switch (Op->getOp()) { |
Adrian Prantl | 941fa75 | 2016-12-05 18:04:47 +0000 | [diff] [blame] | 289 | case dwarf::DW_OP_LLVM_fragment: { |
Adrian Prantl | 8fafb8d | 2016-12-09 20:43:40 +0000 | [diff] [blame] | 290 | unsigned SizeInBits = Op->getArg(1); |
| 291 | unsigned FragmentOffset = Op->getArg(0); |
| 292 | // The fragment offset must have already been adjusted by emitting an |
| 293 | // empty DW_OP_piece / DW_OP_bit_piece before we emitted the base |
| 294 | // location. |
| 295 | assert(OffsetInBits >= FragmentOffset && "fragment offset not added?"); |
| 296 | |
Adrian Prantl | 6825fb6 | 2017-04-18 01:21:53 +0000 | [diff] [blame] | 297 | // If addMachineReg already emitted DW_OP_piece operations to represent |
Adrian Prantl | 8fafb8d | 2016-12-09 20:43:40 +0000 | [diff] [blame] | 298 | // a super-register by splicing together sub-registers, subtract the size |
| 299 | // of the pieces that was already emitted. |
| 300 | SizeInBits -= OffsetInBits - FragmentOffset; |
| 301 | |
Adrian Prantl | 6825fb6 | 2017-04-18 01:21:53 +0000 | [diff] [blame] | 302 | // If addMachineReg requested a DW_OP_bit_piece to stencil out a |
Adrian Prantl | 8fafb8d | 2016-12-09 20:43:40 +0000 | [diff] [blame] | 303 | // sub-register that is smaller than the current fragment's size, use it. |
| 304 | if (SubRegisterSizeInBits) |
| 305 | SizeInBits = std::min<unsigned>(SizeInBits, SubRegisterSizeInBits); |
Adrian Prantl | 6825fb6 | 2017-04-18 01:21:53 +0000 | [diff] [blame] | 306 | |
| 307 | // Emit a DW_OP_stack_value for implicit location descriptions. |
| 308 | if (LocationKind == Implicit) |
| 309 | addStackValue(); |
| 310 | |
| 311 | // Emit the DW_OP_piece. |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 312 | addOpPiece(SizeInBits, SubRegisterOffsetInBits); |
Adrian Prantl | 8fafb8d | 2016-12-09 20:43:40 +0000 | [diff] [blame] | 313 | setSubRegisterPiece(0, 0); |
Adrian Prantl | 6825fb6 | 2017-04-18 01:21:53 +0000 | [diff] [blame] | 314 | // Reset the location description kind. |
| 315 | LocationKind = Unknown; |
| 316 | return; |
Adrian Prantl | 092d948 | 2015-01-13 23:39:11 +0000 | [diff] [blame] | 317 | } |
| 318 | case dwarf::DW_OP_plus: |
Adrian Prantl | 6825fb6 | 2017-04-18 01:21:53 +0000 | [diff] [blame] | 319 | assert(LocationKind != Register); |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 320 | emitOp(dwarf::DW_OP_plus_uconst); |
| 321 | emitUnsigned(Op->getArg(0)); |
Adrian Prantl | 092d948 | 2015-01-13 23:39:11 +0000 | [diff] [blame] | 322 | break; |
Evgeniy Stepanov | f608111 | 2015-09-30 19:55:43 +0000 | [diff] [blame] | 323 | case dwarf::DW_OP_minus: |
Adrian Prantl | 6825fb6 | 2017-04-18 01:21:53 +0000 | [diff] [blame] | 324 | assert(LocationKind != Register); |
| 325 | // There is no DW_OP_minus_uconst. |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 326 | emitOp(dwarf::DW_OP_constu); |
| 327 | emitUnsigned(Op->getArg(0)); |
| 328 | emitOp(dwarf::DW_OP_minus); |
Evgeniy Stepanov | f608111 | 2015-09-30 19:55:43 +0000 | [diff] [blame] | 329 | break; |
Adrian Prantl | 6825fb6 | 2017-04-18 01:21:53 +0000 | [diff] [blame] | 330 | case dwarf::DW_OP_deref: { |
| 331 | assert(LocationKind != Register); |
| 332 | if (LocationKind != Memory && isMemoryLocation(ExprCursor)) |
| 333 | // Turning this into a memory location description makes the deref |
| 334 | // implicit. |
| 335 | LocationKind = Memory; |
| 336 | else |
| 337 | emitOp(dwarf::DW_OP_deref); |
Adrian Prantl | 092d948 | 2015-01-13 23:39:11 +0000 | [diff] [blame] | 338 | break; |
Adrian Prantl | 6825fb6 | 2017-04-18 01:21:53 +0000 | [diff] [blame] | 339 | } |
Peter Collingbourne | d4135bb | 2016-09-13 01:12:59 +0000 | [diff] [blame] | 340 | case dwarf::DW_OP_constu: |
Adrian Prantl | 6825fb6 | 2017-04-18 01:21:53 +0000 | [diff] [blame] | 341 | assert(LocationKind != Register); |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 342 | emitOp(dwarf::DW_OP_constu); |
| 343 | emitUnsigned(Op->getArg(0)); |
Peter Collingbourne | d4135bb | 2016-09-13 01:12:59 +0000 | [diff] [blame] | 344 | break; |
| 345 | case dwarf::DW_OP_stack_value: |
Adrian Prantl | 6825fb6 | 2017-04-18 01:21:53 +0000 | [diff] [blame] | 346 | LocationKind = Implicit; |
Peter Collingbourne | d4135bb | 2016-09-13 01:12:59 +0000 | [diff] [blame] | 347 | break; |
Konstantin Zhuravlyov | f9b41cd | 2017-03-08 00:28:57 +0000 | [diff] [blame] | 348 | case dwarf::DW_OP_swap: |
Adrian Prantl | 6825fb6 | 2017-04-18 01:21:53 +0000 | [diff] [blame] | 349 | assert(LocationKind != Register); |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 350 | emitOp(dwarf::DW_OP_swap); |
Konstantin Zhuravlyov | f9b41cd | 2017-03-08 00:28:57 +0000 | [diff] [blame] | 351 | break; |
| 352 | case dwarf::DW_OP_xderef: |
Adrian Prantl | 6825fb6 | 2017-04-18 01:21:53 +0000 | [diff] [blame] | 353 | assert(LocationKind != Register); |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 354 | emitOp(dwarf::DW_OP_xderef); |
Konstantin Zhuravlyov | f9b41cd | 2017-03-08 00:28:57 +0000 | [diff] [blame] | 355 | break; |
Adrian Prantl | 092d948 | 2015-01-13 23:39:11 +0000 | [diff] [blame] | 356 | default: |
Duncan P. N. Exon Smith | 60635e3 | 2015-04-21 18:44:06 +0000 | [diff] [blame] | 357 | llvm_unreachable("unhandled opcode found in expression"); |
Adrian Prantl | 092d948 | 2015-01-13 23:39:11 +0000 | [diff] [blame] | 358 | } |
| 359 | } |
Adrian Prantl | 6825fb6 | 2017-04-18 01:21:53 +0000 | [diff] [blame] | 360 | |
| 361 | if (LocationKind == Implicit) |
| 362 | // Turn this into an implicit location description. |
| 363 | addStackValue(); |
Adrian Prantl | 092d948 | 2015-01-13 23:39:11 +0000 | [diff] [blame] | 364 | } |
Adrian Prantl | 8fafb8d | 2016-12-09 20:43:40 +0000 | [diff] [blame] | 365 | |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 366 | /// add masking operations to stencil out a subregister. |
Adrian Prantl | 981f03e | 2017-03-16 17:14:56 +0000 | [diff] [blame] | 367 | void DwarfExpression::maskSubRegister() { |
| 368 | assert(SubRegisterSizeInBits && "no subregister was registered"); |
| 369 | if (SubRegisterOffsetInBits > 0) |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 370 | addShr(SubRegisterOffsetInBits); |
Adrian Prantl | dc85522 | 2017-03-16 18:06:04 +0000 | [diff] [blame] | 371 | uint64_t Mask = (1ULL << (uint64_t)SubRegisterSizeInBits) - 1ULL; |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 372 | addAnd(Mask); |
Adrian Prantl | 981f03e | 2017-03-16 17:14:56 +0000 | [diff] [blame] | 373 | } |
| 374 | |
| 375 | |
Adrian Prantl | 8fafb8d | 2016-12-09 20:43:40 +0000 | [diff] [blame] | 376 | void DwarfExpression::finalize() { |
Adrian Prantl | 80e188d | 2017-03-22 01:15:57 +0000 | [diff] [blame] | 377 | assert(DwarfRegs.size() == 0 && "dwarf registers not emitted"); |
Adrian Prantl | 981f03e | 2017-03-16 17:14:56 +0000 | [diff] [blame] | 378 | // Emit any outstanding DW_OP_piece operations to mask out subregisters. |
| 379 | if (SubRegisterSizeInBits == 0) |
| 380 | return; |
| 381 | // Don't emit a DW_OP_piece for a subregister at offset 0. |
| 382 | if (SubRegisterOffsetInBits == 0) |
| 383 | return; |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 384 | addOpPiece(SubRegisterSizeInBits, SubRegisterOffsetInBits); |
Adrian Prantl | 8fafb8d | 2016-12-09 20:43:40 +0000 | [diff] [blame] | 385 | } |
| 386 | |
| 387 | void DwarfExpression::addFragmentOffset(const DIExpression *Expr) { |
| 388 | if (!Expr || !Expr->isFragment()) |
| 389 | return; |
| 390 | |
Adrian Prantl | 49797ca | 2016-12-22 05:27:12 +0000 | [diff] [blame] | 391 | uint64_t FragmentOffset = Expr->getFragmentInfo()->OffsetInBits; |
Adrian Prantl | 8fafb8d | 2016-12-09 20:43:40 +0000 | [diff] [blame] | 392 | assert(FragmentOffset >= OffsetInBits && |
| 393 | "overlapping or duplicate fragments"); |
| 394 | if (FragmentOffset > OffsetInBits) |
Adrian Prantl | a63b8e8 | 2017-03-16 17:42:45 +0000 | [diff] [blame] | 395 | addOpPiece(FragmentOffset - OffsetInBits); |
Adrian Prantl | 8fafb8d | 2016-12-09 20:43:40 +0000 | [diff] [blame] | 396 | OffsetInBits = FragmentOffset; |
| 397 | } |