blob: ce85e3a49dc2c274546f5497eaf8668d7583a785 [file] [log] [blame]
Evan Cheng12c6be82007-07-31 08:04:03 +00001//===- X86InstrFormats.td - X86 Instruction Formats --------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng12c6be82007-07-31 08:04:03 +00007//
8//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11// X86 Instruction Format Definitions.
12//
13
14// Format specifies the encoding used by the instruction. This is part of the
15// ad-hoc solution used to emit machine instruction encodings by our machine
16// code emitter.
17class Format<bits<6> val> {
18 bits<6> Value = val;
19}
20
21def Pseudo : Format<0>; def RawFrm : Format<1>;
22def AddRegFrm : Format<2>; def MRMDestReg : Format<3>;
23def MRMDestMem : Format<4>; def MRMSrcReg : Format<5>;
24def MRMSrcMem : Format<6>;
25def MRM0r : Format<16>; def MRM1r : Format<17>; def MRM2r : Format<18>;
26def MRM3r : Format<19>; def MRM4r : Format<20>; def MRM5r : Format<21>;
27def MRM6r : Format<22>; def MRM7r : Format<23>;
28def MRM0m : Format<24>; def MRM1m : Format<25>; def MRM2m : Format<26>;
29def MRM3m : Format<27>; def MRM4m : Format<28>; def MRM5m : Format<29>;
30def MRM6m : Format<30>; def MRM7m : Format<31>;
31def MRMInitReg : Format<32>;
Chris Lattnerf7477e52010-02-12 02:06:33 +000032def MRM_C1 : Format<33>;
Chris Lattner140caa72010-02-13 00:41:14 +000033def MRM_C2 : Format<34>;
34def MRM_C3 : Format<35>;
35def MRM_C4 : Format<36>;
36def MRM_C8 : Format<37>;
37def MRM_C9 : Format<38>;
38def MRM_E8 : Format<39>;
39def MRM_F0 : Format<40>;
40def MRM_F8 : Format<41>;
Sean Callanan4d804d72010-02-13 02:06:11 +000041def MRM_F9 : Format<42>;
Chris Lattnercea0a8d2010-09-17 18:02:29 +000042def RawFrmImm8 : Format<43>;
43def RawFrmImm16 : Format<44>;
Evan Cheng12c6be82007-07-31 08:04:03 +000044
45// ImmType - This specifies the immediate type used by an instruction. This is
46// part of the ad-hoc solution used to emit machine instruction encodings by our
47// machine code emitter.
48class ImmType<bits<3> val> {
49 bits<3> Value = val;
50}
Chris Lattner12455ca2010-02-12 22:27:07 +000051def NoImm : ImmType<0>;
52def Imm8 : ImmType<1>;
53def Imm8PCRel : ImmType<2>;
54def Imm16 : ImmType<3>;
Chris Lattnerac588122010-07-07 22:27:31 +000055def Imm16PCRel : ImmType<4>;
56def Imm32 : ImmType<5>;
57def Imm32PCRel : ImmType<6>;
58def Imm64 : ImmType<7>;
Evan Cheng12c6be82007-07-31 08:04:03 +000059
60// FPFormat - This specifies what form this FP instruction has. This is used by
61// the Floating-Point stackifier pass.
62class FPFormat<bits<3> val> {
63 bits<3> Value = val;
64}
65def NotFP : FPFormat<0>;
66def ZeroArgFP : FPFormat<1>;
67def OneArgFP : FPFormat<2>;
68def OneArgFPRW : FPFormat<3>;
69def TwoArgFP : FPFormat<4>;
70def CompareFP : FPFormat<5>;
71def CondMovFP : FPFormat<6>;
72def SpecialFP : FPFormat<7>;
73
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +000074// Class specifying the SSE execution domain, used by the SSEDomainFix pass.
Jakob Stoklund Olesendbff4e82010-03-30 22:46:53 +000075// Keep in sync with tables in X86InstrInfo.cpp.
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +000076class Domain<bits<2> val> {
77 bits<2> Value = val;
78}
79def GenericDomain : Domain<0>;
Jakob Stoklund Olesendbff4e82010-03-30 22:46:53 +000080def SSEPackedSingle : Domain<1>;
81def SSEPackedDouble : Domain<2>;
82def SSEPackedInt : Domain<3>;
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +000083
Evan Cheng12c6be82007-07-31 08:04:03 +000084// Prefix byte classes which are used to indicate to the ad-hoc machine code
85// emitter that various prefix bytes are required.
86class OpSize { bit hasOpSizePrefix = 1; }
87class AdSize { bit hasAdSizePrefix = 1; }
88class REX_W { bit hasREX_WPrefix = 1; }
Andrew Lenharth0070dd12008-03-01 13:37:02 +000089class LOCK { bit hasLockPrefix = 1; }
Anton Korobeynikov25897772008-10-11 19:09:15 +000090class SegFS { bits<2> SegOvrBits = 1; }
91class SegGS { bits<2> SegOvrBits = 2; }
Evan Cheng12c6be82007-07-31 08:04:03 +000092class TB { bits<4> Prefix = 1; }
93class REP { bits<4> Prefix = 2; }
94class D8 { bits<4> Prefix = 3; }
95class D9 { bits<4> Prefix = 4; }
96class DA { bits<4> Prefix = 5; }
97class DB { bits<4> Prefix = 6; }
98class DC { bits<4> Prefix = 7; }
99class DD { bits<4> Prefix = 8; }
100class DE { bits<4> Prefix = 9; }
101class DF { bits<4> Prefix = 10; }
102class XD { bits<4> Prefix = 11; }
103class XS { bits<4> Prefix = 12; }
104class T8 { bits<4> Prefix = 13; }
105class TA { bits<4> Prefix = 14; }
Eric Christopher7dfa9f22009-08-08 21:55:08 +0000106class TF { bits<4> Prefix = 15; }
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000107class VEX { bit hasVEXPrefix = 1; }
Bruno Cardoso Lopes05166742010-07-01 01:20:06 +0000108class VEX_W { bit hasVEX_WPrefix = 1; }
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000109class VEX_4V : VEX { bit hasVEX_4VPrefix = 1; }
Bruno Cardoso Lopese2bd0582010-07-06 22:36:24 +0000110class VEX_I8IMM { bit hasVEX_i8ImmReg = 1; }
Bruno Cardoso Lopesfd8bfcd2010-07-13 21:07:28 +0000111class VEX_L { bit hasVEX_L = 1; }
Chris Lattner45270db2010-10-03 18:08:05 +0000112class Has3DNow0F0FOpcode { bit has3DNow0F0FOpcode = 1; }
Evan Cheng12c6be82007-07-31 08:04:03 +0000113
114class X86Inst<bits<8> opcod, Format f, ImmType i, dag outs, dag ins,
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000115 string AsmStr, Domain d = GenericDomain>
Evan Cheng12c6be82007-07-31 08:04:03 +0000116 : Instruction {
117 let Namespace = "X86";
118
119 bits<8> Opcode = opcod;
120 Format Form = f;
121 bits<6> FormBits = Form.Value;
122 ImmType ImmT = i;
Evan Cheng12c6be82007-07-31 08:04:03 +0000123
124 dag OutOperandList = outs;
125 dag InOperandList = ins;
126 string AsmString = AsmStr;
127
128 //
129 // Attributes specific to X86 instructions...
130 //
131 bit hasOpSizePrefix = 0; // Does this inst have a 0x66 prefix?
132 bit hasAdSizePrefix = 0; // Does this inst have a 0x67 prefix?
133
134 bits<4> Prefix = 0; // Which prefix byte does this inst have?
135 bit hasREX_WPrefix = 0; // Does this inst requires the REX.W prefix?
Jakob Stoklund Olesenf8d7eda2010-03-25 18:52:01 +0000136 FPFormat FPForm = NotFP; // What flavor of FP instruction is this?
Dan Gohmana21bdda2008-08-20 13:46:21 +0000137 bit hasLockPrefix = 0; // Does this inst have a 0xF0 prefix?
Anton Korobeynikov25897772008-10-11 19:09:15 +0000138 bits<2> SegOvrBits = 0; // Segment override prefix.
Jakob Stoklund Olesenf8d7eda2010-03-25 18:52:01 +0000139 Domain ExeDomain = d;
Bruno Cardoso Lopes05166742010-07-01 01:20:06 +0000140 bit hasVEXPrefix = 0; // Does this inst requires a VEX prefix?
141 bit hasVEX_WPrefix = 0; // Does this inst set the VEX_W field?
142 bit hasVEX_4VPrefix = 0; // Does this inst requires the VEX.VVVV field?
Bruno Cardoso Lopese2bd0582010-07-06 22:36:24 +0000143 bit hasVEX_i8ImmReg = 0; // Does this inst requires the last source register
144 // to be encoded in a immediate field?
Bruno Cardoso Lopesfd8bfcd2010-07-13 21:07:28 +0000145 bit hasVEX_L = 0; // Does this inst uses large (256-bit) registers?
Chris Lattner45270db2010-10-03 18:08:05 +0000146 bit has3DNow0F0FOpcode =0;// Wacky 3dNow! encoding?
Jakob Stoklund Olesenb93331f2010-04-05 03:10:20 +0000147
148 // TSFlags layout should be kept in sync with X86InstrInfo.h.
149 let TSFlags{5-0} = FormBits;
150 let TSFlags{6} = hasOpSizePrefix;
151 let TSFlags{7} = hasAdSizePrefix;
152 let TSFlags{11-8} = Prefix;
153 let TSFlags{12} = hasREX_WPrefix;
154 let TSFlags{15-13} = ImmT.Value;
155 let TSFlags{18-16} = FPForm.Value;
156 let TSFlags{19} = hasLockPrefix;
157 let TSFlags{21-20} = SegOvrBits;
158 let TSFlags{23-22} = ExeDomain.Value;
159 let TSFlags{31-24} = Opcode;
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000160 let TSFlags{32} = hasVEXPrefix;
Bruno Cardoso Lopes05166742010-07-01 01:20:06 +0000161 let TSFlags{33} = hasVEX_WPrefix;
162 let TSFlags{34} = hasVEX_4VPrefix;
Bruno Cardoso Lopese2bd0582010-07-06 22:36:24 +0000163 let TSFlags{35} = hasVEX_i8ImmReg;
Bruno Cardoso Lopesfd8bfcd2010-07-13 21:07:28 +0000164 let TSFlags{36} = hasVEX_L;
Chris Lattner45270db2010-10-03 18:08:05 +0000165 let TSFlags{37} = has3DNow0F0FOpcode;
Evan Cheng12c6be82007-07-31 08:04:03 +0000166}
167
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000168class I<bits<8> o, Format f, dag outs, dag ins, string asm,
169 list<dag> pattern, Domain d = GenericDomain>
170 : X86Inst<o, f, NoImm, outs, ins, asm, d> {
Evan Cheng12c6be82007-07-31 08:04:03 +0000171 let Pattern = pattern;
172 let CodeSize = 3;
173}
Sean Callanan04d8cb72009-12-18 00:01:26 +0000174class Ii8 <bits<8> o, Format f, dag outs, dag ins, string asm,
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000175 list<dag> pattern, Domain d = GenericDomain>
176 : X86Inst<o, f, Imm8, outs, ins, asm, d> {
Evan Cheng12c6be82007-07-31 08:04:03 +0000177 let Pattern = pattern;
178 let CodeSize = 3;
179}
Chris Lattner12455ca2010-02-12 22:27:07 +0000180class Ii8PCRel<bits<8> o, Format f, dag outs, dag ins, string asm,
181 list<dag> pattern>
182 : X86Inst<o, f, Imm8PCRel, outs, ins, asm> {
183 let Pattern = pattern;
184 let CodeSize = 3;
185}
Sean Callanan04d8cb72009-12-18 00:01:26 +0000186class Ii16<bits<8> o, Format f, dag outs, dag ins, string asm,
187 list<dag> pattern>
Evan Cheng12c6be82007-07-31 08:04:03 +0000188 : X86Inst<o, f, Imm16, outs, ins, asm> {
189 let Pattern = pattern;
190 let CodeSize = 3;
191}
Sean Callanan04d8cb72009-12-18 00:01:26 +0000192class Ii32<bits<8> o, Format f, dag outs, dag ins, string asm,
193 list<dag> pattern>
Evan Cheng12c6be82007-07-31 08:04:03 +0000194 : X86Inst<o, f, Imm32, outs, ins, asm> {
195 let Pattern = pattern;
196 let CodeSize = 3;
197}
198
Chris Lattnerac588122010-07-07 22:27:31 +0000199class Ii16PCRel<bits<8> o, Format f, dag outs, dag ins, string asm,
200 list<dag> pattern>
201 : X86Inst<o, f, Imm16PCRel, outs, ins, asm> {
202 let Pattern = pattern;
203 let CodeSize = 3;
204}
205
Chris Lattner12455ca2010-02-12 22:27:07 +0000206class Ii32PCRel<bits<8> o, Format f, dag outs, dag ins, string asm,
207 list<dag> pattern>
208 : X86Inst<o, f, Imm32PCRel, outs, ins, asm> {
209 let Pattern = pattern;
210 let CodeSize = 3;
211}
212
Evan Cheng12c6be82007-07-31 08:04:03 +0000213// FPStack Instruction Templates:
214// FPI - Floating Point Instruction template.
215class FPI<bits<8> o, Format F, dag outs, dag ins, string asm>
216 : I<o, F, outs, ins, asm, []> {}
217
Bob Wilsona967c422010-08-26 18:08:11 +0000218// FpI_ - Floating Point Pseudo Instruction template. Not Predicated.
Evan Cheng12c6be82007-07-31 08:04:03 +0000219class FpI_<dag outs, dag ins, FPFormat fp, list<dag> pattern>
220 : X86Inst<0, Pseudo, NoImm, outs, ins, ""> {
Jakob Stoklund Olesenf8d7eda2010-03-25 18:52:01 +0000221 let FPForm = fp;
Evan Cheng12c6be82007-07-31 08:04:03 +0000222 let Pattern = pattern;
223}
224
Sean Callanan050e0cd2009-09-15 00:35:17 +0000225// Templates for instructions that use a 16- or 32-bit segmented address as
226// their only operand: lcall (FAR CALL) and ljmp (FAR JMP)
227//
228// Iseg16 - 16-bit segment selector, 16-bit offset
229// Iseg32 - 16-bit segment selector, 32-bit offset
230
231class Iseg16 <bits<8> o, Format f, dag outs, dag ins, string asm,
Chris Lattnerbeb506e2010-08-19 01:00:34 +0000232 list<dag> pattern> : X86Inst<o, f, Imm16, outs, ins, asm> {
Sean Callanan050e0cd2009-09-15 00:35:17 +0000233 let Pattern = pattern;
234 let CodeSize = 3;
235}
236
237class Iseg32 <bits<8> o, Format f, dag outs, dag ins, string asm,
Chris Lattnerbeb506e2010-08-19 01:00:34 +0000238 list<dag> pattern> : X86Inst<o, f, Imm32, outs, ins, asm> {
Sean Callanan050e0cd2009-09-15 00:35:17 +0000239 let Pattern = pattern;
240 let CodeSize = 3;
241}
242
Bruno Cardoso Lopes6b98f712010-06-17 23:05:30 +0000243// SI - SSE 1 & 2 scalar instructions
244class SI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
245 : I<o, F, outs, ins, asm, pattern> {
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000246 let Predicates = !if(hasVEXPrefix /* VEX */, [HasAVX],
Bruno Cardoso Lopes66d2d572010-06-18 23:53:27 +0000247 !if(!eq(Prefix, 12 /* XS */), [HasSSE1], [HasSSE2]));
Bruno Cardoso Lopes6b98f712010-06-17 23:05:30 +0000248
249 // AVX instructions have a 'v' prefix in the mnemonic
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000250 let AsmString = !if(hasVEXPrefix, !strconcat("v", asm), asm);
Bruno Cardoso Lopes6b98f712010-06-17 23:05:30 +0000251}
252
Bruno Cardoso Lopes191a1cd2010-06-24 00:32:06 +0000253// SIi8 - SSE 1 & 2 scalar instructions
254class SIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
255 list<dag> pattern>
256 : Ii8<o, F, outs, ins, asm, pattern> {
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000257 let Predicates = !if(hasVEXPrefix /* VEX */, [HasAVX],
Bruno Cardoso Lopes191a1cd2010-06-24 00:32:06 +0000258 !if(!eq(Prefix, 12 /* XS */), [HasSSE1], [HasSSE2]));
259
260 // AVX instructions have a 'v' prefix in the mnemonic
261 let AsmString = !if(hasVEXPrefix, !strconcat("v", asm), asm);
262}
263
Bruno Cardoso Lopes2bfad412010-06-18 23:13:35 +0000264// PI - SSE 1 & 2 packed instructions
265class PI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern,
266 Domain d>
267 : I<o, F, outs, ins, asm, pattern, d> {
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000268 let Predicates = !if(hasVEXPrefix /* VEX */, [HasAVX],
Bruno Cardoso Lopes2bfad412010-06-18 23:13:35 +0000269 !if(hasOpSizePrefix /* OpSize */, [HasSSE2], [HasSSE1]));
270
271 // AVX instructions have a 'v' prefix in the mnemonic
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000272 let AsmString = !if(hasVEXPrefix, !strconcat("v", asm), asm);
Bruno Cardoso Lopes2bfad412010-06-18 23:13:35 +0000273}
274
Bruno Cardoso Lopes1e13c172010-06-22 23:37:59 +0000275// PIi8 - SSE 1 & 2 packed instructions with immediate
276class PIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
277 list<dag> pattern, Domain d>
278 : Ii8<o, F, outs, ins, asm, pattern, d> {
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000279 let Predicates = !if(hasVEX_4VPrefix /* VEX */, [HasAVX],
Bruno Cardoso Lopes1e13c172010-06-22 23:37:59 +0000280 !if(hasOpSizePrefix /* OpSize */, [HasSSE2], [HasSSE1]));
281
282 // AVX instructions have a 'v' prefix in the mnemonic
283 let AsmString = !if(hasVEX_4VPrefix, !strconcat("v", asm), asm);
284}
285
Evan Cheng12c6be82007-07-31 08:04:03 +0000286// SSE1 Instruction Templates:
287//
288// SSI - SSE1 instructions with XS prefix.
289// PSI - SSE1 instructions with TB prefix.
290// PSIi8 - SSE1 instructions with ImmT == Imm8 and TB prefix.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000291// VSSI - SSE1 instructions with XS prefix in AVX form.
Bruno Cardoso Lopesb06f54b2010-06-12 01:23:26 +0000292// VPSI - SSE1 instructions with TB prefix in AVX form.
Evan Cheng12c6be82007-07-31 08:04:03 +0000293
294class SSI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
295 : I<o, F, outs, ins, asm, pattern>, XS, Requires<[HasSSE1]>;
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000296class SSIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Sean Callanan04d8cb72009-12-18 00:01:26 +0000297 list<dag> pattern>
Chris Lattnerdab6bd92007-12-16 20:12:41 +0000298 : Ii8<o, F, outs, ins, asm, pattern>, XS, Requires<[HasSSE1]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000299class PSI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000300 : I<o, F, outs, ins, asm, pattern, SSEPackedSingle>, TB,
301 Requires<[HasSSE1]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000302class PSIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
303 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000304 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedSingle>, TB,
305 Requires<[HasSSE1]>;
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000306class VSSI<bits<8> o, Format F, dag outs, dag ins, string asm,
307 list<dag> pattern>
Bruno Cardoso Lopes83651092010-06-25 23:33:42 +0000308 : I<o, F, outs, ins, !strconcat("v", asm), pattern>, XS,
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000309 Requires<[HasAVX]>;
Bruno Cardoso Lopesb06f54b2010-06-12 01:23:26 +0000310class VPSI<bits<8> o, Format F, dag outs, dag ins, string asm,
311 list<dag> pattern>
312 : I<o, F, outs, ins, !strconcat("v", asm), pattern, SSEPackedSingle>,
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000313 Requires<[HasAVX]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000314
315// SSE2 Instruction Templates:
316//
Bill Wendling76105a42008-08-27 21:32:04 +0000317// SDI - SSE2 instructions with XD prefix.
318// SDIi8 - SSE2 instructions with ImmT == Imm8 and XD prefix.
319// SSDIi8 - SSE2 instructions with ImmT == Imm8 and XS prefix.
320// PDI - SSE2 instructions with TB and OpSize prefixes.
321// PDIi8 - SSE2 instructions with ImmT == Imm8 and TB and OpSize prefixes.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000322// VSDI - SSE2 instructions with XD prefix in AVX form.
Bruno Cardoso Lopesb06f54b2010-06-12 01:23:26 +0000323// VPDI - SSE2 instructions with TB and OpSize prefixes in AVX form.
Evan Cheng12c6be82007-07-31 08:04:03 +0000324
325class SDI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
326 : I<o, F, outs, ins, asm, pattern>, XD, Requires<[HasSSE2]>;
Evan Cheng01c7c192007-12-20 19:57:09 +0000327class SDIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
328 list<dag> pattern>
329 : Ii8<o, F, outs, ins, asm, pattern>, XD, Requires<[HasSSE2]>;
Bill Wendling76105a42008-08-27 21:32:04 +0000330class SSDIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
331 list<dag> pattern>
332 : Ii8<o, F, outs, ins, asm, pattern>, XS, Requires<[HasSSE2]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000333class PDI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000334 : I<o, F, outs, ins, asm, pattern, SSEPackedDouble>, TB, OpSize,
335 Requires<[HasSSE2]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000336class PDIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
337 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000338 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedDouble>, TB, OpSize,
339 Requires<[HasSSE2]>;
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000340class VSDI<bits<8> o, Format F, dag outs, dag ins, string asm,
341 list<dag> pattern>
Bruno Cardoso Lopes83651092010-06-25 23:33:42 +0000342 : I<o, F, outs, ins, !strconcat("v", asm), pattern>, XD,
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000343 Requires<[HasAVX]>;
Bruno Cardoso Lopesb06f54b2010-06-12 01:23:26 +0000344class VPDI<bits<8> o, Format F, dag outs, dag ins, string asm,
345 list<dag> pattern>
346 : I<o, F, outs, ins, !strconcat("v", asm), pattern, SSEPackedDouble>,
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000347 OpSize, Requires<[HasAVX]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000348
349// SSE3 Instruction Templates:
350//
351// S3I - SSE3 instructions with TB and OpSize prefixes.
352// S3SI - SSE3 instructions with XS prefix.
353// S3DI - SSE3 instructions with XD prefix.
354
Sean Callanan04d8cb72009-12-18 00:01:26 +0000355class S3SI<bits<8> o, Format F, dag outs, dag ins, string asm,
356 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000357 : I<o, F, outs, ins, asm, pattern, SSEPackedSingle>, XS,
358 Requires<[HasSSE3]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000359class S3DI<bits<8> o, Format F, dag outs, dag ins, string asm,
360 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000361 : I<o, F, outs, ins, asm, pattern, SSEPackedDouble>, XD,
362 Requires<[HasSSE3]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000363class S3I<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000364 : I<o, F, outs, ins, asm, pattern, SSEPackedDouble>, TB, OpSize,
365 Requires<[HasSSE3]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000366
367
Nate Begeman8ef50212008-02-12 22:51:28 +0000368// SSSE3 Instruction Templates:
369//
370// SS38I - SSSE3 instructions with T8 prefix.
371// SS3AI - SSSE3 instructions with TA prefix.
372//
373// Note: SSSE3 instructions have 64-bit and 128-bit versions. The 64-bit version
374// uses the MMX registers. We put those instructions here because they better
375// fit into the SSSE3 instruction category rather than the MMX category.
376
377class SS38I<bits<8> o, Format F, dag outs, dag ins, string asm,
378 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000379 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedInt>, T8,
380 Requires<[HasSSSE3]>;
Nate Begeman8ef50212008-02-12 22:51:28 +0000381class SS3AI<bits<8> o, Format F, dag outs, dag ins, string asm,
382 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000383 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedInt>, TA,
384 Requires<[HasSSSE3]>;
Nate Begeman8ef50212008-02-12 22:51:28 +0000385
386// SSE4.1 Instruction Templates:
387//
388// SS48I - SSE 4.1 instructions with T8 prefix.
Evan Cheng96bdbd62008-03-14 07:39:27 +0000389// SS41AIi8 - SSE 4.1 instructions with TA prefix and ImmT == Imm8.
Nate Begeman8ef50212008-02-12 22:51:28 +0000390//
391class SS48I<bits<8> o, Format F, dag outs, dag ins, string asm,
392 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000393 : I<o, F, outs, ins, asm, pattern, SSEPackedInt>, T8,
394 Requires<[HasSSE41]>;
Evan Cheng96bdbd62008-03-14 07:39:27 +0000395class SS4AIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Nate Begeman8ef50212008-02-12 22:51:28 +0000396 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000397 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedInt>, TA,
398 Requires<[HasSSE41]>;
Nate Begeman8ef50212008-02-12 22:51:28 +0000399
Nate Begeman55b7bec2008-07-17 16:51:19 +0000400// SSE4.2 Instruction Templates:
401//
402// SS428I - SSE 4.2 instructions with T8 prefix.
403class SS428I<bits<8> o, Format F, dag outs, dag ins, string asm,
404 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000405 : I<o, F, outs, ins, asm, pattern, SSEPackedInt>, T8,
406 Requires<[HasSSE42]>;
Nate Begeman8ef50212008-02-12 22:51:28 +0000407
Eric Christopher7dfa9f22009-08-08 21:55:08 +0000408// SS42FI - SSE 4.2 instructions with TF prefix.
409class SS42FI<bits<8> o, Format F, dag outs, dag ins, string asm,
410 list<dag> pattern>
411 : I<o, F, outs, ins, asm, pattern>, TF, Requires<[HasSSE42]>;
412
Eric Christopher9fe912d2009-08-18 22:50:32 +0000413// SS42AI = SSE 4.2 instructions with TA prefix
414class SS42AI<bits<8> o, Format F, dag outs, dag ins, string asm,
Sean Callanan04d8cb72009-12-18 00:01:26 +0000415 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000416 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedInt>, TA,
417 Requires<[HasSSE42]>;
Eric Christopher9fe912d2009-08-18 22:50:32 +0000418
Bruno Cardoso Lopes14c5fd42010-07-20 00:11:13 +0000419// AVX Instruction Templates:
420// Instructions introduced in AVX (no SSE equivalent forms)
421//
422// AVX8I - AVX instructions with T8 and OpSize prefix.
Bruno Cardoso Lopes3b505842010-07-20 19:44:51 +0000423// AVXAIi8 - AVX instructions with TA, OpSize prefix and ImmT = Imm8.
Bruno Cardoso Lopes14c5fd42010-07-20 00:11:13 +0000424class AVX8I<bits<8> o, Format F, dag outs, dag ins, string asm,
425 list<dag> pattern>
426 : I<o, F, outs, ins, asm, pattern, SSEPackedInt>, T8, OpSize,
427 Requires<[HasAVX]>;
Bruno Cardoso Lopes3b505842010-07-20 19:44:51 +0000428class AVXAIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
429 list<dag> pattern>
430 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedInt>, TA, OpSize,
431 Requires<[HasAVX]>;
Bruno Cardoso Lopes14c5fd42010-07-20 00:11:13 +0000432
Eric Christopher2ef63182010-04-02 21:54:27 +0000433// AES Instruction Templates:
434//
435// AES8I
Eric Christopher1290fa02010-04-05 21:14:32 +0000436// These use the same encoding as the SSE4.2 T8 and TA encodings.
Eric Christopher2ef63182010-04-02 21:54:27 +0000437class AES8I<bits<8> o, Format F, dag outs, dag ins, string asm,
438 list<dag>pattern>
439 : I<o, F, outs, ins, asm, pattern, SSEPackedInt>, T8,
440 Requires<[HasAES]>;
441
442class AESAI<bits<8> o, Format F, dag outs, dag ins, string asm,
443 list<dag> pattern>
444 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedInt>, TA,
445 Requires<[HasAES]>;
446
Bruno Cardoso Lopesea0e05a2010-07-23 18:41:12 +0000447// CLMUL Instruction Templates
448class CLMULIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
449 list<dag>pattern>
450 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedInt>, TA,
451 OpSize, VEX_4V, Requires<[HasAVX, HasCLMUL]>;
452
Bruno Cardoso Lopesacd92302010-07-23 00:54:35 +0000453// FMA3 Instruction Templates
454class FMA3<bits<8> o, Format F, dag outs, dag ins, string asm,
455 list<dag>pattern>
456 : I<o, F, outs, ins, asm, pattern, SSEPackedInt>, T8,
457 OpSize, VEX_4V, Requires<[HasFMA3]>;
458
Evan Cheng12c6be82007-07-31 08:04:03 +0000459// X86-64 Instruction templates...
460//
461
462class RI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
463 : I<o, F, outs, ins, asm, pattern>, REX_W;
464class RIi8 <bits<8> o, Format F, dag outs, dag ins, string asm,
465 list<dag> pattern>
466 : Ii8<o, F, outs, ins, asm, pattern>, REX_W;
467class RIi32 <bits<8> o, Format F, dag outs, dag ins, string asm,
468 list<dag> pattern>
469 : Ii32<o, F, outs, ins, asm, pattern>, REX_W;
470
471class RIi64<bits<8> o, Format f, dag outs, dag ins, string asm,
472 list<dag> pattern>
473 : X86Inst<o, f, Imm64, outs, ins, asm>, REX_W {
474 let Pattern = pattern;
475 let CodeSize = 3;
476}
477
478class RSSI<bits<8> o, Format F, dag outs, dag ins, string asm,
479 list<dag> pattern>
480 : SSI<o, F, outs, ins, asm, pattern>, REX_W;
481class RSDI<bits<8> o, Format F, dag outs, dag ins, string asm,
482 list<dag> pattern>
483 : SDI<o, F, outs, ins, asm, pattern>, REX_W;
484class RPDI<bits<8> o, Format F, dag outs, dag ins, string asm,
485 list<dag> pattern>
486 : PDI<o, F, outs, ins, asm, pattern>, REX_W;
487
488// MMX Instruction templates
489//
490
491// MMXI - MMX instructions with TB prefix.
Anton Korobeynikov31099512008-08-23 15:53:19 +0000492// MMXI64 - MMX instructions with TB prefix valid only in 64 bit mode.
Evan Cheng12c6be82007-07-31 08:04:03 +0000493// MMX2I - MMX / SSE2 instructions with TB and OpSize prefixes.
494// MMXIi8 - MMX instructions with ImmT == Imm8 and TB prefix.
495// MMXIi8 - MMX instructions with ImmT == Imm8 and TB prefix.
496// MMXID - MMX instructions with XD prefix.
497// MMXIS - MMX instructions with XS prefix.
Sean Callanan04d8cb72009-12-18 00:01:26 +0000498class MMXI<bits<8> o, Format F, dag outs, dag ins, string asm,
499 list<dag> pattern>
Evan Cheng12c6be82007-07-31 08:04:03 +0000500 : I<o, F, outs, ins, asm, pattern>, TB, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000501class MMXI64<bits<8> o, Format F, dag outs, dag ins, string asm,
502 list<dag> pattern>
Anton Korobeynikov31099512008-08-23 15:53:19 +0000503 : I<o, F, outs, ins, asm, pattern>, TB, Requires<[HasMMX,In64BitMode]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000504class MMXRI<bits<8> o, Format F, dag outs, dag ins, string asm,
505 list<dag> pattern>
Evan Cheng12c6be82007-07-31 08:04:03 +0000506 : I<o, F, outs, ins, asm, pattern>, TB, REX_W, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000507class MMX2I<bits<8> o, Format F, dag outs, dag ins, string asm,
508 list<dag> pattern>
Evan Cheng12c6be82007-07-31 08:04:03 +0000509 : I<o, F, outs, ins, asm, pattern>, TB, OpSize, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000510class MMXIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
511 list<dag> pattern>
Evan Cheng12c6be82007-07-31 08:04:03 +0000512 : Ii8<o, F, outs, ins, asm, pattern>, TB, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000513class MMXID<bits<8> o, Format F, dag outs, dag ins, string asm,
514 list<dag> pattern>
Evan Cheng12c6be82007-07-31 08:04:03 +0000515 : Ii8<o, F, outs, ins, asm, pattern>, XD, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000516class MMXIS<bits<8> o, Format F, dag outs, dag ins, string asm,
517 list<dag> pattern>
Evan Cheng12c6be82007-07-31 08:04:03 +0000518 : Ii8<o, F, outs, ins, asm, pattern>, XS, Requires<[HasMMX]>;