blob: 340993cf9d86642df4efeb20c8079503d5f05f24 [file] [log] [blame]
Alex Bradbury89718422017-10-19 21:37:38 +00001//===-- RISCVISelLowering.h - RISCV DAG Lowering Interface ------*- C++ -*-===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Alex Bradbury89718422017-10-19 21:37:38 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This file defines the interfaces that RISCV uses to lower LLVM code into a
10// selection DAG.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef LLVM_LIB_TARGET_RISCV_RISCVISELLOWERING_H
15#define LLVM_LIB_TARGET_RISCV_RISCVISELLOWERING_H
16
17#include "RISCV.h"
18#include "llvm/CodeGen/SelectionDAG.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000019#include "llvm/CodeGen/TargetLowering.h"
Alex Bradbury89718422017-10-19 21:37:38 +000020
21namespace llvm {
22class RISCVSubtarget;
23namespace RISCVISD {
24enum NodeType : unsigned {
25 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Alex Bradburya3376752017-11-08 13:41:21 +000026 RET_FLAG,
Ana Pazos2e4106b2018-07-26 17:49:43 +000027 URET_FLAG,
28 SRET_FLAG,
29 MRET_FLAG,
Alex Bradbury65385162017-11-21 07:51:32 +000030 CALL,
Alex Bradbury0b4175f2018-04-12 05:34:25 +000031 SELECT_CC,
32 BuildPairF64,
Mandeep Singh Grangddcb9562018-05-23 22:44:08 +000033 SplitF64,
Alex Bradbury299d6902019-01-25 05:04:00 +000034 TAIL,
35 // RV64I shifts, directly matching the semantics of the named RISC-V
36 // instructions.
37 SLLW,
38 SRAW,
39 SRLW
Alex Bradbury89718422017-10-19 21:37:38 +000040};
41}
42
43class RISCVTargetLowering : public TargetLowering {
44 const RISCVSubtarget &Subtarget;
45
46public:
47 explicit RISCVTargetLowering(const TargetMachine &TM,
48 const RISCVSubtarget &STI);
49
Alex Bradbury21aea512018-09-19 10:54:22 +000050 bool getTgtMemIntrinsic(IntrinsicInfo &Info, const CallInst &I,
51 MachineFunction &MF,
52 unsigned Intrinsic) const override;
Alex Bradbury09926292018-04-26 12:13:48 +000053 bool isLegalAddressingMode(const DataLayout &DL, const AddrMode &AM, Type *Ty,
54 unsigned AS,
55 Instruction *I = nullptr) const override;
Alex Bradburydcbff632018-04-26 13:15:17 +000056 bool isLegalICmpImmediate(int64_t Imm) const override;
Alex Bradbury5c41ece2018-04-26 13:00:37 +000057 bool isLegalAddImmediate(int64_t Imm) const override;
Alex Bradbury130b8b32018-04-26 13:37:00 +000058 bool isTruncateFree(Type *SrcTy, Type *DstTy) const override;
59 bool isTruncateFree(EVT SrcVT, EVT DstVT) const override;
Alex Bradbury15e894b2018-04-26 14:04:18 +000060 bool isZExtFree(SDValue Val, EVT VT2) const override;
Alex Bradburye0e62e92018-11-30 09:56:54 +000061 bool isSExtCheaperThanZExt(EVT SrcVT, EVT DstVT) const override;
Alex Bradbury09926292018-04-26 12:13:48 +000062
Alex Bradbury89718422017-10-19 21:37:38 +000063 // Provide custom lowering hooks for some operations.
64 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Alex Bradbury299d6902019-01-25 05:04:00 +000065 void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue> &Results,
66 SelectionDAG &DAG) const override;
Alex Bradbury89718422017-10-19 21:37:38 +000067
Alex Bradbury5ac0a2f2018-10-03 23:30:16 +000068 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
69
Alex Bradbury299d6902019-01-25 05:04:00 +000070 unsigned ComputeNumSignBitsForTargetNode(SDValue Op,
71 const APInt &DemandedElts,
72 const SelectionDAG &DAG,
73 unsigned Depth) const override;
74
Alex Bradbury89718422017-10-19 21:37:38 +000075 // This method returns the name of a target specific DAG node.
76 const char *getTargetNodeName(unsigned Opcode) const override;
77
Alex Bradbury9330e642018-01-10 20:05:09 +000078 std::pair<unsigned, const TargetRegisterClass *>
79 getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
80 StringRef Constraint, MVT VT) const override;
81
Alex Bradbury65385162017-11-21 07:51:32 +000082 MachineBasicBlock *
83 EmitInstrWithCustomInserter(MachineInstr &MI,
84 MachineBasicBlock *BB) const override;
85
Shiva Chenbbf4c5c2018-02-02 02:43:18 +000086 EVT getSetCCResultType(const DataLayout &DL, LLVMContext &Context,
87 EVT VT) const override;
88
Alex Bradbury96f492d2018-06-13 12:04:51 +000089 bool shouldInsertFencesForAtomic(const Instruction *I) const override {
90 return isa<LoadInst>(I) || isa<StoreInst>(I);
91 }
92 Instruction *emitLeadingFence(IRBuilder<> &Builder, Instruction *Inst,
93 AtomicOrdering Ord) const override;
94 Instruction *emitTrailingFence(IRBuilder<> &Builder, Instruction *Inst,
95 AtomicOrdering Ord) const override;
96
Alex Bradbury89718422017-10-19 21:37:38 +000097private:
Alex Bradburydc31c612017-12-11 12:49:02 +000098 void analyzeInputArgs(MachineFunction &MF, CCState &CCInfo,
99 const SmallVectorImpl<ISD::InputArg> &Ins,
100 bool IsRet) const;
101 void analyzeOutputArgs(MachineFunction &MF, CCState &CCInfo,
102 const SmallVectorImpl<ISD::OutputArg> &Outs,
Alex Bradburyc85be0d2018-01-10 19:41:03 +0000103 bool IsRet, CallLoweringInfo *CLI) const;
Alex Bradbury89718422017-10-19 21:37:38 +0000104 // Lower incoming arguments, copy physregs into vregs
105 SDValue LowerFormalArguments(SDValue Chain, CallingConv::ID CallConv,
106 bool IsVarArg,
107 const SmallVectorImpl<ISD::InputArg> &Ins,
108 const SDLoc &DL, SelectionDAG &DAG,
109 SmallVectorImpl<SDValue> &InVals) const override;
Alex Bradburydc31c612017-12-11 12:49:02 +0000110 bool CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
111 bool IsVarArg,
112 const SmallVectorImpl<ISD::OutputArg> &Outs,
113 LLVMContext &Context) const override;
Alex Bradbury89718422017-10-19 21:37:38 +0000114 SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
115 const SmallVectorImpl<ISD::OutputArg> &Outs,
116 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
117 SelectionDAG &DAG) const override;
Alex Bradburya3376752017-11-08 13:41:21 +0000118 SDValue LowerCall(TargetLowering::CallLoweringInfo &CLI,
119 SmallVectorImpl<SDValue> &InVals) const override;
Alex Bradbury89718422017-10-19 21:37:38 +0000120 bool shouldConvertConstantLoadToIntImm(const APInt &Imm,
121 Type *Ty) const override {
122 return true;
123 }
Alex Bradburyec8aa912017-11-08 13:24:21 +0000124 SDValue lowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
Alex Bradburyffc435e2017-11-21 08:11:03 +0000125 SDValue lowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Alex Bradbury80c8eb72018-03-20 13:26:12 +0000126 SDValue lowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
Alex Bradbury65385162017-11-21 07:51:32 +0000127 SDValue lowerSELECT(SDValue Op, SelectionDAG &DAG) const;
Alex Bradburyc85be0d2018-01-10 19:41:03 +0000128 SDValue lowerVASTART(SDValue Op, SelectionDAG &DAG) const;
Alex Bradbury0e167662018-10-04 05:27:50 +0000129 SDValue lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
130 SDValue lowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
Mandeep Singh Grangddcb9562018-05-23 22:44:08 +0000131
132 bool IsEligibleForTailCallOptimization(CCState &CCInfo,
133 CallLoweringInfo &CLI, MachineFunction &MF,
134 const SmallVector<CCValAssign, 16> &ArgLocs) const;
Alex Bradbury21aea512018-09-19 10:54:22 +0000135
136 TargetLowering::AtomicExpansionKind
137 shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const override;
138 virtual Value *emitMaskedAtomicRMWIntrinsic(
139 IRBuilder<> &Builder, AtomicRMWInst *AI, Value *AlignedAddr, Value *Incr,
140 Value *Mask, Value *ShiftAmt, AtomicOrdering Ord) const override;
Alex Bradbury66d9a752018-11-29 20:43:42 +0000141 TargetLowering::AtomicExpansionKind
142 shouldExpandAtomicCmpXchgInIR(AtomicCmpXchgInst *CI) const override;
143 virtual Value *
144 emitMaskedAtomicCmpXchgIntrinsic(IRBuilder<> &Builder, AtomicCmpXchgInst *CI,
145 Value *AlignedAddr, Value *CmpVal,
146 Value *NewVal, Value *Mask,
147 AtomicOrdering Ord) const override;
Alex Bradbury89718422017-10-19 21:37:38 +0000148};
149}
150
151#endif