blob: a99e2c2f53b46c39464d8e4eaffcef28cca0a30c [file] [log] [blame]
Alex Bradbury89718422017-10-19 21:37:38 +00001//===-- RISCVISelLowering.h - RISCV DAG Lowering Interface ------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that RISCV uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef LLVM_LIB_TARGET_RISCV_RISCVISELLOWERING_H
16#define LLVM_LIB_TARGET_RISCV_RISCVISELLOWERING_H
17
18#include "RISCV.h"
19#include "llvm/CodeGen/SelectionDAG.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000020#include "llvm/CodeGen/TargetLowering.h"
Alex Bradbury89718422017-10-19 21:37:38 +000021
22namespace llvm {
23class RISCVSubtarget;
24namespace RISCVISD {
25enum NodeType : unsigned {
26 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Alex Bradburya3376752017-11-08 13:41:21 +000027 RET_FLAG,
Ana Pazos2e4106b2018-07-26 17:49:43 +000028 URET_FLAG,
29 SRET_FLAG,
30 MRET_FLAG,
Alex Bradbury65385162017-11-21 07:51:32 +000031 CALL,
Alex Bradbury0b4175f2018-04-12 05:34:25 +000032 SELECT_CC,
33 BuildPairF64,
Mandeep Singh Grangddcb9562018-05-23 22:44:08 +000034 SplitF64,
35 TAIL
Alex Bradbury89718422017-10-19 21:37:38 +000036};
37}
38
39class RISCVTargetLowering : public TargetLowering {
40 const RISCVSubtarget &Subtarget;
41
42public:
43 explicit RISCVTargetLowering(const TargetMachine &TM,
44 const RISCVSubtarget &STI);
45
Alex Bradbury21aea512018-09-19 10:54:22 +000046 bool getTgtMemIntrinsic(IntrinsicInfo &Info, const CallInst &I,
47 MachineFunction &MF,
48 unsigned Intrinsic) const override;
Alex Bradbury09926292018-04-26 12:13:48 +000049 bool isLegalAddressingMode(const DataLayout &DL, const AddrMode &AM, Type *Ty,
50 unsigned AS,
51 Instruction *I = nullptr) const override;
Alex Bradburydcbff632018-04-26 13:15:17 +000052 bool isLegalICmpImmediate(int64_t Imm) const override;
Alex Bradbury5c41ece2018-04-26 13:00:37 +000053 bool isLegalAddImmediate(int64_t Imm) const override;
Alex Bradbury130b8b32018-04-26 13:37:00 +000054 bool isTruncateFree(Type *SrcTy, Type *DstTy) const override;
55 bool isTruncateFree(EVT SrcVT, EVT DstVT) const override;
Alex Bradbury15e894b2018-04-26 14:04:18 +000056 bool isZExtFree(SDValue Val, EVT VT2) const override;
Alex Bradbury09926292018-04-26 12:13:48 +000057
Alex Bradbury89718422017-10-19 21:37:38 +000058 // Provide custom lowering hooks for some operations.
59 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
60
Alex Bradbury5ac0a2f2018-10-03 23:30:16 +000061 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
62
Alex Bradbury89718422017-10-19 21:37:38 +000063 // This method returns the name of a target specific DAG node.
64 const char *getTargetNodeName(unsigned Opcode) const override;
65
Alex Bradbury9330e642018-01-10 20:05:09 +000066 std::pair<unsigned, const TargetRegisterClass *>
67 getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
68 StringRef Constraint, MVT VT) const override;
69
Alex Bradbury65385162017-11-21 07:51:32 +000070 MachineBasicBlock *
71 EmitInstrWithCustomInserter(MachineInstr &MI,
72 MachineBasicBlock *BB) const override;
73
Shiva Chenbbf4c5c2018-02-02 02:43:18 +000074 EVT getSetCCResultType(const DataLayout &DL, LLVMContext &Context,
75 EVT VT) const override;
76
Alex Bradbury96f492d2018-06-13 12:04:51 +000077 bool shouldInsertFencesForAtomic(const Instruction *I) const override {
78 return isa<LoadInst>(I) || isa<StoreInst>(I);
79 }
80 Instruction *emitLeadingFence(IRBuilder<> &Builder, Instruction *Inst,
81 AtomicOrdering Ord) const override;
82 Instruction *emitTrailingFence(IRBuilder<> &Builder, Instruction *Inst,
83 AtomicOrdering Ord) const override;
84
Alex Bradbury89718422017-10-19 21:37:38 +000085private:
Alex Bradburydc31c612017-12-11 12:49:02 +000086 void analyzeInputArgs(MachineFunction &MF, CCState &CCInfo,
87 const SmallVectorImpl<ISD::InputArg> &Ins,
88 bool IsRet) const;
89 void analyzeOutputArgs(MachineFunction &MF, CCState &CCInfo,
90 const SmallVectorImpl<ISD::OutputArg> &Outs,
Alex Bradburyc85be0d2018-01-10 19:41:03 +000091 bool IsRet, CallLoweringInfo *CLI) const;
Alex Bradbury89718422017-10-19 21:37:38 +000092 // Lower incoming arguments, copy physregs into vregs
93 SDValue LowerFormalArguments(SDValue Chain, CallingConv::ID CallConv,
94 bool IsVarArg,
95 const SmallVectorImpl<ISD::InputArg> &Ins,
96 const SDLoc &DL, SelectionDAG &DAG,
97 SmallVectorImpl<SDValue> &InVals) const override;
Alex Bradburydc31c612017-12-11 12:49:02 +000098 bool CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
99 bool IsVarArg,
100 const SmallVectorImpl<ISD::OutputArg> &Outs,
101 LLVMContext &Context) const override;
Alex Bradbury89718422017-10-19 21:37:38 +0000102 SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
103 const SmallVectorImpl<ISD::OutputArg> &Outs,
104 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
105 SelectionDAG &DAG) const override;
Alex Bradburya3376752017-11-08 13:41:21 +0000106 SDValue LowerCall(TargetLowering::CallLoweringInfo &CLI,
107 SmallVectorImpl<SDValue> &InVals) const override;
Alex Bradbury89718422017-10-19 21:37:38 +0000108 bool shouldConvertConstantLoadToIntImm(const APInt &Imm,
109 Type *Ty) const override {
110 return true;
111 }
Alex Bradburyec8aa912017-11-08 13:24:21 +0000112 SDValue lowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
Alex Bradburyffc435e2017-11-21 08:11:03 +0000113 SDValue lowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Alex Bradbury80c8eb72018-03-20 13:26:12 +0000114 SDValue lowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
Alex Bradbury65385162017-11-21 07:51:32 +0000115 SDValue lowerSELECT(SDValue Op, SelectionDAG &DAG) const;
Alex Bradburyc85be0d2018-01-10 19:41:03 +0000116 SDValue lowerVASTART(SDValue Op, SelectionDAG &DAG) const;
Alex Bradbury0e167662018-10-04 05:27:50 +0000117 SDValue lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
118 SDValue lowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
Mandeep Singh Grangddcb9562018-05-23 22:44:08 +0000119
120 bool IsEligibleForTailCallOptimization(CCState &CCInfo,
121 CallLoweringInfo &CLI, MachineFunction &MF,
122 const SmallVector<CCValAssign, 16> &ArgLocs) const;
Alex Bradbury21aea512018-09-19 10:54:22 +0000123
124 TargetLowering::AtomicExpansionKind
125 shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const override;
126 virtual Value *emitMaskedAtomicRMWIntrinsic(
127 IRBuilder<> &Builder, AtomicRMWInst *AI, Value *AlignedAddr, Value *Incr,
128 Value *Mask, Value *ShiftAmt, AtomicOrdering Ord) const override;
Alex Bradbury66d9a752018-11-29 20:43:42 +0000129 TargetLowering::AtomicExpansionKind
130 shouldExpandAtomicCmpXchgInIR(AtomicCmpXchgInst *CI) const override;
131 virtual Value *
132 emitMaskedAtomicCmpXchgIntrinsic(IRBuilder<> &Builder, AtomicCmpXchgInst *CI,
133 Value *AlignedAddr, Value *CmpVal,
134 Value *NewVal, Value *Mask,
135 AtomicOrdering Ord) const override;
Alex Bradbury89718422017-10-19 21:37:38 +0000136};
137}
138
139#endif