blob: 6ebfe7857a112b90e18cab5a192d0df0ffc6f012 [file] [log] [blame]
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001//===-- BUFInstructions.td - Buffer Instruction Defintions ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10def MUBUFAddr32 : ComplexPattern<i64, 9, "SelectMUBUFAddr32">;
11def MUBUFAddr64 : ComplexPattern<i64, 7, "SelectMUBUFAddr64">;
12def MUBUFAddr64Atomic : ComplexPattern<i64, 5, "SelectMUBUFAddr64">;
13
14def MUBUFScratch : ComplexPattern<i64, 4, "SelectMUBUFScratch">;
15def MUBUFOffset : ComplexPattern<i64, 6, "SelectMUBUFOffset">;
16def MUBUFOffsetNoGLC : ComplexPattern<i64, 3, "SelectMUBUFOffset">;
17def MUBUFOffsetAtomic : ComplexPattern<i64, 4, "SelectMUBUFOffset">;
18def MUBUFIntrinsicOffset : ComplexPattern<i32, 2, "SelectMUBUFIntrinsicOffset">;
19def MUBUFIntrinsicVOffset : ComplexPattern<i32, 3, "SelectMUBUFIntrinsicVOffset">;
20
21class MubufLoad <SDPatternOperator op> : PatFrag <
22 (ops node:$ptr), (op node:$ptr), [{
23 auto const AS = cast<MemSDNode>(N)->getAddressSpace();
24 return AS == AMDGPUAS::GLOBAL_ADDRESS ||
25 AS == AMDGPUAS::CONSTANT_ADDRESS;
26}]>;
27
28def mubuf_load : MubufLoad <load>;
29def mubuf_az_extloadi8 : MubufLoad <az_extloadi8>;
30def mubuf_sextloadi8 : MubufLoad <sextloadi8>;
31def mubuf_az_extloadi16 : MubufLoad <az_extloadi16>;
32def mubuf_sextloadi16 : MubufLoad <sextloadi16>;
33def mubuf_load_atomic : MubufLoad <atomic_load>;
34
35def BUFAddrKind {
36 int Offset = 0;
37 int OffEn = 1;
38 int IdxEn = 2;
39 int BothEn = 3;
40 int Addr64 = 4;
41}
42
43class getAddrName<int addrKind> {
44 string ret =
45 !if(!eq(addrKind, BUFAddrKind.Offset), "offset",
46 !if(!eq(addrKind, BUFAddrKind.OffEn), "offen",
47 !if(!eq(addrKind, BUFAddrKind.IdxEn), "idxen",
48 !if(!eq(addrKind, BUFAddrKind.BothEn), "bothen",
49 !if(!eq(addrKind, BUFAddrKind.Addr64), "addr64",
50 "")))));
51}
52
53class MUBUFAddr64Table <bit is_addr64, string suffix = ""> {
54 bit IsAddr64 = is_addr64;
55 string OpName = NAME # suffix;
56}
57
58//===----------------------------------------------------------------------===//
59// MTBUF classes
60//===----------------------------------------------------------------------===//
61
62class MTBUF_Pseudo <string opName, dag outs, dag ins,
63 string asmOps, list<dag> pattern=[]> :
64 InstSI<outs, ins, "", pattern>,
65 SIMCInstr<opName, SIEncodingFamily.NONE> {
66
67 let isPseudo = 1;
68 let isCodeGenOnly = 1;
Matt Arsenault10c17ca2016-10-06 10:13:23 +000069 let Size = 8;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +000070 let UseNamedOperandTable = 1;
71
72 string Mnemonic = opName;
73 string AsmOperands = asmOps;
74
75 let VM_CNT = 1;
76 let EXP_CNT = 1;
77 let MTBUF = 1;
78 let Uses = [EXEC];
79
80 let hasSideEffects = 0;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +000081 let SchedRW = [WriteVMEM];
82}
83
Valery Pykhtinfbf2d932016-09-23 21:21:21 +000084class MTBUF_Real <MTBUF_Pseudo ps> :
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +000085 InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []>,
86 Enc64 {
87
88 let isPseudo = 0;
89 let isCodeGenOnly = 0;
90
91 // copy relevant pseudo op flags
92 let SubtargetPredicate = ps.SubtargetPredicate;
93 let AsmMatchConverter = ps.AsmMatchConverter;
94 let Constraints = ps.Constraints;
95 let DisableEncoding = ps.DisableEncoding;
96 let TSFlags = ps.TSFlags;
97
98 bits<8> vdata;
99 bits<12> offset;
100 bits<1> offen;
101 bits<1> idxen;
102 bits<1> glc;
103 bits<1> addr64;
104 bits<4> dfmt;
105 bits<3> nfmt;
106 bits<8> vaddr;
107 bits<7> srsrc;
108 bits<1> slc;
109 bits<1> tfe;
110 bits<8> soffset;
111
112 let Inst{11-0} = offset;
113 let Inst{12} = offen;
114 let Inst{13} = idxen;
115 let Inst{14} = glc;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000116 let Inst{22-19} = dfmt;
117 let Inst{25-23} = nfmt;
118 let Inst{31-26} = 0x3a; //encoding
119 let Inst{39-32} = vaddr;
120 let Inst{47-40} = vdata;
121 let Inst{52-48} = srsrc{6-2};
122 let Inst{54} = slc;
123 let Inst{55} = tfe;
124 let Inst{63-56} = soffset;
125}
126
127class MTBUF_Load_Pseudo <string opName, RegisterClass regClass> : MTBUF_Pseudo <
128 opName, (outs regClass:$dst),
129 (ins u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, i1imm:$addr64,
130 i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr, SReg_128:$srsrc,
131 i1imm:$slc, i1imm:$tfe, SCSrc_b32:$soffset),
132 " $dst, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"#
133 " $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset"
134> {
135 let mayLoad = 1;
136 let mayStore = 0;
137}
138
139class MTBUF_Store_Pseudo <string opName, RegisterClass regClass> : MTBUF_Pseudo <
140 opName, (outs),
141 (ins regClass:$vdata, u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc,
142 i1imm:$addr64, i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr,
143 SReg_128:$srsrc, i1imm:$slc, i1imm:$tfe, SCSrc_b32:$soffset),
144 " $vdata, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"#
145 " $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset"
146> {
147 let mayLoad = 0;
148 let mayStore = 1;
149}
150
151//===----------------------------------------------------------------------===//
152// MUBUF classes
153//===----------------------------------------------------------------------===//
154
155class MUBUF_Pseudo <string opName, dag outs, dag ins,
156 string asmOps, list<dag> pattern=[]> :
157 InstSI<outs, ins, "", pattern>,
158 SIMCInstr<opName, SIEncodingFamily.NONE> {
159
160 let isPseudo = 1;
161 let isCodeGenOnly = 1;
Matt Arsenault10c17ca2016-10-06 10:13:23 +0000162 let Size = 8;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000163 let UseNamedOperandTable = 1;
164
165 string Mnemonic = opName;
166 string AsmOperands = asmOps;
167
168 let VM_CNT = 1;
169 let EXP_CNT = 1;
170 let MUBUF = 1;
171 let Uses = [EXEC];
172 let hasSideEffects = 0;
173 let SchedRW = [WriteVMEM];
174
175 let AsmMatchConverter = "cvtMubuf";
176
177 bits<1> offen = 0;
178 bits<1> idxen = 0;
179 bits<1> addr64 = 0;
180 bits<1> has_vdata = 1;
181 bits<1> has_vaddr = 1;
182 bits<1> has_glc = 1;
183 bits<1> glc_value = 0; // the value for glc if no such operand
184 bits<1> has_srsrc = 1;
185 bits<1> has_soffset = 1;
186 bits<1> has_offset = 1;
187 bits<1> has_slc = 1;
188 bits<1> has_tfe = 1;
189}
190
191class MUBUF_Real <bits<7> op, MUBUF_Pseudo ps> :
192 InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []> {
193
194 let isPseudo = 0;
195 let isCodeGenOnly = 0;
196
197 // copy relevant pseudo op flags
198 let SubtargetPredicate = ps.SubtargetPredicate;
199 let AsmMatchConverter = ps.AsmMatchConverter;
200 let Constraints = ps.Constraints;
201 let DisableEncoding = ps.DisableEncoding;
202 let TSFlags = ps.TSFlags;
203
204 bits<12> offset;
205 bits<1> glc;
206 bits<1> lds = 0;
207 bits<8> vaddr;
208 bits<8> vdata;
209 bits<7> srsrc;
210 bits<1> slc;
211 bits<1> tfe;
212 bits<8> soffset;
213}
214
215
216// For cache invalidation instructions.
217class MUBUF_Invalidate <string opName, SDPatternOperator node> :
218 MUBUF_Pseudo<opName, (outs), (ins), "", [(node)]> {
219
220 let AsmMatchConverter = "";
221
222 let hasSideEffects = 1;
223 let mayStore = 1;
224
225 // Set everything to 0.
226 let offen = 0;
227 let idxen = 0;
228 let addr64 = 0;
229 let has_vdata = 0;
230 let has_vaddr = 0;
231 let has_glc = 0;
232 let glc_value = 0;
233 let has_srsrc = 0;
234 let has_soffset = 0;
235 let has_offset = 0;
236 let has_slc = 0;
237 let has_tfe = 0;
238}
239
240class getMUBUFInsDA<list<RegisterClass> vdataList,
241 list<RegisterClass> vaddrList=[]> {
242 RegisterClass vdataClass = !if(!empty(vdataList), ?, !head(vdataList));
243 RegisterClass vaddrClass = !if(!empty(vaddrList), ?, !head(vaddrList));
244 dag InsNoData = !if(!empty(vaddrList),
245 (ins SReg_128:$srsrc, SCSrc_b32:$soffset,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +0000246 offset:$offset, GLC:$glc, slc:$slc, tfe:$tfe),
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000247 (ins vaddrClass:$vaddr, SReg_128:$srsrc, SCSrc_b32:$soffset,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +0000248 offset:$offset, GLC:$glc, slc:$slc, tfe:$tfe)
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000249 );
250 dag InsData = !if(!empty(vaddrList),
251 (ins vdataClass:$vdata, SReg_128:$srsrc,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +0000252 SCSrc_b32:$soffset, offset:$offset, GLC:$glc, slc:$slc, tfe:$tfe),
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000253 (ins vdataClass:$vdata, vaddrClass:$vaddr, SReg_128:$srsrc,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +0000254 SCSrc_b32:$soffset, offset:$offset, GLC:$glc, slc:$slc, tfe:$tfe)
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000255 );
256 dag ret = !if(!empty(vdataList), InsNoData, InsData);
257}
258
259class getMUBUFIns<int addrKind, list<RegisterClass> vdataList=[]> {
260 dag ret =
261 !if(!eq(addrKind, BUFAddrKind.Offset), getMUBUFInsDA<vdataList>.ret,
262 !if(!eq(addrKind, BUFAddrKind.OffEn), getMUBUFInsDA<vdataList, [VGPR_32]>.ret,
263 !if(!eq(addrKind, BUFAddrKind.IdxEn), getMUBUFInsDA<vdataList, [VGPR_32]>.ret,
264 !if(!eq(addrKind, BUFAddrKind.BothEn), getMUBUFInsDA<vdataList, [VReg_64]>.ret,
265 !if(!eq(addrKind, BUFAddrKind.Addr64), getMUBUFInsDA<vdataList, [VReg_64]>.ret,
266 (ins))))));
267}
268
269class getMUBUFAsmOps<int addrKind> {
270 string Pfx =
271 !if(!eq(addrKind, BUFAddrKind.Offset), "off, $srsrc, $soffset",
272 !if(!eq(addrKind, BUFAddrKind.OffEn), "$vaddr, $srsrc, $soffset offen",
273 !if(!eq(addrKind, BUFAddrKind.IdxEn), "$vaddr, $srsrc, $soffset idxen",
274 !if(!eq(addrKind, BUFAddrKind.BothEn), "$vaddr, $srsrc, $soffset idxen offen",
275 !if(!eq(addrKind, BUFAddrKind.Addr64), "$vaddr, $srsrc, $soffset addr64",
276 "")))));
277 string ret = Pfx # "$offset";
278}
279
280 class MUBUF_SetupAddr<int addrKind> {
281 bits<1> offen = !if(!eq(addrKind, BUFAddrKind.OffEn), 1,
282 !if(!eq(addrKind, BUFAddrKind.BothEn), 1 , 0));
283
284 bits<1> idxen = !if(!eq(addrKind, BUFAddrKind.IdxEn), 1,
285 !if(!eq(addrKind, BUFAddrKind.BothEn), 1 , 0));
286
287 bits<1> addr64 = !if(!eq(addrKind, BUFAddrKind.Addr64), 1, 0);
288
289 bits<1> has_vaddr = !if(!eq(addrKind, BUFAddrKind.Offset), 0, 1);
290}
291
292class MUBUF_Load_Pseudo <string opName,
293 int addrKind,
294 RegisterClass vdataClass,
295 list<dag> pattern=[],
296 // Workaround bug bz30254
297 int addrKindCopy = addrKind>
298 : MUBUF_Pseudo<opName,
299 (outs vdataClass:$vdata),
300 getMUBUFIns<addrKindCopy>.ret,
301 " $vdata, " # getMUBUFAsmOps<addrKindCopy>.ret # "$glc$slc$tfe",
302 pattern>,
303 MUBUF_SetupAddr<addrKindCopy> {
304 let PseudoInstr = opName # "_" # getAddrName<addrKindCopy>.ret;
305 let mayLoad = 1;
306 let mayStore = 0;
307}
308
309// FIXME: tfe can't be an operand because it requires a separate
310// opcode because it needs an N+1 register class dest register.
311multiclass MUBUF_Pseudo_Loads<string opName, RegisterClass vdataClass,
312 ValueType load_vt = i32,
313 SDPatternOperator ld = null_frag> {
314
315 def _OFFSET : MUBUF_Load_Pseudo <opName, BUFAddrKind.Offset, vdataClass,
316 [(set load_vt:$vdata,
317 (ld (MUBUFOffset v4i32:$srsrc, i32:$soffset, i16:$offset, i1:$glc, i1:$slc, i1:$tfe)))]>,
318 MUBUFAddr64Table<0>;
319
320 def _ADDR64 : MUBUF_Load_Pseudo <opName, BUFAddrKind.Addr64, vdataClass,
321 [(set load_vt:$vdata,
322 (ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset, i16:$offset, i1:$glc, i1:$slc, i1:$tfe)))]>,
323 MUBUFAddr64Table<1>;
324
325 def _OFFEN : MUBUF_Load_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>;
326 def _IDXEN : MUBUF_Load_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>;
327 def _BOTHEN : MUBUF_Load_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>;
328
329 let DisableWQM = 1 in {
330 def _OFFSET_exact : MUBUF_Load_Pseudo <opName, BUFAddrKind.Offset, vdataClass>;
331 def _OFFEN_exact : MUBUF_Load_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>;
332 def _IDXEN_exact : MUBUF_Load_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>;
333 def _BOTHEN_exact : MUBUF_Load_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>;
334 }
335}
336
337class MUBUF_Store_Pseudo <string opName,
338 int addrKind,
339 RegisterClass vdataClass,
340 list<dag> pattern=[],
341 // Workaround bug bz30254
342 int addrKindCopy = addrKind,
343 RegisterClass vdataClassCopy = vdataClass>
344 : MUBUF_Pseudo<opName,
345 (outs),
346 getMUBUFIns<addrKindCopy, [vdataClassCopy]>.ret,
347 " $vdata, " # getMUBUFAsmOps<addrKindCopy>.ret # "$glc$slc$tfe",
348 pattern>,
349 MUBUF_SetupAddr<addrKindCopy> {
350 let PseudoInstr = opName # "_" # getAddrName<addrKindCopy>.ret;
351 let mayLoad = 0;
352 let mayStore = 1;
353}
354
355multiclass MUBUF_Pseudo_Stores<string opName, RegisterClass vdataClass,
356 ValueType store_vt = i32,
357 SDPatternOperator st = null_frag> {
358
359 def _OFFSET : MUBUF_Store_Pseudo <opName, BUFAddrKind.Offset, vdataClass,
360 [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset,
361 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))]>,
362 MUBUFAddr64Table<0>;
363
364 def _ADDR64 : MUBUF_Store_Pseudo <opName, BUFAddrKind.Addr64, vdataClass,
365 [(st store_vt:$vdata, (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
366 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))]>,
367 MUBUFAddr64Table<1>;
368
369 def _OFFEN : MUBUF_Store_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>;
370 def _IDXEN : MUBUF_Store_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>;
371 def _BOTHEN : MUBUF_Store_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>;
372
373 let DisableWQM = 1 in {
374 def _OFFSET_exact : MUBUF_Store_Pseudo <opName, BUFAddrKind.Offset, vdataClass>;
375 def _OFFEN_exact : MUBUF_Store_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>;
376 def _IDXEN_exact : MUBUF_Store_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>;
377 def _BOTHEN_exact : MUBUF_Store_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>;
378 }
379}
380
381
382class getMUBUFAtomicInsDA<RegisterClass vdataClass, bit vdata_in,
383 list<RegisterClass> vaddrList=[]> {
384 RegisterClass vaddrClass = !if(!empty(vaddrList), ?, !head(vaddrList));
385 dag ret = !if(vdata_in,
386 !if(!empty(vaddrList),
387 (ins vdataClass:$vdata_in,
388 SReg_128:$srsrc, SCSrc_b32:$soffset, offset:$offset, slc:$slc),
389 (ins vdataClass:$vdata_in, vaddrClass:$vaddr,
390 SReg_128:$srsrc, SCSrc_b32:$soffset, offset:$offset, slc:$slc)
391 ),
392 !if(!empty(vaddrList),
393 (ins vdataClass:$vdata,
394 SReg_128:$srsrc, SCSrc_b32:$soffset, offset:$offset, slc:$slc),
395 (ins vdataClass:$vdata, vaddrClass:$vaddr,
396 SReg_128:$srsrc, SCSrc_b32:$soffset, offset:$offset, slc:$slc)
397 ));
398}
399
400class getMUBUFAtomicIns<int addrKind,
401 RegisterClass vdataClass,
402 bit vdata_in,
403 // Workaround bug bz30254
404 RegisterClass vdataClassCopy=vdataClass> {
405 dag ret =
406 !if(!eq(addrKind, BUFAddrKind.Offset),
407 getMUBUFAtomicInsDA<vdataClassCopy, vdata_in>.ret,
408 !if(!eq(addrKind, BUFAddrKind.OffEn),
409 getMUBUFAtomicInsDA<vdataClassCopy, vdata_in, [VGPR_32]>.ret,
410 !if(!eq(addrKind, BUFAddrKind.IdxEn),
411 getMUBUFAtomicInsDA<vdataClassCopy, vdata_in, [VGPR_32]>.ret,
412 !if(!eq(addrKind, BUFAddrKind.BothEn),
413 getMUBUFAtomicInsDA<vdataClassCopy, vdata_in, [VReg_64]>.ret,
414 !if(!eq(addrKind, BUFAddrKind.Addr64),
415 getMUBUFAtomicInsDA<vdataClassCopy, vdata_in, [VReg_64]>.ret,
416 (ins))))));
417}
418
419class MUBUF_Atomic_Pseudo<string opName,
420 int addrKind,
421 dag outs,
422 dag ins,
423 string asmOps,
424 list<dag> pattern=[],
425 // Workaround bug bz30254
426 int addrKindCopy = addrKind>
427 : MUBUF_Pseudo<opName, outs, ins, asmOps, pattern>,
428 MUBUF_SetupAddr<addrKindCopy> {
429 let mayStore = 1;
430 let mayLoad = 1;
431 let hasPostISelHook = 1;
432 let hasSideEffects = 1;
433 let DisableWQM = 1;
434 let has_glc = 0;
435 let has_tfe = 0;
436}
437
438class MUBUF_AtomicNoRet_Pseudo<string opName, int addrKind,
439 RegisterClass vdataClass,
440 list<dag> pattern=[],
441 // Workaround bug bz30254
442 int addrKindCopy = addrKind,
443 RegisterClass vdataClassCopy = vdataClass>
444 : MUBUF_Atomic_Pseudo<opName, addrKindCopy,
445 (outs),
446 getMUBUFAtomicIns<addrKindCopy, vdataClassCopy, 0>.ret,
447 " $vdata, " # getMUBUFAsmOps<addrKindCopy>.ret # "$slc",
448 pattern>,
449 AtomicNoRet<opName # "_" # getAddrName<addrKindCopy>.ret, 0> {
450 let PseudoInstr = opName # "_" # getAddrName<addrKindCopy>.ret;
451 let glc_value = 0;
452 let AsmMatchConverter = "cvtMubufAtomic";
453}
454
455class MUBUF_AtomicRet_Pseudo<string opName, int addrKind,
456 RegisterClass vdataClass,
457 list<dag> pattern=[],
458 // Workaround bug bz30254
459 int addrKindCopy = addrKind,
460 RegisterClass vdataClassCopy = vdataClass>
461 : MUBUF_Atomic_Pseudo<opName, addrKindCopy,
462 (outs vdataClassCopy:$vdata),
463 getMUBUFAtomicIns<addrKindCopy, vdataClassCopy, 1>.ret,
464 " $vdata, " # getMUBUFAsmOps<addrKindCopy>.ret # " glc$slc",
465 pattern>,
466 AtomicNoRet<opName # "_" # getAddrName<addrKindCopy>.ret, 1> {
467 let PseudoInstr = opName # "_rtn_" # getAddrName<addrKindCopy>.ret;
468 let glc_value = 1;
469 let Constraints = "$vdata = $vdata_in";
470 let DisableEncoding = "$vdata_in";
471 let AsmMatchConverter = "cvtMubufAtomicReturn";
472}
473
474multiclass MUBUF_Pseudo_Atomics <string opName,
475 RegisterClass vdataClass,
476 ValueType vdataType,
477 SDPatternOperator atomic> {
478
479 def _OFFSET : MUBUF_AtomicNoRet_Pseudo <opName, BUFAddrKind.Offset, vdataClass>,
480 MUBUFAddr64Table <0>;
481 def _ADDR64 : MUBUF_AtomicNoRet_Pseudo <opName, BUFAddrKind.Addr64, vdataClass>,
482 MUBUFAddr64Table <1>;
483 def _OFFEN : MUBUF_AtomicNoRet_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>;
484 def _IDXEN : MUBUF_AtomicNoRet_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>;
485 def _BOTHEN : MUBUF_AtomicNoRet_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>;
486
487 def _RTN_OFFSET : MUBUF_AtomicRet_Pseudo <opName, BUFAddrKind.Offset, vdataClass,
488 [(set vdataType:$vdata,
489 (atomic (MUBUFOffsetAtomic v4i32:$srsrc, i32:$soffset, i16:$offset, i1:$slc),
490 vdataType:$vdata_in))]>,
491 MUBUFAddr64Table <0, "_RTN">;
492
493 def _RTN_ADDR64 : MUBUF_AtomicRet_Pseudo <opName, BUFAddrKind.Addr64, vdataClass,
494 [(set vdataType:$vdata,
495 (atomic (MUBUFAddr64Atomic v4i32:$srsrc, i64:$vaddr, i32:$soffset, i16:$offset, i1:$slc),
496 vdataType:$vdata_in))]>,
497 MUBUFAddr64Table <1, "_RTN">;
498
499 def _RTN_OFFEN : MUBUF_AtomicRet_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>;
500 def _RTN_IDXEN : MUBUF_AtomicRet_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>;
501 def _RTN_BOTHEN : MUBUF_AtomicRet_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>;
502}
503
504
505//===----------------------------------------------------------------------===//
506// MUBUF Instructions
507//===----------------------------------------------------------------------===//
508
509let SubtargetPredicate = isGCN in {
510
511defm BUFFER_LOAD_FORMAT_X : MUBUF_Pseudo_Loads <
512 "buffer_load_format_x", VGPR_32
513>;
514defm BUFFER_LOAD_FORMAT_XY : MUBUF_Pseudo_Loads <
515 "buffer_load_format_xy", VReg_64
516>;
517defm BUFFER_LOAD_FORMAT_XYZ : MUBUF_Pseudo_Loads <
518 "buffer_load_format_xyz", VReg_96
519>;
520defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Pseudo_Loads <
521 "buffer_load_format_xyzw", VReg_128
522>;
523defm BUFFER_STORE_FORMAT_X : MUBUF_Pseudo_Stores <
524 "buffer_store_format_x", VGPR_32
525>;
526defm BUFFER_STORE_FORMAT_XY : MUBUF_Pseudo_Stores <
527 "buffer_store_format_xy", VReg_64
528>;
529defm BUFFER_STORE_FORMAT_XYZ : MUBUF_Pseudo_Stores <
530 "buffer_store_format_xyz", VReg_96
531>;
532defm BUFFER_STORE_FORMAT_XYZW : MUBUF_Pseudo_Stores <
533 "buffer_store_format_xyzw", VReg_128
534>;
535defm BUFFER_LOAD_UBYTE : MUBUF_Pseudo_Loads <
536 "buffer_load_ubyte", VGPR_32, i32, mubuf_az_extloadi8
537>;
538defm BUFFER_LOAD_SBYTE : MUBUF_Pseudo_Loads <
539 "buffer_load_sbyte", VGPR_32, i32, mubuf_sextloadi8
540>;
541defm BUFFER_LOAD_USHORT : MUBUF_Pseudo_Loads <
542 "buffer_load_ushort", VGPR_32, i32, mubuf_az_extloadi16
543>;
544defm BUFFER_LOAD_SSHORT : MUBUF_Pseudo_Loads <
545 "buffer_load_sshort", VGPR_32, i32, mubuf_sextloadi16
546>;
547defm BUFFER_LOAD_DWORD : MUBUF_Pseudo_Loads <
548 "buffer_load_dword", VGPR_32, i32, mubuf_load
549>;
550defm BUFFER_LOAD_DWORDX2 : MUBUF_Pseudo_Loads <
551 "buffer_load_dwordx2", VReg_64, v2i32, mubuf_load
552>;
Artem Tamazov73f1ab22016-10-07 15:53:16 +0000553defm BUFFER_LOAD_DWORDX3 : MUBUF_Pseudo_Loads <
554 "buffer_load_dwordx3", VReg_96, untyped, mubuf_load
555>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000556defm BUFFER_LOAD_DWORDX4 : MUBUF_Pseudo_Loads <
557 "buffer_load_dwordx4", VReg_128, v4i32, mubuf_load
558>;
559defm BUFFER_STORE_BYTE : MUBUF_Pseudo_Stores <
560 "buffer_store_byte", VGPR_32, i32, truncstorei8_global
561>;
562defm BUFFER_STORE_SHORT : MUBUF_Pseudo_Stores <
563 "buffer_store_short", VGPR_32, i32, truncstorei16_global
564>;
565defm BUFFER_STORE_DWORD : MUBUF_Pseudo_Stores <
566 "buffer_store_dword", VGPR_32, i32, global_store
567>;
568defm BUFFER_STORE_DWORDX2 : MUBUF_Pseudo_Stores <
569 "buffer_store_dwordx2", VReg_64, v2i32, global_store
570>;
Artem Tamazov73f1ab22016-10-07 15:53:16 +0000571defm BUFFER_STORE_DWORDX3 : MUBUF_Pseudo_Stores <
572 "buffer_store_dwordx3", VReg_96, untyped, global_store
573>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000574defm BUFFER_STORE_DWORDX4 : MUBUF_Pseudo_Stores <
575 "buffer_store_dwordx4", VReg_128, v4i32, global_store
576>;
577defm BUFFER_ATOMIC_SWAP : MUBUF_Pseudo_Atomics <
578 "buffer_atomic_swap", VGPR_32, i32, atomic_swap_global
579>;
580defm BUFFER_ATOMIC_CMPSWAP : MUBUF_Pseudo_Atomics <
581 "buffer_atomic_cmpswap", VReg_64, v2i32, null_frag
582>;
583defm BUFFER_ATOMIC_ADD : MUBUF_Pseudo_Atomics <
584 "buffer_atomic_add", VGPR_32, i32, atomic_add_global
585>;
586defm BUFFER_ATOMIC_SUB : MUBUF_Pseudo_Atomics <
587 "buffer_atomic_sub", VGPR_32, i32, atomic_sub_global
588>;
589defm BUFFER_ATOMIC_SMIN : MUBUF_Pseudo_Atomics <
590 "buffer_atomic_smin", VGPR_32, i32, atomic_min_global
591>;
592defm BUFFER_ATOMIC_UMIN : MUBUF_Pseudo_Atomics <
593 "buffer_atomic_umin", VGPR_32, i32, atomic_umin_global
594>;
595defm BUFFER_ATOMIC_SMAX : MUBUF_Pseudo_Atomics <
596 "buffer_atomic_smax", VGPR_32, i32, atomic_max_global
597>;
598defm BUFFER_ATOMIC_UMAX : MUBUF_Pseudo_Atomics <
599 "buffer_atomic_umax", VGPR_32, i32, atomic_umax_global
600>;
601defm BUFFER_ATOMIC_AND : MUBUF_Pseudo_Atomics <
602 "buffer_atomic_and", VGPR_32, i32, atomic_and_global
603>;
604defm BUFFER_ATOMIC_OR : MUBUF_Pseudo_Atomics <
605 "buffer_atomic_or", VGPR_32, i32, atomic_or_global
606>;
607defm BUFFER_ATOMIC_XOR : MUBUF_Pseudo_Atomics <
608 "buffer_atomic_xor", VGPR_32, i32, atomic_xor_global
609>;
610defm BUFFER_ATOMIC_INC : MUBUF_Pseudo_Atomics <
611 "buffer_atomic_inc", VGPR_32, i32, atomic_inc_global
612>;
613defm BUFFER_ATOMIC_DEC : MUBUF_Pseudo_Atomics <
614 "buffer_atomic_dec", VGPR_32, i32, atomic_dec_global
615>;
616defm BUFFER_ATOMIC_SWAP_X2 : MUBUF_Pseudo_Atomics <
617 "buffer_atomic_swap_x2", VReg_64, i64, atomic_swap_global
618>;
619defm BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_Pseudo_Atomics <
620 "buffer_atomic_cmpswap_x2", VReg_128, v2i64, null_frag
621>;
622defm BUFFER_ATOMIC_ADD_X2 : MUBUF_Pseudo_Atomics <
623 "buffer_atomic_add_x2", VReg_64, i64, atomic_add_global
624>;
625defm BUFFER_ATOMIC_SUB_X2 : MUBUF_Pseudo_Atomics <
626 "buffer_atomic_sub_x2", VReg_64, i64, atomic_sub_global
627>;
628defm BUFFER_ATOMIC_SMIN_X2 : MUBUF_Pseudo_Atomics <
629 "buffer_atomic_smin_x2", VReg_64, i64, atomic_min_global
630>;
631defm BUFFER_ATOMIC_UMIN_X2 : MUBUF_Pseudo_Atomics <
632 "buffer_atomic_umin_x2", VReg_64, i64, atomic_umin_global
633>;
634defm BUFFER_ATOMIC_SMAX_X2 : MUBUF_Pseudo_Atomics <
635 "buffer_atomic_smax_x2", VReg_64, i64, atomic_max_global
636>;
637defm BUFFER_ATOMIC_UMAX_X2 : MUBUF_Pseudo_Atomics <
638 "buffer_atomic_umax_x2", VReg_64, i64, atomic_umax_global
639>;
640defm BUFFER_ATOMIC_AND_X2 : MUBUF_Pseudo_Atomics <
641 "buffer_atomic_and_x2", VReg_64, i64, atomic_and_global
642>;
643defm BUFFER_ATOMIC_OR_X2 : MUBUF_Pseudo_Atomics <
644 "buffer_atomic_or_x2", VReg_64, i64, atomic_or_global
645>;
646defm BUFFER_ATOMIC_XOR_X2 : MUBUF_Pseudo_Atomics <
647 "buffer_atomic_xor_x2", VReg_64, i64, atomic_xor_global
648>;
649defm BUFFER_ATOMIC_INC_X2 : MUBUF_Pseudo_Atomics <
650 "buffer_atomic_inc_x2", VReg_64, i64, atomic_inc_global
651>;
652defm BUFFER_ATOMIC_DEC_X2 : MUBUF_Pseudo_Atomics <
653 "buffer_atomic_dec_x2", VReg_64, i64, atomic_dec_global
654>;
655
656let SubtargetPredicate = isSI in { // isn't on CI & VI
657/*
658defm BUFFER_ATOMIC_RSUB : MUBUF_Pseudo_Atomics <"buffer_atomic_rsub">;
659defm BUFFER_ATOMIC_FCMPSWAP : MUBUF_Pseudo_Atomics <"buffer_atomic_fcmpswap">;
660defm BUFFER_ATOMIC_FMIN : MUBUF_Pseudo_Atomics <"buffer_atomic_fmin">;
661defm BUFFER_ATOMIC_FMAX : MUBUF_Pseudo_Atomics <"buffer_atomic_fmax">;
662defm BUFFER_ATOMIC_RSUB_X2 : MUBUF_Pseudo_Atomics <"buffer_atomic_rsub_x2">;
663defm BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_Pseudo_Atomics <"buffer_atomic_fcmpswap_x2">;
664defm BUFFER_ATOMIC_FMIN_X2 : MUBUF_Pseudo_Atomics <"buffer_atomic_fmin_x2">;
665defm BUFFER_ATOMIC_FMAX_X2 : MUBUF_Pseudo_Atomics <"buffer_atomic_fmax_x2">;
666*/
667
668def BUFFER_WBINVL1_SC : MUBUF_Invalidate <"buffer_wbinvl1_sc",
669 int_amdgcn_buffer_wbinvl1_sc>;
670}
671
672def BUFFER_WBINVL1 : MUBUF_Invalidate <"buffer_wbinvl1",
673 int_amdgcn_buffer_wbinvl1>;
674
675//===----------------------------------------------------------------------===//
676// MTBUF Instructions
677//===----------------------------------------------------------------------===//
678
679//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0, "tbuffer_load_format_x", []>;
680//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <1, "tbuffer_load_format_xy", []>;
681//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <2, "tbuffer_load_format_xyz", []>;
682def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Pseudo <"tbuffer_load_format_xyzw", VReg_128>;
683def TBUFFER_STORE_FORMAT_X : MTBUF_Store_Pseudo <"tbuffer_store_format_x", VGPR_32>;
684def TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Pseudo <"tbuffer_store_format_xy", VReg_64>;
685def TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Pseudo <"tbuffer_store_format_xyz", VReg_128>;
686def TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Pseudo <"tbuffer_store_format_xyzw", VReg_128>;
687
688} // End let SubtargetPredicate = isGCN
689
690let SubtargetPredicate = isCIVI in {
691
692//===----------------------------------------------------------------------===//
693// Instruction definitions for CI and newer.
694//===----------------------------------------------------------------------===//
695// Remaining instructions:
696// BUFFER_LOAD_DWORDX3
697// BUFFER_STORE_DWORDX3
698
699def BUFFER_WBINVL1_VOL : MUBUF_Invalidate <"buffer_wbinvl1_vol",
700 int_amdgcn_buffer_wbinvl1_vol>;
701
702} // End let SubtargetPredicate = isCIVI
703
704//===----------------------------------------------------------------------===//
705// MUBUF Patterns
706//===----------------------------------------------------------------------===//
707
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000708let Predicates = [isGCN] in {
709
710// int_SI_vs_load_input
711def : Pat<
712 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
713 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $buf_idx_vgpr, $tlst, 0, imm:$attr_offset, 0, 0, 0)
714>;
715
716// Offset in an 32-bit VGPR
717def : Pat <
718 (SIload_constant v4i32:$sbase, i32:$voff),
719 (BUFFER_LOAD_DWORD_OFFEN $voff, $sbase, 0, 0, 0, 0, 0)
720>;
721
722
723//===----------------------------------------------------------------------===//
724// buffer_load/store_format patterns
725//===----------------------------------------------------------------------===//
726
727multiclass MUBUF_LoadIntrinsicPat<SDPatternOperator name, ValueType vt,
728 string opcode> {
729 def : Pat<
730 (vt (name v4i32:$rsrc, 0,
731 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
732 imm:$glc, imm:$slc)),
733 (!cast<MUBUF_Pseudo>(opcode # _OFFSET) $rsrc, $soffset, (as_i16imm $offset),
734 (as_i1imm $glc), (as_i1imm $slc), 0)
735 >;
736
737 def : Pat<
738 (vt (name v4i32:$rsrc, i32:$vindex,
739 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
740 imm:$glc, imm:$slc)),
741 (!cast<MUBUF_Pseudo>(opcode # _IDXEN) $vindex, $rsrc, $soffset, (as_i16imm $offset),
742 (as_i1imm $glc), (as_i1imm $slc), 0)
743 >;
744
745 def : Pat<
746 (vt (name v4i32:$rsrc, 0,
747 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
748 imm:$glc, imm:$slc)),
749 (!cast<MUBUF_Pseudo>(opcode # _OFFEN) $voffset, $rsrc, $soffset, (as_i16imm $offset),
750 (as_i1imm $glc), (as_i1imm $slc), 0)
751 >;
752
753 def : Pat<
754 (vt (name v4i32:$rsrc, i32:$vindex,
755 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
756 imm:$glc, imm:$slc)),
757 (!cast<MUBUF_Pseudo>(opcode # _BOTHEN)
758 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
759 $rsrc, $soffset, (as_i16imm $offset),
760 (as_i1imm $glc), (as_i1imm $slc), 0)
761 >;
762}
763
764defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load_format, f32, "BUFFER_LOAD_FORMAT_X">;
765defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load_format, v2f32, "BUFFER_LOAD_FORMAT_XY">;
766defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load_format, v4f32, "BUFFER_LOAD_FORMAT_XYZW">;
767defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load, f32, "BUFFER_LOAD_DWORD">;
768defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load, v2f32, "BUFFER_LOAD_DWORDX2">;
769defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load, v4f32, "BUFFER_LOAD_DWORDX4">;
770
771multiclass MUBUF_StoreIntrinsicPat<SDPatternOperator name, ValueType vt,
772 string opcode> {
773 def : Pat<
774 (name vt:$vdata, v4i32:$rsrc, 0,
775 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
776 imm:$glc, imm:$slc),
777 (!cast<MUBUF_Pseudo>(opcode # _OFFSET_exact) $vdata, $rsrc, $soffset, (as_i16imm $offset),
778 (as_i1imm $glc), (as_i1imm $slc), 0)
779 >;
780
781 def : Pat<
782 (name vt:$vdata, v4i32:$rsrc, i32:$vindex,
783 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
784 imm:$glc, imm:$slc),
785 (!cast<MUBUF_Pseudo>(opcode # _IDXEN_exact) $vdata, $vindex, $rsrc, $soffset,
786 (as_i16imm $offset), (as_i1imm $glc),
787 (as_i1imm $slc), 0)
788 >;
789
790 def : Pat<
791 (name vt:$vdata, v4i32:$rsrc, 0,
792 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
793 imm:$glc, imm:$slc),
794 (!cast<MUBUF_Pseudo>(opcode # _OFFEN_exact) $vdata, $voffset, $rsrc, $soffset,
795 (as_i16imm $offset), (as_i1imm $glc),
796 (as_i1imm $slc), 0)
797 >;
798
799 def : Pat<
800 (name vt:$vdata, v4i32:$rsrc, i32:$vindex,
801 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
802 imm:$glc, imm:$slc),
803 (!cast<MUBUF_Pseudo>(opcode # _BOTHEN_exact)
804 $vdata,
805 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
806 $rsrc, $soffset, (as_i16imm $offset),
807 (as_i1imm $glc), (as_i1imm $slc), 0)
808 >;
809}
810
811defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store_format, f32, "BUFFER_STORE_FORMAT_X">;
812defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store_format, v2f32, "BUFFER_STORE_FORMAT_XY">;
813defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store_format, v4f32, "BUFFER_STORE_FORMAT_XYZW">;
814defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store, f32, "BUFFER_STORE_DWORD">;
815defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store, v2f32, "BUFFER_STORE_DWORDX2">;
816defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store, v4f32, "BUFFER_STORE_DWORDX4">;
817
818//===----------------------------------------------------------------------===//
819// buffer_atomic patterns
820//===----------------------------------------------------------------------===//
821
822multiclass BufferAtomicPatterns<SDPatternOperator name, string opcode> {
823 def : Pat<
824 (name i32:$vdata_in, v4i32:$rsrc, 0,
825 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
826 imm:$slc),
827 (!cast<MUBUF_Pseudo>(opcode # _RTN_OFFSET) $vdata_in, $rsrc, $soffset,
828 (as_i16imm $offset), (as_i1imm $slc))
829 >;
830
831 def : Pat<
832 (name i32:$vdata_in, v4i32:$rsrc, i32:$vindex,
833 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
834 imm:$slc),
835 (!cast<MUBUF_Pseudo>(opcode # _RTN_IDXEN) $vdata_in, $vindex, $rsrc, $soffset,
836 (as_i16imm $offset), (as_i1imm $slc))
837 >;
838
839 def : Pat<
840 (name i32:$vdata_in, v4i32:$rsrc, 0,
841 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
842 imm:$slc),
843 (!cast<MUBUF_Pseudo>(opcode # _RTN_OFFEN) $vdata_in, $voffset, $rsrc, $soffset,
844 (as_i16imm $offset), (as_i1imm $slc))
845 >;
846
847 def : Pat<
848 (name i32:$vdata_in, v4i32:$rsrc, i32:$vindex,
849 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
850 imm:$slc),
851 (!cast<MUBUF_Pseudo>(opcode # _RTN_BOTHEN)
852 $vdata_in,
853 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
854 $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc))
855 >;
856}
857
858defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_swap, "BUFFER_ATOMIC_SWAP">;
859defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_add, "BUFFER_ATOMIC_ADD">;
860defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_sub, "BUFFER_ATOMIC_SUB">;
861defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_smin, "BUFFER_ATOMIC_SMIN">;
862defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_umin, "BUFFER_ATOMIC_UMIN">;
863defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_smax, "BUFFER_ATOMIC_SMAX">;
864defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_umax, "BUFFER_ATOMIC_UMAX">;
865defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_and, "BUFFER_ATOMIC_AND">;
866defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_or, "BUFFER_ATOMIC_OR">;
867defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_xor, "BUFFER_ATOMIC_XOR">;
868
869def : Pat<
870 (int_amdgcn_buffer_atomic_cmpswap
871 i32:$data, i32:$cmp, v4i32:$rsrc, 0,
872 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
873 imm:$slc),
874 (EXTRACT_SUBREG
875 (BUFFER_ATOMIC_CMPSWAP_RTN_OFFSET
876 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
877 $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
878 sub0)
879>;
880
881def : Pat<
882 (int_amdgcn_buffer_atomic_cmpswap
883 i32:$data, i32:$cmp, v4i32:$rsrc, i32:$vindex,
884 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
885 imm:$slc),
886 (EXTRACT_SUBREG
887 (BUFFER_ATOMIC_CMPSWAP_RTN_IDXEN
888 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
889 $vindex, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
890 sub0)
891>;
892
893def : Pat<
894 (int_amdgcn_buffer_atomic_cmpswap
895 i32:$data, i32:$cmp, v4i32:$rsrc, 0,
896 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
897 imm:$slc),
898 (EXTRACT_SUBREG
899 (BUFFER_ATOMIC_CMPSWAP_RTN_OFFEN
900 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
901 $voffset, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
902 sub0)
903>;
904
905def : Pat<
906 (int_amdgcn_buffer_atomic_cmpswap
907 i32:$data, i32:$cmp, v4i32:$rsrc, i32:$vindex,
908 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
909 imm:$slc),
910 (EXTRACT_SUBREG
911 (BUFFER_ATOMIC_CMPSWAP_RTN_BOTHEN
912 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
913 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
914 $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
915 sub0)
916>;
917
918
919class MUBUFLoad_Pattern <MUBUF_Pseudo Instr_ADDR64, ValueType vt,
920 PatFrag constant_ld> : Pat <
921 (vt (constant_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
922 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))),
923 (Instr_ADDR64 $vaddr, $srsrc, $soffset, $offset, $glc, $slc, $tfe)
924 >;
925
926multiclass MUBUFLoad_Atomic_Pattern <MUBUF_Pseudo Instr_ADDR64, MUBUF_Pseudo Instr_OFFSET,
927 ValueType vt, PatFrag atomic_ld> {
928 def : Pat <
929 (vt (atomic_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
930 i16:$offset, i1:$slc))),
931 (Instr_ADDR64 $vaddr, $srsrc, $soffset, $offset, 1, $slc, 0)
932 >;
933
934 def : Pat <
935 (vt (atomic_ld (MUBUFOffsetNoGLC v4i32:$rsrc, i32:$soffset, i16:$offset))),
936 (Instr_OFFSET $rsrc, $soffset, (as_i16imm $offset), 1, 0, 0)
937 >;
938}
939
940let Predicates = [isSICI] in {
941def : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
942def : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
943def : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
944def : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
945
946defm : MUBUFLoad_Atomic_Pattern <BUFFER_LOAD_DWORD_ADDR64, BUFFER_LOAD_DWORD_OFFSET, i32, mubuf_load_atomic>;
947defm : MUBUFLoad_Atomic_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, BUFFER_LOAD_DWORDX2_OFFSET, i64, mubuf_load_atomic>;
948} // End Predicates = [isSICI]
949
950class MUBUFScratchLoadPat <MUBUF_Pseudo Instr, ValueType vt, PatFrag ld> : Pat <
951 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
952 i32:$soffset, u16imm:$offset))),
953 (Instr $vaddr, $srsrc, $soffset, $offset, 0, 0, 0)
954>;
955
956def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
957def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
958def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
959def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
960def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
961def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
962def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
963
964// BUFFER_LOAD_DWORD*, addr64=0
965multiclass MUBUF_Load_Dword <ValueType vt,
966 MUBUF_Pseudo offset,
967 MUBUF_Pseudo offen,
968 MUBUF_Pseudo idxen,
969 MUBUF_Pseudo bothen> {
970
971 def : Pat <
972 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
973 imm:$offset, 0, 0, imm:$glc, imm:$slc,
974 imm:$tfe)),
975 (offset $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
976 (as_i1imm $slc), (as_i1imm $tfe))
977 >;
978
979 def : Pat <
980 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
981 imm:$offset, 1, 0, imm:$glc, imm:$slc,
982 imm:$tfe)),
983 (offen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
984 (as_i1imm $tfe))
985 >;
986
987 def : Pat <
988 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
989 imm:$offset, 0, 1, imm:$glc, imm:$slc,
990 imm:$tfe)),
991 (idxen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
992 (as_i1imm $slc), (as_i1imm $tfe))
993 >;
994
995 def : Pat <
996 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
997 imm:$offset, 1, 1, imm:$glc, imm:$slc,
998 imm:$tfe)),
999 (bothen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
1000 (as_i1imm $tfe))
1001 >;
1002}
1003
1004defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
1005 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
1006defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
1007 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
1008defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
1009 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
1010
1011multiclass MUBUFStore_Atomic_Pattern <MUBUF_Pseudo Instr_ADDR64, MUBUF_Pseudo Instr_OFFSET,
1012 ValueType vt, PatFrag atomic_st> {
1013 // Store follows atomic op convention so address is forst
1014 def : Pat <
1015 (atomic_st (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
1016 i16:$offset, i1:$slc), vt:$val),
1017 (Instr_ADDR64 $val, $vaddr, $srsrc, $soffset, $offset, 1, $slc, 0)
1018 >;
1019
1020 def : Pat <
1021 (atomic_st (MUBUFOffsetNoGLC v4i32:$rsrc, i32:$soffset, i16:$offset), vt:$val),
1022 (Instr_OFFSET $val, $rsrc, $soffset, (as_i16imm $offset), 1, 0, 0)
1023 >;
1024}
1025let Predicates = [isSICI] in {
1026defm : MUBUFStore_Atomic_Pattern <BUFFER_STORE_DWORD_ADDR64, BUFFER_STORE_DWORD_OFFSET, i32, global_store_atomic>;
1027defm : MUBUFStore_Atomic_Pattern <BUFFER_STORE_DWORDX2_ADDR64, BUFFER_STORE_DWORDX2_OFFSET, i64, global_store_atomic>;
1028} // End Predicates = [isSICI]
1029
1030class MUBUFScratchStorePat <MUBUF_Pseudo Instr, ValueType vt, PatFrag st> : Pat <
1031 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset,
1032 u16imm:$offset)),
1033 (Instr $value, $vaddr, $srsrc, $soffset, $offset, 0, 0, 0)
1034>;
1035
1036def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>;
1037def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>;
1038def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>;
1039def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>;
1040def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>;
1041
1042//===----------------------------------------------------------------------===//
1043// MTBUF Patterns
1044//===----------------------------------------------------------------------===//
1045
1046// TBUFFER_STORE_FORMAT_*, addr64=0
1047class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF_Pseudo opcode> : Pat<
1048 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
1049 i32:$soffset, imm:$inst_offset, imm:$dfmt,
1050 imm:$nfmt, imm:$offen, imm:$idxen,
1051 imm:$glc, imm:$slc, imm:$tfe),
1052 (opcode
1053 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
1054 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
1055 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
1056>;
1057
1058def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
1059def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
1060def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
1061def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
1062
1063} // End let Predicates = [isGCN]
1064
1065//===----------------------------------------------------------------------===//
1066// Target instructions, move to the appropriate target TD file
1067//===----------------------------------------------------------------------===//
1068
1069//===----------------------------------------------------------------------===//
1070// SI
1071//===----------------------------------------------------------------------===//
1072
1073class MUBUF_Real_si <bits<7> op, MUBUF_Pseudo ps> :
1074 MUBUF_Real<op, ps>,
1075 Enc64,
1076 SIMCInstr<ps.PseudoInstr, SIEncodingFamily.SI> {
1077 let AssemblerPredicate=isSICI;
1078 let DecoderNamespace="SICI";
1079
1080 let Inst{11-0} = !if(ps.has_offset, offset, ?);
1081 let Inst{12} = ps.offen;
1082 let Inst{13} = ps.idxen;
1083 let Inst{14} = !if(ps.has_glc, glc, ps.glc_value);
1084 let Inst{15} = ps.addr64;
1085 let Inst{16} = lds;
1086 let Inst{24-18} = op;
1087 let Inst{31-26} = 0x38; //encoding
1088 let Inst{39-32} = !if(ps.has_vaddr, vaddr, ?);
1089 let Inst{47-40} = !if(ps.has_vdata, vdata, ?);
1090 let Inst{52-48} = !if(ps.has_srsrc, srsrc{6-2}, ?);
1091 let Inst{54} = !if(ps.has_slc, slc, ?);
1092 let Inst{55} = !if(ps.has_tfe, tfe, ?);
1093 let Inst{63-56} = !if(ps.has_soffset, soffset, ?);
1094}
1095
1096multiclass MUBUF_Real_AllAddr_si<bits<7> op> {
1097 def _OFFSET_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_OFFSET")>;
1098 def _ADDR64_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_ADDR64")>;
1099 def _OFFEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_OFFEN")>;
1100 def _IDXEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_IDXEN")>;
1101 def _BOTHEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_BOTHEN")>;
1102}
1103
1104multiclass MUBUF_Real_Atomic_si<bits<7> op> : MUBUF_Real_AllAddr_si<op> {
1105 def _RTN_OFFSET_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_RTN_OFFSET")>;
1106 def _RTN_ADDR64_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_RTN_ADDR64")>;
1107 def _RTN_OFFEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_RTN_OFFEN")>;
1108 def _RTN_IDXEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_RTN_IDXEN")>;
1109 def _RTN_BOTHEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_RTN_BOTHEN")>;
1110}
1111
1112defm BUFFER_LOAD_FORMAT_X : MUBUF_Real_AllAddr_si <0x00>;
1113defm BUFFER_LOAD_FORMAT_XY : MUBUF_Real_AllAddr_si <0x01>;
1114defm BUFFER_LOAD_FORMAT_XYZ : MUBUF_Real_AllAddr_si <0x02>;
1115defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Real_AllAddr_si <0x03>;
1116defm BUFFER_STORE_FORMAT_X : MUBUF_Real_AllAddr_si <0x04>;
1117defm BUFFER_STORE_FORMAT_XY : MUBUF_Real_AllAddr_si <0x05>;
1118defm BUFFER_STORE_FORMAT_XYZ : MUBUF_Real_AllAddr_si <0x06>;
1119defm BUFFER_STORE_FORMAT_XYZW : MUBUF_Real_AllAddr_si <0x07>;
1120defm BUFFER_LOAD_UBYTE : MUBUF_Real_AllAddr_si <0x08>;
1121defm BUFFER_LOAD_SBYTE : MUBUF_Real_AllAddr_si <0x09>;
1122defm BUFFER_LOAD_USHORT : MUBUF_Real_AllAddr_si <0x0a>;
1123defm BUFFER_LOAD_SSHORT : MUBUF_Real_AllAddr_si <0x0b>;
1124defm BUFFER_LOAD_DWORD : MUBUF_Real_AllAddr_si <0x0c>;
1125defm BUFFER_LOAD_DWORDX2 : MUBUF_Real_AllAddr_si <0x0d>;
1126defm BUFFER_LOAD_DWORDX4 : MUBUF_Real_AllAddr_si <0x0e>;
Artem Tamazov73f1ab22016-10-07 15:53:16 +00001127defm BUFFER_LOAD_DWORDX3 : MUBUF_Real_AllAddr_si <0x0f>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001128defm BUFFER_STORE_BYTE : MUBUF_Real_AllAddr_si <0x18>;
1129defm BUFFER_STORE_SHORT : MUBUF_Real_AllAddr_si <0x1a>;
1130defm BUFFER_STORE_DWORD : MUBUF_Real_AllAddr_si <0x1c>;
1131defm BUFFER_STORE_DWORDX2 : MUBUF_Real_AllAddr_si <0x1d>;
1132defm BUFFER_STORE_DWORDX4 : MUBUF_Real_AllAddr_si <0x1e>;
Artem Tamazov73f1ab22016-10-07 15:53:16 +00001133defm BUFFER_STORE_DWORDX3 : MUBUF_Real_AllAddr_si <0x1f>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001134
1135defm BUFFER_ATOMIC_SWAP : MUBUF_Real_Atomic_si <0x30>;
1136defm BUFFER_ATOMIC_CMPSWAP : MUBUF_Real_Atomic_si <0x31>;
1137defm BUFFER_ATOMIC_ADD : MUBUF_Real_Atomic_si <0x32>;
1138defm BUFFER_ATOMIC_SUB : MUBUF_Real_Atomic_si <0x33>;
1139//defm BUFFER_ATOMIC_RSUB : MUBUF_Real_Atomic_si <0x34>; // isn't on CI & VI
1140defm BUFFER_ATOMIC_SMIN : MUBUF_Real_Atomic_si <0x35>;
1141defm BUFFER_ATOMIC_UMIN : MUBUF_Real_Atomic_si <0x36>;
1142defm BUFFER_ATOMIC_SMAX : MUBUF_Real_Atomic_si <0x37>;
1143defm BUFFER_ATOMIC_UMAX : MUBUF_Real_Atomic_si <0x38>;
1144defm BUFFER_ATOMIC_AND : MUBUF_Real_Atomic_si <0x39>;
1145defm BUFFER_ATOMIC_OR : MUBUF_Real_Atomic_si <0x3a>;
1146defm BUFFER_ATOMIC_XOR : MUBUF_Real_Atomic_si <0x3b>;
1147defm BUFFER_ATOMIC_INC : MUBUF_Real_Atomic_si <0x3c>;
1148defm BUFFER_ATOMIC_DEC : MUBUF_Real_Atomic_si <0x3d>;
1149
1150//defm BUFFER_ATOMIC_FCMPSWAP : MUBUF_Real_Atomic_si <0x3e>; // isn't on VI
1151//defm BUFFER_ATOMIC_FMIN : MUBUF_Real_Atomic_si <0x3f>; // isn't on VI
1152//defm BUFFER_ATOMIC_FMAX : MUBUF_Real_Atomic_si <0x40>; // isn't on VI
1153defm BUFFER_ATOMIC_SWAP_X2 : MUBUF_Real_Atomic_si <0x50>;
1154defm BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_Real_Atomic_si <0x51>;
1155defm BUFFER_ATOMIC_ADD_X2 : MUBUF_Real_Atomic_si <0x52>;
1156defm BUFFER_ATOMIC_SUB_X2 : MUBUF_Real_Atomic_si <0x53>;
1157//defm BUFFER_ATOMIC_RSUB_X2 : MUBUF_Real_Atomic_si <0x54>; // isn't on CI & VI
1158defm BUFFER_ATOMIC_SMIN_X2 : MUBUF_Real_Atomic_si <0x55>;
1159defm BUFFER_ATOMIC_UMIN_X2 : MUBUF_Real_Atomic_si <0x56>;
1160defm BUFFER_ATOMIC_SMAX_X2 : MUBUF_Real_Atomic_si <0x57>;
1161defm BUFFER_ATOMIC_UMAX_X2 : MUBUF_Real_Atomic_si <0x58>;
1162defm BUFFER_ATOMIC_AND_X2 : MUBUF_Real_Atomic_si <0x59>;
1163defm BUFFER_ATOMIC_OR_X2 : MUBUF_Real_Atomic_si <0x5a>;
1164defm BUFFER_ATOMIC_XOR_X2 : MUBUF_Real_Atomic_si <0x5b>;
1165defm BUFFER_ATOMIC_INC_X2 : MUBUF_Real_Atomic_si <0x5c>;
1166defm BUFFER_ATOMIC_DEC_X2 : MUBUF_Real_Atomic_si <0x5d>;
Tom Stellardb133fbb2016-10-27 23:05:31 +00001167// FIXME: Need to handle hazard for BUFFER_ATOMIC_FCMPSWAP_X2 on CI.
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001168//defm BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_Real_Atomic_si <0x5e">; // isn't on VI
1169//defm BUFFER_ATOMIC_FMIN_X2 : MUBUF_Real_Atomic_si <0x5f>; // isn't on VI
1170//defm BUFFER_ATOMIC_FMAX_X2 : MUBUF_Real_Atomic_si <0x60>; // isn't on VI
1171
1172def BUFFER_WBINVL1_SC_si : MUBUF_Real_si <0x70, BUFFER_WBINVL1_SC>;
1173def BUFFER_WBINVL1_si : MUBUF_Real_si <0x71, BUFFER_WBINVL1>;
1174
1175class MTBUF_Real_si <bits<3> op, MTBUF_Pseudo ps> :
Valery Pykhtinfbf2d932016-09-23 21:21:21 +00001176 MTBUF_Real<ps>,
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001177 SIMCInstr<ps.PseudoInstr, SIEncodingFamily.SI> {
1178 let AssemblerPredicate=isSICI;
1179 let DecoderNamespace="SICI";
Valery Pykhtinfbf2d932016-09-23 21:21:21 +00001180
1181 bits<1> addr64;
1182 let Inst{15} = addr64;
1183 let Inst{18-16} = op;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001184}
1185
1186def TBUFFER_LOAD_FORMAT_XYZW_si : MTBUF_Real_si <3, TBUFFER_LOAD_FORMAT_XYZW>;
1187def TBUFFER_STORE_FORMAT_X_si : MTBUF_Real_si <4, TBUFFER_STORE_FORMAT_X>;
1188def TBUFFER_STORE_FORMAT_XY_si : MTBUF_Real_si <5, TBUFFER_STORE_FORMAT_XY>;
1189def TBUFFER_STORE_FORMAT_XYZ_si : MTBUF_Real_si <6, TBUFFER_STORE_FORMAT_XYZ>;
1190def TBUFFER_STORE_FORMAT_XYZW_si : MTBUF_Real_si <7, TBUFFER_STORE_FORMAT_XYZW>;
1191
1192
1193//===----------------------------------------------------------------------===//
1194// CI
1195//===----------------------------------------------------------------------===//
1196
1197class MUBUF_Real_ci <bits<7> op, MUBUF_Pseudo ps> :
1198 MUBUF_Real_si<op, ps> {
1199 let AssemblerPredicate=isCIOnly;
1200 let DecoderNamespace="CI";
1201}
1202
1203def BUFFER_WBINVL1_VOL_ci : MUBUF_Real_ci <0x70, BUFFER_WBINVL1_VOL>;
1204
1205
1206//===----------------------------------------------------------------------===//
1207// VI
1208//===----------------------------------------------------------------------===//
1209
1210class MUBUF_Real_vi <bits<7> op, MUBUF_Pseudo ps> :
1211 MUBUF_Real<op, ps>,
1212 Enc64,
1213 SIMCInstr<ps.PseudoInstr, SIEncodingFamily.VI> {
1214 let AssemblerPredicate=isVI;
1215 let DecoderNamespace="VI";
1216
1217 let Inst{11-0} = !if(ps.has_offset, offset, ?);
1218 let Inst{12} = ps.offen;
1219 let Inst{13} = ps.idxen;
1220 let Inst{14} = !if(ps.has_glc, glc, ps.glc_value);
1221 let Inst{16} = lds;
1222 let Inst{17} = !if(ps.has_slc, slc, ?);
1223 let Inst{24-18} = op;
1224 let Inst{31-26} = 0x38; //encoding
1225 let Inst{39-32} = !if(ps.has_vaddr, vaddr, ?);
1226 let Inst{47-40} = !if(ps.has_vdata, vdata, ?);
1227 let Inst{52-48} = !if(ps.has_srsrc, srsrc{6-2}, ?);
1228 let Inst{55} = !if(ps.has_tfe, tfe, ?);
1229 let Inst{63-56} = !if(ps.has_soffset, soffset, ?);
1230}
1231
1232multiclass MUBUF_Real_AllAddr_vi<bits<7> op> {
1233 def _OFFSET_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_OFFSET")>;
1234 def _OFFEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_OFFEN")>;
1235 def _IDXEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_IDXEN")>;
1236 def _BOTHEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_BOTHEN")>;
1237}
1238
1239multiclass MUBUF_Real_Atomic_vi<bits<7> op> :
1240 MUBUF_Real_AllAddr_vi<op> {
1241 def _RTN_OFFSET_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_RTN_OFFSET")>;
1242 def _RTN_OFFEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_RTN_OFFEN")>;
1243 def _RTN_IDXEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_RTN_IDXEN")>;
1244 def _RTN_BOTHEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_RTN_BOTHEN")>;
1245}
1246
1247defm BUFFER_LOAD_FORMAT_X : MUBUF_Real_AllAddr_vi <0x00>;
1248defm BUFFER_LOAD_FORMAT_XY : MUBUF_Real_AllAddr_vi <0x01>;
1249defm BUFFER_LOAD_FORMAT_XYZ : MUBUF_Real_AllAddr_vi <0x02>;
1250defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Real_AllAddr_vi <0x03>;
1251defm BUFFER_STORE_FORMAT_X : MUBUF_Real_AllAddr_vi <0x04>;
1252defm BUFFER_STORE_FORMAT_XY : MUBUF_Real_AllAddr_vi <0x05>;
1253defm BUFFER_STORE_FORMAT_XYZ : MUBUF_Real_AllAddr_vi <0x06>;
1254defm BUFFER_STORE_FORMAT_XYZW : MUBUF_Real_AllAddr_vi <0x07>;
1255defm BUFFER_LOAD_UBYTE : MUBUF_Real_AllAddr_vi <0x10>;
1256defm BUFFER_LOAD_SBYTE : MUBUF_Real_AllAddr_vi <0x11>;
1257defm BUFFER_LOAD_USHORT : MUBUF_Real_AllAddr_vi <0x12>;
1258defm BUFFER_LOAD_SSHORT : MUBUF_Real_AllAddr_vi <0x13>;
1259defm BUFFER_LOAD_DWORD : MUBUF_Real_AllAddr_vi <0x14>;
1260defm BUFFER_LOAD_DWORDX2 : MUBUF_Real_AllAddr_vi <0x15>;
Artem Tamazov73f1ab22016-10-07 15:53:16 +00001261defm BUFFER_LOAD_DWORDX3 : MUBUF_Real_AllAddr_vi <0x16>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001262defm BUFFER_LOAD_DWORDX4 : MUBUF_Real_AllAddr_vi <0x17>;
1263defm BUFFER_STORE_BYTE : MUBUF_Real_AllAddr_vi <0x18>;
1264defm BUFFER_STORE_SHORT : MUBUF_Real_AllAddr_vi <0x1a>;
1265defm BUFFER_STORE_DWORD : MUBUF_Real_AllAddr_vi <0x1c>;
1266defm BUFFER_STORE_DWORDX2 : MUBUF_Real_AllAddr_vi <0x1d>;
Artem Tamazov73f1ab22016-10-07 15:53:16 +00001267defm BUFFER_STORE_DWORDX3 : MUBUF_Real_AllAddr_vi <0x1e>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001268defm BUFFER_STORE_DWORDX4 : MUBUF_Real_AllAddr_vi <0x1f>;
1269
1270defm BUFFER_ATOMIC_SWAP : MUBUF_Real_Atomic_vi <0x40>;
1271defm BUFFER_ATOMIC_CMPSWAP : MUBUF_Real_Atomic_vi <0x41>;
1272defm BUFFER_ATOMIC_ADD : MUBUF_Real_Atomic_vi <0x42>;
1273defm BUFFER_ATOMIC_SUB : MUBUF_Real_Atomic_vi <0x43>;
1274defm BUFFER_ATOMIC_SMIN : MUBUF_Real_Atomic_vi <0x44>;
1275defm BUFFER_ATOMIC_UMIN : MUBUF_Real_Atomic_vi <0x45>;
1276defm BUFFER_ATOMIC_SMAX : MUBUF_Real_Atomic_vi <0x46>;
1277defm BUFFER_ATOMIC_UMAX : MUBUF_Real_Atomic_vi <0x47>;
1278defm BUFFER_ATOMIC_AND : MUBUF_Real_Atomic_vi <0x48>;
1279defm BUFFER_ATOMIC_OR : MUBUF_Real_Atomic_vi <0x49>;
1280defm BUFFER_ATOMIC_XOR : MUBUF_Real_Atomic_vi <0x4a>;
1281defm BUFFER_ATOMIC_INC : MUBUF_Real_Atomic_vi <0x4b>;
1282defm BUFFER_ATOMIC_DEC : MUBUF_Real_Atomic_vi <0x4c>;
1283
1284defm BUFFER_ATOMIC_SWAP_X2 : MUBUF_Real_Atomic_vi <0x60>;
1285defm BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_Real_Atomic_vi <0x61>;
1286defm BUFFER_ATOMIC_ADD_X2 : MUBUF_Real_Atomic_vi <0x62>;
1287defm BUFFER_ATOMIC_SUB_X2 : MUBUF_Real_Atomic_vi <0x63>;
1288defm BUFFER_ATOMIC_SMIN_X2 : MUBUF_Real_Atomic_vi <0x64>;
1289defm BUFFER_ATOMIC_UMIN_X2 : MUBUF_Real_Atomic_vi <0x65>;
1290defm BUFFER_ATOMIC_SMAX_X2 : MUBUF_Real_Atomic_vi <0x66>;
1291defm BUFFER_ATOMIC_UMAX_X2 : MUBUF_Real_Atomic_vi <0x67>;
1292defm BUFFER_ATOMIC_AND_X2 : MUBUF_Real_Atomic_vi <0x68>;
1293defm BUFFER_ATOMIC_OR_X2 : MUBUF_Real_Atomic_vi <0x69>;
1294defm BUFFER_ATOMIC_XOR_X2 : MUBUF_Real_Atomic_vi <0x6a>;
1295defm BUFFER_ATOMIC_INC_X2 : MUBUF_Real_Atomic_vi <0x6b>;
1296defm BUFFER_ATOMIC_DEC_X2 : MUBUF_Real_Atomic_vi <0x6c>;
1297
1298def BUFFER_WBINVL1_vi : MUBUF_Real_vi <0x3e, BUFFER_WBINVL1>;
1299def BUFFER_WBINVL1_VOL_vi : MUBUF_Real_vi <0x3f, BUFFER_WBINVL1_VOL>;
1300
Valery Pykhtinfbf2d932016-09-23 21:21:21 +00001301class MTBUF_Real_vi <bits<4> op, MTBUF_Pseudo ps> :
1302 MTBUF_Real<ps>,
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001303 SIMCInstr<ps.PseudoInstr, SIEncodingFamily.VI> {
1304 let AssemblerPredicate=isVI;
1305 let DecoderNamespace="VI";
Valery Pykhtinfbf2d932016-09-23 21:21:21 +00001306
1307 let Inst{18-15} = op;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001308}
1309
1310def TBUFFER_LOAD_FORMAT_XYZW_vi : MTBUF_Real_vi <3, TBUFFER_LOAD_FORMAT_XYZW>;
1311def TBUFFER_STORE_FORMAT_X_vi : MTBUF_Real_vi <4, TBUFFER_STORE_FORMAT_X>;
1312def TBUFFER_STORE_FORMAT_XY_vi : MTBUF_Real_vi <5, TBUFFER_STORE_FORMAT_XY>;
1313def TBUFFER_STORE_FORMAT_XYZ_vi : MTBUF_Real_vi <6, TBUFFER_STORE_FORMAT_XYZ>;
1314def TBUFFER_STORE_FORMAT_XYZW_vi : MTBUF_Real_vi <7, TBUFFER_STORE_FORMAT_XYZW>;
1315