blob: 65c62b16719434bae0049fbf3481494605218df8 [file] [log] [blame]
Eugene Zelenko618c5552017-09-13 21:15:20 +00001//===- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map -----------------===//
Alkis Evlogimenosc794a902004-02-23 23:08:11 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosc794a902004-02-23 23:08:11 +00007//
8//===----------------------------------------------------------------------===//
9//
Chris Lattnere2b77d52004-09-30 01:54:45 +000010// This file implements the VirtRegMap class.
11//
Dan Gohman4a618822010-02-10 16:03:48 +000012// It also contains implementations of the Spiller interface, which, given a
Chris Lattnere2b77d52004-09-30 01:54:45 +000013// virtual register map and a machine function, eliminates all virtual
14// references by replacing them with physical register references - adding spill
Alkis Evlogimenos1dd872c2004-02-24 08:58:30 +000015// code as necessary.
Alkis Evlogimenosc794a902004-02-23 23:08:11 +000016//
17//===----------------------------------------------------------------------===//
18
Jakob Stoklund Olesen26c9d702012-11-28 19:13:06 +000019#include "llvm/CodeGen/VirtRegMap.h"
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +000020#include "LiveDebugVariables.h"
Eugene Zelenko618c5552017-09-13 21:15:20 +000021#include "llvm/ADT/SmallVector.h"
Chandler Carruth442f7842014-03-04 10:07:28 +000022#include "llvm/ADT/Statistic.h"
Eugene Zelenko618c5552017-09-13 21:15:20 +000023#include "llvm/CodeGen/LiveInterval.h"
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +000024#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Evan Chengb53825b2012-09-21 20:04:28 +000025#include "llvm/CodeGen/LiveStackAnalysis.h"
Eugene Zelenko618c5552017-09-13 21:15:20 +000026#include "llvm/CodeGen/MachineBasicBlock.h"
Alkis Evlogimenosc794a902004-02-23 23:08:11 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattnere2b77d52004-09-30 01:54:45 +000028#include "llvm/CodeGen/MachineFunction.h"
Eugene Zelenko618c5552017-09-13 21:15:20 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
31#include "llvm/CodeGen/MachineOperand.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Eugene Zelenko618c5552017-09-13 21:15:20 +000033#include "llvm/CodeGen/SlotIndexes.h"
34#include "llvm/MC/LaneBitmask.h"
35#include "llvm/Pass.h"
Chris Lattner3d27be12006-08-27 12:54:02 +000036#include "llvm/Support/Compiler.h"
Evan Chenga1968b02009-02-11 08:24:21 +000037#include "llvm/Support/Debug.h"
Daniel Dunbar796e43e2009-07-24 10:36:58 +000038#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000039#include "llvm/Target/TargetInstrInfo.h"
Eugene Zelenko618c5552017-09-13 21:15:20 +000040#include "llvm/Target/TargetOpcodes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000041#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000042#include "llvm/Target/TargetSubtargetInfo.h"
Eugene Zelenko618c5552017-09-13 21:15:20 +000043#include <cassert>
44#include <iterator>
45#include <utility>
46
Alkis Evlogimenosc794a902004-02-23 23:08:11 +000047using namespace llvm;
48
Chandler Carruth1b9dde02014-04-22 02:02:50 +000049#define DEBUG_TYPE "regalloc"
50
Jakob Stoklund Olesen53e2e482011-09-15 18:31:13 +000051STATISTIC(NumSpillSlots, "Number of spill slots allocated");
52STATISTIC(NumIdCopies, "Number of identity moves eliminated after rewriting");
Dan Gohmand78c4002008-05-13 00:00:25 +000053
Chris Lattnere2b77d52004-09-30 01:54:45 +000054//===----------------------------------------------------------------------===//
55// VirtRegMap implementation
56//===----------------------------------------------------------------------===//
57
Owen Andersond37ddf52009-03-13 05:55:11 +000058char VirtRegMap::ID = 0;
59
Owen Andersondf7a4f22010-10-07 22:25:06 +000060INITIALIZE_PASS(VirtRegMap, "virtregmap", "Virtual Register Map", false, false)
Owen Andersond37ddf52009-03-13 05:55:11 +000061
62bool VirtRegMap::runOnMachineFunction(MachineFunction &mf) {
Evan Cheng085caf12009-06-14 20:22:55 +000063 MRI = &mf.getRegInfo();
Eric Christopherfc6de422014-08-05 02:39:49 +000064 TII = mf.getSubtarget().getInstrInfo();
65 TRI = mf.getSubtarget().getRegisterInfo();
Owen Andersond37ddf52009-03-13 05:55:11 +000066 MF = &mf;
Lang Hames05fb9632009-11-03 23:52:08 +000067
Owen Andersond37ddf52009-03-13 05:55:11 +000068 Virt2PhysMap.clear();
69 Virt2StackSlotMap.clear();
Owen Andersond37ddf52009-03-13 05:55:11 +000070 Virt2SplitMap.clear();
Evan Cheng3f778052009-05-04 03:30:11 +000071
Chris Lattner13a5dcd2006-09-05 02:12:02 +000072 grow();
Owen Andersond37ddf52009-03-13 05:55:11 +000073 return false;
Chris Lattner13a5dcd2006-09-05 02:12:02 +000074}
75
Chris Lattnere2b77d52004-09-30 01:54:45 +000076void VirtRegMap::grow() {
Jakob Stoklund Olesend82ac372011-01-09 21:58:20 +000077 unsigned NumRegs = MF->getRegInfo().getNumVirtRegs();
78 Virt2PhysMap.resize(NumRegs);
79 Virt2StackSlotMap.resize(NumRegs);
Jakob Stoklund Olesend82ac372011-01-09 21:58:20 +000080 Virt2SplitMap.resize(NumRegs);
Alkis Evlogimenosc794a902004-02-23 23:08:11 +000081}
82
Matthias Braun1ee25e02017-06-08 21:30:54 +000083void VirtRegMap::assignVirt2Phys(unsigned virtReg, MCPhysReg physReg) {
84 assert(TargetRegisterInfo::isVirtualRegister(virtReg) &&
85 TargetRegisterInfo::isPhysicalRegister(physReg));
86 assert(Virt2PhysMap[virtReg] == NO_PHYS_REG &&
87 "attempt to assign physical register to already mapped "
88 "virtual register");
89 assert(!getRegInfo().isReserved(physReg) &&
90 "Attempt to map virtReg to a reserved physReg");
91 Virt2PhysMap[virtReg] = physReg;
92}
93
Jakob Stoklund Olesen39aed732010-11-16 00:41:01 +000094unsigned VirtRegMap::createSpillSlot(const TargetRegisterClass *RC) {
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +000095 unsigned Size = TRI->getSpillSize(*RC);
96 unsigned Align = TRI->getSpillAlignment(*RC);
97 int SS = MF->getFrameInfo().CreateSpillStackObject(Size, Align);
Jakob Stoklund Olesen53e2e482011-09-15 18:31:13 +000098 ++NumSpillSlots;
Jakob Stoklund Olesen39aed732010-11-16 00:41:01 +000099 return SS;
100}
101
Jakob Stoklund Olesen1dd82dd2012-12-04 00:30:22 +0000102bool VirtRegMap::hasPreferredPhys(unsigned VirtReg) {
103 unsigned Hint = MRI->getSimpleHint(VirtReg);
104 if (!Hint)
Matt Arsenault50451d42016-06-02 18:37:21 +0000105 return false;
Jakob Stoklund Olesen1dd82dd2012-12-04 00:30:22 +0000106 if (TargetRegisterInfo::isVirtualRegister(Hint))
107 Hint = getPhys(Hint);
108 return getPhys(VirtReg) == Hint;
109}
110
Jakob Stoklund Olesen74052b02012-12-03 23:23:50 +0000111bool VirtRegMap::hasKnownPreference(unsigned VirtReg) {
112 std::pair<unsigned, unsigned> Hint = MRI->getRegAllocationHint(VirtReg);
113 if (TargetRegisterInfo::isPhysicalRegister(Hint.second))
114 return true;
115 if (TargetRegisterInfo::isVirtualRegister(Hint.second))
116 return hasPhys(Hint.second);
117 return false;
118}
119
Chris Lattnere2b77d52004-09-30 01:54:45 +0000120int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) {
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000121 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner39fef8d2004-09-30 02:15:18 +0000122 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattnere2b77d52004-09-30 01:54:45 +0000123 "attempt to assign stack slot to already spilled register");
Owen Andersond37ddf52009-03-13 05:55:11 +0000124 const TargetRegisterClass* RC = MF->getRegInfo().getRegClass(virtReg);
Jakob Stoklund Olesen39aed732010-11-16 00:41:01 +0000125 return Virt2StackSlotMap[virtReg] = createSpillSlot(RC);
Chris Lattnere2b77d52004-09-30 01:54:45 +0000126}
127
Evan Cheng6d563682008-02-27 03:04:06 +0000128void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int SS) {
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000129 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner39fef8d2004-09-30 02:15:18 +0000130 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattnere2b77d52004-09-30 01:54:45 +0000131 "attempt to assign stack slot to already spilled register");
Evan Cheng6d563682008-02-27 03:04:06 +0000132 assert((SS >= 0 ||
Matthias Braun941a7052016-07-28 18:40:00 +0000133 (SS >= MF->getFrameInfo().getObjectIndexBegin())) &&
Evan Cheng8be98c12007-04-04 07:40:01 +0000134 "illegal fixed frame index");
Evan Cheng6d563682008-02-27 03:04:06 +0000135 Virt2StackSlotMap[virtReg] = SS;
Alkis Evlogimenosfd735bc2004-05-29 20:38:05 +0000136}
137
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000138void VirtRegMap::print(raw_ostream &OS, const Module*) const {
139 OS << "********** REGISTER MAP **********\n";
140 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
141 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
142 if (Virt2PhysMap[Reg] != (unsigned)VirtRegMap::NO_PHYS_REG) {
143 OS << '[' << PrintReg(Reg, TRI) << " -> "
144 << PrintReg(Virt2PhysMap[Reg], TRI) << "] "
Craig Toppercf0444b2014-11-17 05:50:14 +0000145 << TRI->getRegClassName(MRI->getRegClass(Reg)) << "\n";
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000146 }
147 }
148
149 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
150 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
151 if (Virt2StackSlotMap[Reg] != VirtRegMap::NO_STACK_SLOT) {
152 OS << '[' << PrintReg(Reg, TRI) << " -> fi#" << Virt2StackSlotMap[Reg]
Craig Toppercf0444b2014-11-17 05:50:14 +0000153 << "] " << TRI->getRegClassName(MRI->getRegClass(Reg)) << "\n";
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000154 }
155 }
156 OS << '\n';
157}
158
Manman Ren19f49ac2012-09-11 22:23:19 +0000159#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Yaron Kereneb2a2542016-01-29 20:50:44 +0000160LLVM_DUMP_METHOD void VirtRegMap::dump() const {
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000161 print(dbgs());
162}
Manman Ren742534c2012-09-06 19:06:06 +0000163#endif
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000164
165//===----------------------------------------------------------------------===//
166// VirtRegRewriter
167//===----------------------------------------------------------------------===//
168//
169// The VirtRegRewriter is the last of the register allocator passes.
170// It rewrites virtual registers to physical registers as specified in the
171// VirtRegMap analysis. It also updates live-in information on basic blocks
172// according to LiveIntervals.
173//
174namespace {
Eugene Zelenko618c5552017-09-13 21:15:20 +0000175
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000176class VirtRegRewriter : public MachineFunctionPass {
177 MachineFunction *MF;
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000178 const TargetRegisterInfo *TRI;
179 const TargetInstrInfo *TII;
180 MachineRegisterInfo *MRI;
181 SlotIndexes *Indexes;
182 LiveIntervals *LIS;
183 VirtRegMap *VRM;
184
185 void rewrite();
186 void addMBBLiveIns();
Matthias Braunca4e8422015-06-16 18:22:28 +0000187 bool readsUndefSubreg(const MachineOperand &MO) const;
Matthias Brauncc580052015-09-09 18:07:54 +0000188 void addLiveInsForSubRanges(const LiveInterval &LI, unsigned PhysReg) const;
Matthias Braun152e7c82016-07-09 00:19:07 +0000189 void handleIdentityCopy(MachineInstr &MI) const;
Matthias Braunf0b68d32017-03-17 00:41:39 +0000190 void expandCopyBundle(MachineInstr &MI) const;
Quentin Colombet647b4822017-08-16 00:17:05 +0000191 bool subRegLiveThrough(const MachineInstr &MI, unsigned SuperPhysReg) const;
Matthias Brauncc580052015-09-09 18:07:54 +0000192
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000193public:
194 static char ID;
Eugene Zelenko618c5552017-09-13 21:15:20 +0000195
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000196 VirtRegRewriter() : MachineFunctionPass(ID) {}
197
Craig Topper4584cd52014-03-07 09:26:03 +0000198 void getAnalysisUsage(AnalysisUsage &AU) const override;
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000199
Craig Topper4584cd52014-03-07 09:26:03 +0000200 bool runOnMachineFunction(MachineFunction&) override;
Eugene Zelenko618c5552017-09-13 21:15:20 +0000201
Derek Schuff42666ee2016-03-29 17:40:22 +0000202 MachineFunctionProperties getSetProperties() const override {
203 return MachineFunctionProperties().set(
Matthias Braun1eb47362016-08-25 01:27:13 +0000204 MachineFunctionProperties::Property::NoVRegs);
Derek Schuff42666ee2016-03-29 17:40:22 +0000205 }
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000206};
Eugene Zelenko618c5552017-09-13 21:15:20 +0000207
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000208} // end anonymous namespace
209
Eugene Zelenko618c5552017-09-13 21:15:20 +0000210char VirtRegRewriter::ID = 0;
211
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000212char &llvm::VirtRegRewriterID = VirtRegRewriter::ID;
213
214INITIALIZE_PASS_BEGIN(VirtRegRewriter, "virtregrewriter",
215 "Virtual Register Rewriter", false, false)
216INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
217INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
218INITIALIZE_PASS_DEPENDENCY(LiveDebugVariables)
Evan Chengb53825b2012-09-21 20:04:28 +0000219INITIALIZE_PASS_DEPENDENCY(LiveStacks)
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000220INITIALIZE_PASS_DEPENDENCY(VirtRegMap)
221INITIALIZE_PASS_END(VirtRegRewriter, "virtregrewriter",
222 "Virtual Register Rewriter", false, false)
223
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000224void VirtRegRewriter::getAnalysisUsage(AnalysisUsage &AU) const {
225 AU.setPreservesCFG();
226 AU.addRequired<LiveIntervals>();
227 AU.addRequired<SlotIndexes>();
228 AU.addPreserved<SlotIndexes>();
229 AU.addRequired<LiveDebugVariables>();
Evan Chengb53825b2012-09-21 20:04:28 +0000230 AU.addRequired<LiveStacks>();
231 AU.addPreserved<LiveStacks>();
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000232 AU.addRequired<VirtRegMap>();
233 MachineFunctionPass::getAnalysisUsage(AU);
234}
235
236bool VirtRegRewriter::runOnMachineFunction(MachineFunction &fn) {
237 MF = &fn;
Eric Christopher1c5fce02014-10-13 21:57:44 +0000238 TRI = MF->getSubtarget().getRegisterInfo();
239 TII = MF->getSubtarget().getInstrInfo();
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000240 MRI = &MF->getRegInfo();
241 Indexes = &getAnalysis<SlotIndexes>();
242 LIS = &getAnalysis<LiveIntervals>();
243 VRM = &getAnalysis<VirtRegMap>();
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000244 DEBUG(dbgs() << "********** REWRITE VIRTUAL REGISTERS **********\n"
245 << "********** Function: "
Craig Toppera538d832012-08-22 06:07:19 +0000246 << MF->getName() << '\n');
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000247 DEBUG(VRM->dump());
248
249 // Add kill flags while we still have virtual registers.
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000250 LIS->addKillFlags(VRM);
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000251
Jakob Stoklund Olesenbe336292012-06-09 00:14:47 +0000252 // Live-in lists on basic blocks are required for physregs.
253 addMBBLiveIns();
254
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000255 // Rewrite virtual registers.
256 rewrite();
257
258 // Write out new DBG_VALUE instructions.
259 getAnalysis<LiveDebugVariables>().emitDebugValues(VRM);
260
261 // All machine operands and other references to virtual registers have been
262 // replaced. Remove the virtual registers and release all the transient data.
263 VRM->clearAllVirt();
264 MRI->clearVirtRegs();
265 return true;
266}
267
Matthias Brauncc580052015-09-09 18:07:54 +0000268void VirtRegRewriter::addLiveInsForSubRanges(const LiveInterval &LI,
269 unsigned PhysReg) const {
270 assert(!LI.empty());
271 assert(LI.hasSubRanges());
272
Eugene Zelenko618c5552017-09-13 21:15:20 +0000273 using SubRangeIteratorPair =
274 std::pair<const LiveInterval::SubRange *, LiveInterval::const_iterator>;
275
Matthias Brauncc580052015-09-09 18:07:54 +0000276 SmallVector<SubRangeIteratorPair, 4> SubRanges;
277 SlotIndex First;
278 SlotIndex Last;
279 for (const LiveInterval::SubRange &SR : LI.subranges()) {
280 SubRanges.push_back(std::make_pair(&SR, SR.begin()));
281 if (!First.isValid() || SR.segments.front().start < First)
282 First = SR.segments.front().start;
283 if (!Last.isValid() || SR.segments.back().end > Last)
284 Last = SR.segments.back().end;
285 }
286
287 // Check all mbb start positions between First and Last while
288 // simulatenously advancing an iterator for each subrange.
289 for (SlotIndexes::MBBIndexIterator MBBI = Indexes->findMBBIndex(First);
290 MBBI != Indexes->MBBIndexEnd() && MBBI->first <= Last; ++MBBI) {
291 SlotIndex MBBBegin = MBBI->first;
292 // Advance all subrange iterators so that their end position is just
293 // behind MBBBegin (or the iterator is at the end).
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +0000294 LaneBitmask LaneMask;
Matthias Brauncc580052015-09-09 18:07:54 +0000295 for (auto &RangeIterPair : SubRanges) {
296 const LiveInterval::SubRange *SR = RangeIterPair.first;
297 LiveInterval::const_iterator &SRI = RangeIterPair.second;
298 while (SRI != SR->end() && SRI->end <= MBBBegin)
299 ++SRI;
300 if (SRI == SR->end())
301 continue;
302 if (SRI->start <= MBBBegin)
303 LaneMask |= SR->LaneMask;
304 }
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +0000305 if (LaneMask.none())
Matthias Brauncc580052015-09-09 18:07:54 +0000306 continue;
307 MachineBasicBlock *MBB = MBBI->second;
Matthias Braund9da1622015-09-09 18:08:03 +0000308 MBB->addLiveIn(PhysReg, LaneMask);
Matthias Brauncc580052015-09-09 18:07:54 +0000309 }
310}
311
Jakob Stoklund Olesenbe336292012-06-09 00:14:47 +0000312// Compute MBB live-in lists from virtual register live ranges and their
313// assignments.
314void VirtRegRewriter::addMBBLiveIns() {
Jakob Stoklund Olesenbe336292012-06-09 00:14:47 +0000315 for (unsigned Idx = 0, IdxE = MRI->getNumVirtRegs(); Idx != IdxE; ++Idx) {
316 unsigned VirtReg = TargetRegisterInfo::index2VirtReg(Idx);
317 if (MRI->reg_nodbg_empty(VirtReg))
318 continue;
319 LiveInterval &LI = LIS->getInterval(VirtReg);
320 if (LI.empty() || LIS->intervalIsInOneMBB(LI))
321 continue;
322 // This is a virtual register that is live across basic blocks. Its
323 // assigned PhysReg must be marked as live-in to those blocks.
324 unsigned PhysReg = VRM->getPhys(VirtReg);
325 assert(PhysReg != VirtRegMap::NO_PHYS_REG && "Unmapped virtual register.");
326
Matthias Braun279f8362014-12-10 01:13:08 +0000327 if (LI.hasSubRanges()) {
Matthias Brauncc580052015-09-09 18:07:54 +0000328 addLiveInsForSubRanges(LI, PhysReg);
Matthias Braun279f8362014-12-10 01:13:08 +0000329 } else {
Matthias Brauncc580052015-09-09 18:07:54 +0000330 // Go over MBB begin positions and see if we have segments covering them.
331 // The following works because segments and the MBBIndex list are both
332 // sorted by slot indexes.
333 SlotIndexes::MBBIndexIterator I = Indexes->MBBIndexBegin();
334 for (const auto &Seg : LI) {
335 I = Indexes->advanceMBBIndex(I, Seg.start);
336 for (; I != Indexes->MBBIndexEnd() && I->first < Seg.end; ++I) {
337 MachineBasicBlock *MBB = I->second;
338 MBB->addLiveIn(PhysReg);
339 }
Matthias Braun279f8362014-12-10 01:13:08 +0000340 }
Jakob Stoklund Olesenbe336292012-06-09 00:14:47 +0000341 }
342 }
Puyan Lotfibb457b92015-05-22 08:11:26 +0000343
344 // Sort and unique MBB LiveIns as we've not checked if SubReg/PhysReg were in
345 // each MBB's LiveIns set before calling addLiveIn on them.
346 for (MachineBasicBlock &MBB : *MF)
347 MBB.sortUniqueLiveIns();
Jakob Stoklund Olesenbe336292012-06-09 00:14:47 +0000348}
349
Matthias Braunca4e8422015-06-16 18:22:28 +0000350/// Returns true if the given machine operand \p MO only reads undefined lanes.
351/// The function only works for use operands with a subregister set.
352bool VirtRegRewriter::readsUndefSubreg(const MachineOperand &MO) const {
353 // Shortcut if the operand is already marked undef.
354 if (MO.isUndef())
355 return true;
356
357 unsigned Reg = MO.getReg();
358 const LiveInterval &LI = LIS->getInterval(Reg);
359 const MachineInstr &MI = *MO.getParent();
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000360 SlotIndex BaseIndex = LIS->getInstructionIndex(MI);
Matthias Braunca4e8422015-06-16 18:22:28 +0000361 // This code is only meant to handle reading undefined subregisters which
362 // we couldn't properly detect before.
363 assert(LI.liveAt(BaseIndex) &&
364 "Reads of completely dead register should be marked undef already");
365 unsigned SubRegIdx = MO.getSubReg();
Krzysztof Parzyszeka7ed0902016-08-24 13:37:55 +0000366 assert(SubRegIdx != 0 && LI.hasSubRanges());
Matthias Braune6a24852015-09-25 21:51:14 +0000367 LaneBitmask UseMask = TRI->getSubRegIndexLaneMask(SubRegIdx);
Matthias Braunca4e8422015-06-16 18:22:28 +0000368 // See if any of the relevant subregister liveranges is defined at this point.
369 for (const LiveInterval::SubRange &SR : LI.subranges()) {
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +0000370 if ((SR.LaneMask & UseMask).any() && SR.liveAt(BaseIndex))
Matthias Braunca4e8422015-06-16 18:22:28 +0000371 return false;
372 }
373 return true;
374}
375
Matthias Braun152e7c82016-07-09 00:19:07 +0000376void VirtRegRewriter::handleIdentityCopy(MachineInstr &MI) const {
377 if (!MI.isIdentityCopy())
378 return;
379 DEBUG(dbgs() << "Identity copy: " << MI);
380 ++NumIdCopies;
381
382 // Copies like:
383 // %R0 = COPY %R0<undef>
384 // %AL = COPY %AL, %EAX<imp-def>
385 // give us additional liveness information: The target (super-)register
386 // must not be valid before this point. Replace the COPY with a KILL
387 // instruction to maintain this information.
388 if (MI.getOperand(0).isUndef() || MI.getNumOperands() > 2) {
389 MI.setDesc(TII->get(TargetOpcode::KILL));
390 DEBUG(dbgs() << " replace by: " << MI);
391 return;
392 }
393
394 if (Indexes)
Matthias Braunfa289ec2017-03-17 00:41:33 +0000395 Indexes->removeSingleMachineInstrFromMaps(MI);
396 MI.eraseFromBundle();
Matthias Braun152e7c82016-07-09 00:19:07 +0000397 DEBUG(dbgs() << " deleted.\n");
398}
399
Matthias Braunf0b68d32017-03-17 00:41:39 +0000400/// The liverange splitting logic sometimes produces bundles of copies when
401/// subregisters are involved. Expand these into a sequence of copy instructions
402/// after processing the last in the bundle. Does not update LiveIntervals
403/// which we shouldn't need for this instruction anymore.
404void VirtRegRewriter::expandCopyBundle(MachineInstr &MI) const {
405 if (!MI.isCopy())
406 return;
407
408 if (MI.isBundledWithPred() && !MI.isBundledWithSucc()) {
409 // Only do this when the complete bundle is made out of COPYs.
Matthias Braun8445cbd2017-03-21 21:58:08 +0000410 MachineBasicBlock &MBB = *MI.getParent();
Matthias Braunf0b68d32017-03-17 00:41:39 +0000411 for (MachineBasicBlock::reverse_instr_iterator I =
Matthias Braun8445cbd2017-03-21 21:58:08 +0000412 std::next(MI.getReverseIterator()), E = MBB.instr_rend();
413 I != E && I->isBundledWithSucc(); ++I) {
Matthias Braunf0b68d32017-03-17 00:41:39 +0000414 if (!I->isCopy())
415 return;
416 }
417
418 for (MachineBasicBlock::reverse_instr_iterator I = MI.getReverseIterator();
419 I->isBundledWithPred(); ) {
420 MachineInstr &MI = *I;
421 ++I;
422
423 MI.unbundleFromPred();
424 if (Indexes)
425 Indexes->insertMachineInstrInMaps(MI);
426 }
427 }
428}
429
Quentin Colombet647b4822017-08-16 00:17:05 +0000430/// Check whether (part of) \p SuperPhysReg is live through \p MI.
431/// \pre \p MI defines a subregister of a virtual register that
432/// has been assigned to \p SuperPhysReg.
433bool VirtRegRewriter::subRegLiveThrough(const MachineInstr &MI,
434 unsigned SuperPhysReg) const {
435 SlotIndex MIIndex = LIS->getInstructionIndex(MI);
436 SlotIndex BeforeMIUses = MIIndex.getBaseIndex();
437 SlotIndex AfterMIDefs = MIIndex.getBoundaryIndex();
438 for (MCRegUnitIterator Unit(SuperPhysReg, TRI); Unit.isValid(); ++Unit) {
439 const LiveRange &UnitRange = LIS->getRegUnit(*Unit);
440 // If the regunit is live both before and after MI,
441 // we assume it is live through.
442 // Generally speaking, this is not true, because something like
443 // "RU = op RU" would match that description.
444 // However, we know that we are trying to assess whether
445 // a def of a virtual reg, vreg, is live at the same time of RU.
446 // If we are in the "RU = op RU" situation, that means that vreg
447 // is defined at the same time as RU (i.e., "vreg, RU = op RU").
448 // Thus, vreg and RU interferes and vreg cannot be assigned to
449 // SuperPhysReg. Therefore, this situation cannot happen.
450 if (UnitRange.liveAt(AfterMIDefs) && UnitRange.liveAt(BeforeMIUses))
451 return true;
452 }
453 return false;
454}
455
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000456void VirtRegRewriter::rewrite() {
Matthias Brauna25e13a2015-03-19 00:21:58 +0000457 bool NoSubRegLiveness = !MRI->subRegLivenessEnabled();
Jakob Stoklund Olesen71d3b892011-04-27 17:42:31 +0000458 SmallVector<unsigned, 8> SuperDeads;
459 SmallVector<unsigned, 8> SuperDefs;
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000460 SmallVector<unsigned, 8> SuperKills;
Logan Chien18583d72014-02-25 16:57:28 +0000461
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000462 for (MachineFunction::iterator MBBI = MF->begin(), MBBE = MF->end();
463 MBBI != MBBE; ++MBBI) {
464 DEBUG(MBBI->print(dbgs(), Indexes));
Evan Chengd42aba52012-01-19 07:46:36 +0000465 for (MachineBasicBlock::instr_iterator
466 MII = MBBI->instr_begin(), MIE = MBBI->instr_end(); MII != MIE;) {
Duncan P. N. Exon Smithf1ff53e2015-10-09 22:56:24 +0000467 MachineInstr *MI = &*MII;
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000468 ++MII;
469
470 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
471 MOE = MI->operands_end(); MOI != MOE; ++MOI) {
472 MachineOperand &MO = *MOI;
Jakob Stoklund Olesena0cf42f2012-02-17 19:07:56 +0000473
474 // Make sure MRI knows about registers clobbered by regmasks.
475 if (MO.isRegMask())
476 MRI->addPhysRegsUsedFromRegMask(MO.getRegMask());
477
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000478 if (!MO.isReg() || !TargetRegisterInfo::isVirtualRegister(MO.getReg()))
479 continue;
480 unsigned VirtReg = MO.getReg();
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000481 unsigned PhysReg = VRM->getPhys(VirtReg);
482 assert(PhysReg != VirtRegMap::NO_PHYS_REG &&
483 "Instruction uses unmapped VirtReg");
Jakob Stoklund Olesenc30a9af2012-10-15 21:57:41 +0000484 assert(!MRI->isReserved(PhysReg) && "Reserved register assignment");
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000485
486 // Preserve semantics of sub-register operands.
Matthias Braunca4e8422015-06-16 18:22:28 +0000487 unsigned SubReg = MO.getSubReg();
488 if (SubReg != 0) {
489 if (NoSubRegLiveness) {
490 // A virtual register kill refers to the whole register, so we may
491 // have to add <imp-use,kill> operands for the super-register. A
492 // partial redef always kills and redefines the super-register.
Quentin Colombet647b4822017-08-16 00:17:05 +0000493 if ((MO.readsReg() && (MO.isDef() || MO.isKill())) ||
494 (MO.isDef() && subRegLiveThrough(*MI, PhysReg)))
Matthias Braunca4e8422015-06-16 18:22:28 +0000495 SuperKills.push_back(PhysReg);
Jakob Stoklund Olesend5d39bb2011-10-05 00:01:48 +0000496
Matthias Braunca4e8422015-06-16 18:22:28 +0000497 if (MO.isDef()) {
498 // Also add implicit defs for the super-register.
Matthias Braund70caaf2014-12-10 01:13:04 +0000499 if (MO.isDead())
500 SuperDeads.push_back(PhysReg);
501 else
502 SuperDefs.push_back(PhysReg);
503 }
Matthias Braunca4e8422015-06-16 18:22:28 +0000504 } else {
505 if (MO.isUse()) {
506 if (readsUndefSubreg(MO))
507 // We need to add an <undef> flag if the subregister is
508 // completely undefined (and we are not adding super-register
509 // defs).
510 MO.setIsUndef(true);
511 } else if (!MO.isDead()) {
512 assert(MO.isDef());
Matthias Braunca4e8422015-06-16 18:22:28 +0000513 }
Jakob Stoklund Olesend5d39bb2011-10-05 00:01:48 +0000514 }
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000515
Matthias Braunfa289ec2017-03-17 00:41:33 +0000516 // The <def,undef> and <def,internal> flags only make sense for
517 // sub-register defs, and we are substituting a full physreg. An
518 // <imp-use,kill> operand from the SuperKills list will represent the
519 // partial read of the super-register.
520 if (MO.isDef()) {
Matthias Braunca4e8422015-06-16 18:22:28 +0000521 MO.setIsUndef(false);
Matthias Braunfa289ec2017-03-17 00:41:33 +0000522 MO.setIsInternalRead(false);
523 }
Matthias Braunca4e8422015-06-16 18:22:28 +0000524
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000525 // PhysReg operands cannot have subregister indexes.
Matthias Braunca4e8422015-06-16 18:22:28 +0000526 PhysReg = TRI->getSubReg(PhysReg, SubReg);
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000527 assert(PhysReg && "Invalid SubReg for physical register");
528 MO.setSubReg(0);
529 }
530 // Rewrite. Note we could have used MachineOperand::substPhysReg(), but
531 // we need the inlining here.
532 MO.setReg(PhysReg);
533 }
534
535 // Add any missing super-register kills after rewriting the whole
536 // instruction.
537 while (!SuperKills.empty())
538 MI->addRegisterKilled(SuperKills.pop_back_val(), TRI, true);
539
Jakob Stoklund Olesen71d3b892011-04-27 17:42:31 +0000540 while (!SuperDeads.empty())
541 MI->addRegisterDead(SuperDeads.pop_back_val(), TRI, true);
542
543 while (!SuperDefs.empty())
544 MI->addRegisterDefined(SuperDefs.pop_back_val(), TRI);
545
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000546 DEBUG(dbgs() << "> " << *MI);
547
Matthias Braunf0b68d32017-03-17 00:41:39 +0000548 expandCopyBundle(*MI);
549
Matthias Braun152e7c82016-07-09 00:19:07 +0000550 // We can remove identity copies right now.
551 handleIdentityCopy(*MI);
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000552 }
553 }
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000554}