blob: f0f74e7b5e80c68dd70f2fca8f0097163ddf2f83 [file] [log] [blame]
Dan Gohman10e730a2015-06-29 23:51:55 +00001//===- WebAssemblyTargetMachine.cpp - Define TargetMachine for WebAssembly -==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9///
10/// \file
11/// \brief This file defines the WebAssembly-specific subclass of TargetMachine.
12///
13//===----------------------------------------------------------------------===//
14
15#include "WebAssembly.h"
16#include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
17#include "WebAssemblyTargetMachine.h"
Dan Gohman5bf22fc2015-12-17 04:55:44 +000018#include "WebAssemblyTargetObjectFile.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000019#include "WebAssemblyTargetTransformInfo.h"
20#include "llvm/CodeGen/MachineFunctionPass.h"
21#include "llvm/CodeGen/Passes.h"
22#include "llvm/CodeGen/RegAllocRegistry.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000023#include "llvm/CodeGen/TargetPassConfig.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000024#include "llvm/IR/Function.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000025#include "llvm/Support/TargetRegistry.h"
26#include "llvm/Target/TargetOptions.h"
JF Bastien03855df2015-07-01 23:41:25 +000027#include "llvm/Transforms/Scalar.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000028using namespace llvm;
29
30#define DEBUG_TYPE "wasm"
31
Derek Schufff41f67d2016-08-01 21:34:04 +000032// Emscripten's asm.js-style exception handling
Derek Schuffccdceda2016-08-18 15:27:25 +000033static cl::opt<bool> EnableEmException(
Derek Schuff53b9af02016-08-09 00:29:55 +000034 "enable-emscripten-cxx-exceptions",
Derek Schufff41f67d2016-08-01 21:34:04 +000035 cl::desc("WebAssembly Emscripten-style exception handling"),
36 cl::init(false));
37
Derek Schuffccdceda2016-08-18 15:27:25 +000038// Emscripten's asm.js-style setjmp/longjmp handling
39static cl::opt<bool> EnableEmSjLj(
40 "enable-emscripten-sjlj",
41 cl::desc("WebAssembly Emscripten-style setjmp/longjmp handling"),
42 cl::init(false));
43
Dan Gohman4fc4e422016-10-24 19:49:43 +000044static cl::opt<bool> ExplicitLocals(
45 "wasm-explicit-locals",
46 cl::desc("WebAssembly with explicit get_local/set_local"),
47 cl::init(false));
48
Dan Gohman10e730a2015-06-29 23:51:55 +000049extern "C" void LLVMInitializeWebAssemblyTarget() {
50 // Register the target.
Mehdi Aminif42454b2016-10-09 23:00:34 +000051 RegisterTargetMachine<WebAssemblyTargetMachine> X(
52 getTheWebAssemblyTarget32());
53 RegisterTargetMachine<WebAssemblyTargetMachine> Y(
54 getTheWebAssemblyTarget64());
Derek Schufff41f67d2016-08-01 21:34:04 +000055
56 // Register exception handling pass to opt
Derek Schuffccdceda2016-08-18 15:27:25 +000057 initializeWebAssemblyLowerEmscriptenEHSjLjPass(
Derek Schufff41f67d2016-08-01 21:34:04 +000058 *PassRegistry::getPassRegistry());
Dan Gohman10e730a2015-06-29 23:51:55 +000059}
60
61//===----------------------------------------------------------------------===//
62// WebAssembly Lowering public interface.
63//===----------------------------------------------------------------------===//
64
Dan Gohman41133a32016-05-19 03:00:05 +000065static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
66 if (!RM.hasValue())
67 return Reloc::PIC_;
68 return *RM;
69}
70
Dan Gohman10e730a2015-06-29 23:51:55 +000071/// Create an WebAssembly architecture model.
72///
73WebAssemblyTargetMachine::WebAssemblyTargetMachine(
74 const Target &T, const Triple &TT, StringRef CPU, StringRef FS,
Dan Gohman41133a32016-05-19 03:00:05 +000075 const TargetOptions &Options, Optional<Reloc::Model> RM,
76 CodeModel::Model CM, CodeGenOpt::Level OL)
Dan Gohman0c6f5ac2016-01-07 03:19:23 +000077 : LLVMTargetMachine(T,
78 TT.isArch64Bit() ? "e-m:e-p:64:64-i64:64-n32:64-S128"
79 : "e-m:e-p:32:32-i64:64-n32:64-S128",
Dan Gohman41133a32016-05-19 03:00:05 +000080 TT, CPU, FS, Options, getEffectiveRelocModel(RM),
81 CM, OL),
Dan Gohman5bf22fc2015-12-17 04:55:44 +000082 TLOF(make_unique<WebAssemblyTargetObjectFile>()) {
Dan Gohmane0405332016-10-03 22:43:53 +000083 // WebAssembly type-checks instructions, but a noreturn function with a return
Derek Schuffffa143c2015-11-10 00:30:57 +000084 // type that doesn't match the context will cause a check failure. So we lower
85 // LLVM 'unreachable' to ISD::TRAP and then lower that to WebAssembly's
Dan Gohmane0405332016-10-03 22:43:53 +000086 // 'unreachable' instructions which is meant for that case.
Derek Schuffffa143c2015-11-10 00:30:57 +000087 this->Options.TrapUnreachable = true;
88
Dan Gohman10e730a2015-06-29 23:51:55 +000089 initAsmInfo();
90
Dan Gohmand85ab7f2016-02-18 06:32:53 +000091 // Note that we don't use setRequiresStructuredCFG(true). It disables
92 // optimizations than we're ok with, and want, such as critical edge
93 // splitting and tail merging.
Dan Gohman10e730a2015-06-29 23:51:55 +000094}
95
96WebAssemblyTargetMachine::~WebAssemblyTargetMachine() {}
97
98const WebAssemblySubtarget *
99WebAssemblyTargetMachine::getSubtargetImpl(const Function &F) const {
100 Attribute CPUAttr = F.getFnAttribute("target-cpu");
101 Attribute FSAttr = F.getFnAttribute("target-features");
102
103 std::string CPU = !CPUAttr.hasAttribute(Attribute::None)
104 ? CPUAttr.getValueAsString().str()
105 : TargetCPU;
106 std::string FS = !FSAttr.hasAttribute(Attribute::None)
107 ? FSAttr.getValueAsString().str()
108 : TargetFS;
109
110 auto &I = SubtargetMap[CPU + FS];
111 if (!I) {
112 // This needs to be done before we create a new subtarget since any
113 // creation will depend on the TM and the code generation flags on the
114 // function that reside in TargetOptions.
115 resetTargetOptions(F);
Rafael Espindola3adc7ce2015-08-11 18:11:17 +0000116 I = llvm::make_unique<WebAssemblySubtarget>(TargetTriple, CPU, FS, *this);
Dan Gohman10e730a2015-06-29 23:51:55 +0000117 }
118 return I.get();
119}
120
121namespace {
122/// WebAssembly Code Generator Pass Configuration Options.
123class WebAssemblyPassConfig final : public TargetPassConfig {
124public:
125 WebAssemblyPassConfig(WebAssemblyTargetMachine *TM, PassManagerBase &PM)
126 : TargetPassConfig(TM, PM) {}
127
128 WebAssemblyTargetMachine &getWebAssemblyTargetMachine() const {
129 return getTM<WebAssemblyTargetMachine>();
130 }
131
132 FunctionPass *createTargetRegisterAllocator(bool) override;
Dan Gohman10e730a2015-06-29 23:51:55 +0000133
134 void addIRPasses() override;
Dan Gohman10e730a2015-06-29 23:51:55 +0000135 bool addInstSelector() override;
Dan Gohman10e730a2015-06-29 23:51:55 +0000136 void addPostRegAlloc() override;
Derek Schuffad154c82016-03-28 17:05:30 +0000137 bool addGCPasses() override { return false; }
Dan Gohman10e730a2015-06-29 23:51:55 +0000138 void addPreEmitPass() override;
139};
140} // end anonymous namespace
141
142TargetIRAnalysis WebAssemblyTargetMachine::getTargetIRAnalysis() {
Hans Wennborg9099b5e62015-09-16 23:59:57 +0000143 return TargetIRAnalysis([this](const Function &F) {
Dan Gohman10e730a2015-06-29 23:51:55 +0000144 return TargetTransformInfo(WebAssemblyTTIImpl(this, F));
145 });
146}
147
148TargetPassConfig *
149WebAssemblyTargetMachine::createPassConfig(PassManagerBase &PM) {
150 return new WebAssemblyPassConfig(this, PM);
151}
152
153FunctionPass *WebAssemblyPassConfig::createTargetRegisterAllocator(bool) {
154 return nullptr; // No reg alloc
155}
156
Dan Gohman10e730a2015-06-29 23:51:55 +0000157//===----------------------------------------------------------------------===//
158// The following functions are called from lib/CodeGen/Passes.cpp to modify
159// the CodeGen pass sequence.
160//===----------------------------------------------------------------------===//
161
162void WebAssemblyPassConfig::addIRPasses() {
JF Bastien03855df2015-07-01 23:41:25 +0000163 if (TM->Options.ThreadModel == ThreadModel::Single)
Dan Gohman9c54d3b2015-11-25 18:13:18 +0000164 // In "single" mode, atomics get lowered to non-atomics.
JF Bastien03855df2015-07-01 23:41:25 +0000165 addPass(createLowerAtomicPass());
166 else
167 // Expand some atomic operations. WebAssemblyTargetLowering has hooks which
168 // control specifically what gets lowered.
169 addPass(createAtomicExpandPass(TM));
Dan Gohman10e730a2015-06-29 23:51:55 +0000170
Dan Gohman81719f82015-11-25 16:55:01 +0000171 // Optimize "returned" function attributes.
Dan Gohmanb13c91f2016-01-19 14:55:02 +0000172 if (getOptLevel() != CodeGenOpt::None)
173 addPass(createWebAssemblyOptimizeReturned());
Dan Gohman81719f82015-11-25 16:55:01 +0000174
Heejin Ahnc0f18172016-09-01 21:05:15 +0000175 // If exception handling is not enabled and setjmp/longjmp handling is
176 // enabled, we lower invokes into calls and delete unreachable landingpad
177 // blocks. Lowering invokes when there is no EH support is done in
178 // TargetPassConfig::addPassesToHandleExceptions, but this runs after this
179 // function and SjLj handling expects all invokes to be lowered before.
180 if (!EnableEmException) {
181 addPass(createLowerInvokePass());
182 // The lower invoke pass may create unreachable code. Remove it in order not
183 // to process dead blocks in setjmp/longjmp handling.
184 addPass(createUnreachableBlockEliminationPass());
185 }
186
187 // Handle exceptions and setjmp/longjmp if enabled.
Derek Schuffccdceda2016-08-18 15:27:25 +0000188 if (EnableEmException || EnableEmSjLj)
189 addPass(createWebAssemblyLowerEmscriptenEHSjLj(EnableEmException,
190 EnableEmSjLj));
Derek Schufff41f67d2016-08-01 21:34:04 +0000191
Dan Gohman10e730a2015-06-29 23:51:55 +0000192 TargetPassConfig::addIRPasses();
193}
194
Dan Gohman10e730a2015-06-29 23:51:55 +0000195bool WebAssemblyPassConfig::addInstSelector() {
Dan Gohmanb0921ca2015-12-05 19:24:17 +0000196 (void)TargetPassConfig::addInstSelector();
Dan Gohman10e730a2015-06-29 23:51:55 +0000197 addPass(
198 createWebAssemblyISelDag(getWebAssemblyTargetMachine(), getOptLevel()));
Dan Gohman1cf96c02015-12-09 16:23:59 +0000199 // Run the argument-move pass immediately after the ScheduleDAG scheduler
200 // so that we can fix up the ARGUMENT instructions before anything else
201 // sees them in the wrong place.
202 addPass(createWebAssemblyArgumentMove());
Dan Gohmanbb372242016-01-26 03:39:31 +0000203 // Set the p2align operands. This information is present during ISel, however
204 // it's inconvenient to collect. Collect it now, and update the immediate
205 // operands.
206 addPass(createWebAssemblySetP2AlignOperands());
Dan Gohman10e730a2015-06-29 23:51:55 +0000207 return false;
208}
209
JF Bastien600aee92015-07-31 17:53:38 +0000210void WebAssemblyPassConfig::addPostRegAlloc() {
Dan Gohman9c54d3b2015-11-25 18:13:18 +0000211 // TODO: The following CodeGen passes don't currently support code containing
212 // virtual registers. Consider removing their restrictions and re-enabling
213 // them.
Derek Schuffad154c82016-03-28 17:05:30 +0000214
215 // Has no asserts of its own, but was not written to handle virtual regs.
216 disablePass(&ShrinkWrapID);
Derek Schuffecabac62016-03-28 22:52:20 +0000217
Matthias Braun1eb47362016-08-25 01:27:13 +0000218 // These functions all require the NoVRegs property.
JF Bastien600aee92015-07-31 17:53:38 +0000219 disablePass(&MachineCopyPropagationID);
Derek Schuffecabac62016-03-28 22:52:20 +0000220 disablePass(&PostRASchedulerID);
221 disablePass(&FuncletLayoutID);
222 disablePass(&StackMapLivenessID);
223 disablePass(&LiveDebugValuesID);
Sanjoy Dasfe71ec72016-04-19 06:24:58 +0000224 disablePass(&PatchableFunctionID);
Dan Gohman950a13c2015-09-16 16:51:30 +0000225
Dan Gohmanb0921ca2015-12-05 19:24:17 +0000226 TargetPassConfig::addPostRegAlloc();
JF Bastien600aee92015-07-31 17:53:38 +0000227}
Dan Gohman10e730a2015-06-29 23:51:55 +0000228
Dan Gohman950a13c2015-09-16 16:51:30 +0000229void WebAssemblyPassConfig::addPreEmitPass() {
Dan Gohmanb0921ca2015-12-05 19:24:17 +0000230 TargetPassConfig::addPreEmitPass();
Dan Gohman05ac43f2015-12-17 01:39:00 +0000231
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000232 // Now that we have a prologue and epilogue and all frame indices are
233 // rewritten, eliminate SP and FP. This allows them to be stackified,
234 // colored, and numbered with the rest of the registers.
235 addPass(createWebAssemblyReplacePhysRegs());
236
Derek Schuff6f697832016-10-21 16:38:07 +0000237 // Rewrite pseudo call_indirect instructions as real instructions.
238 // This needs to run before register stackification, because we change the
239 // order of the arguments.
240 addPass(createWebAssemblyCallIndirectFixup());
241
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000242 if (getOptLevel() != CodeGenOpt::None) {
243 // LiveIntervals isn't commonly run this late. Re-establish preconditions.
244 addPass(createWebAssemblyPrepareForLiveIntervals());
245
246 // Depend on LiveIntervals and perform some optimizations on it.
247 addPass(createWebAssemblyOptimizeLiveIntervals());
248
249 // Prepare store instructions for register stackifying.
250 addPass(createWebAssemblyStoreResults());
251
Dan Gohmane0405332016-10-03 22:43:53 +0000252 // Mark registers as representing wasm's value stack. This is a key
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000253 // code-compression technique in WebAssembly. We run this pass (and
254 // StoreResults above) very late, so that it sees as much code as possible,
255 // including code emitted by PEI and expanded by late tail duplication.
256 addPass(createWebAssemblyRegStackify());
257
258 // Run the register coloring pass to reduce the total number of registers.
259 // This runs after stackification so that it doesn't consider registers
260 // that become stackified.
261 addPass(createWebAssemblyRegColoring());
262 }
263
Dan Gohman4fc4e422016-10-24 19:49:43 +0000264 // Insert explicit get_local and set_local operators.
265 if (ExplicitLocals)
266 addPass(createWebAssemblyExplicitLocals());
267
Dan Gohmand7a2eea2016-03-09 02:01:14 +0000268 // Eliminate multiple-entry loops.
269 addPass(createWebAssemblyFixIrreducibleControlFlow());
270
Dan Gohman5941bde2015-11-25 21:32:06 +0000271 // Put the CFG in structured form; insert BLOCK and LOOP markers.
Dan Gohman950a13c2015-09-16 16:51:30 +0000272 addPass(createWebAssemblyCFGStackify());
Dan Gohman5941bde2015-11-25 21:32:06 +0000273
Dan Gohmanf0b165a2015-12-05 03:03:35 +0000274 // Lower br_unless into br_if.
275 addPass(createWebAssemblyLowerBrUnless());
276
Dan Gohman5941bde2015-11-25 21:32:06 +0000277 // Perform the very last peephole optimizations on the code.
Dan Gohmanb13c91f2016-01-19 14:55:02 +0000278 if (getOptLevel() != CodeGenOpt::None)
279 addPass(createWebAssemblyPeephole());
Dan Gohmanb7c24002016-05-21 00:21:56 +0000280
281 // Create a mapping from LLVM CodeGen virtual registers to wasm registers.
282 addPass(createWebAssemblyRegNumbering());
Dan Gohman950a13c2015-09-16 16:51:30 +0000283}