blob: 38b81b3798f885e3d24fe35102b6090e33de5e9c [file] [log] [blame]
Chris Lattner56e91662002-08-12 21:25:05 +00001//===-- SparcRegClassInfo.h - Register class def'ns for Sparc ----*- C++ -*--=//
2//
3// This file defines the register classes used by the Sparc target description.
4//
5//===----------------------------------------------------------------------===//
Ruchira Sasankadfc6c882001-09-18 22:52:44 +00006
Chris Lattner56e91662002-08-12 21:25:05 +00007#ifndef SPARC_REG_CLASS_INFO_H
8#define SPARC_REG_CLASS_INFO_H
Ruchira Sasankadfc6c882001-09-18 22:52:44 +00009
Chris Lattnerf9781b52002-12-29 03:13:05 +000010#include "llvm/Target/TargetRegInfo.h"
Ruchira Sasankadfc6c882001-09-18 22:52:44 +000011#include "llvm/CodeGen/IGNode.h"
12
13//-----------------------------------------------------------------------------
14// Integer Register Class
15//-----------------------------------------------------------------------------
16
Ruchira Sasankadfc6c882001-09-18 22:52:44 +000017
Chris Lattnerf9781b52002-12-29 03:13:05 +000018struct SparcIntRegClass : public TargetRegClassInfo {
Chris Lattner56e91662002-08-12 21:25:05 +000019 SparcIntRegClass(unsigned ID)
Chris Lattnerf9781b52002-12-29 03:13:05 +000020 : TargetRegClassInfo(ID, NumOfAvailRegs, NumOfAllRegs) { }
Ruchira Sasankadfc6c882001-09-18 22:52:44 +000021
Chris Lattner56e91662002-08-12 21:25:05 +000022 void colorIGNode(IGNode *Node, std::vector<bool> &IsColorUsedArr) const;
Ruchira Sasankadfc6c882001-09-18 22:52:44 +000023
Chris Lattner56e91662002-08-12 21:25:05 +000024 inline bool isRegVolatile(int Reg) const {
25 return (Reg < (int)StartOfNonVolatileRegs);
26 }
Ruchira Sasankadfc6c882001-09-18 22:52:44 +000027
Anand Shuklabd2d0572003-07-20 15:39:30 +000028 inline bool modifiedByCall(int Reg) const {
29 return Reg==(int)ModifiedByCall;
30 }
31
Chris Lattner56e91662002-08-12 21:25:05 +000032 enum { // colors possible for a LR (in preferred order)
Ruchira Sasankadfc6c882001-09-18 22:52:44 +000033 // --- following colors are volatile across function calls
34 // %g0 can't be used for coloring - always 0
Ruchira Sasankadfc6c882001-09-18 22:52:44 +000035 o0, o1, o2, o3, o4, o5, o7, // %o0-%o5,
36
37 // %o6 is sp,
38 // all %0's can get modified by a call
39
40 // --- following colors are NON-volatile across function calls
Ruchira Sasankadfc6c882001-09-18 22:52:44 +000041 l0, l1, l2, l3, l4, l5, l6, l7, // %l0-%l7
Ruchira Sasanka086bf0f2001-10-15 16:25:28 +000042 i0, i1, i2, i3, i4, i5, // %i0-%i5: i's need not be preserved
Ruchira Sasankadfc6c882001-09-18 22:52:44 +000043
44 // %i6 is the fp - so not allocated
Ruchira Sasanka5867c7a2001-09-30 23:16:47 +000045 // %i7 is the ret address by convention - can be used for others
Ruchira Sasankadfc6c882001-09-18 22:52:44 +000046
47 // max # of colors reg coloring can allocate (NumOfAvailRegs)
48
49 // --- following colors are not available for allocation within this phase
50 // --- but can appear for pre-colored ranges
51
Chris Lattner56e91662002-08-12 21:25:05 +000052 i6, i7, g0, g1, g2, g3, g4, g5, g6, g7, o6,
53
54 NumOfAllRegs, // Must be first AFTER registers...
Vikram S. Adve5462dca2001-10-22 13:43:08 +000055
Ruchira Sasankaf4c2ddd2002-01-07 21:03:42 +000056 //*** NOTE: If we decide to use some %g regs, they are volatile
57 // (see sparc64ABI)
58 // Move the %g regs from the end of the enumeration to just above the
59 // enumeration of %o0 (change StartOfAllRegs below)
60 // change isRegVloatile method below
61 // Also change IntRegNames above.
Chris Lattner56e91662002-08-12 21:25:05 +000062
63 // max # of colors reg coloring can allocate
64 NumOfAvailRegs = i6,
65
66 StartOfNonVolatileRegs = l0,
67 StartOfAllRegs = o0,
Anand Shuklabd2d0572003-07-20 15:39:30 +000068
69 ModifiedByCall = o7,
Chris Lattner5216cc52002-02-04 05:59:25 +000070 };
Ruchira Sasankadfc6c882001-09-18 22:52:44 +000071
Vikram S. Adve8adb9942003-05-27 00:02:22 +000072 const char * const getRegName(unsigned reg) const;
Ruchira Sasankadfc6c882001-09-18 22:52:44 +000073};
74
Ruchira Sasankaf4c2ddd2002-01-07 21:03:42 +000075
76
77
Ruchira Sasankadfc6c882001-09-18 22:52:44 +000078//-----------------------------------------------------------------------------
79// Float Register Class
80//-----------------------------------------------------------------------------
81
Chris Lattnerf9781b52002-12-29 03:13:05 +000082class SparcFloatRegClass : public TargetRegClassInfo {
Chris Lattner56e91662002-08-12 21:25:05 +000083 int findFloatColor(const LiveRange *LR, unsigned Start,
84 unsigned End, std::vector<bool> &IsColorUsedArr) const;
85public:
86 SparcFloatRegClass(unsigned ID)
Chris Lattnerf9781b52002-12-29 03:13:05 +000087 : TargetRegClassInfo(ID, NumOfAvailRegs, NumOfAllRegs) {}
Ruchira Sasankadfc6c882001-09-18 22:52:44 +000088
Chris Lattner56e91662002-08-12 21:25:05 +000089 void colorIGNode(IGNode *Node, std::vector<bool> &IsColorUsedArr) const;
Ruchira Sasankadfc6c882001-09-18 22:52:44 +000090
Chris Lattner56e91662002-08-12 21:25:05 +000091 // according to Sparc 64 ABI, all %fp regs are volatile
92 inline bool isRegVolatile(int Reg) const { return true; }
Ruchira Sasankadfc6c882001-09-18 22:52:44 +000093
Chris Lattner56e91662002-08-12 21:25:05 +000094 enum {
Ruchira Sasankadfc6c882001-09-18 22:52:44 +000095 f0, f1, f2, f3, f4, f5, f6, f7, f8, f9,
96 f10, f11, f12, f13, f14, f15, f16, f17, f18, f19,
97 f20, f21, f22, f23, f24, f25, f26, f27, f28, f29,
98 f30, f31, f32, f33, f34, f35, f36, f37, f38, f39,
99 f40, f41, f42, f43, f44, f45, f46, f47, f48, f49,
100 f50, f51, f52, f53, f54, f55, f56, f57, f58, f59,
Chris Lattner56e91662002-08-12 21:25:05 +0000101 f60, f61, f62, f63,
Ruchira Sasankadfc6c882001-09-18 22:52:44 +0000102
Chris Lattner56e91662002-08-12 21:25:05 +0000103 // there are 64 regs alltogether but only 32 regs can be allocated at
104 // a time.
105 //
106 NumOfAvailRegs = 32,
107 NumOfAllRegs = 64,
108
109 StartOfNonVolatileRegs = f32,
110 StartOfAllRegs = f0,
Ruchira Sasankadfc6c882001-09-18 22:52:44 +0000111 };
112
Vikram S. Adve8adb9942003-05-27 00:02:22 +0000113 const char * const getRegName(unsigned reg) const;
Ruchira Sasankadfc6c882001-09-18 22:52:44 +0000114};
115
116
117
118
119//-----------------------------------------------------------------------------
120// Int CC Register Class
Ruchira Sasanka9d8950d2001-11-03 19:59:59 +0000121// Only one integer cc register is available. However, this register is
Vikram S. Adved09c4c32003-07-06 20:13:59 +0000122// referred to as %xcc or %icc when instructions like subcc are executed but
123// referred to as %ccr (i.e., %xcc . %icc") when this register is moved
124// into an integer register using RD or WR instrcutions. So, three ids are
125// allocated for the three names.
Ruchira Sasankadfc6c882001-09-18 22:52:44 +0000126//-----------------------------------------------------------------------------
127
Chris Lattnerf9781b52002-12-29 03:13:05 +0000128struct SparcIntCCRegClass : public TargetRegClassInfo {
Ruchira Sasankadfc6c882001-09-18 22:52:44 +0000129 SparcIntCCRegClass(unsigned ID)
Vikram S. Adved09c4c32003-07-06 20:13:59 +0000130 : TargetRegClassInfo(ID, 1, 3) { }
Vikram S. Advee9327f02002-05-19 15:25:51 +0000131
Vikram S. Adved09c4c32003-07-06 20:13:59 +0000132 void colorIGNode(IGNode *Node, std::vector<bool> &IsColorUsedArr) const;
133
Ruchira Sasankaf4c2ddd2002-01-07 21:03:42 +0000134 // according to Sparc 64 ABI, %ccr is volatile
135 //
Chris Lattner5216cc52002-02-04 05:59:25 +0000136 inline bool isRegVolatile(int Reg) const { return true; }
Chris Lattner56e91662002-08-12 21:25:05 +0000137
138 enum {
Vikram S. Adved09c4c32003-07-06 20:13:59 +0000139 xcc, icc, ccr // only one is available - see the note above
Chris Lattner56e91662002-08-12 21:25:05 +0000140 };
141
Vikram S. Adve8adb9942003-05-27 00:02:22 +0000142 const char * const getRegName(unsigned reg) const;
Ruchira Sasankadfc6c882001-09-18 22:52:44 +0000143};
144
145
146
Ruchira Sasankaf4c2ddd2002-01-07 21:03:42 +0000147
Ruchira Sasankadfc6c882001-09-18 22:52:44 +0000148//-----------------------------------------------------------------------------
149// Float CC Register Class
Vikram S. Adve8adb9942003-05-27 00:02:22 +0000150// Only 4 Float CC registers are available for allocation.
Ruchira Sasankadfc6c882001-09-18 22:52:44 +0000151//-----------------------------------------------------------------------------
152
Chris Lattnerf9781b52002-12-29 03:13:05 +0000153struct SparcFloatCCRegClass : public TargetRegClassInfo {
Ruchira Sasankadfc6c882001-09-18 22:52:44 +0000154 SparcFloatCCRegClass(unsigned ID)
Vikram S. Adve8adb9942003-05-27 00:02:22 +0000155 : TargetRegClassInfo(ID, 4, 5) { }
Ruchira Sasankadfc6c882001-09-18 22:52:44 +0000156
Chris Lattnerabe98192002-05-23 15:50:03 +0000157 void colorIGNode(IGNode *Node, std::vector<bool> &IsColorUsedArr) const {
158 for(unsigned c = 0; c != 4; ++c)
159 if (!IsColorUsedArr[c]) { // find unused color
160 Node->setColor(c);
161 return;
162 }
163
164 Node->getParentLR()->markForSpill();
Ruchira Sasankadfc6c882001-09-18 22:52:44 +0000165 }
Vikram S. Advee9327f02002-05-19 15:25:51 +0000166
Ruchira Sasankaf4c2ddd2002-01-07 21:03:42 +0000167 // according to Sparc 64 ABI, all %fp CC regs are volatile
168 //
Chris Lattner5216cc52002-02-04 05:59:25 +0000169 inline bool isRegVolatile(int Reg) const { return true; }
Chris Lattner56e91662002-08-12 21:25:05 +0000170
171 enum {
Vikram S. Adve8adb9942003-05-27 00:02:22 +0000172 fcc0, fcc1, fcc2, fcc3, fsr // fsr is not used in allocation
173 }; // but has a name in getRegName()
174
175 const char * const getRegName(unsigned reg) const;
176};
177
178//-----------------------------------------------------------------------------
179// Sparc special register class. These registers are not used for allocation
180// but are used as arguments of some instructions.
181//-----------------------------------------------------------------------------
182
183struct SparcSpecialRegClass : public TargetRegClassInfo {
184 SparcSpecialRegClass(unsigned ID)
185 : TargetRegClassInfo(ID, 0, 1) { }
186
187 void colorIGNode(IGNode *Node, std::vector<bool> &IsColorUsedArr) const {
188 assert(0 && "SparcSpecialRegClass should never be used for allocation");
189 }
190
191 // all currently included special regs are volatile
192 inline bool isRegVolatile(int Reg) const { return true; }
193
194 enum {
195 fsr // floating point state register
Chris Lattner56e91662002-08-12 21:25:05 +0000196 };
197
Vikram S. Adve8adb9942003-05-27 00:02:22 +0000198 const char * const getRegName(unsigned reg) const;
Ruchira Sasankadfc6c882001-09-18 22:52:44 +0000199};
200
Ruchira Sasankadfc6c882001-09-18 22:52:44 +0000201#endif