Chris Lattner | 029af0b | 2002-02-03 07:52:04 +0000 | [diff] [blame] | 1 | //===-- SparcRegInfo.cpp - Sparc Target Register Information --------------===// |
| 2 | // |
| 3 | // This file contains implementation of Sparc specific helper methods |
| 4 | // used for register allocation. |
| 5 | // |
| 6 | //===----------------------------------------------------------------------===// |
| 7 | |
Ruchira Sasanka | dfc6c88 | 2001-09-18 22:52:44 +0000 | [diff] [blame] | 8 | #include "SparcInternals.h" |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 9 | #include "SparcRegClassInfo.h" |
Misha Brukman | 7ae7f84 | 2002-10-28 00:28:31 +0000 | [diff] [blame] | 10 | #include "llvm/CodeGen/MachineFunction.h" |
Chris Lattner | d47aac9 | 2002-12-28 20:21:29 +0000 | [diff] [blame] | 11 | #include "llvm/CodeGen/MachineFunctionInfo.h" |
Ruchira Sasanka | dfc6c88 | 2001-09-18 22:52:44 +0000 | [diff] [blame] | 12 | #include "llvm/CodeGen/PhyRegAlloc.h" |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 13 | #include "llvm/CodeGen/InstrSelection.h" |
Chris Lattner | 1ebaa90 | 2003-01-15 17:47:49 +0000 | [diff] [blame] | 14 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Anand Shukla | e6c3ee6 | 2003-06-01 02:48:23 +0000 | [diff] [blame] | 15 | #include "llvm/CodeGen/MachineCodeForInstruction.h" |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 16 | #include "llvm/CodeGen/MachineInstrAnnot.h" |
Chris Lattner | 24c1d5e | 2003-01-14 23:05:08 +0000 | [diff] [blame] | 17 | #include "llvm/CodeGen/FunctionLiveVarInfo.h" // FIXME: Remove |
Chris Lattner | 90fc665 | 2003-01-15 19:50:44 +0000 | [diff] [blame] | 18 | #include "../../CodeGen/RegAlloc/RegAllocCommon.h" // FIXME! |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 19 | #include "llvm/iTerminators.h" |
| 20 | #include "llvm/iOther.h" |
Chris Lattner | 06be180 | 2002-04-09 19:08:28 +0000 | [diff] [blame] | 21 | #include "llvm/Function.h" |
Ruchira Sasanka | 4cfbfd5 | 2002-01-07 19:20:28 +0000 | [diff] [blame] | 22 | #include "llvm/DerivedTypes.h" |
Chris Lattner | b0ddffa | 2001-09-14 03:47:57 +0000 | [diff] [blame] | 23 | |
Chris Lattner | 24c1d5e | 2003-01-14 23:05:08 +0000 | [diff] [blame] | 24 | enum { |
| 25 | BadRegClass = ~0 |
| 26 | }; |
| 27 | |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 28 | UltraSparcRegInfo::UltraSparcRegInfo(const UltraSparc &tgt) |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 29 | : TargetRegInfo(tgt), NumOfIntArgRegs(6), NumOfFloatArgRegs(32) |
| 30 | { |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 31 | MachineRegClassArr.push_back(new SparcIntRegClass(IntRegClassID)); |
| 32 | MachineRegClassArr.push_back(new SparcFloatRegClass(FloatRegClassID)); |
| 33 | MachineRegClassArr.push_back(new SparcIntCCRegClass(IntCCRegClassID)); |
| 34 | MachineRegClassArr.push_back(new SparcFloatCCRegClass(FloatCCRegClassID)); |
Vikram S. Adve | 8adb994 | 2003-05-27 00:02:22 +0000 | [diff] [blame] | 35 | MachineRegClassArr.push_back(new SparcSpecialRegClass(SpecialRegClassID)); |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 36 | |
Chris Lattner | 56e9166 | 2002-08-12 21:25:05 +0000 | [diff] [blame] | 37 | assert(SparcFloatRegClass::StartOfNonVolatileRegs == 32 && |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 38 | "32 Float regs are used for float arg passing"); |
| 39 | } |
| 40 | |
| 41 | |
Vikram S. Adve | db1435f | 2002-03-18 03:12:16 +0000 | [diff] [blame] | 42 | // getZeroRegNum - returns the register that contains always zero. |
| 43 | // this is the unified register number |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 44 | // |
Vikram S. Adve | db1435f | 2002-03-18 03:12:16 +0000 | [diff] [blame] | 45 | int UltraSparcRegInfo::getZeroRegNum() const { |
Chris Lattner | 56e9166 | 2002-08-12 21:25:05 +0000 | [diff] [blame] | 46 | return getUnifiedRegNum(UltraSparcRegInfo::IntRegClassID, |
| 47 | SparcIntRegClass::g0); |
Vikram S. Adve | db1435f | 2002-03-18 03:12:16 +0000 | [diff] [blame] | 48 | } |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 49 | |
| 50 | // getCallAddressReg - returns the reg used for pushing the address when a |
| 51 | // method is called. This can be used for other purposes between calls |
| 52 | // |
| 53 | unsigned UltraSparcRegInfo::getCallAddressReg() const { |
Chris Lattner | 56e9166 | 2002-08-12 21:25:05 +0000 | [diff] [blame] | 54 | return getUnifiedRegNum(UltraSparcRegInfo::IntRegClassID, |
| 55 | SparcIntRegClass::o7); |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 56 | } |
| 57 | |
| 58 | // Returns the register containing the return address. |
| 59 | // It should be made sure that this register contains the return |
| 60 | // value when a return instruction is reached. |
| 61 | // |
| 62 | unsigned UltraSparcRegInfo::getReturnAddressReg() const { |
Chris Lattner | 56e9166 | 2002-08-12 21:25:05 +0000 | [diff] [blame] | 63 | return getUnifiedRegNum(UltraSparcRegInfo::IntRegClassID, |
| 64 | SparcIntRegClass::i7); |
| 65 | } |
| 66 | |
| 67 | // Register get name implementations... |
| 68 | |
| 69 | // Int register names in same order as enum in class SparcIntRegClass |
| 70 | static const char * const IntRegNames[] = { |
| 71 | "o0", "o1", "o2", "o3", "o4", "o5", "o7", |
| 72 | "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", |
| 73 | "i0", "i1", "i2", "i3", "i4", "i5", |
| 74 | "i6", "i7", |
| 75 | "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", |
| 76 | "o6" |
| 77 | }; |
| 78 | |
Vikram S. Adve | 8adb994 | 2003-05-27 00:02:22 +0000 | [diff] [blame] | 79 | const char * const SparcIntRegClass::getRegName(unsigned reg) const { |
Chris Lattner | 56e9166 | 2002-08-12 21:25:05 +0000 | [diff] [blame] | 80 | assert(reg < NumOfAllRegs); |
| 81 | return IntRegNames[reg]; |
| 82 | } |
| 83 | |
| 84 | static const char * const FloatRegNames[] = { |
| 85 | "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7", "f8", "f9", |
| 86 | "f10", "f11", "f12", "f13", "f14", "f15", "f16", "f17", "f18", "f19", |
| 87 | "f20", "f21", "f22", "f23", "f24", "f25", "f26", "f27", "f28", "f29", |
| 88 | "f30", "f31", "f32", "f33", "f34", "f35", "f36", "f37", "f38", "f39", |
| 89 | "f40", "f41", "f42", "f43", "f44", "f45", "f46", "f47", "f48", "f49", |
| 90 | "f50", "f51", "f52", "f53", "f54", "f55", "f56", "f57", "f58", "f59", |
| 91 | "f60", "f61", "f62", "f63" |
| 92 | }; |
| 93 | |
Vikram S. Adve | 8adb994 | 2003-05-27 00:02:22 +0000 | [diff] [blame] | 94 | const char * const SparcFloatRegClass::getRegName(unsigned reg) const { |
Chris Lattner | 56e9166 | 2002-08-12 21:25:05 +0000 | [diff] [blame] | 95 | assert (reg < NumOfAllRegs); |
| 96 | return FloatRegNames[reg]; |
| 97 | } |
| 98 | |
| 99 | |
| 100 | static const char * const IntCCRegNames[] = { |
Vikram S. Adve | d09c4c3 | 2003-07-06 20:13:59 +0000 | [diff] [blame] | 101 | "xcc", "icc", "ccr" |
Chris Lattner | 56e9166 | 2002-08-12 21:25:05 +0000 | [diff] [blame] | 102 | }; |
| 103 | |
Vikram S. Adve | 8adb994 | 2003-05-27 00:02:22 +0000 | [diff] [blame] | 104 | const char * const SparcIntCCRegClass::getRegName(unsigned reg) const { |
Vikram S. Adve | d09c4c3 | 2003-07-06 20:13:59 +0000 | [diff] [blame] | 105 | assert(reg < 3); |
Chris Lattner | 56e9166 | 2002-08-12 21:25:05 +0000 | [diff] [blame] | 106 | return IntCCRegNames[reg]; |
| 107 | } |
| 108 | |
| 109 | static const char * const FloatCCRegNames[] = { |
| 110 | "fcc0", "fcc1", "fcc2", "fcc3" |
| 111 | }; |
| 112 | |
Vikram S. Adve | 8adb994 | 2003-05-27 00:02:22 +0000 | [diff] [blame] | 113 | const char * const SparcFloatCCRegClass::getRegName(unsigned reg) const { |
| 114 | assert (reg < 5); |
Chris Lattner | 56e9166 | 2002-08-12 21:25:05 +0000 | [diff] [blame] | 115 | return FloatCCRegNames[reg]; |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 116 | } |
| 117 | |
Vikram S. Adve | 8adb994 | 2003-05-27 00:02:22 +0000 | [diff] [blame] | 118 | static const char * const SpecialRegNames[] = { |
| 119 | "fsr" |
| 120 | }; |
| 121 | |
| 122 | const char * const SparcSpecialRegClass::getRegName(unsigned reg) const { |
| 123 | assert (reg < 1); |
| 124 | return SpecialRegNames[reg]; |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 125 | } |
| 126 | |
Vikram S. Adve | db1435f | 2002-03-18 03:12:16 +0000 | [diff] [blame] | 127 | // Get unified reg number for frame pointer |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 128 | unsigned UltraSparcRegInfo::getFramePointer() const { |
Chris Lattner | 56e9166 | 2002-08-12 21:25:05 +0000 | [diff] [blame] | 129 | return getUnifiedRegNum(UltraSparcRegInfo::IntRegClassID, |
| 130 | SparcIntRegClass::i6); |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 131 | } |
| 132 | |
Vikram S. Adve | db1435f | 2002-03-18 03:12:16 +0000 | [diff] [blame] | 133 | // Get unified reg number for stack pointer |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 134 | unsigned UltraSparcRegInfo::getStackPointer() const { |
Chris Lattner | 56e9166 | 2002-08-12 21:25:05 +0000 | [diff] [blame] | 135 | return getUnifiedRegNum(UltraSparcRegInfo::IntRegClassID, |
| 136 | SparcIntRegClass::o6); |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 137 | } |
| 138 | |
| 139 | |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 140 | //--------------------------------------------------------------------------- |
| 141 | // Finds whether a call is an indirect call |
| 142 | //--------------------------------------------------------------------------- |
| 143 | |
| 144 | inline bool |
| 145 | isVarArgsFunction(const Type *funcType) { |
| 146 | return cast<FunctionType>(cast<PointerType>(funcType) |
| 147 | ->getElementType())->isVarArg(); |
| 148 | } |
| 149 | |
| 150 | inline bool |
| 151 | isVarArgsCall(const MachineInstr *CallMI) { |
| 152 | Value* callee = CallMI->getOperand(0).getVRegValue(); |
| 153 | // const Type* funcType = isa<Function>(callee)? callee->getType() |
| 154 | // : cast<PointerType>(callee->getType())->getElementType(); |
| 155 | const Type* funcType = callee->getType(); |
| 156 | return isVarArgsFunction(funcType); |
| 157 | } |
| 158 | |
| 159 | |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 160 | // Get the register number for the specified argument #argNo, |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 161 | // |
| 162 | // Return value: |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 163 | // getInvalidRegNum(), if there is no int register available for the arg. |
| 164 | // regNum, otherwise (this is NOT the unified reg. num). |
| 165 | // regClassId is set to the register class ID. |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 166 | // |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 167 | int |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 168 | UltraSparcRegInfo::regNumForIntArg(bool inCallee, bool isVarArgsCall, |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 169 | unsigned argNo, unsigned& regClassId) const |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 170 | { |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 171 | regClassId = IntRegClassID; |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 172 | if (argNo >= NumOfIntArgRegs) |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 173 | return getInvalidRegNum(); |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 174 | else |
Chris Lattner | 56e9166 | 2002-08-12 21:25:05 +0000 | [diff] [blame] | 175 | return argNo + (inCallee? SparcIntRegClass::i0 : SparcIntRegClass::o0); |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 176 | } |
| 177 | |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 178 | // Get the register number for the specified FP argument #argNo, |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 179 | // Use INT regs for FP args if this is a varargs call. |
| 180 | // |
| 181 | // Return value: |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 182 | // getInvalidRegNum(), if there is no int register available for the arg. |
| 183 | // regNum, otherwise (this is NOT the unified reg. num). |
| 184 | // regClassId is set to the register class ID. |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 185 | // |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 186 | int |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 187 | UltraSparcRegInfo::regNumForFPArg(unsigned regType, |
| 188 | bool inCallee, bool isVarArgsCall, |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 189 | unsigned argNo, unsigned& regClassId) const |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 190 | { |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 191 | if (isVarArgsCall) |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 192 | return regNumForIntArg(inCallee, isVarArgsCall, argNo, regClassId); |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 193 | else |
| 194 | { |
| 195 | regClassId = FloatRegClassID; |
| 196 | if (regType == FPSingleRegType) |
| 197 | return (argNo*2+1 >= NumOfFloatArgRegs)? |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 198 | getInvalidRegNum() : SparcFloatRegClass::f0 + (argNo * 2 + 1); |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 199 | else if (regType == FPDoubleRegType) |
| 200 | return (argNo*2 >= NumOfFloatArgRegs)? |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 201 | getInvalidRegNum() : SparcFloatRegClass::f0 + (argNo * 2); |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 202 | else |
| 203 | assert(0 && "Illegal FP register type"); |
Chris Lattner | 3091e11 | 2002-07-25 06:08:32 +0000 | [diff] [blame] | 204 | return 0; |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 205 | } |
Vikram S. Adve | 02662bd | 2002-03-31 19:04:50 +0000 | [diff] [blame] | 206 | } |
| 207 | |
Ruchira Sasanka | 4cfbfd5 | 2002-01-07 19:20:28 +0000 | [diff] [blame] | 208 | |
| 209 | //--------------------------------------------------------------------------- |
| 210 | // Finds the return address of a call sparc specific call instruction |
| 211 | //--------------------------------------------------------------------------- |
Ruchira Sasanka | 24729a3 | 2001-10-21 16:43:41 +0000 | [diff] [blame] | 212 | |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 213 | // The following 4 methods are used to find the RegType (SparcInternals.h) |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 214 | // of a LiveRange, a Value, and for a given register unified reg number. |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 215 | // |
Vikram S. Adve | 8adb994 | 2003-05-27 00:02:22 +0000 | [diff] [blame] | 216 | int UltraSparcRegInfo::getRegTypeForClassAndType(unsigned regClassID, |
| 217 | const Type* type) const |
| 218 | { |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 219 | switch (regClassID) { |
Vikram S. Adve | 8adb994 | 2003-05-27 00:02:22 +0000 | [diff] [blame] | 220 | case IntRegClassID: return IntRegType; |
| 221 | case FloatRegClassID: |
| 222 | if (type == Type::FloatTy) return FPSingleRegType; |
| 223 | else if (type == Type::DoubleTy) return FPDoubleRegType; |
| 224 | assert(0 && "Unknown type in FloatRegClass"); return 0; |
| 225 | case IntCCRegClassID: return IntCCRegType; |
| 226 | case FloatCCRegClassID: return FloatCCRegType; |
| 227 | case SpecialRegClassID: return SpecialRegType; |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 228 | default: assert( 0 && "Unknown reg class ID"); return 0; |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 229 | } |
| 230 | } |
| 231 | |
Vikram S. Adve | 8adb994 | 2003-05-27 00:02:22 +0000 | [diff] [blame] | 232 | int UltraSparcRegInfo::getRegType(const Type* type) const |
| 233 | { |
| 234 | return getRegTypeForClassAndType(getRegClassIDOfType(type), type); |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 235 | } |
| 236 | |
Vikram S. Adve | 8adb994 | 2003-05-27 00:02:22 +0000 | [diff] [blame] | 237 | int UltraSparcRegInfo::getRegType(const LiveRange *LR) const |
| 238 | { |
| 239 | return getRegTypeForClassAndType(LR->getRegClassID(), LR->getType()); |
| 240 | } |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 241 | |
Vikram S. Adve | 8adb994 | 2003-05-27 00:02:22 +0000 | [diff] [blame] | 242 | int UltraSparcRegInfo::getRegType(int unifiedRegNum) const |
| 243 | { |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 244 | if (unifiedRegNum < 32) |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 245 | return IntRegType; |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 246 | else if (unifiedRegNum < (32 + 32)) |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 247 | return FPSingleRegType; |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 248 | else if (unifiedRegNum < (64 + 32)) |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 249 | return FPDoubleRegType; |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 250 | else if (unifiedRegNum < (64+32+4)) |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 251 | return FloatCCRegType; |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 252 | else if (unifiedRegNum < (64+32+4+2)) |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 253 | return IntCCRegType; |
| 254 | else |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 255 | assert(0 && "Invalid unified register number in getRegType"); |
Chris Lattner | 5536c9c | 2002-02-24 23:02:40 +0000 | [diff] [blame] | 256 | return 0; |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 257 | } |
| 258 | |
| 259 | |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 260 | // To find the register class used for a specified Type |
| 261 | // |
| 262 | unsigned UltraSparcRegInfo::getRegClassIDOfType(const Type *type, |
Chris Lattner | 3091e11 | 2002-07-25 06:08:32 +0000 | [diff] [blame] | 263 | bool isCCReg) const { |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 264 | Type::PrimitiveID ty = type->getPrimitiveID(); |
| 265 | unsigned res; |
| 266 | |
| 267 | // FIXME: Comparing types like this isn't very safe... |
| 268 | if ((ty && ty <= Type::LongTyID) || (ty == Type::LabelTyID) || |
| 269 | (ty == Type::FunctionTyID) || (ty == Type::PointerTyID) ) |
| 270 | res = IntRegClassID; // sparc int reg (ty=0: void) |
| 271 | else if (ty <= Type::DoubleTyID) |
| 272 | res = FloatRegClassID; // sparc float reg class |
| 273 | else { |
| 274 | //std::cerr << "TypeID: " << ty << "\n"; |
| 275 | assert(0 && "Cannot resolve register class for type"); |
| 276 | return 0; |
| 277 | } |
| 278 | |
Chris Lattner | f9fd591 | 2003-01-15 21:14:32 +0000 | [diff] [blame] | 279 | if (isCCReg) |
| 280 | return res + 2; // corresponding condition code register |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 281 | else |
| 282 | return res; |
| 283 | } |
| 284 | |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 285 | unsigned UltraSparcRegInfo::getRegClassIDOfRegType(int regType) const { |
| 286 | switch(regType) { |
| 287 | case IntRegType: return IntRegClassID; |
| 288 | case FPSingleRegType: |
| 289 | case FPDoubleRegType: return FloatRegClassID; |
| 290 | case IntCCRegType: return IntCCRegClassID; |
| 291 | case FloatCCRegType: return FloatCCRegClassID; |
| 292 | default: |
| 293 | assert(0 && "Invalid register type in getRegClassIDOfRegType"); |
| 294 | return 0; |
| 295 | } |
| 296 | } |
| 297 | |
Ruchira Sasanka | 4cfbfd5 | 2002-01-07 19:20:28 +0000 | [diff] [blame] | 298 | //--------------------------------------------------------------------------- |
Ruchira Sasanka | 4cfbfd5 | 2002-01-07 19:20:28 +0000 | [diff] [blame] | 299 | // Suggests a register for the ret address in the RET machine instruction. |
| 300 | // We always suggest %i7 by convention. |
| 301 | //--------------------------------------------------------------------------- |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 302 | void UltraSparcRegInfo::suggestReg4RetAddr(MachineInstr *RetMI, |
Ruchira Sasanka | 086bf0f | 2001-10-15 16:25:28 +0000 | [diff] [blame] | 303 | LiveRangeInfo& LRI) const { |
Ruchira Sasanka | dfc6c88 | 2001-09-18 22:52:44 +0000 | [diff] [blame] | 304 | |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 305 | assert(target.getInstrInfo().isReturn(RetMI->getOpCode())); |
Vikram S. Adve | 8498277 | 2001-10-22 13:41:12 +0000 | [diff] [blame] | 306 | |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 307 | // return address is always mapped to i7 so set it immediately |
| 308 | RetMI->SetRegForOperand(0, getUnifiedRegNum(IntRegClassID, |
Chris Lattner | 56e9166 | 2002-08-12 21:25:05 +0000 | [diff] [blame] | 309 | SparcIntRegClass::i7)); |
Vikram S. Adve | 8498277 | 2001-10-22 13:41:12 +0000 | [diff] [blame] | 310 | |
Ruchira Sasanka | 4cfbfd5 | 2002-01-07 19:20:28 +0000 | [diff] [blame] | 311 | // Possible Optimization: |
Ruchira Sasanka | 5b8971f | 2001-10-16 01:23:19 +0000 | [diff] [blame] | 312 | // Instead of setting the color, we can suggest one. In that case, |
Ruchira Sasanka | 086bf0f | 2001-10-15 16:25:28 +0000 | [diff] [blame] | 313 | // we have to test later whether it received the suggested color. |
| 314 | // In that case, a LR has to be created at the start of method. |
| 315 | // It has to be done as follows (remove the setRegVal above): |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 316 | |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 317 | // MachineOperand & MO = RetMI->getOperand(0); |
Ruchira Sasanka | 4cfbfd5 | 2002-01-07 19:20:28 +0000 | [diff] [blame] | 318 | // const Value *RetAddrVal = MO.getVRegValue(); |
| 319 | // assert( RetAddrVal && "LR for ret address must be created at start"); |
| 320 | // LiveRange * RetAddrLR = LRI.getLiveRangeForValue( RetAddrVal); |
| 321 | // RetAddrLR->setSuggestedColor(getUnifiedRegNum( IntRegClassID, |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 322 | // SparcIntRegOrdr::i7) ); |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 323 | } |
| 324 | |
| 325 | |
| 326 | //--------------------------------------------------------------------------- |
Ruchira Sasanka | 4cfbfd5 | 2002-01-07 19:20:28 +0000 | [diff] [blame] | 327 | // Suggests a register for the ret address in the JMPL/CALL machine instr. |
| 328 | // Sparc ABI dictates that %o7 be used for this purpose. |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 329 | //--------------------------------------------------------------------------- |
Vikram S. Adve | 6d1036d | 2002-09-28 16:59:05 +0000 | [diff] [blame] | 330 | void |
| 331 | UltraSparcRegInfo::suggestReg4CallAddr(MachineInstr * CallMI, |
| 332 | LiveRangeInfo& LRI) const |
| 333 | { |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 334 | CallArgsDescriptor* argDesc = CallArgsDescriptor::get(CallMI); |
| 335 | const Value *RetAddrVal = argDesc->getReturnAddrReg(); |
Vikram S. Adve | 6d1036d | 2002-09-28 16:59:05 +0000 | [diff] [blame] | 336 | assert(RetAddrVal && "INTERNAL ERROR: Return address value is required"); |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 337 | |
Vikram S. Adve | 6d1036d | 2002-09-28 16:59:05 +0000 | [diff] [blame] | 338 | // A LR must already exist for the return address. |
| 339 | LiveRange *RetAddrLR = LRI.getLiveRangeForValue(RetAddrVal); |
| 340 | assert(RetAddrLR && "INTERNAL ERROR: No LR for return address of call!"); |
| 341 | |
Chris Lattner | f9fd591 | 2003-01-15 21:14:32 +0000 | [diff] [blame] | 342 | unsigned RegClassID = RetAddrLR->getRegClassID(); |
Vikram S. Adve | 6d1036d | 2002-09-28 16:59:05 +0000 | [diff] [blame] | 343 | RetAddrLR->setColor(getUnifiedRegNum(IntRegClassID, SparcIntRegClass::o7)); |
| 344 | } |
Ruchira Sasanka | 086bf0f | 2001-10-15 16:25:28 +0000 | [diff] [blame] | 345 | |
| 346 | |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 347 | |
| 348 | //--------------------------------------------------------------------------- |
| 349 | // This method will suggest colors to incoming args to a method. |
Ruchira Sasanka | 4cfbfd5 | 2002-01-07 19:20:28 +0000 | [diff] [blame] | 350 | // According to the Sparc ABI, the first 6 incoming args are in |
| 351 | // %i0 - %i5 (if they are integer) OR in %f0 - %f31 (if they are float). |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 352 | // If the arg is passed on stack due to the lack of regs, NOTHING will be |
Ruchira Sasanka | 4cfbfd5 | 2002-01-07 19:20:28 +0000 | [diff] [blame] | 353 | // done - it will be colored (or spilled) as a normal live range. |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 354 | //--------------------------------------------------------------------------- |
Chris Lattner | f739fa8 | 2002-04-08 22:03:57 +0000 | [diff] [blame] | 355 | void UltraSparcRegInfo::suggestRegs4MethodArgs(const Function *Meth, |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 356 | LiveRangeInfo& LRI) const |
Chris Lattner | b0ddffa | 2001-09-14 03:47:57 +0000 | [diff] [blame] | 357 | { |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 358 | // check if this is a varArgs function. needed for choosing regs. |
| 359 | bool isVarArgs = isVarArgsFunction(Meth->getType()); |
| 360 | |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 361 | // for each argument. count INT and FP arguments separately. |
Chris Lattner | 7076ff2 | 2002-06-25 16:13:21 +0000 | [diff] [blame] | 362 | unsigned argNo=0, intArgNo=0, fpArgNo=0; |
| 363 | for(Function::const_aiterator I = Meth->abegin(), E = Meth->aend(); |
| 364 | I != E; ++I, ++argNo) { |
| 365 | // get the LR of arg |
| 366 | LiveRange *LR = LRI.getLiveRangeForValue(I); |
| 367 | assert(LR && "No live range found for method arg"); |
| 368 | |
| 369 | unsigned regType = getRegType(LR); |
Chris Lattner | 24c1d5e | 2003-01-14 23:05:08 +0000 | [diff] [blame] | 370 | unsigned regClassIDOfArgReg = BadRegClass; // reg class of chosen reg (unused) |
Chris Lattner | 7076ff2 | 2002-06-25 16:13:21 +0000 | [diff] [blame] | 371 | |
| 372 | int regNum = (regType == IntRegType) |
| 373 | ? regNumForIntArg(/*inCallee*/ true, isVarArgs, |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 374 | argNo, regClassIDOfArgReg) |
Chris Lattner | 7076ff2 | 2002-06-25 16:13:21 +0000 | [diff] [blame] | 375 | : regNumForFPArg(regType, /*inCallee*/ true, isVarArgs, |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 376 | argNo, regClassIDOfArgReg); |
Chris Lattner | 7076ff2 | 2002-06-25 16:13:21 +0000 | [diff] [blame] | 377 | |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 378 | if(regNum != getInvalidRegNum()) |
Chris Lattner | 7076ff2 | 2002-06-25 16:13:21 +0000 | [diff] [blame] | 379 | LR->setSuggestedColor(regNum); |
| 380 | } |
Chris Lattner | b0ddffa | 2001-09-14 03:47:57 +0000 | [diff] [blame] | 381 | } |
| 382 | |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 383 | |
Ruchira Sasanka | 4cfbfd5 | 2002-01-07 19:20:28 +0000 | [diff] [blame] | 384 | //--------------------------------------------------------------------------- |
| 385 | // This method is called after graph coloring to move incoming args to |
| 386 | // the correct hardware registers if they did not receive the correct |
| 387 | // (suggested) color through graph coloring. |
| 388 | //--------------------------------------------------------------------------- |
Chris Lattner | f739fa8 | 2002-04-08 22:03:57 +0000 | [diff] [blame] | 389 | void UltraSparcRegInfo::colorMethodArgs(const Function *Meth, |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 390 | LiveRangeInfo &LRI, |
| 391 | AddedInstrns *FirstAI) const { |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 392 | |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 393 | // check if this is a varArgs function. needed for choosing regs. |
| 394 | bool isVarArgs = isVarArgsFunction(Meth->getType()); |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 395 | MachineInstr *AdMI; |
| 396 | |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 397 | // for each argument |
Chris Lattner | 7076ff2 | 2002-06-25 16:13:21 +0000 | [diff] [blame] | 398 | // for each argument. count INT and FP arguments separately. |
| 399 | unsigned argNo=0, intArgNo=0, fpArgNo=0; |
| 400 | for(Function::const_aiterator I = Meth->abegin(), E = Meth->aend(); |
| 401 | I != E; ++I, ++argNo) { |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 402 | // get the LR of arg |
Chris Lattner | 7076ff2 | 2002-06-25 16:13:21 +0000 | [diff] [blame] | 403 | LiveRange *LR = LRI.getLiveRangeForValue(I); |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 404 | assert( LR && "No live range found for method arg"); |
| 405 | |
Chris Lattner | f9fd591 | 2003-01-15 21:14:32 +0000 | [diff] [blame] | 406 | unsigned regType = getRegType(LR); |
| 407 | unsigned RegClassID = LR->getRegClassID(); |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 408 | |
Ruchira Sasanka | 4cfbfd5 | 2002-01-07 19:20:28 +0000 | [diff] [blame] | 409 | // Find whether this argument is coming in a register (if not, on stack) |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 410 | // Also find the correct register the argument must use (UniArgReg) |
Ruchira Sasanka | 4cfbfd5 | 2002-01-07 19:20:28 +0000 | [diff] [blame] | 411 | // |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 412 | bool isArgInReg = false; |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 413 | unsigned UniArgReg = getInvalidRegNum(); // reg that LR MUST be colored with |
Chris Lattner | 24c1d5e | 2003-01-14 23:05:08 +0000 | [diff] [blame] | 414 | unsigned regClassIDOfArgReg = BadRegClass; // reg class of chosen reg |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 415 | |
| 416 | int regNum = (regType == IntRegType) |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 417 | ? regNumForIntArg(/*inCallee*/ true, isVarArgs, |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 418 | argNo, regClassIDOfArgReg) |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 419 | : regNumForFPArg(regType, /*inCallee*/ true, isVarArgs, |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 420 | argNo, regClassIDOfArgReg); |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 421 | |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 422 | if(regNum != getInvalidRegNum()) { |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 423 | isArgInReg = true; |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 424 | UniArgReg = getUnifiedRegNum( regClassIDOfArgReg, regNum); |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 425 | } |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 426 | |
Vikram S. Adve | 6528067 | 2003-07-10 19:42:11 +0000 | [diff] [blame] | 427 | if( ! LR->isMarkedForSpill() ) { // if this arg received a register |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 428 | |
Ruchira Sasanka | 36bcd79 | 2001-10-24 15:56:58 +0000 | [diff] [blame] | 429 | unsigned UniLRReg = getUnifiedRegNum( RegClassID, LR->getColor() ); |
| 430 | |
| 431 | // if LR received the correct color, nothing to do |
Ruchira Sasanka | 4cfbfd5 | 2002-01-07 19:20:28 +0000 | [diff] [blame] | 432 | // |
Ruchira Sasanka | 36bcd79 | 2001-10-24 15:56:58 +0000 | [diff] [blame] | 433 | if( UniLRReg == UniArgReg ) |
| 434 | continue; |
| 435 | |
Ruchira Sasanka | 4cfbfd5 | 2002-01-07 19:20:28 +0000 | [diff] [blame] | 436 | // We are here because the LR did not receive the suggested |
| 437 | // but LR received another register. |
| 438 | // Now we have to copy the %i reg (or stack pos of arg) |
| 439 | // to the register the LR was colored with. |
Ruchira Sasanka | 36bcd79 | 2001-10-24 15:56:58 +0000 | [diff] [blame] | 440 | |
Ruchira Sasanka | 4cfbfd5 | 2002-01-07 19:20:28 +0000 | [diff] [blame] | 441 | // if the arg is coming in UniArgReg register, it MUST go into |
Ruchira Sasanka | 36bcd79 | 2001-10-24 15:56:58 +0000 | [diff] [blame] | 442 | // the UniLRReg register |
Ruchira Sasanka | 4cfbfd5 | 2002-01-07 19:20:28 +0000 | [diff] [blame] | 443 | // |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 444 | if( isArgInReg ) { |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 445 | if( regClassIDOfArgReg != RegClassID ) { |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 446 | assert(0 && "This could should work but it is not tested yet"); |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 447 | |
| 448 | // It is a variable argument call: the float reg must go in a %o reg. |
| 449 | // We have to move an int reg to a float reg via memory. |
| 450 | // |
| 451 | assert(isVarArgs && |
| 452 | RegClassID == FloatRegClassID && |
| 453 | regClassIDOfArgReg == IntRegClassID && |
| 454 | "This should only be an Int register for an FP argument"); |
| 455 | |
Chris Lattner | d47aac9 | 2002-12-28 20:21:29 +0000 | [diff] [blame] | 456 | int TmpOff = MachineFunction::get(Meth).getInfo()->pushTempValue( |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 457 | getSpilledRegSize(regType)); |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 458 | cpReg2MemMI(FirstAI->InstrnsBefore, |
| 459 | UniArgReg, getFramePointer(), TmpOff, IntRegType); |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 460 | |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 461 | cpMem2RegMI(FirstAI->InstrnsBefore, |
| 462 | getFramePointer(), TmpOff, UniLRReg, regType); |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 463 | } |
| 464 | else { |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 465 | cpReg2RegMI(FirstAI->InstrnsBefore, UniArgReg, UniLRReg, regType); |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 466 | } |
| 467 | } |
Ruchira Sasanka | 9c38dbc | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 468 | else { |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 469 | |
Ruchira Sasanka | 9c38dbc | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 470 | // Now the arg is coming on stack. Since the LR recieved a register, |
| 471 | // we just have to load the arg on stack into that register |
Ruchira Sasanka | 4cfbfd5 | 2002-01-07 19:20:28 +0000 | [diff] [blame] | 472 | // |
Chris Lattner | d47aac9 | 2002-12-28 20:21:29 +0000 | [diff] [blame] | 473 | const TargetFrameInfo& frameInfo = target.getFrameInfo(); |
Vikram S. Adve | 7a1524f | 2001-11-08 04:56:41 +0000 | [diff] [blame] | 474 | int offsetFromFP = |
Misha Brukman | 7ae7f84 | 2002-10-28 00:28:31 +0000 | [diff] [blame] | 475 | frameInfo.getIncomingArgOffset(MachineFunction::get(Meth), |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 476 | argNo); |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 477 | |
| 478 | // float arguments on stack are right justified so adjust the offset! |
| 479 | // int arguments are also right justified but they are always loaded as |
| 480 | // a full double-word so the offset does not need to be adjusted. |
| 481 | if (regType == FPSingleRegType) { |
| 482 | unsigned argSize = target.getTargetData().getTypeSize(LR->getType()); |
| 483 | unsigned slotSize = frameInfo.getSizeOfEachArgOnStack(); |
| 484 | assert(argSize <= slotSize && "Insufficient slot size!"); |
| 485 | offsetFromFP += slotSize - argSize; |
| 486 | } |
| 487 | |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 488 | cpMem2RegMI(FirstAI->InstrnsBefore, |
| 489 | getFramePointer(), offsetFromFP, UniLRReg, regType); |
Ruchira Sasanka | 9c38dbc | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 490 | } |
Ruchira Sasanka | 9c38dbc | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 491 | |
| 492 | } // if LR received a color |
| 493 | |
| 494 | else { |
| 495 | |
| 496 | // Now, the LR did not receive a color. But it has a stack offset for |
| 497 | // spilling. |
Ruchira Sasanka | 9c38dbc | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 498 | // So, if the arg is coming in UniArgReg register, we can just move |
| 499 | // that on to the stack pos of LR |
| 500 | |
Ruchira Sasanka | 9c38dbc | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 501 | if( isArgInReg ) { |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 502 | |
| 503 | if( regClassIDOfArgReg != RegClassID ) { |
| 504 | assert(0 && |
| 505 | "FP arguments to a varargs function should be explicitly " |
| 506 | "copied to/from int registers by instruction selection!"); |
| 507 | |
| 508 | // It must be a float arg for a variable argument call, which |
| 509 | // must come in a %o reg. Move the int reg to the stack. |
| 510 | // |
| 511 | assert(isVarArgs && regClassIDOfArgReg == IntRegClassID && |
| 512 | "This should only be an Int register for an FP argument"); |
| 513 | |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 514 | cpReg2MemMI(FirstAI->InstrnsBefore, UniArgReg, |
| 515 | getFramePointer(), LR->getSpillOffFromFP(), IntRegType); |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 516 | } |
| 517 | else { |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 518 | cpReg2MemMI(FirstAI->InstrnsBefore, UniArgReg, |
| 519 | getFramePointer(), LR->getSpillOffFromFP(), regType); |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 520 | } |
Ruchira Sasanka | 9c38dbc | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 521 | } |
| 522 | |
| 523 | else { |
| 524 | |
| 525 | // Now the arg is coming on stack. Since the LR did NOT |
| 526 | // recieved a register as well, it is allocated a stack position. We |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 527 | // can simply change the stack position of the LR. We can do this, |
Ruchira Sasanka | 9c38dbc | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 528 | // since this method is called before any other method that makes |
| 529 | // uses of the stack pos of the LR (e.g., updateMachineInstr) |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 530 | // |
Chris Lattner | d47aac9 | 2002-12-28 20:21:29 +0000 | [diff] [blame] | 531 | const TargetFrameInfo& frameInfo = target.getFrameInfo(); |
Vikram S. Adve | 7a1524f | 2001-11-08 04:56:41 +0000 | [diff] [blame] | 532 | int offsetFromFP = |
Misha Brukman | 7ae7f84 | 2002-10-28 00:28:31 +0000 | [diff] [blame] | 533 | frameInfo.getIncomingArgOffset(MachineFunction::get(Meth), |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 534 | argNo); |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 535 | |
| 536 | // FP arguments on stack are right justified so adjust offset! |
| 537 | // int arguments are also right justified but they are always loaded as |
| 538 | // a full double-word so the offset does not need to be adjusted. |
| 539 | if (regType == FPSingleRegType) { |
| 540 | unsigned argSize = target.getTargetData().getTypeSize(LR->getType()); |
| 541 | unsigned slotSize = frameInfo.getSizeOfEachArgOnStack(); |
| 542 | assert(argSize <= slotSize && "Insufficient slot size!"); |
| 543 | offsetFromFP += slotSize - argSize; |
| 544 | } |
Vikram S. Adve | 7a1524f | 2001-11-08 04:56:41 +0000 | [diff] [blame] | 545 | |
| 546 | LR->modifySpillOffFromFP( offsetFromFP ); |
Ruchira Sasanka | 9c38dbc | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 547 | } |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 548 | |
| 549 | } |
| 550 | |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 551 | } // for each incoming argument |
| 552 | |
| 553 | } |
| 554 | |
Chris Lattner | b0ddffa | 2001-09-14 03:47:57 +0000 | [diff] [blame] | 555 | |
| 556 | |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 557 | //--------------------------------------------------------------------------- |
| 558 | // This method is called before graph coloring to suggest colors to the |
| 559 | // outgoing call args and the return value of the call. |
| 560 | //--------------------------------------------------------------------------- |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 561 | void UltraSparcRegInfo::suggestRegs4CallArgs(MachineInstr *CallMI, |
Vikram S. Adve | 6d1036d | 2002-09-28 16:59:05 +0000 | [diff] [blame] | 562 | LiveRangeInfo& LRI) const { |
Vikram S. Adve | 879eac9 | 2002-10-13 00:05:30 +0000 | [diff] [blame] | 563 | assert ( (target.getInstrInfo()).isCall(CallMI->getOpCode()) ); |
Chris Lattner | b0ddffa | 2001-09-14 03:47:57 +0000 | [diff] [blame] | 564 | |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 565 | CallArgsDescriptor* argDesc = CallArgsDescriptor::get(CallMI); |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 566 | |
Vikram S. Adve | 6d1036d | 2002-09-28 16:59:05 +0000 | [diff] [blame] | 567 | suggestReg4CallAddr(CallMI, LRI); |
Ruchira Sasanka | 086bf0f | 2001-10-15 16:25:28 +0000 | [diff] [blame] | 568 | |
Vikram S. Adve | 6d1036d | 2002-09-28 16:59:05 +0000 | [diff] [blame] | 569 | // First color the return value of the call instruction, if any. |
| 570 | // The return value will be in %o0 if the value is an integer type, |
| 571 | // or in %f0 if the value is a float type. |
| 572 | // |
| 573 | if (const Value *RetVal = argDesc->getReturnValue()) { |
| 574 | LiveRange *RetValLR = LRI.getLiveRangeForValue(RetVal); |
| 575 | assert(RetValLR && "No LR for return Value of call!"); |
Ruchira Sasanka | dfc6c88 | 2001-09-18 22:52:44 +0000 | [diff] [blame] | 576 | |
Chris Lattner | f9fd591 | 2003-01-15 21:14:32 +0000 | [diff] [blame] | 577 | unsigned RegClassID = RetValLR->getRegClassID(); |
Ruchira Sasanka | dfc6c88 | 2001-09-18 22:52:44 +0000 | [diff] [blame] | 578 | |
Ruchira Sasanka | 24729a3 | 2001-10-21 16:43:41 +0000 | [diff] [blame] | 579 | // now suggest a register depending on the register class of ret arg |
Ruchira Sasanka | 24729a3 | 2001-10-21 16:43:41 +0000 | [diff] [blame] | 580 | if( RegClassID == IntRegClassID ) |
Chris Lattner | 56e9166 | 2002-08-12 21:25:05 +0000 | [diff] [blame] | 581 | RetValLR->setSuggestedColor(SparcIntRegClass::o0); |
Ruchira Sasanka | 24729a3 | 2001-10-21 16:43:41 +0000 | [diff] [blame] | 582 | else if (RegClassID == FloatRegClassID ) |
Chris Lattner | 56e9166 | 2002-08-12 21:25:05 +0000 | [diff] [blame] | 583 | RetValLR->setSuggestedColor(SparcFloatRegClass::f0 ); |
Ruchira Sasanka | 24729a3 | 2001-10-21 16:43:41 +0000 | [diff] [blame] | 584 | else assert( 0 && "Unknown reg class for return value of call\n"); |
Chris Lattner | b0ddffa | 2001-09-14 03:47:57 +0000 | [diff] [blame] | 585 | } |
Ruchira Sasanka | dfc6c88 | 2001-09-18 22:52:44 +0000 | [diff] [blame] | 586 | |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 587 | // Now suggest colors for arguments (operands) of the call instruction. |
| 588 | // Colors are suggested only if the arg number is smaller than the |
| 589 | // the number of registers allocated for argument passing. |
Ruchira Sasanka | 24729a3 | 2001-10-21 16:43:41 +0000 | [diff] [blame] | 590 | // Now, go thru call args - implicit operands of the call MI |
Ruchira Sasanka | dfc6c88 | 2001-09-18 22:52:44 +0000 | [diff] [blame] | 591 | |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 592 | unsigned NumOfCallArgs = argDesc->getNumArgs(); |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 593 | |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 594 | for(unsigned argNo=0, i=0, intArgNo=0, fpArgNo=0; |
| 595 | i < NumOfCallArgs; ++i, ++argNo) { |
Ruchira Sasanka | 086bf0f | 2001-10-15 16:25:28 +0000 | [diff] [blame] | 596 | |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 597 | const Value *CallArg = argDesc->getArgInfo(i).getArgVal(); |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 598 | |
| 599 | // get the LR of call operand (parameter) |
Ruchira Sasanka | 086bf0f | 2001-10-15 16:25:28 +0000 | [diff] [blame] | 600 | LiveRange *const LR = LRI.getLiveRangeForValue(CallArg); |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 601 | if (!LR) |
| 602 | continue; // no live ranges for constants and labels |
Vikram S. Adve | 6d1036d | 2002-09-28 16:59:05 +0000 | [diff] [blame] | 603 | |
Chris Lattner | f9fd591 | 2003-01-15 21:14:32 +0000 | [diff] [blame] | 604 | unsigned regType = getRegType(LR); |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 605 | unsigned regClassIDOfArgReg = BadRegClass; // chosen reg class (unused) |
Vikram S. Adve | 6d1036d | 2002-09-28 16:59:05 +0000 | [diff] [blame] | 606 | |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 607 | // Choose a register for this arg depending on whether it is |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 608 | // an INT or FP value. Here we ignore whether or not it is a |
| 609 | // varargs calls, because FP arguments will be explicitly copied |
| 610 | // to an integer Value and handled under (argCopy != NULL) below. |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 611 | int regNum = (regType == IntRegType) |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 612 | ? regNumForIntArg(/*inCallee*/ false, /*isVarArgs*/ false, |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 613 | argNo, regClassIDOfArgReg) |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 614 | : regNumForFPArg(regType, /*inCallee*/ false, /*isVarArgs*/ false, |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 615 | argNo, regClassIDOfArgReg); |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 616 | |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 617 | // If a register could be allocated, use it. |
| 618 | // If not, do NOTHING as this will be colored as a normal value. |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 619 | if(regNum != getInvalidRegNum()) |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 620 | LR->setSuggestedColor(regNum); |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 621 | } // for all call arguments |
Chris Lattner | b0ddffa | 2001-09-14 03:47:57 +0000 | [diff] [blame] | 622 | } |
| 623 | |
| 624 | |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 625 | //--------------------------------------------------------------------------- |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 626 | // Helper method for UltraSparcRegInfo::colorCallArgs(). |
| 627 | //--------------------------------------------------------------------------- |
| 628 | |
| 629 | void |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 630 | UltraSparcRegInfo::InitializeOutgoingArg(MachineInstr* CallMI, |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 631 | AddedInstrns *CallAI, |
| 632 | PhyRegAlloc &PRA, LiveRange* LR, |
| 633 | unsigned regType, unsigned RegClassID, |
Chris Lattner | d47aac9 | 2002-12-28 20:21:29 +0000 | [diff] [blame] | 634 | int UniArgRegOrNone, unsigned argNo, |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 635 | std::vector<MachineInstr*> &AddedInstrnsBefore) |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 636 | const |
| 637 | { |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 638 | assert(0 && "Should never get here because we are now using precopying!"); |
| 639 | |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 640 | MachineInstr *AdMI; |
| 641 | bool isArgInReg = false; |
Chris Lattner | 24c1d5e | 2003-01-14 23:05:08 +0000 | [diff] [blame] | 642 | unsigned UniArgReg = BadRegClass; // unused unless initialized below |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 643 | if (UniArgRegOrNone != getInvalidRegNum()) |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 644 | { |
| 645 | isArgInReg = true; |
| 646 | UniArgReg = (unsigned) UniArgRegOrNone; |
| 647 | } |
| 648 | |
Vikram S. Adve | 6528067 | 2003-07-10 19:42:11 +0000 | [diff] [blame] | 649 | if (! LR->isMarkedForSpill()) { |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 650 | unsigned UniLRReg = getUnifiedRegNum(RegClassID, LR->getColor()); |
| 651 | |
| 652 | // if LR received the correct color, nothing to do |
| 653 | if( isArgInReg && UniArgReg == UniLRReg ) |
| 654 | return; |
| 655 | |
| 656 | // The LR is allocated to a register UniLRReg and must be copied |
| 657 | // to UniArgReg or to the stack slot. |
| 658 | // |
| 659 | if( isArgInReg ) { |
| 660 | // Copy UniLRReg to UniArgReg |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 661 | cpReg2RegMI(AddedInstrnsBefore, UniLRReg, UniArgReg, regType); |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 662 | } |
| 663 | else { |
| 664 | // Copy UniLRReg to the stack to pass the arg on stack. |
Chris Lattner | d47aac9 | 2002-12-28 20:21:29 +0000 | [diff] [blame] | 665 | const TargetFrameInfo& frameInfo = target.getFrameInfo(); |
Chris Lattner | e3aa50d | 2002-10-28 19:32:07 +0000 | [diff] [blame] | 666 | int argOffset = frameInfo.getOutgoingArgOffset(PRA.MF, argNo); |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 667 | cpReg2MemMI(CallAI->InstrnsBefore, |
| 668 | UniLRReg, getStackPointer(), argOffset, regType); |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 669 | } |
| 670 | |
| 671 | } else { // LR is not colored (i.e., spilled) |
| 672 | |
| 673 | if( isArgInReg ) { |
| 674 | // Insert a load instruction to load the LR to UniArgReg |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 675 | cpMem2RegMI(AddedInstrnsBefore, getFramePointer(), |
| 676 | LR->getSpillOffFromFP(), UniArgReg, regType); |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 677 | // Now add the instruction |
| 678 | } |
| 679 | |
| 680 | else { |
| 681 | // Now, we have to pass the arg on stack. Since LR also did NOT |
| 682 | // receive a register we have to move an argument in memory to |
| 683 | // outgoing parameter on stack. |
| 684 | // Use TReg to load and store the value. |
| 685 | // Use TmpOff to save TReg, since that may have a live value. |
| 686 | // |
Chris Lattner | f9fd591 | 2003-01-15 21:14:32 +0000 | [diff] [blame] | 687 | int TReg = PRA.getUniRegNotUsedByThisInst(LR->getRegClass(), CallMI); |
Chris Lattner | d47aac9 | 2002-12-28 20:21:29 +0000 | [diff] [blame] | 688 | int TmpOff = PRA.MF.getInfo()-> |
| 689 | pushTempValue(getSpilledRegSize(getRegType(LR))); |
| 690 | const TargetFrameInfo& frameInfo = target.getFrameInfo(); |
Chris Lattner | e3aa50d | 2002-10-28 19:32:07 +0000 | [diff] [blame] | 691 | int argOffset = frameInfo.getOutgoingArgOffset(PRA.MF, argNo); |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 692 | |
| 693 | MachineInstr *Ad1, *Ad2, *Ad3, *Ad4; |
| 694 | |
| 695 | // Sequence: |
| 696 | // (1) Save TReg on stack |
| 697 | // (2) Load LR value into TReg from stack pos of LR |
| 698 | // (3) Store Treg on outgoing Arg pos on stack |
| 699 | // (4) Load the old value of TReg from stack to TReg (restore it) |
| 700 | // |
| 701 | // OPTIMIZE THIS: |
| 702 | // When reverse pointers in MahineInstr are introduced: |
| 703 | // Call PRA.getUnusedRegAtMI(....) to get an unused reg. Step 1 is |
| 704 | // needed only if this fails. Currently, we cannot call the |
| 705 | // above method since we cannot find LVSetBefore without the BB |
| 706 | // |
| 707 | // NOTE: We directly add to CallAI->InstrnsBefore instead of adding to |
| 708 | // AddedInstrnsBefore since these instructions must not be reordered. |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 709 | cpReg2MemMI(CallAI->InstrnsBefore, |
| 710 | TReg, getFramePointer(), TmpOff, regType); |
| 711 | cpMem2RegMI(CallAI->InstrnsBefore, |
| 712 | getFramePointer(), LR->getSpillOffFromFP(), TReg, regType); |
| 713 | cpReg2MemMI(CallAI->InstrnsBefore, |
| 714 | TReg, getStackPointer(), argOffset, regType); |
| 715 | cpMem2RegMI(CallAI->InstrnsBefore, |
| 716 | getFramePointer(), TmpOff, TReg, regType); |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 717 | } |
| 718 | } |
| 719 | } |
| 720 | |
| 721 | //--------------------------------------------------------------------------- |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 722 | // After graph coloring, we have call this method to see whehter the return |
| 723 | // value and the call args received the correct colors. If not, we have |
| 724 | // to instert copy instructions. |
| 725 | //--------------------------------------------------------------------------- |
Chris Lattner | b0ddffa | 2001-09-14 03:47:57 +0000 | [diff] [blame] | 726 | |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 727 | void UltraSparcRegInfo::colorCallArgs(MachineInstr *CallMI, |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 728 | LiveRangeInfo &LRI, |
| 729 | AddedInstrns *CallAI, |
Ruchira Sasanka | 4cfbfd5 | 2002-01-07 19:20:28 +0000 | [diff] [blame] | 730 | PhyRegAlloc &PRA, |
| 731 | const BasicBlock *BB) const { |
Chris Lattner | b0ddffa | 2001-09-14 03:47:57 +0000 | [diff] [blame] | 732 | |
Vikram S. Adve | 879eac9 | 2002-10-13 00:05:30 +0000 | [diff] [blame] | 733 | assert ( (target.getInstrInfo()).isCall(CallMI->getOpCode()) ); |
Ruchira Sasanka | 086bf0f | 2001-10-15 16:25:28 +0000 | [diff] [blame] | 734 | |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 735 | CallArgsDescriptor* argDesc = CallArgsDescriptor::get(CallMI); |
| 736 | |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 737 | // First color the return value of the call. |
| 738 | // If there is a LR for the return value, it means this |
| 739 | // method returns a value |
| 740 | |
| 741 | MachineInstr *AdMI; |
Chris Lattner | b0ddffa | 2001-09-14 03:47:57 +0000 | [diff] [blame] | 742 | |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 743 | const Value *RetVal = argDesc->getReturnValue(); |
Ruchira Sasanka | dfc6c88 | 2001-09-18 22:52:44 +0000 | [diff] [blame] | 744 | |
Chris Lattner | 30e8fb6 | 2002-02-05 01:43:49 +0000 | [diff] [blame] | 745 | if (RetVal) { |
| 746 | LiveRange *RetValLR = LRI.getLiveRangeForValue( RetVal ); |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 747 | assert(RetValLR && "ERROR: No LR for non-void return value"); |
Ruchira Sasanka | dfc6c88 | 2001-09-18 22:52:44 +0000 | [diff] [blame] | 748 | |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 749 | // Mark the return value register as used by this instruction |
Chris Lattner | f9fd591 | 2003-01-15 21:14:32 +0000 | [diff] [blame] | 750 | unsigned RegClassID = RetValLR->getRegClassID(); |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 751 | unsigned CorrectCol = (RegClassID == IntRegClassID |
| 752 | ? (unsigned) SparcIntRegClass::o0 |
| 753 | : (unsigned) SparcFloatRegClass::f0); |
Vikram S. Adve | 4aee77c70 | 2002-07-10 21:36:00 +0000 | [diff] [blame] | 754 | |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 755 | CallMI->insertUsedReg(getUnifiedRegNum(RegClassID, CorrectCol)); |
Vikram S. Adve | 4aee77c70 | 2002-07-10 21:36:00 +0000 | [diff] [blame] | 756 | |
Ruchira Sasanka | 24729a3 | 2001-10-21 16:43:41 +0000 | [diff] [blame] | 757 | } // if there a return value |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 758 | |
| 759 | |
Ruchira Sasanka | 4cfbfd5 | 2002-01-07 19:20:28 +0000 | [diff] [blame] | 760 | //------------------------------------------- |
Ruchira Sasanka | 086bf0f | 2001-10-15 16:25:28 +0000 | [diff] [blame] | 761 | // Now color all args of the call instruction |
Ruchira Sasanka | 4cfbfd5 | 2002-01-07 19:20:28 +0000 | [diff] [blame] | 762 | //------------------------------------------- |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 763 | |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 764 | std::vector<MachineInstr*> AddedInstrnsBefore; |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 765 | |
| 766 | unsigned NumOfCallArgs = argDesc->getNumArgs(); |
| 767 | |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 768 | for(unsigned argNo=0, i=0, intArgNo=0, fpArgNo=0; |
| 769 | i < NumOfCallArgs; ++i, ++argNo) { |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 770 | |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 771 | const Value *CallArg = argDesc->getArgInfo(i).getArgVal(); |
Chris Lattner | f9fd591 | 2003-01-15 21:14:32 +0000 | [diff] [blame] | 772 | unsigned regType = getRegType(CallArg->getType()); |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 773 | |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 774 | // Find whether this argument is coming in a register (if not, on stack) |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 775 | // Also find the correct register the argument must use (UniArgReg) |
| 776 | // |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 777 | bool isArgInReg = false; |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 778 | int UniArgReg = getInvalidRegNum(); // reg that LR MUST be colored with |
Chris Lattner | 24c1d5e | 2003-01-14 23:05:08 +0000 | [diff] [blame] | 779 | unsigned regClassIDOfArgReg = BadRegClass; // reg class of chosen reg |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 780 | |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 781 | // Find the register that must be used for this arg, depending on |
| 782 | // whether it is an INT or FP value. Here we ignore whether or not it |
| 783 | // is a varargs calls, because FP arguments will be explicitly copied |
| 784 | // to an integer Value and handled under (argCopy != NULL) below. |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 785 | // |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 786 | int regNum = (regType == IntRegType) |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 787 | ? regNumForIntArg(/*inCallee*/ false, /*isVarArgs*/ false, |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 788 | argNo, regClassIDOfArgReg) |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 789 | : regNumForFPArg(regType, /*inCallee*/ false, /*isVarArgs*/ false, |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 790 | argNo, regClassIDOfArgReg); |
Vikram S. Adve | a6d94c9 | 2002-04-25 04:42:21 +0000 | [diff] [blame] | 791 | |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 792 | if (regNum != getInvalidRegNum()) { |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 793 | isArgInReg = true; |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 794 | UniArgReg = getUnifiedRegNum(regClassIDOfArgReg, regNum); |
| 795 | CallMI->insertUsedReg(UniArgReg); // mark the reg as used |
| 796 | } |
| 797 | |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 798 | // Repeat for the second copy of the argument, which would be |
| 799 | // an FP argument being passed to a function with no prototype. |
Vikram S. Adve | 4aee77c70 | 2002-07-10 21:36:00 +0000 | [diff] [blame] | 800 | // It may either be passed as a copy in an integer register |
| 801 | // (in argCopy), or on the stack (useStackSlot). |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 802 | int argCopyReg = argDesc->getArgInfo(i).getArgCopy(); |
| 803 | if (argCopyReg != TargetRegInfo::getInvalidRegNum()) |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 804 | { |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 805 | CallMI->insertUsedReg(argCopyReg); // mark the reg as used |
Ruchira Sasanka | 9c38dbc | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 806 | } |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 807 | } // for each parameter in call instruction |
Ruchira Sasanka | dfc6c88 | 2001-09-18 22:52:44 +0000 | [diff] [blame] | 808 | |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 809 | // If we added any instruction before the call instruction, verify |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 810 | // that they are in the proper order and if not, reorder them |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 811 | // |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 812 | std::vector<MachineInstr*> ReorderedVec; |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 813 | if (!AddedInstrnsBefore.empty()) { |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 814 | |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 815 | if (DEBUG_RA) { |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 816 | std::cerr << "\nCalling reorder with instrns: \n"; |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 817 | for(unsigned i=0; i < AddedInstrnsBefore.size(); i++) |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 818 | std::cerr << *(AddedInstrnsBefore[i]); |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 819 | } |
| 820 | |
Vikram S. Adve | 4aee77c70 | 2002-07-10 21:36:00 +0000 | [diff] [blame] | 821 | OrderAddedInstrns(AddedInstrnsBefore, ReorderedVec, PRA); |
| 822 | assert(ReorderedVec.size() >= AddedInstrnsBefore.size() |
| 823 | && "Dropped some instructions when reordering!"); |
| 824 | |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 825 | if (DEBUG_RA) { |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 826 | std::cerr << "\nAfter reordering instrns: \n"; |
Vikram S. Adve | 4aee77c70 | 2002-07-10 21:36:00 +0000 | [diff] [blame] | 827 | for(unsigned i = 0; i < ReorderedVec.size(); i++) |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 828 | std::cerr << *ReorderedVec[i]; |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 829 | } |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 830 | } |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 831 | |
Vikram S. Adve | 4aee77c70 | 2002-07-10 21:36:00 +0000 | [diff] [blame] | 832 | // Now insert caller saving code for this call instruction |
Ruchira Sasanka | 4cfbfd5 | 2002-01-07 19:20:28 +0000 | [diff] [blame] | 833 | // |
Vikram S. Adve | 4aee77c70 | 2002-07-10 21:36:00 +0000 | [diff] [blame] | 834 | insertCallerSavingCode(CallAI->InstrnsBefore, CallAI->InstrnsAfter, |
| 835 | CallMI, BB, PRA); |
| 836 | |
| 837 | // Then insert the final reordered code for the call arguments. |
| 838 | // |
| 839 | for(unsigned i=0; i < ReorderedVec.size(); i++) |
| 840 | CallAI->InstrnsBefore.push_back( ReorderedVec[i] ); |
Anand Shukla | e6c3ee6 | 2003-06-01 02:48:23 +0000 | [diff] [blame] | 841 | |
Vikram S. Adve | b5f8ada | 2003-07-02 01:13:57 +0000 | [diff] [blame] | 842 | #ifndef NDEBUG |
| 843 | // Temporary sanity checking code to detect whether the same machine |
| 844 | // instruction is ever inserted twice before/after a call. |
| 845 | // I suspect this is happening but am not sure. --Vikram, 7/1/03. |
| 846 | // |
| 847 | std::set<const MachineInstr*> instrsSeen; |
| 848 | for (int i = 0, N = CallAI->InstrnsBefore.size(); i < N; ++i) { |
| 849 | assert(instrsSeen.find(CallAI->InstrnsBefore[i]) == instrsSeen.end() && |
| 850 | "Duplicate machine instruction in InstrnsBefore!"); |
| 851 | instrsSeen.insert(CallAI->InstrnsBefore[i]); |
| 852 | } |
| 853 | for (int i = 0, N = CallAI->InstrnsAfter.size(); i < N; ++i) { |
| 854 | assert(instrsSeen.find(CallAI->InstrnsAfter[i]) == instrsSeen.end() && |
| 855 | "Duplicate machine instruction in InstrnsBefore/After!"); |
| 856 | instrsSeen.insert(CallAI->InstrnsAfter[i]); |
| 857 | } |
| 858 | #endif |
Ruchira Sasanka | dfc6c88 | 2001-09-18 22:52:44 +0000 | [diff] [blame] | 859 | } |
| 860 | |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 861 | //--------------------------------------------------------------------------- |
Anand Shukla | e6c3ee6 | 2003-06-01 02:48:23 +0000 | [diff] [blame] | 862 | // this method is called for an LLVM return instruction to identify which |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 863 | // values will be returned from this method and to suggest colors. |
| 864 | //--------------------------------------------------------------------------- |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 865 | void UltraSparcRegInfo::suggestReg4RetValue(MachineInstr *RetMI, |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 866 | LiveRangeInfo &LRI) const { |
Ruchira Sasanka | dfc6c88 | 2001-09-18 22:52:44 +0000 | [diff] [blame] | 867 | |
Vikram S. Adve | 879eac9 | 2002-10-13 00:05:30 +0000 | [diff] [blame] | 868 | assert( (target.getInstrInfo()).isReturn( RetMI->getOpCode() ) ); |
Ruchira Sasanka | dfc6c88 | 2001-09-18 22:52:44 +0000 | [diff] [blame] | 869 | |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 870 | suggestReg4RetAddr(RetMI, LRI); |
Ruchira Sasanka | dfc6c88 | 2001-09-18 22:52:44 +0000 | [diff] [blame] | 871 | |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 872 | // To find the return value (if any), we can get the LLVM return instr. |
| 873 | // from the return address register, which is the first operand |
| 874 | Value* tmpI = RetMI->getOperand(0).getVRegValue(); |
| 875 | ReturnInst* retI=cast<ReturnInst>(cast<TmpInstruction>(tmpI)->getOperand(0)); |
| 876 | if (const Value *RetVal = retI->getReturnValue()) |
| 877 | if (LiveRange *const LR = LRI.getLiveRangeForValue(RetVal)) |
| 878 | LR->setSuggestedColor(LR->getRegClassID() == IntRegClassID |
| 879 | ? (unsigned) SparcIntRegClass::i0 |
| 880 | : (unsigned) SparcFloatRegClass::f0); |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 881 | } |
| 882 | |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 883 | |
Ruchira Sasanka | 9c38dbc | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 884 | |
| 885 | //--------------------------------------------------------------------------- |
| 886 | // Colors the return value of a method to %i0 or %f0, if possible. If it is |
| 887 | // not possilbe to directly color the LR, insert a copy instruction to move |
| 888 | // the LR to %i0 or %f0. When the LR is spilled, instead of the copy, we |
| 889 | // have to put a load instruction. |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 890 | //--------------------------------------------------------------------------- |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 891 | void UltraSparcRegInfo::colorRetValue(MachineInstr *RetMI, |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 892 | LiveRangeInfo &LRI, |
| 893 | AddedInstrns *RetAI) const { |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 894 | |
Vikram S. Adve | 879eac9 | 2002-10-13 00:05:30 +0000 | [diff] [blame] | 895 | assert((target.getInstrInfo()).isReturn( RetMI->getOpCode())); |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 896 | |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 897 | // To find the return value (if any), we can get the LLVM return instr. |
| 898 | // from the return address register, which is the first operand |
| 899 | Value* tmpI = RetMI->getOperand(0).getVRegValue(); |
| 900 | ReturnInst* retI=cast<ReturnInst>(cast<TmpInstruction>(tmpI)->getOperand(0)); |
| 901 | if (const Value *RetVal = retI->getReturnValue()) { |
Ruchira Sasanka | 086bf0f | 2001-10-15 16:25:28 +0000 | [diff] [blame] | 902 | |
Chris Lattner | f9fd591 | 2003-01-15 21:14:32 +0000 | [diff] [blame] | 903 | unsigned RegClassID = getRegClassIDOfType(RetVal->getType()); |
| 904 | unsigned regType = getRegType(RetVal->getType()); |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 905 | unsigned CorrectCol = (RegClassID == IntRegClassID |
| 906 | ? (unsigned) SparcIntRegClass::i0 |
| 907 | : (unsigned) SparcFloatRegClass::f0); |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 908 | |
Vikram S. Adve | 4aee77c70 | 2002-07-10 21:36:00 +0000 | [diff] [blame] | 909 | // convert to unified number |
Chris Lattner | 56e9166 | 2002-08-12 21:25:05 +0000 | [diff] [blame] | 910 | unsigned UniRetReg = getUnifiedRegNum(RegClassID, CorrectCol); |
Vikram S. Adve | 4aee77c70 | 2002-07-10 21:36:00 +0000 | [diff] [blame] | 911 | |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 912 | // Mark the register as used by this instruction |
Chris Lattner | ce64edd | 2002-10-22 23:16:21 +0000 | [diff] [blame] | 913 | RetMI->insertUsedReg(UniRetReg); |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 914 | } // if there is a return value |
| 915 | |
| 916 | } |
| 917 | |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 918 | //--------------------------------------------------------------------------- |
| 919 | // Check if a specified register type needs a scratch register to be |
| 920 | // copied to/from memory. If it does, the reg. type that must be used |
| 921 | // for scratch registers is returned in scratchRegType. |
| 922 | // |
| 923 | // Only the int CC register needs such a scratch register. |
| 924 | // The FP CC registers can (and must) be copied directly to/from memory. |
| 925 | //--------------------------------------------------------------------------- |
| 926 | |
| 927 | bool |
| 928 | UltraSparcRegInfo::regTypeNeedsScratchReg(int RegType, |
| 929 | int& scratchRegType) const |
| 930 | { |
| 931 | if (RegType == IntCCRegType) |
| 932 | { |
| 933 | scratchRegType = IntRegType; |
| 934 | return true; |
| 935 | } |
| 936 | return false; |
| 937 | } |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 938 | |
| 939 | //--------------------------------------------------------------------------- |
| 940 | // Copy from a register to register. Register number must be the unified |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 941 | // register number. |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 942 | //--------------------------------------------------------------------------- |
| 943 | |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 944 | void |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 945 | UltraSparcRegInfo::cpReg2RegMI(std::vector<MachineInstr*>& mvec, |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 946 | unsigned SrcReg, |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 947 | unsigned DestReg, |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 948 | int RegType) const { |
Misha Brukman | 2969ec5 | 2003-06-06 09:52:23 +0000 | [diff] [blame] | 949 | assert( ((int)SrcReg != getInvalidRegNum()) && |
| 950 | ((int)DestReg != getInvalidRegNum()) && |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 951 | "Invalid Register"); |
| 952 | |
| 953 | MachineInstr * MI = NULL; |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 954 | |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 955 | switch( RegType ) { |
| 956 | |
Ruchira Sasanka | 5f62931 | 2001-10-18 22:38:52 +0000 | [diff] [blame] | 957 | case IntCCRegType: |
Misha Brukman | 56f4fa1 | 2003-05-20 20:32:24 +0000 | [diff] [blame] | 958 | if (getRegType(DestReg) == IntRegType) { |
| 959 | // copy intCC reg to int reg |
Vikram S. Adve | 6528067 | 2003-07-10 19:42:11 +0000 | [diff] [blame] | 960 | MI = (BuildMI(V9::RDCCR, 2) |
| 961 | .addMReg(getUnifiedRegNum(UltraSparcRegInfo::IntCCRegClassID, |
| 962 | SparcIntCCRegClass::ccr)) |
| 963 | .addMReg(DestReg,MOTy::Def)); |
Misha Brukman | 56f4fa1 | 2003-05-20 20:32:24 +0000 | [diff] [blame] | 964 | } else { |
| 965 | // copy int reg to intCC reg |
Misha Brukman | 56f4fa1 | 2003-05-20 20:32:24 +0000 | [diff] [blame] | 966 | assert(getRegType(SrcReg) == IntRegType |
| 967 | && "Can only copy CC reg to/from integer reg"); |
Vikram S. Adve | 6528067 | 2003-07-10 19:42:11 +0000 | [diff] [blame] | 968 | MI = (BuildMI(V9::WRCCRr, 3) |
| 969 | .addMReg(SrcReg) |
| 970 | .addMReg(SparcIntRegClass::g0) |
| 971 | .addMReg(getUnifiedRegNum(UltraSparcRegInfo::IntCCRegClassID, |
| 972 | SparcIntCCRegClass::ccr), MOTy::Def)); |
Misha Brukman | 56f4fa1 | 2003-05-20 20:32:24 +0000 | [diff] [blame] | 973 | } |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 974 | break; |
| 975 | |
Ruchira Sasanka | 5f62931 | 2001-10-18 22:38:52 +0000 | [diff] [blame] | 976 | case FloatCCRegType: |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 977 | assert(0 && "Cannot copy FPCC register to any other register"); |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 978 | break; |
| 979 | |
| 980 | case IntRegType: |
Misha Brukman | af96d39 | 2003-05-27 22:40:34 +0000 | [diff] [blame] | 981 | MI = BuildMI(V9::ADDr, 3).addMReg(SrcReg).addMReg(getZeroRegNum()) |
Misha Brukman | 56f4fa1 | 2003-05-20 20:32:24 +0000 | [diff] [blame] | 982 | .addMReg(DestReg, MOTy::Def); |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 983 | break; |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 984 | |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 985 | case FPSingleRegType: |
Misha Brukman | 56f4fa1 | 2003-05-20 20:32:24 +0000 | [diff] [blame] | 986 | MI = BuildMI(V9::FMOVS, 2).addMReg(SrcReg).addMReg(DestReg, MOTy::Def); |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 987 | break; |
| 988 | |
| 989 | case FPDoubleRegType: |
Misha Brukman | 56f4fa1 | 2003-05-20 20:32:24 +0000 | [diff] [blame] | 990 | MI = BuildMI(V9::FMOVD, 2).addMReg(SrcReg).addMReg(DestReg, MOTy::Def); |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 991 | break; |
| 992 | |
| 993 | default: |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 994 | assert(0 && "Unknown RegType"); |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 995 | break; |
Ruchira Sasanka | dfc6c88 | 2001-09-18 22:52:44 +0000 | [diff] [blame] | 996 | } |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 997 | |
| 998 | if (MI) |
| 999 | mvec.push_back(MI); |
Ruchira Sasanka | dfc6c88 | 2001-09-18 22:52:44 +0000 | [diff] [blame] | 1000 | } |
Chris Lattner | b0ddffa | 2001-09-14 03:47:57 +0000 | [diff] [blame] | 1001 | |
Ruchira Sasanka | 5b8971f | 2001-10-16 01:23:19 +0000 | [diff] [blame] | 1002 | //--------------------------------------------------------------------------- |
Ruchira Sasanka | 0863c16 | 2001-10-24 22:05:34 +0000 | [diff] [blame] | 1003 | // Copy from a register to memory (i.e., Store). Register number must |
| 1004 | // be the unified register number |
Ruchira Sasanka | 5b8971f | 2001-10-16 01:23:19 +0000 | [diff] [blame] | 1005 | //--------------------------------------------------------------------------- |
| 1006 | |
| 1007 | |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 1008 | void |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 1009 | UltraSparcRegInfo::cpReg2MemMI(std::vector<MachineInstr*>& mvec, |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 1010 | unsigned SrcReg, |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 1011 | unsigned DestPtrReg, |
| 1012 | int Offset, int RegType, |
Chris Lattner | 3091e11 | 2002-07-25 06:08:32 +0000 | [diff] [blame] | 1013 | int scratchReg) const { |
Ruchira Sasanka | 5b8971f | 2001-10-16 01:23:19 +0000 | [diff] [blame] | 1014 | MachineInstr * MI = NULL; |
Chris Lattner | 1ebaa90 | 2003-01-15 17:47:49 +0000 | [diff] [blame] | 1015 | switch (RegType) { |
Ruchira Sasanka | 5b8971f | 2001-10-16 01:23:19 +0000 | [diff] [blame] | 1016 | case IntRegType: |
Misha Brukman | af96d39 | 2003-05-27 22:40:34 +0000 | [diff] [blame] | 1017 | assert(target.getInstrInfo().constantFitsInImmedField(V9::STXi, Offset)); |
| 1018 | MI = BuildMI(V9::STXi,3).addMReg(SrcReg).addMReg(DestPtrReg) |
| 1019 | .addSImm(Offset); |
Ruchira Sasanka | 5b8971f | 2001-10-16 01:23:19 +0000 | [diff] [blame] | 1020 | break; |
| 1021 | |
| 1022 | case FPSingleRegType: |
Misha Brukman | af96d39 | 2003-05-27 22:40:34 +0000 | [diff] [blame] | 1023 | assert(target.getInstrInfo().constantFitsInImmedField(V9::STFi, Offset)); |
| 1024 | MI = BuildMI(V9::STFi, 3).addMReg(SrcReg).addMReg(DestPtrReg) |
| 1025 | .addSImm(Offset); |
Ruchira Sasanka | 5b8971f | 2001-10-16 01:23:19 +0000 | [diff] [blame] | 1026 | break; |
| 1027 | |
| 1028 | case FPDoubleRegType: |
Misha Brukman | af96d39 | 2003-05-27 22:40:34 +0000 | [diff] [blame] | 1029 | assert(target.getInstrInfo().constantFitsInImmedField(V9::STDFi, Offset)); |
| 1030 | MI = BuildMI(V9::STDFi,3).addMReg(SrcReg).addMReg(DestPtrReg) |
| 1031 | .addSImm(Offset); |
Ruchira Sasanka | 5b8971f | 2001-10-16 01:23:19 +0000 | [diff] [blame] | 1032 | break; |
| 1033 | |
Ruchira Sasanka | 9d8950d | 2001-11-03 19:59:59 +0000 | [diff] [blame] | 1034 | case IntCCRegType: |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 1035 | assert(scratchReg >= 0 && "Need scratch reg to store %ccr to memory"); |
Chris Lattner | 56e9166 | 2002-08-12 21:25:05 +0000 | [diff] [blame] | 1036 | assert(getRegType(scratchReg) ==IntRegType && "Invalid scratch reg"); |
Vikram S. Adve | 6528067 | 2003-07-10 19:42:11 +0000 | [diff] [blame] | 1037 | MI = (BuildMI(V9::RDCCR, 2) |
| 1038 | .addMReg(getUnifiedRegNum(UltraSparcRegInfo::IntCCRegClassID, |
| 1039 | SparcIntCCRegClass::ccr)) |
Vikram S. Adve | d09c4c3 | 2003-07-06 20:13:59 +0000 | [diff] [blame] | 1040 | .addMReg(scratchReg, MOTy::Def)); |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 1041 | mvec.push_back(MI); |
| 1042 | |
Chris Lattner | 56e9166 | 2002-08-12 21:25:05 +0000 | [diff] [blame] | 1043 | cpReg2MemMI(mvec, scratchReg, DestPtrReg, Offset, IntRegType); |
Chris Lattner | 1ebaa90 | 2003-01-15 17:47:49 +0000 | [diff] [blame] | 1044 | return; |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 1045 | |
Vikram S. Adve | 8adb994 | 2003-05-27 00:02:22 +0000 | [diff] [blame] | 1046 | case FloatCCRegType: { |
Misha Brukman | af96d39 | 2003-05-27 22:40:34 +0000 | [diff] [blame] | 1047 | assert(target.getInstrInfo().constantFitsInImmedField(V9::STXFSRi, Offset)); |
Vikram S. Adve | 8adb994 | 2003-05-27 00:02:22 +0000 | [diff] [blame] | 1048 | unsigned fsrRegNum = getUnifiedRegNum(UltraSparcRegInfo::SpecialRegClassID, |
| 1049 | SparcSpecialRegClass::fsr); |
Misha Brukman | af96d39 | 2003-05-27 22:40:34 +0000 | [diff] [blame] | 1050 | MI = BuildMI(V9::STXFSRi, 3) |
Vikram S. Adve | 8adb994 | 2003-05-27 00:02:22 +0000 | [diff] [blame] | 1051 | .addMReg(fsrRegNum).addMReg(DestPtrReg).addSImm(Offset); |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 1052 | break; |
Vikram S. Adve | 8adb994 | 2003-05-27 00:02:22 +0000 | [diff] [blame] | 1053 | } |
Ruchira Sasanka | 5b8971f | 2001-10-16 01:23:19 +0000 | [diff] [blame] | 1054 | default: |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 1055 | assert(0 && "Unknown RegType in cpReg2MemMI"); |
Ruchira Sasanka | 5b8971f | 2001-10-16 01:23:19 +0000 | [diff] [blame] | 1056 | } |
Chris Lattner | 1ebaa90 | 2003-01-15 17:47:49 +0000 | [diff] [blame] | 1057 | mvec.push_back(MI); |
Ruchira Sasanka | 5b8971f | 2001-10-16 01:23:19 +0000 | [diff] [blame] | 1058 | } |
| 1059 | |
| 1060 | |
| 1061 | //--------------------------------------------------------------------------- |
Ruchira Sasanka | 0863c16 | 2001-10-24 22:05:34 +0000 | [diff] [blame] | 1062 | // Copy from memory to a reg (i.e., Load) Register number must be the unified |
Ruchira Sasanka | 5b8971f | 2001-10-16 01:23:19 +0000 | [diff] [blame] | 1063 | // register number |
| 1064 | //--------------------------------------------------------------------------- |
| 1065 | |
| 1066 | |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 1067 | void |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 1068 | UltraSparcRegInfo::cpMem2RegMI(std::vector<MachineInstr*>& mvec, |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 1069 | unsigned SrcPtrReg, |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 1070 | int Offset, |
| 1071 | unsigned DestReg, |
| 1072 | int RegType, |
Chris Lattner | 3091e11 | 2002-07-25 06:08:32 +0000 | [diff] [blame] | 1073 | int scratchReg) const { |
Ruchira Sasanka | 5b8971f | 2001-10-16 01:23:19 +0000 | [diff] [blame] | 1074 | MachineInstr * MI = NULL; |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 1075 | switch (RegType) { |
Ruchira Sasanka | 5b8971f | 2001-10-16 01:23:19 +0000 | [diff] [blame] | 1076 | case IntRegType: |
Misha Brukman | af96d39 | 2003-05-27 22:40:34 +0000 | [diff] [blame] | 1077 | assert(target.getInstrInfo().constantFitsInImmedField(V9::LDXi, Offset)); |
| 1078 | MI = BuildMI(V9::LDXi, 3).addMReg(SrcPtrReg).addSImm(Offset) |
Misha Brukman | 56f4fa1 | 2003-05-20 20:32:24 +0000 | [diff] [blame] | 1079 | .addMReg(DestReg, MOTy::Def); |
Ruchira Sasanka | 5b8971f | 2001-10-16 01:23:19 +0000 | [diff] [blame] | 1080 | break; |
| 1081 | |
| 1082 | case FPSingleRegType: |
Misha Brukman | af96d39 | 2003-05-27 22:40:34 +0000 | [diff] [blame] | 1083 | assert(target.getInstrInfo().constantFitsInImmedField(V9::LDFi, Offset)); |
| 1084 | MI = BuildMI(V9::LDFi, 3).addMReg(SrcPtrReg).addSImm(Offset) |
Misha Brukman | 56f4fa1 | 2003-05-20 20:32:24 +0000 | [diff] [blame] | 1085 | .addMReg(DestReg, MOTy::Def); |
Ruchira Sasanka | 5b8971f | 2001-10-16 01:23:19 +0000 | [diff] [blame] | 1086 | break; |
| 1087 | |
| 1088 | case FPDoubleRegType: |
Misha Brukman | af96d39 | 2003-05-27 22:40:34 +0000 | [diff] [blame] | 1089 | assert(target.getInstrInfo().constantFitsInImmedField(V9::LDDFi, Offset)); |
| 1090 | MI = BuildMI(V9::LDDFi, 3).addMReg(SrcPtrReg).addSImm(Offset) |
| 1091 | .addMReg(DestReg, MOTy::Def); |
Ruchira Sasanka | 5b8971f | 2001-10-16 01:23:19 +0000 | [diff] [blame] | 1092 | break; |
| 1093 | |
Ruchira Sasanka | 9d8950d | 2001-11-03 19:59:59 +0000 | [diff] [blame] | 1094 | case IntCCRegType: |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 1095 | assert(scratchReg >= 0 && "Need scratch reg to load %ccr from memory"); |
Chris Lattner | 56e9166 | 2002-08-12 21:25:05 +0000 | [diff] [blame] | 1096 | assert(getRegType(scratchReg) ==IntRegType && "Invalid scratch reg"); |
| 1097 | cpMem2RegMI(mvec, SrcPtrReg, Offset, scratchReg, IntRegType); |
Vikram S. Adve | 6528067 | 2003-07-10 19:42:11 +0000 | [diff] [blame] | 1098 | MI = (BuildMI(V9::WRCCRr, 3) |
| 1099 | .addMReg(scratchReg) |
| 1100 | .addMReg(SparcIntRegClass::g0) |
| 1101 | .addMReg(getUnifiedRegNum(UltraSparcRegInfo::IntCCRegClassID, |
| 1102 | SparcIntCCRegClass::ccr), MOTy::Def)); |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 1103 | break; |
| 1104 | |
Vikram S. Adve | 8adb994 | 2003-05-27 00:02:22 +0000 | [diff] [blame] | 1105 | case FloatCCRegType: { |
Misha Brukman | af96d39 | 2003-05-27 22:40:34 +0000 | [diff] [blame] | 1106 | assert(target.getInstrInfo().constantFitsInImmedField(V9::LDXFSRi, Offset)); |
Vikram S. Adve | 8adb994 | 2003-05-27 00:02:22 +0000 | [diff] [blame] | 1107 | unsigned fsrRegNum = getUnifiedRegNum(UltraSparcRegInfo::SpecialRegClassID, |
| 1108 | SparcSpecialRegClass::fsr); |
Misha Brukman | af96d39 | 2003-05-27 22:40:34 +0000 | [diff] [blame] | 1109 | MI = BuildMI(V9::LDXFSRi, 3).addMReg(SrcPtrReg).addSImm(Offset) |
Vikram S. Adve | 8adb994 | 2003-05-27 00:02:22 +0000 | [diff] [blame] | 1110 | .addMReg(fsrRegNum, MOTy::UseAndDef); |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 1111 | break; |
Vikram S. Adve | 8adb994 | 2003-05-27 00:02:22 +0000 | [diff] [blame] | 1112 | } |
Ruchira Sasanka | 5b8971f | 2001-10-16 01:23:19 +0000 | [diff] [blame] | 1113 | default: |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1114 | assert(0 && "Unknown RegType in cpMem2RegMI"); |
Ruchira Sasanka | 5b8971f | 2001-10-16 01:23:19 +0000 | [diff] [blame] | 1115 | } |
Chris Lattner | 1ebaa90 | 2003-01-15 17:47:49 +0000 | [diff] [blame] | 1116 | mvec.push_back(MI); |
Ruchira Sasanka | 5b8971f | 2001-10-16 01:23:19 +0000 | [diff] [blame] | 1117 | } |
| 1118 | |
| 1119 | |
Ruchira Sasanka | fcdc2ff | 2001-11-12 14:45:33 +0000 | [diff] [blame] | 1120 | //--------------------------------------------------------------------------- |
| 1121 | // Generate a copy instruction to copy a value to another. Temporarily |
| 1122 | // used by PhiElimination code. |
| 1123 | //--------------------------------------------------------------------------- |
| 1124 | |
| 1125 | |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 1126 | void |
Chris Lattner | 1ebaa90 | 2003-01-15 17:47:49 +0000 | [diff] [blame] | 1127 | UltraSparcRegInfo::cpValue2Value(Value *Src, Value *Dest, |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 1128 | std::vector<MachineInstr*>& mvec) const { |
Chris Lattner | f9fd591 | 2003-01-15 21:14:32 +0000 | [diff] [blame] | 1129 | int RegType = getRegType(Src->getType()); |
Ruchira Sasanka | b7a3972 | 2001-11-03 17:13:27 +0000 | [diff] [blame] | 1130 | MachineInstr * MI = NULL; |
| 1131 | |
Ruchira Sasanka | fcdc2ff | 2001-11-12 14:45:33 +0000 | [diff] [blame] | 1132 | switch( RegType ) { |
Ruchira Sasanka | fcdc2ff | 2001-11-12 14:45:33 +0000 | [diff] [blame] | 1133 | case IntRegType: |
Misha Brukman | af96d39 | 2003-05-27 22:40:34 +0000 | [diff] [blame] | 1134 | MI = BuildMI(V9::ADDr, 3).addReg(Src).addMReg(getZeroRegNum()) |
Misha Brukman | 56f4fa1 | 2003-05-20 20:32:24 +0000 | [diff] [blame] | 1135 | .addRegDef(Dest); |
Ruchira Sasanka | fcdc2ff | 2001-11-12 14:45:33 +0000 | [diff] [blame] | 1136 | break; |
Ruchira Sasanka | fcdc2ff | 2001-11-12 14:45:33 +0000 | [diff] [blame] | 1137 | case FPSingleRegType: |
Misha Brukman | 56f4fa1 | 2003-05-20 20:32:24 +0000 | [diff] [blame] | 1138 | MI = BuildMI(V9::FMOVS, 2).addReg(Src).addRegDef(Dest); |
Ruchira Sasanka | fcdc2ff | 2001-11-12 14:45:33 +0000 | [diff] [blame] | 1139 | break; |
Ruchira Sasanka | fcdc2ff | 2001-11-12 14:45:33 +0000 | [diff] [blame] | 1140 | case FPDoubleRegType: |
Misha Brukman | 56f4fa1 | 2003-05-20 20:32:24 +0000 | [diff] [blame] | 1141 | MI = BuildMI(V9::FMOVD, 2).addReg(Src).addRegDef(Dest); |
Ruchira Sasanka | fcdc2ff | 2001-11-12 14:45:33 +0000 | [diff] [blame] | 1142 | break; |
Ruchira Sasanka | fcdc2ff | 2001-11-12 14:45:33 +0000 | [diff] [blame] | 1143 | default: |
| 1144 | assert(0 && "Unknow RegType in CpValu2Value"); |
| 1145 | } |
Ruchira Sasanka | b7a3972 | 2001-11-03 17:13:27 +0000 | [diff] [blame] | 1146 | |
Chris Lattner | 9bebf83 | 2002-10-28 20:10:56 +0000 | [diff] [blame] | 1147 | mvec.push_back(MI); |
Ruchira Sasanka | b7a3972 | 2001-11-03 17:13:27 +0000 | [diff] [blame] | 1148 | } |
Ruchira Sasanka | 5b8971f | 2001-10-16 01:23:19 +0000 | [diff] [blame] | 1149 | |
| 1150 | |
| 1151 | |
Ruchira Sasanka | fcdc2ff | 2001-11-12 14:45:33 +0000 | [diff] [blame] | 1152 | |
| 1153 | |
| 1154 | |
Ruchira Sasanka | 9c38dbc | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 1155 | //---------------------------------------------------------------------------- |
| 1156 | // This method inserts caller saving/restoring instructons before/after |
Ruchira Sasanka | f4c2ddd | 2002-01-07 21:03:42 +0000 | [diff] [blame] | 1157 | // a call machine instruction. The caller saving/restoring instructions are |
| 1158 | // inserted like: |
| 1159 | // |
| 1160 | // ** caller saving instructions |
| 1161 | // other instructions inserted for the call by ColorCallArg |
| 1162 | // CALL instruction |
| 1163 | // other instructions inserted for the call ColorCallArg |
| 1164 | // ** caller restoring instructions |
| 1165 | // |
Ruchira Sasanka | 9c38dbc | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 1166 | //---------------------------------------------------------------------------- |
Ruchira Sasanka | 5b8971f | 2001-10-16 01:23:19 +0000 | [diff] [blame] | 1167 | |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 1168 | |
Vikram S. Adve | 4aee77c70 | 2002-07-10 21:36:00 +0000 | [diff] [blame] | 1169 | void |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 1170 | UltraSparcRegInfo::insertCallerSavingCode |
| 1171 | (std::vector<MachineInstr*> &instrnsBefore, |
| 1172 | std::vector<MachineInstr*> &instrnsAfter, |
| 1173 | MachineInstr *CallMI, |
| 1174 | const BasicBlock *BB, |
| 1175 | PhyRegAlloc &PRA) const |
Vikram S. Adve | 4aee77c70 | 2002-07-10 21:36:00 +0000 | [diff] [blame] | 1176 | { |
Chris Lattner | c783297 | 2003-07-21 19:56:49 +0000 | [diff] [blame] | 1177 | assert(target.getInstrInfo().isCall(CallMI->getOpCode())); |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 1178 | |
Ruchira Sasanka | f4c2ddd | 2002-01-07 21:03:42 +0000 | [diff] [blame] | 1179 | // has set to record which registers were saved/restored |
| 1180 | // |
Chris Lattner | e98dd5f | 2002-07-24 21:21:32 +0000 | [diff] [blame] | 1181 | hash_set<unsigned> PushedRegSet; |
Ruchira Sasanka | f4c2ddd | 2002-01-07 21:03:42 +0000 | [diff] [blame] | 1182 | |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 1183 | CallArgsDescriptor* argDesc = CallArgsDescriptor::get(CallMI); |
| 1184 | |
Chris Lattner | c783297 | 2003-07-21 19:56:49 +0000 | [diff] [blame] | 1185 | // if the call is to a instrumentation function, do not insert save and |
| 1186 | // restore instructions the instrumentation function takes care of save |
| 1187 | // restore for volatile regs. |
| 1188 | // |
| 1189 | // FIXME: this should be made general, not specific to the reoptimizer! |
| 1190 | // |
| 1191 | const Function *Callee = argDesc->getCallInst()->getCalledFunction(); |
| 1192 | bool isLLVMFirstTrigger = Callee && Callee->getName() == "llvm_first_trigger"; |
Anand Shukla | bd2d057 | 2003-07-20 15:39:30 +0000 | [diff] [blame] | 1193 | |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 1194 | // Now check if the call has a return value (using argDesc) and if so, |
| 1195 | // find the LR of the TmpInstruction representing the return value register. |
| 1196 | // (using the last or second-last *implicit operand* of the call MI). |
| 1197 | // Insert it to to the PushedRegSet since we must not save that register |
Ruchira Sasanka | 9c38dbc | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 1198 | // and restore it after the call. |
| 1199 | // We do this because, we look at the LV set *after* the instruction |
| 1200 | // to determine, which LRs must be saved across calls. The return value |
| 1201 | // of the call is live in this set - but we must not save/restore it. |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 1202 | // |
| 1203 | if (const Value *origRetVal = argDesc->getReturnValue()) { |
| 1204 | unsigned retValRefNum = (CallMI->getNumImplicitRefs() - |
| 1205 | (argDesc->getIndirectFuncPtr()? 1 : 2)); |
| 1206 | const TmpInstruction* tmpRetVal = |
| 1207 | cast<TmpInstruction>(CallMI->getImplicitRef(retValRefNum)); |
| 1208 | assert(tmpRetVal->getOperand(0) == origRetVal && |
| 1209 | tmpRetVal->getType() == origRetVal->getType() && |
| 1210 | "Wrong implicit ref?"); |
| 1211 | LiveRange *RetValLR = PRA.LRI.getLiveRangeForValue( tmpRetVal ); |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 1212 | assert(RetValLR && "No LR for RetValue of call"); |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 1213 | |
Vikram S. Adve | 6528067 | 2003-07-10 19:42:11 +0000 | [diff] [blame] | 1214 | if (! RetValLR->isMarkedForSpill()) |
Chris Lattner | f9fd591 | 2003-01-15 21:14:32 +0000 | [diff] [blame] | 1215 | PushedRegSet.insert(getUnifiedRegNum(RetValLR->getRegClassID(), |
| 1216 | RetValLR->getColor())); |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 1217 | } |
| 1218 | |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 1219 | const ValueSet &LVSetAft = PRA.LVI->getLiveVarSetAfterMInst(CallMI, BB); |
Chris Lattner | 7e5ee42 | 2002-02-05 04:20:12 +0000 | [diff] [blame] | 1220 | ValueSet::const_iterator LIt = LVSetAft.begin(); |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 1221 | |
Ruchira Sasanka | 9c38dbc | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 1222 | // for each live var in live variable set after machine inst |
Chris Lattner | 7e5ee42 | 2002-02-05 04:20:12 +0000 | [diff] [blame] | 1223 | for( ; LIt != LVSetAft.end(); ++LIt) { |
Ruchira Sasanka | 9c38dbc | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 1224 | |
| 1225 | // get the live range corresponding to live var |
| 1226 | LiveRange *const LR = PRA.LRI.getLiveRangeForValue(*LIt ); |
| 1227 | |
| 1228 | // LR can be null if it is a const since a const |
| 1229 | // doesn't have a dominating def - see Assumptions above |
| 1230 | if( LR ) { |
| 1231 | |
Vikram S. Adve | 6528067 | 2003-07-10 19:42:11 +0000 | [diff] [blame] | 1232 | if(! LR->isMarkedForSpill()) { |
Ruchira Sasanka | 9c38dbc | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 1233 | |
Vikram S. Adve | 6528067 | 2003-07-10 19:42:11 +0000 | [diff] [blame] | 1234 | assert(LR->hasColor() && "LR is neither spilled nor colored?"); |
Chris Lattner | f9fd591 | 2003-01-15 21:14:32 +0000 | [diff] [blame] | 1235 | unsigned RCID = LR->getRegClassID(); |
Ruchira Sasanka | 9c38dbc | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 1236 | unsigned Color = LR->getColor(); |
| 1237 | |
| 1238 | if ( isRegVolatile(RCID, Color) ) { |
| 1239 | |
Anand Shukla | bd2d057 | 2003-07-20 15:39:30 +0000 | [diff] [blame] | 1240 | //if the function is special LLVM function, |
| 1241 | //And the register is not modified by call, don't save and restore |
| 1242 | if(isLLVMFirstTrigger && !modifiedByCall(RCID, Color)) |
| 1243 | continue; |
| 1244 | |
Ruchira Sasanka | 9c38dbc | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 1245 | // if the value is in both LV sets (i.e., live before and after |
| 1246 | // the call machine instruction) |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 1247 | |
Ruchira Sasanka | 9c38dbc | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 1248 | unsigned Reg = getUnifiedRegNum(RCID, Color); |
| 1249 | |
| 1250 | if( PushedRegSet.find(Reg) == PushedRegSet.end() ) { |
| 1251 | |
| 1252 | // if we haven't already pushed that register |
| 1253 | |
Chris Lattner | f9fd591 | 2003-01-15 21:14:32 +0000 | [diff] [blame] | 1254 | unsigned RegType = getRegType(LR); |
Ruchira Sasanka | 9c38dbc | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 1255 | |
| 1256 | // Now get two instructions - to push on stack and pop from stack |
| 1257 | // and add them to InstrnsBefore and InstrnsAfter of the |
| 1258 | // call instruction |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 1259 | // |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 1260 | int StackOff = |
| 1261 | PRA.MF.getInfo()->pushTempValue(getSpilledRegSize(RegType)); |
Vikram S. Adve | 7a1524f | 2001-11-08 04:56:41 +0000 | [diff] [blame] | 1262 | |
Ruchira Sasanka | 9d8950d | 2001-11-03 19:59:59 +0000 | [diff] [blame] | 1263 | //---- Insert code for pushing the reg on stack ---------- |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 1264 | |
Vikram S. Adve | b5f8ada | 2003-07-02 01:13:57 +0000 | [diff] [blame] | 1265 | std::vector<MachineInstr*> AdIBef, AdIAft; |
| 1266 | |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 1267 | // We may need a scratch register to copy the saved value |
| 1268 | // to/from memory. This may itself have to insert code to |
| 1269 | // free up a scratch register. Any such code should go before |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 1270 | // the save code. The scratch register, if any, is by default |
| 1271 | // temporary and not "used" by the instruction unless the |
| 1272 | // copy code itself decides to keep the value in the scratch reg. |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 1273 | int scratchRegType = -1; |
| 1274 | int scratchReg = -1; |
Chris Lattner | 56e9166 | 2002-08-12 21:25:05 +0000 | [diff] [blame] | 1275 | if (regTypeNeedsScratchReg(RegType, scratchRegType)) |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 1276 | { // Find a register not live in the LVSet before CallMI |
| 1277 | const ValueSet &LVSetBef = |
| 1278 | PRA.LVI->getLiveVarSetBeforeMInst(CallMI, BB); |
| 1279 | scratchReg = PRA.getUsableUniRegAtMI(scratchRegType, &LVSetBef, |
| 1280 | CallMI, AdIBef, AdIAft); |
Chris Lattner | 56e9166 | 2002-08-12 21:25:05 +0000 | [diff] [blame] | 1281 | assert(scratchReg != getInvalidRegNum()); |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 1282 | } |
| 1283 | |
| 1284 | if (AdIBef.size() > 0) |
| 1285 | instrnsBefore.insert(instrnsBefore.end(), |
| 1286 | AdIBef.begin(), AdIBef.end()); |
| 1287 | |
| 1288 | cpReg2MemMI(instrnsBefore, Reg,getFramePointer(),StackOff,RegType, |
| 1289 | scratchReg); |
| 1290 | |
Vikram S. Adve | 4aee77c70 | 2002-07-10 21:36:00 +0000 | [diff] [blame] | 1291 | if (AdIAft.size() > 0) |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 1292 | instrnsBefore.insert(instrnsBefore.end(), |
| 1293 | AdIAft.begin(), AdIAft.end()); |
| 1294 | |
Ruchira Sasanka | 9d8950d | 2001-11-03 19:59:59 +0000 | [diff] [blame] | 1295 | //---- Insert code for popping the reg from the stack ---------- |
| 1296 | |
Vikram S. Adve | b5f8ada | 2003-07-02 01:13:57 +0000 | [diff] [blame] | 1297 | AdIBef.clear(); |
| 1298 | AdIAft.clear(); |
| 1299 | |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 1300 | // We may need a scratch register to copy the saved value |
| 1301 | // from memory. This may itself have to insert code to |
| 1302 | // free up a scratch register. Any such code should go |
Vikram S. Adve | a83804a | 2003-05-31 07:32:01 +0000 | [diff] [blame] | 1303 | // after the save code. As above, scratch is not marked "used". |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 1304 | // |
| 1305 | scratchRegType = -1; |
| 1306 | scratchReg = -1; |
Chris Lattner | 56e9166 | 2002-08-12 21:25:05 +0000 | [diff] [blame] | 1307 | if (regTypeNeedsScratchReg(RegType, scratchRegType)) |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 1308 | { // Find a register not live in the LVSet after CallMI |
| 1309 | scratchReg = PRA.getUsableUniRegAtMI(scratchRegType, &LVSetAft, |
| 1310 | CallMI, AdIBef, AdIAft); |
Chris Lattner | 56e9166 | 2002-08-12 21:25:05 +0000 | [diff] [blame] | 1311 | assert(scratchReg != getInvalidRegNum()); |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 1312 | } |
| 1313 | |
| 1314 | if (AdIBef.size() > 0) |
| 1315 | instrnsAfter.insert(instrnsAfter.end(), |
| 1316 | AdIBef.begin(), AdIBef.end()); |
| 1317 | |
| 1318 | cpMem2RegMI(instrnsAfter, getFramePointer(), StackOff,Reg,RegType, |
| 1319 | scratchReg); |
| 1320 | |
| 1321 | if (AdIAft.size() > 0) |
| 1322 | instrnsAfter.insert(instrnsAfter.end(), |
| 1323 | AdIAft.begin(), AdIAft.end()); |
Ruchira Sasanka | 9c38dbc | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 1324 | |
Chris Lattner | 7e5ee42 | 2002-02-05 04:20:12 +0000 | [diff] [blame] | 1325 | PushedRegSet.insert(Reg); |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 1326 | |
Ruchira Sasanka | 1812fc4 | 2001-11-10 00:26:55 +0000 | [diff] [blame] | 1327 | if(DEBUG_RA) { |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 1328 | std::cerr << "\nFor call inst:" << *CallMI; |
| 1329 | std::cerr << " -inserted caller saving instrs: Before:\n\t "; |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 1330 | for_each(instrnsBefore.begin(), instrnsBefore.end(), |
Anand Shukla | 7e882db | 2002-07-09 19:16:59 +0000 | [diff] [blame] | 1331 | std::mem_fun(&MachineInstr::dump)); |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 1332 | std::cerr << " -and After:\n\t "; |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 1333 | for_each(instrnsAfter.begin(), instrnsAfter.end(), |
Anand Shukla | 7e882db | 2002-07-09 19:16:59 +0000 | [diff] [blame] | 1334 | std::mem_fun(&MachineInstr::dump)); |
Ruchira Sasanka | 9c38dbc | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 1335 | } |
| 1336 | } // if not already pushed |
| 1337 | |
| 1338 | } // if LR has a volatile color |
| 1339 | |
| 1340 | } // if LR has color |
| 1341 | |
| 1342 | } // if there is a LR for Var |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 1343 | |
Ruchira Sasanka | 9c38dbc | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 1344 | } // for each value in the LV set after instruction |
Ruchira Sasanka | 5867c7a | 2001-09-30 23:16:47 +0000 | [diff] [blame] | 1345 | } |
| 1346 | |
Ruchira Sasanka | 9c38dbc | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 1347 | |
Ruchira Sasanka | dfc6c88 | 2001-09-18 22:52:44 +0000 | [diff] [blame] | 1348 | //--------------------------------------------------------------------------- |
| 1349 | // Print the register assigned to a LR |
| 1350 | //--------------------------------------------------------------------------- |
| 1351 | |
Vikram S. Adve | 8adb994 | 2003-05-27 00:02:22 +0000 | [diff] [blame] | 1352 | void UltraSparcRegInfo::printReg(const LiveRange *LR) const { |
Chris Lattner | f9fd591 | 2003-01-15 21:14:32 +0000 | [diff] [blame] | 1353 | unsigned RegClassID = LR->getRegClassID(); |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 1354 | std::cerr << " *Node " << (LR->getUserIGNode())->getIndex(); |
Ruchira Sasanka | dfc6c88 | 2001-09-18 22:52:44 +0000 | [diff] [blame] | 1355 | |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 1356 | if (!LR->hasColor()) { |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 1357 | std::cerr << " - could not find a color\n"; |
Ruchira Sasanka | dfc6c88 | 2001-09-18 22:52:44 +0000 | [diff] [blame] | 1358 | return; |
| 1359 | } |
| 1360 | |
| 1361 | // if a color is found |
| 1362 | |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 1363 | std::cerr << " colored with color "<< LR->getColor(); |
Ruchira Sasanka | dfc6c88 | 2001-09-18 22:52:44 +0000 | [diff] [blame] | 1364 | |
Vikram S. Adve | 8adb994 | 2003-05-27 00:02:22 +0000 | [diff] [blame] | 1365 | unsigned uRegName = getUnifiedRegNum(RegClassID, LR->getColor()); |
| 1366 | |
| 1367 | std::cerr << "["; |
| 1368 | std::cerr<< getUnifiedRegName(uRegName); |
| 1369 | if (RegClassID == FloatRegClassID && LR->getType() == Type::DoubleTy) |
| 1370 | std::cerr << "+" << getUnifiedRegName(uRegName+1); |
| 1371 | std::cerr << "]\n"; |
Ruchira Sasanka | dfc6c88 | 2001-09-18 22:52:44 +0000 | [diff] [blame] | 1372 | } |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 1373 | |
| 1374 | //--------------------------------------------------------------------------- |
| 1375 | // This method examines instructions inserted by RegAlloc code before a |
| 1376 | // machine instruction to detect invalid orders that destroy values before |
| 1377 | // they are used. If it detects such conditions, it reorders the instructions. |
| 1378 | // |
| 1379 | // The unordered instructions come in the UnordVec. These instructions are |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1380 | // instructions inserted by RegAlloc. All such instruction MUST have |
| 1381 | // their USES BEFORE THE DEFS after reordering. |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 1382 | // |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 1383 | // The UnordVec & OrdVec must be DISTINCT. The OrdVec must be empty when |
| 1384 | // this method is called. |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 1385 | // |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 1386 | // This method uses two vectors for efficiency in accessing |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 1387 | // |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1388 | // Since instructions are inserted in RegAlloc, this assumes that the |
| 1389 | // first operand is the source reg and the last operand is the dest reg. |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 1390 | // It also does not consider operands that are both use and def. |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 1391 | // |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1392 | // All the uses are before THE def to a register |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 1393 | //--------------------------------------------------------------------------- |
Vikram S. Adve | e9327f0 | 2002-05-19 15:25:51 +0000 | [diff] [blame] | 1394 | |
| 1395 | void UltraSparcRegInfo::OrderAddedInstrns(std::vector<MachineInstr*> &UnordVec, |
| 1396 | std::vector<MachineInstr*> &OrdVec, |
Chris Lattner | 7f74a56 | 2002-01-20 22:54:45 +0000 | [diff] [blame] | 1397 | PhyRegAlloc &PRA) const{ |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 1398 | |
| 1399 | /* |
| 1400 | Problem: We can have instructions inserted by RegAlloc like |
| 1401 | 1. add %ox %g0 %oy |
| 1402 | 2. add %oy %g0 %oz, where z!=x or z==x |
| 1403 | |
| 1404 | This is wrong since %oy used by 2 is overwritten by 1 |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1405 | |
| 1406 | Solution: |
| 1407 | We re-order the instructions so that the uses are before the defs |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 1408 | |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1409 | Algorithm: |
| 1410 | |
| 1411 | do |
| 1412 | for each instruction 'DefInst' in the UnOrdVec |
| 1413 | for each instruction 'UseInst' that follows the DefInst |
| 1414 | if the reg defined by DefInst is used by UseInst |
| 1415 | mark DefInst as not movable in this iteration |
| 1416 | If DefInst is not marked as not-movable, move DefInst to OrdVec |
| 1417 | while all instructions in DefInst are moved to OrdVec |
| 1418 | |
| 1419 | For moving, we call the move2OrdVec(). It checks whether there is a def |
| 1420 | in it for the uses in the instruction to be added to OrdVec. If there |
| 1421 | are no preceding defs, it just appends the instruction. If there is a |
| 1422 | preceding def, it puts two instructions to save the reg on stack before |
| 1423 | the load and puts a restore at use. |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 1424 | |
| 1425 | */ |
| 1426 | |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1427 | bool CouldMoveAll; |
| 1428 | bool DebugPrint = false; |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 1429 | |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1430 | do { |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1431 | CouldMoveAll = true; |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 1432 | std::vector<MachineInstr*>::iterator DefIt = UnordVec.begin(); |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 1433 | |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1434 | for( ; DefIt != UnordVec.end(); ++DefIt ) { |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 1435 | |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1436 | // for each instruction in the UnordVec do ... |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 1437 | |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1438 | MachineInstr *DefInst = *DefIt; |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 1439 | |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1440 | if( DefInst == NULL) continue; |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 1441 | |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 1442 | //std::cerr << "\nInst in UnordVec = " << *DefInst; |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1443 | |
| 1444 | // last operand is the def (unless for a store which has no def reg) |
| 1445 | MachineOperand& DefOp = DefInst->getOperand(DefInst->getNumOperands()-1); |
| 1446 | |
Vikram S. Adve | 8adb994 | 2003-05-27 00:02:22 +0000 | [diff] [blame] | 1447 | if ((DefOp.opIsDefOnly() || DefOp.opIsDefAndUse()) && |
Chris Lattner | 6a30b02 | 2002-10-28 04:45:29 +0000 | [diff] [blame] | 1448 | DefOp.getType() == MachineOperand::MO_MachineRegister) { |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1449 | |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 1450 | // If the operand in DefInst is a def ... |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 1451 | bool DefEqUse = false; |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1452 | |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 1453 | std::vector<MachineInstr*>::iterator UseIt = DefIt; |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 1454 | UseIt++; |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1455 | |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 1456 | for( ; UseIt != UnordVec.end(); ++UseIt ) { |
| 1457 | |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 1458 | MachineInstr *UseInst = *UseIt; |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1459 | if( UseInst == NULL) continue; |
| 1460 | |
| 1461 | // for each inst (UseInst) that is below the DefInst do ... |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1462 | MachineOperand& UseOp = UseInst->getOperand(0); |
| 1463 | |
Vikram S. Adve | 8adb994 | 2003-05-27 00:02:22 +0000 | [diff] [blame] | 1464 | if (!UseOp.opIsDefOnly() && |
Chris Lattner | 6a30b02 | 2002-10-28 04:45:29 +0000 | [diff] [blame] | 1465 | UseOp.getType() == MachineOperand::MO_MachineRegister) { |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1466 | |
| 1467 | // if use is a register ... |
| 1468 | |
| 1469 | if( DefOp.getMachineRegNum() == UseOp.getMachineRegNum() ) { |
| 1470 | |
| 1471 | // if Def and this use are the same, it means that this use |
| 1472 | // is destroyed by a def before it is used |
| 1473 | |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 1474 | // std::cerr << "\nCouldn't move " << *DefInst; |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 1475 | |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1476 | DefEqUse = true; |
| 1477 | CouldMoveAll = false; |
| 1478 | DebugPrint = true; |
| 1479 | break; |
| 1480 | } // if two registers are equal |
| 1481 | |
| 1482 | } // if use is a register |
| 1483 | |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 1484 | }// for all use instructions |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1485 | |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 1486 | if( ! DefEqUse ) { |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1487 | |
| 1488 | // after examining all the instructions that follow the DefInst |
| 1489 | // if there are no dependencies, we can move it to the OrdVec |
| 1490 | |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 1491 | // std::cerr << "Moved to Ord: " << *DefInst; |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1492 | |
| 1493 | moveInst2OrdVec(OrdVec, DefInst, PRA); |
| 1494 | |
| 1495 | //OrdVec.push_back(DefInst); |
| 1496 | |
| 1497 | // mark the pos of DefInst with NULL to indicate that it is |
| 1498 | // empty |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 1499 | *DefIt = NULL; |
| 1500 | } |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1501 | |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 1502 | } // if Def is a machine register |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1503 | |
| 1504 | } // for all instructions in the UnordVec |
| 1505 | |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 1506 | |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 1507 | } while(!CouldMoveAll); |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 1508 | |
Chris Lattner | 070cf77 | 2002-06-04 03:09:57 +0000 | [diff] [blame] | 1509 | if (DebugPrint && DEBUG_RA) { |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 1510 | std::cerr << "\nAdded instructions were reordered to:\n"; |
Chris Lattner | d47aac9 | 2002-12-28 20:21:29 +0000 | [diff] [blame] | 1511 | for(unsigned i=0; i < OrdVec.size(); i++) |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 1512 | std::cerr << *OrdVec[i]; |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 1513 | } |
Ruchira Sasanka | d0d294a | 2001-11-09 23:49:14 +0000 | [diff] [blame] | 1514 | } |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1515 | |
| 1516 | |
| 1517 | |
| 1518 | |
| 1519 | |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 1520 | void UltraSparcRegInfo::moveInst2OrdVec(std::vector<MachineInstr*> &OrdVec, |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1521 | MachineInstr *UnordInst, |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 1522 | PhyRegAlloc &PRA) const { |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1523 | MachineOperand& UseOp = UnordInst->getOperand(0); |
| 1524 | |
Vikram S. Adve | 8adb994 | 2003-05-27 00:02:22 +0000 | [diff] [blame] | 1525 | if (!UseOp.opIsDefOnly() && |
Chris Lattner | 6a30b02 | 2002-10-28 04:45:29 +0000 | [diff] [blame] | 1526 | UseOp.getType() == MachineOperand::MO_MachineRegister) { |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1527 | |
| 1528 | // for the use of UnordInst, see whether there is a defining instr |
| 1529 | // before in the OrdVec |
| 1530 | bool DefEqUse = false; |
| 1531 | |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 1532 | std::vector<MachineInstr*>::iterator OrdIt = OrdVec.begin(); |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1533 | |
| 1534 | for( ; OrdIt != OrdVec.end(); ++OrdIt ) { |
| 1535 | |
| 1536 | MachineInstr *OrdInst = *OrdIt ; |
| 1537 | |
| 1538 | MachineOperand& DefOp = |
| 1539 | OrdInst->getOperand(OrdInst->getNumOperands()-1); |
| 1540 | |
Vikram S. Adve | 8adb994 | 2003-05-27 00:02:22 +0000 | [diff] [blame] | 1541 | if( (DefOp.opIsDefOnly() || DefOp.opIsDefAndUse()) && |
Chris Lattner | 6a30b02 | 2002-10-28 04:45:29 +0000 | [diff] [blame] | 1542 | DefOp.getType() == MachineOperand::MO_MachineRegister) { |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1543 | |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 1544 | //std::cerr << "\nDefining Ord Inst: " << *OrdInst; |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1545 | |
| 1546 | if( DefOp.getMachineRegNum() == UseOp.getMachineRegNum() ) { |
| 1547 | |
| 1548 | // we are here because there is a preceding def in the OrdVec |
| 1549 | // for the use in this intr we are going to insert. This |
| 1550 | // happened because the original code was like: |
| 1551 | // 1. add %ox %g0 %oy |
| 1552 | // 2. add %oy %g0 %ox |
| 1553 | // In Round1, we added 2 to OrdVec but 1 remained in UnordVec |
| 1554 | // Now we are processing %ox of 1. |
| 1555 | // We have to |
| 1556 | |
Chris Lattner | e3aa50d | 2002-10-28 19:32:07 +0000 | [diff] [blame] | 1557 | int UReg = DefOp.getMachineRegNum(); |
| 1558 | int RegType = getRegType(UReg); |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1559 | MachineInstr *AdIBef, *AdIAft; |
| 1560 | |
Chris Lattner | d47aac9 | 2002-12-28 20:21:29 +0000 | [diff] [blame] | 1561 | int StackOff = |
| 1562 | PRA.MF.getInfo()->pushTempValue(getSpilledRegSize(RegType)); |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1563 | |
| 1564 | // Save the UReg (%ox) on stack before it's destroyed |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 1565 | std::vector<MachineInstr*> mvec; |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 1566 | cpReg2MemMI(mvec, UReg, getFramePointer(), StackOff, RegType); |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 1567 | for (std::vector<MachineInstr*>::iterator MI=mvec.begin(); |
Chris Lattner | d47aac9 | 2002-12-28 20:21:29 +0000 | [diff] [blame] | 1568 | MI != mvec.end(); ++MI) |
| 1569 | OrdIt = 1+OrdVec.insert(OrdIt, *MI); |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1570 | |
| 1571 | // Load directly into DReg (%oy) |
| 1572 | MachineOperand& DOp= |
| 1573 | (UnordInst->getOperand(UnordInst->getNumOperands()-1)); |
Vikram S. Adve | 8adb994 | 2003-05-27 00:02:22 +0000 | [diff] [blame] | 1574 | assert((DOp.opIsDefOnly() || DefOp.opIsDefAndUse()) && |
| 1575 | "Last operand is not the def"); |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1576 | const int DReg = DOp.getMachineRegNum(); |
| 1577 | |
Vikram S. Adve | aee6701 | 2002-07-08 23:23:12 +0000 | [diff] [blame] | 1578 | cpMem2RegMI(OrdVec, getFramePointer(), StackOff, DReg, RegType); |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1579 | |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1580 | if( DEBUG_RA ) { |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 1581 | std::cerr << "\nFixed CIRCULAR references by reordering:"; |
| 1582 | std::cerr << "\nBefore CIRCULAR Reordering:\n"; |
| 1583 | std::cerr << *UnordInst; |
| 1584 | std::cerr << *OrdInst; |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1585 | |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 1586 | std::cerr << "\nAfter CIRCULAR Reordering - All Inst so far:\n"; |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1587 | for(unsigned i=0; i < OrdVec.size(); i++) |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 1588 | std::cerr << *(OrdVec[i]); |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1589 | } |
| 1590 | |
| 1591 | // Do not copy the UseInst to OrdVec |
| 1592 | DefEqUse = true; |
| 1593 | break; |
| 1594 | |
| 1595 | }// if two registers are equal |
| 1596 | |
| 1597 | } // if Def is a register |
| 1598 | |
| 1599 | } // for each instr in OrdVec |
| 1600 | |
Chris Lattner | 5216cc5 | 2002-02-04 05:59:25 +0000 | [diff] [blame] | 1601 | if(!DefEqUse) { |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1602 | |
| 1603 | // We didn't find a def in the OrdVec, so just append this inst |
| 1604 | OrdVec.push_back( UnordInst ); |
Misha Brukman | 352f7ac | 2003-05-21 17:59:06 +0000 | [diff] [blame] | 1605 | //std::cerr << "Reordered Inst (Moved Dn): " << *UnordInst; |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1606 | } |
| 1607 | |
| 1608 | }// if the operand in UnordInst is a use |
Ruchira Sasanka | 0c08598 | 2001-11-10 21:20:43 +0000 | [diff] [blame] | 1609 | } |