blob: a945fe9ef81e0ab035bcb5ea7389de64a94328fb [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===- R600MCCodeEmitter.cpp - Code Emitter for R600->Cayman GPU families -===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11///
12/// This code emitter outputs bytecode that is understood by the r600g driver
13/// in the Mesa [1] project. The bytecode is very similar to the hardware's ISA,
14/// but it still needs to be run through a finalizer in order to be executed
15/// by the GPU.
16///
17/// [1] http://www.mesa3d.org/
18//
19//===----------------------------------------------------------------------===//
20
21#include "R600Defines.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000022#include "MCTargetDesc/AMDGPUMCCodeEmitter.h"
Chandler Carruthbe810232013-01-02 10:22:59 +000023#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000024#include "llvm/MC/MCCodeEmitter.h"
25#include "llvm/MC/MCContext.h"
26#include "llvm/MC/MCInst.h"
27#include "llvm/MC/MCInstrInfo.h"
28#include "llvm/MC/MCRegisterInfo.h"
29#include "llvm/MC/MCSubtargetInfo.h"
30#include "llvm/Support/raw_ostream.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000031#include <stdio.h>
32
33#define SRC_BYTE_COUNT 11
34#define DST_BYTE_COUNT 5
35
36using namespace llvm;
37
38namespace {
39
40class R600MCCodeEmitter : public AMDGPUMCCodeEmitter {
David Blaikie772d4f72013-02-18 23:11:17 +000041 R600MCCodeEmitter(const R600MCCodeEmitter &) LLVM_DELETED_FUNCTION;
42 void operator=(const R600MCCodeEmitter &) LLVM_DELETED_FUNCTION;
Tom Stellard75aadc22012-12-11 21:25:42 +000043 const MCInstrInfo &MCII;
44 const MCRegisterInfo &MRI;
45 const MCSubtargetInfo &STI;
46 MCContext &Ctx;
47
48public:
49
50 R600MCCodeEmitter(const MCInstrInfo &mcii, const MCRegisterInfo &mri,
51 const MCSubtargetInfo &sti, MCContext &ctx)
52 : MCII(mcii), MRI(mri), STI(sti), Ctx(ctx) { }
53
54 /// \brief Encode the instruction and write it to the OS.
55 virtual void EncodeInstruction(const MCInst &MI, raw_ostream &OS,
56 SmallVectorImpl<MCFixup> &Fixups) const;
57
58 /// \returns the encoding for an MCOperand.
59 virtual uint64_t getMachineOpValue(const MCInst &MI, const MCOperand &MO,
60 SmallVectorImpl<MCFixup> &Fixups) const;
61private:
62
63 void EmitALUInstr(const MCInst &MI, SmallVectorImpl<MCFixup> &Fixups,
64 raw_ostream &OS) const;
65 void EmitSrc(const MCInst &MI, unsigned OpIdx, raw_ostream &OS) const;
Tom Stellard365366f2013-01-23 02:09:06 +000066 void EmitSrcISA(const MCInst &MI, unsigned RegOpIdx, unsigned SelOpIdx,
67 raw_ostream &OS) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000068 void EmitDst(const MCInst &MI, raw_ostream &OS) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000069 void EmitFCInstr(const MCInst &MI, raw_ostream &OS) const;
70
71 void EmitNullBytes(unsigned int byteCount, raw_ostream &OS) const;
72
73 void EmitByte(unsigned int byte, raw_ostream &OS) const;
74
75 void EmitTwoBytes(uint32_t bytes, raw_ostream &OS) const;
76
77 void Emit(uint32_t value, raw_ostream &OS) const;
78 void Emit(uint64_t value, raw_ostream &OS) const;
79
80 unsigned getHWRegChan(unsigned reg) const;
81 unsigned getHWReg(unsigned regNo) const;
82
83 bool isFCOp(unsigned opcode) const;
84 bool isTexOp(unsigned opcode) const;
85 bool isFlagSet(const MCInst &MI, unsigned Operand, unsigned Flag) const;
86
87};
88
89} // End anonymous namespace
90
91enum RegElement {
92 ELEMENT_X = 0,
93 ELEMENT_Y,
94 ELEMENT_Z,
95 ELEMENT_W
96};
97
98enum InstrTypes {
99 INSTR_ALU = 0,
100 INSTR_TEX,
101 INSTR_FC,
102 INSTR_NATIVE,
103 INSTR_VTX,
104 INSTR_EXPORT
105};
106
107enum FCInstr {
108 FC_IF_PREDICATE = 0,
109 FC_ELSE,
110 FC_ENDIF,
111 FC_BGNLOOP,
112 FC_ENDLOOP,
113 FC_BREAK_PREDICATE,
114 FC_CONTINUE
115};
116
117enum TextureTypes {
118 TEXTURE_1D = 1,
119 TEXTURE_2D,
120 TEXTURE_3D,
121 TEXTURE_CUBE,
122 TEXTURE_RECT,
123 TEXTURE_SHADOW1D,
124 TEXTURE_SHADOW2D,
125 TEXTURE_SHADOWRECT,
126 TEXTURE_1D_ARRAY,
127 TEXTURE_2D_ARRAY,
128 TEXTURE_SHADOW1D_ARRAY,
129 TEXTURE_SHADOW2D_ARRAY
130};
131
132MCCodeEmitter *llvm::createR600MCCodeEmitter(const MCInstrInfo &MCII,
133 const MCRegisterInfo &MRI,
134 const MCSubtargetInfo &STI,
135 MCContext &Ctx) {
136 return new R600MCCodeEmitter(MCII, MRI, STI, Ctx);
137}
138
139void R600MCCodeEmitter::EncodeInstruction(const MCInst &MI, raw_ostream &OS,
140 SmallVectorImpl<MCFixup> &Fixups) const {
Vincent Lejeune53f35252013-03-31 19:33:04 +0000141 if (isFCOp(MI.getOpcode())){
Tom Stellard75aadc22012-12-11 21:25:42 +0000142 EmitFCInstr(MI, OS);
143 } else if (MI.getOpcode() == AMDGPU::RETURN ||
144 MI.getOpcode() == AMDGPU::BUNDLE ||
145 MI.getOpcode() == AMDGPU::KILL) {
146 return;
147 } else {
148 switch(MI.getOpcode()) {
149 case AMDGPU::RAT_WRITE_CACHELESS_32_eg:
150 case AMDGPU::RAT_WRITE_CACHELESS_128_eg: {
151 uint64_t inst = getBinaryCodeForInstr(MI, Fixups);
152 EmitByte(INSTR_NATIVE, OS);
153 Emit(inst, OS);
154 break;
155 }
156 case AMDGPU::CONSTANT_LOAD_eg:
157 case AMDGPU::VTX_READ_PARAM_8_eg:
158 case AMDGPU::VTX_READ_PARAM_16_eg:
159 case AMDGPU::VTX_READ_PARAM_32_eg:
Tom Stellard91da4e92013-02-13 22:05:20 +0000160 case AMDGPU::VTX_READ_PARAM_128_eg:
Tom Stellard75aadc22012-12-11 21:25:42 +0000161 case AMDGPU::VTX_READ_GLOBAL_8_eg:
162 case AMDGPU::VTX_READ_GLOBAL_32_eg:
Tom Stellard365366f2013-01-23 02:09:06 +0000163 case AMDGPU::VTX_READ_GLOBAL_128_eg:
Vincent Lejeune68501802013-02-18 14:11:19 +0000164 case AMDGPU::TEX_VTX_CONSTBUF:
165 case AMDGPU::TEX_VTX_TEXBUF : {
Tom Stellard75aadc22012-12-11 21:25:42 +0000166 uint64_t InstWord01 = getBinaryCodeForInstr(MI, Fixups);
167 uint32_t InstWord2 = MI.getOperand(2).getImm(); // Offset
168
169 EmitByte(INSTR_VTX, OS);
170 Emit(InstWord01, OS);
171 Emit(InstWord2, OS);
172 break;
173 }
Vincent Lejeune53f35252013-03-31 19:33:04 +0000174 case AMDGPU::TEX_LD:
175 case AMDGPU::TEX_GET_TEXTURE_RESINFO:
176 case AMDGPU::TEX_SAMPLE:
177 case AMDGPU::TEX_SAMPLE_C:
178 case AMDGPU::TEX_SAMPLE_L:
179 case AMDGPU::TEX_SAMPLE_C_L:
180 case AMDGPU::TEX_SAMPLE_LB:
181 case AMDGPU::TEX_SAMPLE_C_LB:
182 case AMDGPU::TEX_SAMPLE_G:
183 case AMDGPU::TEX_SAMPLE_C_G:
184 case AMDGPU::TEX_GET_GRADIENTS_H:
185 case AMDGPU::TEX_GET_GRADIENTS_V:
186 case AMDGPU::TEX_SET_GRADIENTS_H:
187 case AMDGPU::TEX_SET_GRADIENTS_V: {
188 unsigned Opcode = MI.getOpcode();
189 bool HasOffsets = (Opcode == AMDGPU::TEX_LD);
190 unsigned OpOffset = HasOffsets ? 3 : 0;
191 int64_t Sampler = MI.getOperand(OpOffset + 3).getImm();
192 int64_t TextureType = MI.getOperand(OpOffset + 4).getImm();
193
194 uint32_t SrcSelect[4] = {0, 1, 2, 3};
195 uint32_t Offsets[3] = {0, 0, 0};
196 uint64_t CoordType[4] = {1, 1, 1, 1};
197
198 if (HasOffsets)
199 for (unsigned i = 0; i < 3; i++)
200 Offsets[i] = MI.getOperand(i + 2).getImm();
201
202 if (TextureType == TEXTURE_RECT ||
203 TextureType == TEXTURE_SHADOWRECT) {
204 CoordType[ELEMENT_X] = 0;
205 CoordType[ELEMENT_Y] = 0;
206 }
207
208 if (TextureType == TEXTURE_1D_ARRAY ||
209 TextureType == TEXTURE_SHADOW1D_ARRAY) {
210 if (Opcode == AMDGPU::TEX_SAMPLE_C_L ||
211 Opcode == AMDGPU::TEX_SAMPLE_C_LB) {
212 CoordType[ELEMENT_Y] = 0;
213 } else {
214 CoordType[ELEMENT_Z] = 0;
215 SrcSelect[ELEMENT_Z] = ELEMENT_Y;
216 }
217 } else if (TextureType == TEXTURE_2D_ARRAY ||
218 TextureType == TEXTURE_SHADOW2D_ARRAY) {
219 CoordType[ELEMENT_Z] = 0;
220 }
221
222
223 if ((TextureType == TEXTURE_SHADOW1D ||
224 TextureType == TEXTURE_SHADOW2D ||
225 TextureType == TEXTURE_SHADOWRECT ||
226 TextureType == TEXTURE_SHADOW1D_ARRAY) &&
227 Opcode != AMDGPU::TEX_SAMPLE_C_L &&
228 Opcode != AMDGPU::TEX_SAMPLE_C_LB) {
229 SrcSelect[ELEMENT_W] = ELEMENT_Z;
230 }
231
232 uint64_t Word01 = getBinaryCodeForInstr(MI, Fixups) |
233 CoordType[ELEMENT_X] << 60 | CoordType[ELEMENT_Y] << 61 |
234 CoordType[ELEMENT_Z] << 62 | CoordType[ELEMENT_W] << 63;
235 uint32_t Word2 = Sampler << 15 | SrcSelect[ELEMENT_X] << 20 |
236 SrcSelect[ELEMENT_Y] << 23 | SrcSelect[ELEMENT_Z] << 26 |
237 SrcSelect[ELEMENT_W] << 29 | Offsets[0] << 0 | Offsets[1] << 5 |
238 Offsets[2] << 10;
239
240 EmitByte(INSTR_TEX, OS);
241 Emit(Word01, OS);
242 Emit(Word2, OS);
243 break;
244 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000245 case AMDGPU::EG_ExportSwz:
246 case AMDGPU::R600_ExportSwz:
247 case AMDGPU::EG_ExportBuf:
248 case AMDGPU::R600_ExportBuf: {
249 uint64_t Inst = getBinaryCodeForInstr(MI, Fixups);
250 EmitByte(INSTR_EXPORT, OS);
251 Emit(Inst, OS);
252 break;
253 }
254
255 default:
256 EmitALUInstr(MI, Fixups, OS);
257 break;
258 }
259 }
260}
261
262void R600MCCodeEmitter::EmitALUInstr(const MCInst &MI,
263 SmallVectorImpl<MCFixup> &Fixups,
264 raw_ostream &OS) const {
265 const MCInstrDesc &MCDesc = MCII.get(MI.getOpcode());
Tom Stellard75aadc22012-12-11 21:25:42 +0000266
267 // Emit instruction type
268 EmitByte(INSTR_ALU, OS);
269
270 uint64_t InstWord01 = getBinaryCodeForInstr(MI, Fixups);
271
272 //older alu have different encoding for instructions with one or two src
273 //parameters.
274 if ((STI.getFeatureBits() & AMDGPU::FeatureR600ALUInst) &&
275 !(MCDesc.TSFlags & R600_InstFlag::OP3)) {
276 uint64_t ISAOpCode = InstWord01 & (0x3FFULL << 39);
277 InstWord01 &= ~(0x3FFULL << 39);
278 InstWord01 |= ISAOpCode << 1;
279 }
280
Tom Stellard365366f2013-01-23 02:09:06 +0000281 unsigned SrcNum = MCDesc.TSFlags & R600_InstFlag::OP3 ? 3 :
282 MCDesc.TSFlags & R600_InstFlag::OP2 ? 2 : 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000283
Tom Stellard365366f2013-01-23 02:09:06 +0000284 EmitByte(SrcNum, OS);
285
286 const unsigned SrcOps[3][2] = {
287 {R600Operands::SRC0, R600Operands::SRC0_SEL},
288 {R600Operands::SRC1, R600Operands::SRC1_SEL},
289 {R600Operands::SRC2, R600Operands::SRC2_SEL}
290 };
291
292 for (unsigned SrcIdx = 0; SrcIdx < SrcNum; ++SrcIdx) {
293 unsigned RegOpIdx = R600Operands::ALUOpTable[SrcNum-1][SrcOps[SrcIdx][0]];
294 unsigned SelOpIdx = R600Operands::ALUOpTable[SrcNum-1][SrcOps[SrcIdx][1]];
295 EmitSrcISA(MI, RegOpIdx, SelOpIdx, OS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000296 }
297
298 Emit(InstWord01, OS);
299 return;
300}
301
302void R600MCCodeEmitter::EmitSrc(const MCInst &MI, unsigned OpIdx,
303 raw_ostream &OS) const {
304 const MCOperand &MO = MI.getOperand(OpIdx);
305 union {
306 float f;
307 uint32_t i;
308 } Value;
309 Value.i = 0;
310 // Emit the source select (2 bytes). For GPRs, this is the register index.
311 // For other potential instruction operands, (e.g. constant registers) the
312 // value of the source select is defined in the r600isa docs.
313 if (MO.isReg()) {
314 unsigned reg = MO.getReg();
315 EmitTwoBytes(getHWReg(reg), OS);
316 if (reg == AMDGPU::ALU_LITERAL_X) {
317 unsigned ImmOpIndex = MI.getNumOperands() - 1;
318 MCOperand ImmOp = MI.getOperand(ImmOpIndex);
319 if (ImmOp.isFPImm()) {
320 Value.f = ImmOp.getFPImm();
321 } else {
322 assert(ImmOp.isImm());
323 Value.i = ImmOp.getImm();
324 }
325 }
326 } else {
327 // XXX: Handle other operand types.
328 EmitTwoBytes(0, OS);
329 }
330
331 // Emit the source channel (1 byte)
332 if (MO.isReg()) {
333 EmitByte(getHWRegChan(MO.getReg()), OS);
334 } else {
335 EmitByte(0, OS);
336 }
337
338 // XXX: Emit isNegated (1 byte)
339 if ((!(isFlagSet(MI, OpIdx, MO_FLAG_ABS)))
340 && (isFlagSet(MI, OpIdx, MO_FLAG_NEG) ||
341 (MO.isReg() &&
342 (MO.getReg() == AMDGPU::NEG_ONE || MO.getReg() == AMDGPU::NEG_HALF)))){
343 EmitByte(1, OS);
344 } else {
345 EmitByte(0, OS);
346 }
347
348 // Emit isAbsolute (1 byte)
349 if (isFlagSet(MI, OpIdx, MO_FLAG_ABS)) {
350 EmitByte(1, OS);
351 } else {
352 EmitByte(0, OS);
353 }
354
355 // XXX: Emit relative addressing mode (1 byte)
356 EmitByte(0, OS);
357
358 // Emit kc_bank, This will be adjusted later by r600_asm
359 EmitByte(0, OS);
360
361 // Emit the literal value, if applicable (4 bytes).
362 Emit(Value.i, OS);
363
364}
365
Tom Stellard365366f2013-01-23 02:09:06 +0000366void R600MCCodeEmitter::EmitSrcISA(const MCInst &MI, unsigned RegOpIdx,
367 unsigned SelOpIdx, raw_ostream &OS) const {
368 const MCOperand &RegMO = MI.getOperand(RegOpIdx);
369 const MCOperand &SelMO = MI.getOperand(SelOpIdx);
370
Tom Stellard75aadc22012-12-11 21:25:42 +0000371 union {
372 float f;
373 uint32_t i;
374 } InlineConstant;
375 InlineConstant.i = 0;
Tom Stellard365366f2013-01-23 02:09:06 +0000376 // Emit source type (1 byte) and source select (4 bytes). For GPRs type is 0
377 // and select is 0 (GPR index is encoded in the instr encoding. For constants
378 // type is 1 and select is the original const select passed from the driver.
379 unsigned Reg = RegMO.getReg();
380 if (Reg == AMDGPU::ALU_CONST) {
381 EmitByte(1, OS);
382 uint32_t Sel = SelMO.getImm();
383 Emit(Sel, OS);
384 } else {
385 EmitByte(0, OS);
386 Emit((uint32_t)0, OS);
387 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000388
Tom Stellard365366f2013-01-23 02:09:06 +0000389 if (Reg == AMDGPU::ALU_LITERAL_X) {
390 unsigned ImmOpIndex = MI.getNumOperands() - 1;
391 MCOperand ImmOp = MI.getOperand(ImmOpIndex);
392 if (ImmOp.isFPImm()) {
393 InlineConstant.f = ImmOp.getFPImm();
394 } else {
395 assert(ImmOp.isImm());
396 InlineConstant.i = ImmOp.getImm();
Tom Stellard75aadc22012-12-11 21:25:42 +0000397 }
398 }
399
400 // Emit the literal value, if applicable (4 bytes).
401 Emit(InlineConstant.i, OS);
402}
403
Tom Stellard75aadc22012-12-11 21:25:42 +0000404void R600MCCodeEmitter::EmitFCInstr(const MCInst &MI, raw_ostream &OS) const {
405
406 // Emit instruction type
407 EmitByte(INSTR_FC, OS);
408
409 // Emit SRC
410 unsigned NumOperands = MI.getNumOperands();
411 if (NumOperands > 0) {
412 assert(NumOperands == 1);
413 EmitSrc(MI, 0, OS);
414 } else {
415 EmitNullBytes(SRC_BYTE_COUNT, OS);
416 }
417
418 // Emit FC Instruction
419 enum FCInstr instr;
420 switch (MI.getOpcode()) {
421 case AMDGPU::PREDICATED_BREAK:
422 instr = FC_BREAK_PREDICATE;
423 break;
424 case AMDGPU::CONTINUE:
425 instr = FC_CONTINUE;
426 break;
427 case AMDGPU::IF_PREDICATE_SET:
428 instr = FC_IF_PREDICATE;
429 break;
430 case AMDGPU::ELSE:
431 instr = FC_ELSE;
432 break;
433 case AMDGPU::ENDIF:
434 instr = FC_ENDIF;
435 break;
436 case AMDGPU::ENDLOOP:
437 instr = FC_ENDLOOP;
438 break;
439 case AMDGPU::WHILELOOP:
440 instr = FC_BGNLOOP;
441 break;
442 default:
443 abort();
444 break;
445 }
446 EmitByte(instr, OS);
447}
448
449void R600MCCodeEmitter::EmitNullBytes(unsigned int ByteCount,
450 raw_ostream &OS) const {
451
452 for (unsigned int i = 0; i < ByteCount; i++) {
453 EmitByte(0, OS);
454 }
455}
456
457void R600MCCodeEmitter::EmitByte(unsigned int Byte, raw_ostream &OS) const {
458 OS.write((uint8_t) Byte & 0xff);
459}
460
461void R600MCCodeEmitter::EmitTwoBytes(unsigned int Bytes,
462 raw_ostream &OS) const {
463 OS.write((uint8_t) (Bytes & 0xff));
464 OS.write((uint8_t) ((Bytes >> 8) & 0xff));
465}
466
467void R600MCCodeEmitter::Emit(uint32_t Value, raw_ostream &OS) const {
468 for (unsigned i = 0; i < 4; i++) {
469 OS.write((uint8_t) ((Value >> (8 * i)) & 0xff));
470 }
471}
472
473void R600MCCodeEmitter::Emit(uint64_t Value, raw_ostream &OS) const {
474 for (unsigned i = 0; i < 8; i++) {
475 EmitByte((Value >> (8 * i)) & 0xff, OS);
476 }
477}
478
479unsigned R600MCCodeEmitter::getHWRegChan(unsigned reg) const {
480 return MRI.getEncodingValue(reg) >> HW_CHAN_SHIFT;
481}
482
483unsigned R600MCCodeEmitter::getHWReg(unsigned RegNo) const {
484 return MRI.getEncodingValue(RegNo) & HW_REG_MASK;
485}
486
487uint64_t R600MCCodeEmitter::getMachineOpValue(const MCInst &MI,
488 const MCOperand &MO,
489 SmallVectorImpl<MCFixup> &Fixup) const {
490 if (MO.isReg()) {
491 if (HAS_NATIVE_OPERANDS(MCII.get(MI.getOpcode()).TSFlags)) {
492 return MRI.getEncodingValue(MO.getReg());
493 } else {
494 return getHWReg(MO.getReg());
495 }
496 } else if (MO.isImm()) {
497 return MO.getImm();
498 } else {
499 assert(0);
500 return 0;
501 }
502}
503
504//===----------------------------------------------------------------------===//
505// Encoding helper functions
506//===----------------------------------------------------------------------===//
507
508bool R600MCCodeEmitter::isFCOp(unsigned opcode) const {
509 switch(opcode) {
510 default: return false;
511 case AMDGPU::PREDICATED_BREAK:
512 case AMDGPU::CONTINUE:
513 case AMDGPU::IF_PREDICATE_SET:
514 case AMDGPU::ELSE:
515 case AMDGPU::ENDIF:
516 case AMDGPU::ENDLOOP:
517 case AMDGPU::WHILELOOP:
518 return true;
519 }
520}
521
522bool R600MCCodeEmitter::isTexOp(unsigned opcode) const {
523 switch(opcode) {
524 default: return false;
525 case AMDGPU::TEX_LD:
526 case AMDGPU::TEX_GET_TEXTURE_RESINFO:
527 case AMDGPU::TEX_SAMPLE:
528 case AMDGPU::TEX_SAMPLE_C:
529 case AMDGPU::TEX_SAMPLE_L:
530 case AMDGPU::TEX_SAMPLE_C_L:
531 case AMDGPU::TEX_SAMPLE_LB:
532 case AMDGPU::TEX_SAMPLE_C_LB:
533 case AMDGPU::TEX_SAMPLE_G:
534 case AMDGPU::TEX_SAMPLE_C_G:
535 case AMDGPU::TEX_GET_GRADIENTS_H:
536 case AMDGPU::TEX_GET_GRADIENTS_V:
537 case AMDGPU::TEX_SET_GRADIENTS_H:
538 case AMDGPU::TEX_SET_GRADIENTS_V:
539 return true;
540 }
541}
542
543bool R600MCCodeEmitter::isFlagSet(const MCInst &MI, unsigned Operand,
544 unsigned Flag) const {
545 const MCInstrDesc &MCDesc = MCII.get(MI.getOpcode());
546 unsigned FlagIndex = GET_FLAG_OPERAND_IDX(MCDesc.TSFlags);
547 if (FlagIndex == 0) {
548 return false;
549 }
550 assert(MI.getOperand(FlagIndex).isImm());
551 return !!((MI.getOperand(FlagIndex).getImm() >>
552 (NUM_MO_FLAGS * Operand)) & Flag);
553}
554
555#include "AMDGPUGenMCCodeEmitter.inc"