blob: 104f880032da4e93714787171cc676747fb9b3c6 [file] [log] [blame]
David Greene509be1f2010-02-09 23:52:19 +00001//======- X86InstrFragmentsSIMD.td - x86 ISA -------------*- tablegen -*-=====//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides pattern fragments useful for SIMD instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// MMX Pattern Fragments
16//===----------------------------------------------------------------------===//
17
18def load_mmx : PatFrag<(ops node:$ptr), (v1i64 (load node:$ptr))>;
19
20def bc_v8i8 : PatFrag<(ops node:$in), (v8i8 (bitconvert node:$in))>;
21def bc_v4i16 : PatFrag<(ops node:$in), (v4i16 (bitconvert node:$in))>;
22def bc_v2i32 : PatFrag<(ops node:$in), (v2i32 (bitconvert node:$in))>;
23def bc_v1i64 : PatFrag<(ops node:$in), (v1i64 (bitconvert node:$in))>;
24
25//===----------------------------------------------------------------------===//
26// MMX Masks
27//===----------------------------------------------------------------------===//
28
29// MMX_SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to
30// PSHUFW imm.
31def MMX_SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
32 return getI8Imm(X86::getShuffleSHUFImmediate(N));
33}]>;
34
35// Patterns for: vector_shuffle v1, v2, <2, 6, 3, 7, ...>
36def mmx_unpckh : PatFrag<(ops node:$lhs, node:$rhs),
37 (vector_shuffle node:$lhs, node:$rhs), [{
38 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N));
39}]>;
40
41// Patterns for: vector_shuffle v1, v2, <0, 4, 2, 5, ...>
42def mmx_unpckl : PatFrag<(ops node:$lhs, node:$rhs),
43 (vector_shuffle node:$lhs, node:$rhs), [{
44 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N));
45}]>;
46
47// Patterns for: vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
48def mmx_unpckh_undef : PatFrag<(ops node:$lhs, node:$rhs),
49 (vector_shuffle node:$lhs, node:$rhs), [{
50 return X86::isUNPCKH_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
51}]>;
52
53// Patterns for: vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
54def mmx_unpckl_undef : PatFrag<(ops node:$lhs, node:$rhs),
55 (vector_shuffle node:$lhs, node:$rhs), [{
56 return X86::isUNPCKL_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
57}]>;
58
59def mmx_pshufw : PatFrag<(ops node:$lhs, node:$rhs),
60 (vector_shuffle node:$lhs, node:$rhs), [{
61 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
62}], MMX_SHUFFLE_get_shuf_imm>;
David Greene03264ef2010-07-12 23:41:28 +000063
64//===----------------------------------------------------------------------===//
65// SSE specific DAG Nodes.
66//===----------------------------------------------------------------------===//
67
68def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
69 SDTCisFP<0>, SDTCisInt<2> ]>;
70def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
71 SDTCisFP<1>, SDTCisVT<3, i8>]>;
72
73def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
74def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
75def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
76 [SDNPCommutative, SDNPAssociative]>;
77def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
78 [SDNPCommutative, SDNPAssociative]>;
79def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
80 [SDNPCommutative, SDNPAssociative]>;
81def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
82def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
83def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
84def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
85def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
86def X86pshufb : SDNode<"X86ISD::PSHUFB",
87 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
88 SDTCisSameAs<0,2>]>>;
89def X86pextrb : SDNode<"X86ISD::PEXTRB",
90 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
91def X86pextrw : SDNode<"X86ISD::PEXTRW",
92 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
93def X86pinsrb : SDNode<"X86ISD::PINSRB",
94 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
95 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
96def X86pinsrw : SDNode<"X86ISD::PINSRW",
97 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
98 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
99def X86insrtps : SDNode<"X86ISD::INSERTPS",
100 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
101 SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
102def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
103 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
104def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
Chris Lattner54e53292010-09-22 00:34:38 +0000105 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
David Greene03264ef2010-07-12 23:41:28 +0000106def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
107def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
108def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
109def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
110def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
111def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
112def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
113def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
114def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
115def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
116def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
117def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
118
119def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000120 SDTCisVec<1>,
121 SDTCisSameAs<2, 1>]>;
David Greene03264ef2010-07-12 23:41:28 +0000122def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000123def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
David Greene03264ef2010-07-12 23:41:28 +0000124
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000125// Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
126// translated into one of the target nodes below during lowering.
127// Note: this is a work in progress...
128def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
129def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
130 SDTCisSameAs<0,2>]>;
131
132def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
133 SDTCisSameAs<0,1>, SDTCisInt<2>]>;
134def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
135 SDTCisSameAs<0,2>, SDTCisInt<3>]>;
136
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000137def X86PAlign : SDNode<"X86ISD::PALIGN", SDTShuff3OpI>;
138
139def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
140def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
141def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
142
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000143def X86Shufpd : SDNode<"X86ISD::SHUFPD", SDTShuff3OpI>;
144def X86Shufps : SDNode<"X86ISD::SHUFPS", SDTShuff3OpI>;
145
146def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
147def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
148def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
149
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000150def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
151def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
152
153def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000154def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000155def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000156def X86Movhlpd : SDNode<"X86ISD::MOVHLPD", SDTShuff2Op>;
157
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000158def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
159def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000160
161def X86Unpcklps : SDNode<"X86ISD::UNPCKLPS", SDTShuff2Op>;
162def X86Unpcklpd : SDNode<"X86ISD::UNPCKLPD", SDTShuff2Op>;
163def X86Unpckhps : SDNode<"X86ISD::UNPCKHPS", SDTShuff2Op>;
164def X86Unpckhpd : SDNode<"X86ISD::UNPCKHPD", SDTShuff2Op>;
165
166def X86Punpcklbw : SDNode<"X86ISD::PUNPCKLBW", SDTShuff2Op>;
167def X86Punpcklwd : SDNode<"X86ISD::PUNPCKLWD", SDTShuff2Op>;
168def X86Punpckldq : SDNode<"X86ISD::PUNPCKLDQ", SDTShuff2Op>;
169def X86Punpcklqdq : SDNode<"X86ISD::PUNPCKLQDQ", SDTShuff2Op>;
170
171def X86Punpckhbw : SDNode<"X86ISD::PUNPCKHBW", SDTShuff2Op>;
172def X86Punpckhwd : SDNode<"X86ISD::PUNPCKHWD", SDTShuff2Op>;
173def X86Punpckhdq : SDNode<"X86ISD::PUNPCKHDQ", SDTShuff2Op>;
174def X86Punpckhqdq : SDNode<"X86ISD::PUNPCKHQDQ", SDTShuff2Op>;
175
David Greene03264ef2010-07-12 23:41:28 +0000176//===----------------------------------------------------------------------===//
177// SSE Complex Patterns
178//===----------------------------------------------------------------------===//
179
180// These are 'extloads' from a scalar to the low element of a vector, zeroing
181// the top elements. These are used for the SSE 'ss' and 'sd' instruction
182// forms.
183def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000184 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
185 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000186def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000187 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
188 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000189
190def ssmem : Operand<v4f32> {
191 let PrintMethod = "printf32mem";
192 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
193 let ParserMatchClass = X86MemAsmOperand;
194}
195def sdmem : Operand<v2f64> {
196 let PrintMethod = "printf64mem";
197 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
198 let ParserMatchClass = X86MemAsmOperand;
199}
200
201//===----------------------------------------------------------------------===//
202// SSE pattern fragments
203//===----------------------------------------------------------------------===//
204
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000205// 128-bit load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000206def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
207def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
208def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
209def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
210
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000211// 256-bit load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000212def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
213def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
214def loadv8i32 : PatFrag<(ops node:$ptr), (v8i32 (load node:$ptr))>;
215def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
216
217// Like 'store', but always requires vector alignment.
218def alignedstore : PatFrag<(ops node:$val, node:$ptr),
219 (store node:$val, node:$ptr), [{
220 return cast<StoreSDNode>(N)->getAlignment() >= 16;
221}]>;
222
223// Like 'load', but always requires vector alignment.
224def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
225 return cast<LoadSDNode>(N)->getAlignment() >= 16;
226}]>;
227
228def alignedloadfsf32 : PatFrag<(ops node:$ptr),
229 (f32 (alignedload node:$ptr))>;
230def alignedloadfsf64 : PatFrag<(ops node:$ptr),
231 (f64 (alignedload node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000232
233// 128-bit aligned load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000234def alignedloadv4f32 : PatFrag<(ops node:$ptr),
235 (v4f32 (alignedload node:$ptr))>;
236def alignedloadv2f64 : PatFrag<(ops node:$ptr),
237 (v2f64 (alignedload node:$ptr))>;
238def alignedloadv4i32 : PatFrag<(ops node:$ptr),
239 (v4i32 (alignedload node:$ptr))>;
240def alignedloadv2i64 : PatFrag<(ops node:$ptr),
241 (v2i64 (alignedload node:$ptr))>;
242
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000243// 256-bit aligned load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000244def alignedloadv8f32 : PatFrag<(ops node:$ptr),
245 (v8f32 (alignedload node:$ptr))>;
246def alignedloadv4f64 : PatFrag<(ops node:$ptr),
247 (v4f64 (alignedload node:$ptr))>;
248def alignedloadv8i32 : PatFrag<(ops node:$ptr),
249 (v8i32 (alignedload node:$ptr))>;
250def alignedloadv4i64 : PatFrag<(ops node:$ptr),
251 (v4i64 (alignedload node:$ptr))>;
252
253// Like 'load', but uses special alignment checks suitable for use in
254// memory operands in most SSE instructions, which are required to
255// be naturally aligned on some targets but not on others. If the subtarget
256// allows unaligned accesses, match any load, though this may require
257// setting a feature bit in the processor (on startup, for example).
258// Opteron 10h and later implement such a feature.
259def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
260 return Subtarget->hasVectorUAMem()
261 || cast<LoadSDNode>(N)->getAlignment() >= 16;
262}]>;
263
264def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
265def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000266
267// 128-bit memop pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000268def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
269def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
270def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
271def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Dale Johannesen1eea3512010-09-13 21:15:43 +0000272def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000273def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
274
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000275// 256-bit memop pattern fragments
Bruno Cardoso Lopes9de0ca72010-07-19 23:32:44 +0000276def memopv32i8 : PatFrag<(ops node:$ptr), (v32i8 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000277def memopv8f32 : PatFrag<(ops node:$ptr), (v8f32 (memop node:$ptr))>;
278def memopv4f64 : PatFrag<(ops node:$ptr), (v4f64 (memop node:$ptr))>;
Bruno Cardoso Lopes3d6a3a02010-08-06 20:03:27 +0000279def memopv4i64 : PatFrag<(ops node:$ptr), (v4i64 (memop node:$ptr))>;
280def memopv8i32 : PatFrag<(ops node:$ptr), (v8i32 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000281
282// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
283// 16-byte boundary.
284// FIXME: 8 byte alignment for mmx reads is not required
285def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
286 return cast<LoadSDNode>(N)->getAlignment() >= 8;
287}]>;
288
289def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
290def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000291def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
292
293// MOVNT Support
294// Like 'store', but requires the non-temporal bit to be set
295def nontemporalstore : PatFrag<(ops node:$val, node:$ptr),
296 (st node:$val, node:$ptr), [{
297 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
298 return ST->isNonTemporal();
299 return false;
300}]>;
301
302def alignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
303 (st node:$val, node:$ptr), [{
304 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
305 return ST->isNonTemporal() && !ST->isTruncatingStore() &&
306 ST->getAddressingMode() == ISD::UNINDEXED &&
307 ST->getAlignment() >= 16;
308 return false;
309}]>;
310
311def unalignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
312 (st node:$val, node:$ptr), [{
313 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
314 return ST->isNonTemporal() &&
315 ST->getAlignment() < 16;
316 return false;
317}]>;
318
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000319// 128-bit bitconvert pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000320def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
321def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
322def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
323def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
324def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
325def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
326
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000327// 256-bit bitconvert pattern fragments
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000328def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
329
David Greene03264ef2010-07-12 23:41:28 +0000330def vzmovl_v2i64 : PatFrag<(ops node:$src),
331 (bitconvert (v2i64 (X86vzmovl
332 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
333def vzmovl_v4i32 : PatFrag<(ops node:$src),
334 (bitconvert (v4i32 (X86vzmovl
335 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
336
337def vzload_v2i64 : PatFrag<(ops node:$src),
338 (bitconvert (v2i64 (X86vzload node:$src)))>;
339
340
341def fp32imm0 : PatLeaf<(f32 fpimm), [{
342 return N->isExactlyValue(+0.0);
343}]>;
344
345// BYTE_imm - Transform bit immediates into byte immediates.
346def BYTE_imm : SDNodeXForm<imm, [{
347 // Transformation function: imm >> 3
348 return getI32Imm(N->getZExtValue() >> 3);
349}]>;
350
351// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
352// SHUFP* etc. imm.
353def SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
354 return getI8Imm(X86::getShuffleSHUFImmediate(N));
355}]>;
356
357// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
358// PSHUFHW imm.
359def SHUFFLE_get_pshufhw_imm : SDNodeXForm<vector_shuffle, [{
360 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
361}]>;
362
363// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
364// PSHUFLW imm.
365def SHUFFLE_get_pshuflw_imm : SDNodeXForm<vector_shuffle, [{
366 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
367}]>;
368
369// SHUFFLE_get_palign_imm xform function: convert vector_shuffle mask to
370// a PALIGNR imm.
371def SHUFFLE_get_palign_imm : SDNodeXForm<vector_shuffle, [{
372 return getI8Imm(X86::getShufflePALIGNRImmediate(N));
373}]>;
374
375def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
376 (vector_shuffle node:$lhs, node:$rhs), [{
377 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
378 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
379}]>;
380
381def movddup : PatFrag<(ops node:$lhs, node:$rhs),
382 (vector_shuffle node:$lhs, node:$rhs), [{
383 return X86::isMOVDDUPMask(cast<ShuffleVectorSDNode>(N));
384}]>;
385
386def movhlps : PatFrag<(ops node:$lhs, node:$rhs),
387 (vector_shuffle node:$lhs, node:$rhs), [{
388 return X86::isMOVHLPSMask(cast<ShuffleVectorSDNode>(N));
389}]>;
390
391def movhlps_undef : PatFrag<(ops node:$lhs, node:$rhs),
392 (vector_shuffle node:$lhs, node:$rhs), [{
393 return X86::isMOVHLPS_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
394}]>;
395
396def movlhps : PatFrag<(ops node:$lhs, node:$rhs),
397 (vector_shuffle node:$lhs, node:$rhs), [{
398 return X86::isMOVLHPSMask(cast<ShuffleVectorSDNode>(N));
399}]>;
400
401def movlp : PatFrag<(ops node:$lhs, node:$rhs),
402 (vector_shuffle node:$lhs, node:$rhs), [{
403 return X86::isMOVLPMask(cast<ShuffleVectorSDNode>(N));
404}]>;
405
406def movl : PatFrag<(ops node:$lhs, node:$rhs),
407 (vector_shuffle node:$lhs, node:$rhs), [{
408 return X86::isMOVLMask(cast<ShuffleVectorSDNode>(N));
409}]>;
410
411def movshdup : PatFrag<(ops node:$lhs, node:$rhs),
412 (vector_shuffle node:$lhs, node:$rhs), [{
413 return X86::isMOVSHDUPMask(cast<ShuffleVectorSDNode>(N));
414}]>;
415
416def movsldup : PatFrag<(ops node:$lhs, node:$rhs),
417 (vector_shuffle node:$lhs, node:$rhs), [{
418 return X86::isMOVSLDUPMask(cast<ShuffleVectorSDNode>(N));
419}]>;
420
421def unpckl : PatFrag<(ops node:$lhs, node:$rhs),
422 (vector_shuffle node:$lhs, node:$rhs), [{
423 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N));
424}]>;
425
426def unpckh : PatFrag<(ops node:$lhs, node:$rhs),
427 (vector_shuffle node:$lhs, node:$rhs), [{
428 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N));
429}]>;
430
431def unpckl_undef : PatFrag<(ops node:$lhs, node:$rhs),
432 (vector_shuffle node:$lhs, node:$rhs), [{
433 return X86::isUNPCKL_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
434}]>;
435
436def unpckh_undef : PatFrag<(ops node:$lhs, node:$rhs),
437 (vector_shuffle node:$lhs, node:$rhs), [{
438 return X86::isUNPCKH_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
439}]>;
440
441def pshufd : PatFrag<(ops node:$lhs, node:$rhs),
442 (vector_shuffle node:$lhs, node:$rhs), [{
443 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
444}], SHUFFLE_get_shuf_imm>;
445
446def shufp : PatFrag<(ops node:$lhs, node:$rhs),
447 (vector_shuffle node:$lhs, node:$rhs), [{
448 return X86::isSHUFPMask(cast<ShuffleVectorSDNode>(N));
449}], SHUFFLE_get_shuf_imm>;
450
451def pshufhw : PatFrag<(ops node:$lhs, node:$rhs),
452 (vector_shuffle node:$lhs, node:$rhs), [{
453 return X86::isPSHUFHWMask(cast<ShuffleVectorSDNode>(N));
454}], SHUFFLE_get_pshufhw_imm>;
455
456def pshuflw : PatFrag<(ops node:$lhs, node:$rhs),
457 (vector_shuffle node:$lhs, node:$rhs), [{
458 return X86::isPSHUFLWMask(cast<ShuffleVectorSDNode>(N));
459}], SHUFFLE_get_pshuflw_imm>;
460
461def palign : PatFrag<(ops node:$lhs, node:$rhs),
462 (vector_shuffle node:$lhs, node:$rhs), [{
463 return X86::isPALIGNRMask(cast<ShuffleVectorSDNode>(N));
464}], SHUFFLE_get_palign_imm>;