Jia Liu | f54f60f | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 1 | //===-- MipsInstrFPU.td - Mips FPU Instruction Information -*- tablegen -*-===// |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 9 | // |
Eric Christopher | 5dc19f9 | 2011-05-09 18:16:46 +0000 | [diff] [blame] | 10 | // This file describes the Mips FPU instruction set. |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 11 | // |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 12 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 13 | |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 7ceec57 | 2008-07-09 04:45:36 +0000 | [diff] [blame] | 15 | // Floating Point Instructions |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 16 | // ------------------------ |
| 17 | // * 64bit fp: |
| 18 | // - 32 64-bit registers (default mode) |
| 19 | // - 16 even 32-bit registers (32-bit compatible mode) for |
| 20 | // single and double access. |
| 21 | // * 32bit fp: |
| 22 | // - 16 even 32-bit registers - single and double (aliased) |
| 23 | // - 32 32-bit registers (within single-only mode) |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 24 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 25 | |
Bruno Cardoso Lopes | 7ceec57 | 2008-07-09 04:45:36 +0000 | [diff] [blame] | 26 | // Floating Point Compare and Branch |
Akira Hatanaka | a535270 | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 27 | def SDT_MipsFPBrcond : SDTypeProfile<0, 2, [SDTCisInt<0>, |
| 28 | SDTCisVT<1, OtherVT>]>; |
| 29 | def SDT_MipsFPCmp : SDTypeProfile<0, 3, [SDTCisSameAs<0, 1>, SDTCisFP<1>, |
Akira Hatanaka | f25c37e | 2011-09-22 23:31:54 +0000 | [diff] [blame] | 30 | SDTCisVT<2, i32>]>; |
Akira Hatanaka | a535270 | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 31 | def SDT_MipsCMovFP : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, |
| 32 | SDTCisSameAs<1, 2>]>; |
Akira Hatanaka | 252f54f | 2013-05-16 21:17:15 +0000 | [diff] [blame] | 33 | def SDT_MipsTruncIntFP : SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisFP<1>]>; |
Akira Hatanaka | 2791697 | 2011-04-15 19:52:08 +0000 | [diff] [blame] | 34 | def SDT_MipsBuildPairF64 : SDTypeProfile<1, 2, [SDTCisVT<0, f64>, |
| 35 | SDTCisVT<1, i32>, |
| 36 | SDTCisSameAs<1, 2>]>; |
| 37 | def SDT_MipsExtractElementF64 : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, |
| 38 | SDTCisVT<1, f64>, |
Akira Hatanaka | f25c37e | 2011-09-22 23:31:54 +0000 | [diff] [blame] | 39 | SDTCisVT<2, i32>]>; |
Bruno Cardoso Lopes | a72a505 | 2009-05-27 17:23:44 +0000 | [diff] [blame] | 40 | |
Akira Hatanaka | a535270 | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 41 | def MipsFPCmp : SDNode<"MipsISD::FPCmp", SDT_MipsFPCmp, [SDNPOutGlue]>; |
| 42 | def MipsCMovFP_T : SDNode<"MipsISD::CMovFP_T", SDT_MipsCMovFP, [SDNPInGlue]>; |
| 43 | def MipsCMovFP_F : SDNode<"MipsISD::CMovFP_F", SDT_MipsCMovFP, [SDNPInGlue]>; |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 44 | def MipsFPBrcond : SDNode<"MipsISD::FPBrcond", SDT_MipsFPBrcond, |
Akira Hatanaka | a535270 | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 45 | [SDNPHasChain, SDNPOptInGlue]>; |
Akira Hatanaka | 252f54f | 2013-05-16 21:17:15 +0000 | [diff] [blame] | 46 | def MipsTruncIntFP : SDNode<"MipsISD::TruncIntFP", SDT_MipsTruncIntFP>; |
Akira Hatanaka | 2791697 | 2011-04-15 19:52:08 +0000 | [diff] [blame] | 47 | def MipsBuildPairF64 : SDNode<"MipsISD::BuildPairF64", SDT_MipsBuildPairF64>; |
| 48 | def MipsExtractElementF64 : SDNode<"MipsISD::ExtractElementF64", |
| 49 | SDT_MipsExtractElementF64>; |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 50 | |
| 51 | // Operand for printing out a condition code. |
Akira Hatanaka | 71928e6 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 52 | let PrintMethod = "printFCCOperand", DecoderMethod = "DecodeCondCode" in |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 53 | def condcode : Operand<i32>; |
| 54 | |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 55 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 56 | // Feature predicates. |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 57 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 58 | |
Akira Hatanaka | d8ab16b | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 59 | def IsFP64bit : Predicate<"Subtarget.isFP64bit()">, |
| 60 | AssemblerPredicate<"FeatureFP64Bit">; |
| 61 | def NotFP64bit : Predicate<"!Subtarget.isFP64bit()">, |
| 62 | AssemblerPredicate<"!FeatureFP64Bit">; |
| 63 | def IsSingleFloat : Predicate<"Subtarget.isSingleFloat()">, |
| 64 | AssemblerPredicate<"FeatureSingleFloat">; |
| 65 | def IsNotSingleFloat : Predicate<"!Subtarget.isSingleFloat()">, |
| 66 | AssemblerPredicate<"!FeatureSingleFloat">; |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 67 | |
Akira Hatanaka | 60f7a8e | 2012-02-25 00:21:52 +0000 | [diff] [blame] | 68 | // FP immediate patterns. |
| 69 | def fpimm0 : PatLeaf<(fpimm), [{ |
| 70 | return N->isExactlyValue(+0.0); |
| 71 | }]>; |
| 72 | |
| 73 | def fpimm0neg : PatLeaf<(fpimm), [{ |
| 74 | return N->isExactlyValue(-0.0); |
| 75 | }]>; |
| 76 | |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 77 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 78 | // Instruction Class Templates |
| 79 | // |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 80 | // A set of multiclasses is used to address the register usage. |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 81 | // |
Jakob Stoklund Olesen | 6728958 | 2011-09-28 23:59:28 +0000 | [diff] [blame] | 82 | // S32 - single precision in 16 32bit even fp registers |
Bruno Cardoso Lopes | 9b9586a | 2009-03-21 00:05:07 +0000 | [diff] [blame] | 83 | // single precision in 32 32bit fp registers in SingleOnly mode |
Jakob Stoklund Olesen | 6728958 | 2011-09-28 23:59:28 +0000 | [diff] [blame] | 84 | // S64 - single precision in 32 64bit fp registers (In64BitMode) |
Bruno Cardoso Lopes | 9b9586a | 2009-03-21 00:05:07 +0000 | [diff] [blame] | 85 | // D32 - double precision in 16 32bit even fp registers |
| 86 | // D64 - double precision in 32 64bit fp registers (In64BitMode) |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 87 | // |
Jakob Stoklund Olesen | 6728958 | 2011-09-28 23:59:28 +0000 | [diff] [blame] | 88 | // Only S32 and D32 are supported right now. |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 89 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 90 | |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 91 | class ADDS_FT<string opstr, RegisterOperand RC, InstrItinClass Itin, bit IsComm, |
Akira Hatanaka | 29b5138 | 2012-12-13 01:07:37 +0000 | [diff] [blame] | 92 | SDPatternOperator OpNode= null_frag> : |
| 93 | InstSE<(outs RC:$fd), (ins RC:$fs, RC:$ft), |
| 94 | !strconcat(opstr, "\t$fd, $fs, $ft"), |
| 95 | [(set RC:$fd, (OpNode RC:$fs, RC:$ft))], Itin, FrmFR> { |
| 96 | let isCommutable = IsComm; |
| 97 | } |
| 98 | |
| 99 | multiclass ADDS_M<string opstr, InstrItinClass Itin, bit IsComm, |
| 100 | SDPatternOperator OpNode = null_frag> { |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 101 | def _D32 : ADDS_FT<opstr, AFGR64RegsOpnd, Itin, IsComm, OpNode>, |
Akira Hatanaka | 29b5138 | 2012-12-13 01:07:37 +0000 | [diff] [blame] | 102 | Requires<[NotFP64bit, HasStdEnc]>; |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 103 | def _D64 : ADDS_FT<opstr, FGR64RegsOpnd, Itin, IsComm, OpNode>, |
Akira Hatanaka | 29b5138 | 2012-12-13 01:07:37 +0000 | [diff] [blame] | 104 | Requires<[IsFP64bit, HasStdEnc]> { |
| 105 | string DecoderNamespace = "Mips64"; |
| 106 | } |
| 107 | } |
| 108 | |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 109 | class ABSS_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC, |
Akira Hatanaka | dea8f61 | 2012-12-13 01:14:07 +0000 | [diff] [blame] | 110 | InstrItinClass Itin, SDPatternOperator OpNode= null_frag> : |
| 111 | InstSE<(outs DstRC:$fd), (ins SrcRC:$fs), !strconcat(opstr, "\t$fd, $fs"), |
Akira Hatanaka | 28aed9c | 2013-01-25 00:20:39 +0000 | [diff] [blame] | 112 | [(set DstRC:$fd, (OpNode SrcRC:$fs))], Itin, FrmFR>, |
| 113 | NeverHasSideEffects; |
Akira Hatanaka | dea8f61 | 2012-12-13 01:14:07 +0000 | [diff] [blame] | 114 | |
| 115 | multiclass ABSS_M<string opstr, InstrItinClass Itin, |
| 116 | SDPatternOperator OpNode= null_frag> { |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 117 | def _D32 : ABSS_FT<opstr, AFGR64RegsOpnd, AFGR64RegsOpnd, Itin, OpNode>, |
Akira Hatanaka | dea8f61 | 2012-12-13 01:14:07 +0000 | [diff] [blame] | 118 | Requires<[NotFP64bit, HasStdEnc]>; |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 119 | def _D64 : ABSS_FT<opstr, FGR64RegsOpnd, FGR64RegsOpnd, Itin, OpNode>, |
Akira Hatanaka | dea8f61 | 2012-12-13 01:14:07 +0000 | [diff] [blame] | 120 | Requires<[IsFP64bit, HasStdEnc]> { |
| 121 | string DecoderNamespace = "Mips64"; |
| 122 | } |
| 123 | } |
| 124 | |
| 125 | multiclass ROUND_M<string opstr, InstrItinClass Itin> { |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 126 | def _D32 : ABSS_FT<opstr, FGR32RegsOpnd, AFGR64RegsOpnd, Itin>, |
Akira Hatanaka | dea8f61 | 2012-12-13 01:14:07 +0000 | [diff] [blame] | 127 | Requires<[NotFP64bit, HasStdEnc]>; |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 128 | def _D64 : ABSS_FT<opstr, FGR32RegsOpnd, FGR64RegsOpnd, Itin>, |
Akira Hatanaka | dea8f61 | 2012-12-13 01:14:07 +0000 | [diff] [blame] | 129 | Requires<[IsFP64bit, HasStdEnc]> { |
| 130 | let DecoderNamespace = "Mips64"; |
| 131 | } |
| 132 | } |
| 133 | |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 134 | class MFC1_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC, |
Akira Hatanaka | 2b75dde | 2012-12-13 01:16:49 +0000 | [diff] [blame] | 135 | InstrItinClass Itin, SDPatternOperator OpNode= null_frag> : |
| 136 | InstSE<(outs DstRC:$rt), (ins SrcRC:$fs), !strconcat(opstr, "\t$rt, $fs"), |
| 137 | [(set DstRC:$rt, (OpNode SrcRC:$fs))], Itin, FrmFR>; |
| 138 | |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 139 | class MTC1_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC, |
Akira Hatanaka | 2b75dde | 2012-12-13 01:16:49 +0000 | [diff] [blame] | 140 | InstrItinClass Itin, SDPatternOperator OpNode= null_frag> : |
| 141 | InstSE<(outs DstRC:$fs), (ins SrcRC:$rt), !strconcat(opstr, "\t$rt, $fs"), |
| 142 | [(set DstRC:$fs, (OpNode SrcRC:$rt))], Itin, FrmFR>; |
| 143 | |
Vladimir Medic | 233dd51 | 2013-06-24 10:05:34 +0000 | [diff] [blame] | 144 | class LW_FT<string opstr, RegisterOperand RC, InstrItinClass Itin, |
Akira Hatanaka | 92994f4 | 2012-12-13 01:24:00 +0000 | [diff] [blame] | 145 | Operand MemOpnd, SDPatternOperator OpNode= null_frag> : |
| 146 | InstSE<(outs RC:$rt), (ins MemOpnd:$addr), !strconcat(opstr, "\t$rt, $addr"), |
Akira Hatanaka | 69fb3d1 | 2013-02-15 21:20:45 +0000 | [diff] [blame] | 147 | [(set RC:$rt, (OpNode addrDefault:$addr))], Itin, FrmFI> { |
Akira Hatanaka | 92994f4 | 2012-12-13 01:24:00 +0000 | [diff] [blame] | 148 | let DecoderMethod = "DecodeFMem"; |
Akira Hatanaka | 9edae02 | 2013-05-13 18:23:35 +0000 | [diff] [blame] | 149 | let mayLoad = 1; |
Akira Hatanaka | 92994f4 | 2012-12-13 01:24:00 +0000 | [diff] [blame] | 150 | } |
| 151 | |
Vladimir Medic | 233dd51 | 2013-06-24 10:05:34 +0000 | [diff] [blame] | 152 | class SW_FT<string opstr, RegisterOperand RC, InstrItinClass Itin, |
Akira Hatanaka | 92994f4 | 2012-12-13 01:24:00 +0000 | [diff] [blame] | 153 | Operand MemOpnd, SDPatternOperator OpNode= null_frag> : |
| 154 | InstSE<(outs), (ins RC:$rt, MemOpnd:$addr), !strconcat(opstr, "\t$rt, $addr"), |
Akira Hatanaka | 69fb3d1 | 2013-02-15 21:20:45 +0000 | [diff] [blame] | 155 | [(OpNode RC:$rt, addrDefault:$addr)], Itin, FrmFI> { |
Akira Hatanaka | 92994f4 | 2012-12-13 01:24:00 +0000 | [diff] [blame] | 156 | let DecoderMethod = "DecodeFMem"; |
Akira Hatanaka | 9edae02 | 2013-05-13 18:23:35 +0000 | [diff] [blame] | 157 | let mayStore = 1; |
Akira Hatanaka | 92994f4 | 2012-12-13 01:24:00 +0000 | [diff] [blame] | 158 | } |
Akira Hatanaka | 2b75dde | 2012-12-13 01:16:49 +0000 | [diff] [blame] | 159 | |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 160 | class MADDS_FT<string opstr, RegisterOperand RC, InstrItinClass Itin, |
Akira Hatanaka | b0d4acb | 2012-12-13 01:27:48 +0000 | [diff] [blame] | 161 | SDPatternOperator OpNode = null_frag> : |
| 162 | InstSE<(outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft), |
| 163 | !strconcat(opstr, "\t$fd, $fr, $fs, $ft"), |
| 164 | [(set RC:$fd, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr))], Itin, FrmFR>; |
| 165 | |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 166 | class NMADDS_FT<string opstr, RegisterOperand RC, InstrItinClass Itin, |
Akira Hatanaka | b0d4acb | 2012-12-13 01:27:48 +0000 | [diff] [blame] | 167 | SDPatternOperator OpNode = null_frag> : |
| 168 | InstSE<(outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft), |
| 169 | !strconcat(opstr, "\t$fd, $fr, $fs, $ft"), |
| 170 | [(set RC:$fd, (fsub fpimm0, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr)))], |
| 171 | Itin, FrmFR>; |
| 172 | |
Vladimir Medic | 233dd51 | 2013-06-24 10:05:34 +0000 | [diff] [blame] | 173 | class LWXC1_FT<string opstr, RegisterOperand DRC, RegisterOperand PRC, |
Akira Hatanaka | cd3dfd2 | 2012-12-13 01:30:49 +0000 | [diff] [blame] | 174 | InstrItinClass Itin, SDPatternOperator OpNode = null_frag> : |
| 175 | InstSE<(outs DRC:$fd), (ins PRC:$base, PRC:$index), |
| 176 | !strconcat(opstr, "\t$fd, ${index}(${base})"), |
Akira Hatanaka | 69fb3d1 | 2013-02-15 21:20:45 +0000 | [diff] [blame] | 177 | [(set DRC:$fd, (OpNode (add PRC:$base, PRC:$index)))], Itin, FrmFI> { |
| 178 | let AddedComplexity = 20; |
| 179 | } |
Akira Hatanaka | cd3dfd2 | 2012-12-13 01:30:49 +0000 | [diff] [blame] | 180 | |
Vladimir Medic | 233dd51 | 2013-06-24 10:05:34 +0000 | [diff] [blame] | 181 | class SWXC1_FT<string opstr, RegisterOperand DRC, RegisterOperand PRC, |
Akira Hatanaka | cd3dfd2 | 2012-12-13 01:30:49 +0000 | [diff] [blame] | 182 | InstrItinClass Itin, SDPatternOperator OpNode = null_frag> : |
| 183 | InstSE<(outs), (ins DRC:$fs, PRC:$base, PRC:$index), |
| 184 | !strconcat(opstr, "\t$fs, ${index}(${base})"), |
Akira Hatanaka | 69fb3d1 | 2013-02-15 21:20:45 +0000 | [diff] [blame] | 185 | [(OpNode DRC:$fs, (add PRC:$base, PRC:$index))], Itin, FrmFI> { |
| 186 | let AddedComplexity = 20; |
| 187 | } |
Akira Hatanaka | cd3dfd2 | 2012-12-13 01:30:49 +0000 | [diff] [blame] | 188 | |
Akira Hatanaka | fd9163b | 2012-12-13 01:32:36 +0000 | [diff] [blame] | 189 | class BC1F_FT<string opstr, InstrItinClass Itin, |
| 190 | SDPatternOperator Op = null_frag> : |
| 191 | InstSE<(outs), (ins brtarget:$offset), !strconcat(opstr, "\t$offset"), |
| 192 | [(MipsFPBrcond Op, bb:$offset)], Itin, FrmFI> { |
| 193 | let isBranch = 1; |
| 194 | let isTerminator = 1; |
| 195 | let hasDelaySlot = 1; |
| 196 | let Defs = [AT]; |
| 197 | let Uses = [FCR31]; |
| 198 | } |
| 199 | |
Akira Hatanaka | 79e1cdb | 2012-12-13 01:34:09 +0000 | [diff] [blame] | 200 | class CEQS_FT<string typestr, RegisterClass RC, InstrItinClass Itin, |
| 201 | SDPatternOperator OpNode = null_frag> : |
| 202 | InstSE<(outs), (ins RC:$fs, RC:$ft, condcode:$cond), |
| 203 | !strconcat("c.$cond.", typestr, "\t$fs, $ft"), |
| 204 | [(OpNode RC:$fs, RC:$ft, imm:$cond)], Itin, FrmFR> { |
| 205 | let Defs = [FCR31]; |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 206 | let isCodeGenOnly = 1; |
Akira Hatanaka | 79e1cdb | 2012-12-13 01:34:09 +0000 | [diff] [blame] | 207 | } |
| 208 | |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 209 | class C_COND_FT<string CondStr, string Typestr, RegisterOperand RC> : |
| 210 | InstSE<(outs), (ins RC:$fs, RC:$ft), |
| 211 | !strconcat("c.", CondStr, ".", Typestr, "\t$fs, $ft"), [], IIFcmp, |
| 212 | FrmFR>; |
| 213 | |
| 214 | multiclass C_COND_M<string TypeStr, RegisterOperand RC, bits<5> fmt> { |
| 215 | def C_F_#NAME : C_COND_FT<"f", TypeStr, RC>, C_COND_FM<fmt, 0>; |
| 216 | def C_UN_#NAME : C_COND_FT<"un", TypeStr, RC>, C_COND_FM<fmt, 1>; |
| 217 | def C_EQ_#NAME : C_COND_FT<"eq", TypeStr, RC>, C_COND_FM<fmt, 2>; |
| 218 | def C_UEQ_#NAME : C_COND_FT<"ueq", TypeStr, RC>, C_COND_FM<fmt, 3>; |
| 219 | def C_OLT_#NAME : C_COND_FT<"olt", TypeStr, RC>, C_COND_FM<fmt, 4>; |
| 220 | def C_ULT_#NAME : C_COND_FT<"ult", TypeStr, RC>, C_COND_FM<fmt, 5>; |
| 221 | def C_OLE_#NAME : C_COND_FT<"ole", TypeStr, RC>, C_COND_FM<fmt, 6>; |
| 222 | def C_ULE_#NAME : C_COND_FT<"ule", TypeStr, RC>, C_COND_FM<fmt, 7>; |
| 223 | def C_SF_#NAME : C_COND_FT<"sf", TypeStr, RC>, C_COND_FM<fmt, 8>; |
| 224 | def C_NGLE_#NAME : C_COND_FT<"ngle", TypeStr, RC>, C_COND_FM<fmt, 9>; |
| 225 | def C_SEQ_#NAME : C_COND_FT<"seq", TypeStr, RC>, C_COND_FM<fmt, 10>; |
| 226 | def C_NGL_#NAME : C_COND_FT<"ngl", TypeStr, RC>, C_COND_FM<fmt, 11>; |
| 227 | def C_LT_#NAME : C_COND_FT<"lt", TypeStr, RC>, C_COND_FM<fmt, 12>; |
| 228 | def C_NGE_#NAME : C_COND_FT<"nge", TypeStr, RC>, C_COND_FM<fmt, 13>; |
| 229 | def C_LE_#NAME : C_COND_FT<"le", TypeStr, RC>, C_COND_FM<fmt, 14>; |
| 230 | def C_NGT_#NAME : C_COND_FT<"ngt", TypeStr, RC>, C_COND_FM<fmt, 15>; |
| 231 | } |
| 232 | |
| 233 | defm S : C_COND_M<"s", FGR32RegsOpnd, 16>; |
| 234 | defm D32 : C_COND_M<"d", AFGR64RegsOpnd, 17>, |
| 235 | Requires<[NotFP64bit, HasStdEnc]>; |
| 236 | let DecoderNamespace = "Mips64" in |
| 237 | defm D64 : C_COND_M<"d", FGR64RegsOpnd, 17>, Requires<[IsFP64bit, HasStdEnc]>; |
| 238 | |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 239 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 7ceec57 | 2008-07-09 04:45:36 +0000 | [diff] [blame] | 240 | // Floating Point Instructions |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 241 | //===----------------------------------------------------------------------===// |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 242 | def ROUND_W_S : ABSS_FT<"round.w.s", FGR32RegsOpnd, FGR32RegsOpnd, IIFcvt>, |
| 243 | ABSS_FM<0xc, 16>; |
| 244 | def TRUNC_W_S : ABSS_FT<"trunc.w.s", FGR32RegsOpnd, FGR32RegsOpnd, IIFcvt>, |
| 245 | ABSS_FM<0xd, 16>; |
| 246 | def CEIL_W_S : ABSS_FT<"ceil.w.s", FGR32RegsOpnd, FGR32RegsOpnd, IIFcvt>, |
| 247 | ABSS_FM<0xe, 16>; |
| 248 | def FLOOR_W_S : ABSS_FT<"floor.w.s", FGR32RegsOpnd, FGR32RegsOpnd, IIFcvt>, |
| 249 | ABSS_FM<0xf, 16>; |
| 250 | def CVT_W_S : ABSS_FT<"cvt.w.s", FGR32RegsOpnd, FGR32RegsOpnd, IIFcvt>, |
| 251 | ABSS_FM<0x24, 16>; |
Akira Hatanaka | 13ae13b | 2011-10-08 03:19:38 +0000 | [diff] [blame] | 252 | |
Akira Hatanaka | dea8f61 | 2012-12-13 01:14:07 +0000 | [diff] [blame] | 253 | defm ROUND_W : ROUND_M<"round.w.d", IIFcvt>, ABSS_FM<0xc, 17>; |
| 254 | defm TRUNC_W : ROUND_M<"trunc.w.d", IIFcvt>, ABSS_FM<0xd, 17>; |
| 255 | defm CEIL_W : ROUND_M<"ceil.w.d", IIFcvt>, ABSS_FM<0xe, 17>; |
| 256 | defm FLOOR_W : ROUND_M<"floor.w.d", IIFcvt>, ABSS_FM<0xf, 17>; |
Akira Hatanaka | 28aed9c | 2013-01-25 00:20:39 +0000 | [diff] [blame] | 257 | defm CVT_W : ROUND_M<"cvt.w.d", IIFcvt>, ABSS_FM<0x24, 17>; |
Akira Hatanaka | e986a59 | 2012-12-13 00:29:29 +0000 | [diff] [blame] | 258 | |
| 259 | let Predicates = [IsFP64bit, HasStdEnc], DecoderNamespace = "Mips64" in { |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 260 | def ROUND_L_S : ABSS_FT<"round.l.s", FGR64RegsOpnd, FGR32RegsOpnd, IIFcvt>, |
| 261 | ABSS_FM<0x8, 16>; |
| 262 | def ROUND_L_D64 : ABSS_FT<"round.l.d", FGR64RegsOpnd, FGR64RegsOpnd, IIFcvt>, |
Akira Hatanaka | dea8f61 | 2012-12-13 01:14:07 +0000 | [diff] [blame] | 263 | ABSS_FM<0x8, 17>; |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 264 | def TRUNC_L_S : ABSS_FT<"trunc.l.s", FGR64RegsOpnd, FGR32RegsOpnd, IIFcvt>, |
| 265 | ABSS_FM<0x9, 16>; |
| 266 | def TRUNC_L_D64 : ABSS_FT<"trunc.l.d", FGR64RegsOpnd, FGR64RegsOpnd, IIFcvt>, |
Akira Hatanaka | dea8f61 | 2012-12-13 01:14:07 +0000 | [diff] [blame] | 267 | ABSS_FM<0x9, 17>; |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 268 | def CEIL_L_S : ABSS_FT<"ceil.l.s", FGR64RegsOpnd, FGR32RegsOpnd, IIFcvt>, |
| 269 | ABSS_FM<0xa, 16>; |
| 270 | def CEIL_L_D64 : ABSS_FT<"ceil.l.d", FGR64RegsOpnd, FGR64RegsOpnd, IIFcvt>, |
| 271 | ABSS_FM<0xa, 17>; |
| 272 | def FLOOR_L_S : ABSS_FT<"floor.l.s", FGR64RegsOpnd, FGR32RegsOpnd, IIFcvt>, |
| 273 | ABSS_FM<0xb, 16>; |
| 274 | def FLOOR_L_D64 : ABSS_FT<"floor.l.d", FGR64RegsOpnd, FGR64RegsOpnd, IIFcvt>, |
Akira Hatanaka | dea8f61 | 2012-12-13 01:14:07 +0000 | [diff] [blame] | 275 | ABSS_FM<0xb, 17>; |
Akira Hatanaka | e986a59 | 2012-12-13 00:29:29 +0000 | [diff] [blame] | 276 | } |
| 277 | |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 278 | def CVT_S_W : ABSS_FT<"cvt.s.w", FGR32RegsOpnd, FGR32RegsOpnd, IIFcvt>, |
| 279 | ABSS_FM<0x20, 20>; |
| 280 | def CVT_L_S : ABSS_FT<"cvt.l.s", FGR64RegsOpnd, FGR32RegsOpnd, IIFcvt>, |
| 281 | ABSS_FM<0x25, 16>; |
| 282 | def CVT_L_D64: ABSS_FT<"cvt.l.d", FGR64RegsOpnd, FGR64RegsOpnd, IIFcvt>, |
| 283 | ABSS_FM<0x25, 17>; |
Akira Hatanaka | 13ae13b | 2011-10-08 03:19:38 +0000 | [diff] [blame] | 284 | |
Akira Hatanaka | 28aed9c | 2013-01-25 00:20:39 +0000 | [diff] [blame] | 285 | let Predicates = [NotFP64bit, HasStdEnc] in { |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 286 | def CVT_S_D32 : ABSS_FT<"cvt.s.d", FGR32RegsOpnd, AFGR64RegsOpnd, IIFcvt>, |
| 287 | ABSS_FM<0x20, 17>; |
| 288 | def CVT_D32_W : ABSS_FT<"cvt.d.w", AFGR64RegsOpnd, FGR32RegsOpnd, IIFcvt>, |
| 289 | ABSS_FM<0x21, 20>; |
| 290 | def CVT_D32_S : ABSS_FT<"cvt.d.s", AFGR64RegsOpnd, FGR32RegsOpnd, IIFcvt>, |
| 291 | ABSS_FM<0x21, 16>; |
Akira Hatanaka | 13ae13b | 2011-10-08 03:19:38 +0000 | [diff] [blame] | 292 | } |
| 293 | |
Akira Hatanaka | 28aed9c | 2013-01-25 00:20:39 +0000 | [diff] [blame] | 294 | let Predicates = [IsFP64bit, HasStdEnc], DecoderNamespace = "Mips64" in { |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 295 | def CVT_S_D64 : ABSS_FT<"cvt.s.d", FGR32RegsOpnd, FGR64RegsOpnd, IIFcvt>, |
| 296 | ABSS_FM<0x20, 17>; |
| 297 | def CVT_S_L : ABSS_FT<"cvt.s.l", FGR32RegsOpnd, FGR64RegsOpnd, IIFcvt>, |
| 298 | ABSS_FM<0x20, 21>; |
| 299 | def CVT_D64_W : ABSS_FT<"cvt.d.w", FGR64RegsOpnd, FGR32RegsOpnd, IIFcvt>, |
| 300 | ABSS_FM<0x21, 20>; |
| 301 | def CVT_D64_S : ABSS_FT<"cvt.d.s", FGR64RegsOpnd, FGR32RegsOpnd, IIFcvt>, |
| 302 | ABSS_FM<0x21, 16>; |
| 303 | def CVT_D64_L : ABSS_FT<"cvt.d.l", FGR64RegsOpnd, FGR64RegsOpnd, IIFcvt>, |
| 304 | ABSS_FM<0x21, 21>; |
Akira Hatanaka | 13ae13b | 2011-10-08 03:19:38 +0000 | [diff] [blame] | 305 | } |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 306 | |
Akira Hatanaka | 39d40f7 | 2013-05-16 19:48:37 +0000 | [diff] [blame] | 307 | let isPseudo = 1, isCodeGenOnly = 1 in { |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 308 | def PseudoCVT_S_W : ABSS_FT<"", FGR32RegsOpnd, CPURegsOpnd, IIFcvt>; |
| 309 | def PseudoCVT_D32_W : ABSS_FT<"", AFGR64RegsOpnd, CPURegsOpnd, IIFcvt>; |
| 310 | def PseudoCVT_S_L : ABSS_FT<"", FGR64RegsOpnd, CPU64RegsOpnd, IIFcvt>; |
| 311 | def PseudoCVT_D64_W : ABSS_FT<"", FGR64RegsOpnd, CPURegsOpnd, IIFcvt>; |
| 312 | def PseudoCVT_D64_L : ABSS_FT<"", FGR64RegsOpnd, CPU64RegsOpnd, IIFcvt>; |
Akira Hatanaka | 39d40f7 | 2013-05-16 19:48:37 +0000 | [diff] [blame] | 313 | } |
| 314 | |
Akira Hatanaka | 97e179f | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 315 | let Predicates = [NoNaNsFPMath, HasStdEnc] in { |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 316 | def FABS_S : ABSS_FT<"abs.s", FGR32RegsOpnd, FGR32RegsOpnd, IIFcvt, fabs>, |
| 317 | ABSS_FM<0x5, 16>; |
| 318 | def FNEG_S : ABSS_FT<"neg.s", FGR32RegsOpnd, FGR32RegsOpnd, IIFcvt, fneg>, |
| 319 | ABSS_FM<0x7, 16>; |
Akira Hatanaka | dea8f61 | 2012-12-13 01:14:07 +0000 | [diff] [blame] | 320 | defm FABS : ABSS_M<"abs.d", IIFcvt, fabs>, ABSS_FM<0x5, 17>; |
| 321 | defm FNEG : ABSS_M<"neg.d", IIFcvt, fneg>, ABSS_FM<0x7, 17>; |
Akira Hatanaka | 47ad674 | 2012-04-11 22:59:08 +0000 | [diff] [blame] | 322 | } |
Akira Hatanaka | e986a59 | 2012-12-13 00:29:29 +0000 | [diff] [blame] | 323 | |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 324 | def FSQRT_S : ABSS_FT<"sqrt.s", FGR32RegsOpnd, FGR32RegsOpnd, IIFsqrtSingle, |
| 325 | fsqrt>, ABSS_FM<0x4, 16>; |
Akira Hatanaka | dea8f61 | 2012-12-13 01:14:07 +0000 | [diff] [blame] | 326 | defm FSQRT : ABSS_M<"sqrt.d", IIFsqrtDouble, fsqrt>, ABSS_FM<0x4, 17>; |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 327 | |
| 328 | // The odd-numbered registers are only referenced when doing loads, |
| 329 | // stores, and moves between floating-point and integer registers. |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 330 | // When defining instructions, we reference all 32-bit registers, |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 331 | // regardless of register aliasing. |
Bruno Cardoso Lopes | 2312a3a | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 332 | |
Bruno Cardoso Lopes | 2312a3a | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 333 | /// Move Control Registers From/To CPU Registers |
Akira Hatanaka | 5bcb240 | 2013-07-19 01:19:52 +0000 | [diff] [blame] | 334 | def CFC1 : MFC1_FT<"cfc1", CPURegsOpnd, CCROpnd, IIFmove>, MFC1_FM<2>; |
| 335 | def CTC1 : MTC1_FT<"ctc1", CCROpnd, CPURegsOpnd, IIFmove>, MFC1_FM<6>; |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 336 | def MFC1 : MFC1_FT<"mfc1", CPURegsOpnd, FGR32RegsOpnd, IIFmoveC1, bitconvert>, |
| 337 | MFC1_FM<0>; |
| 338 | def MTC1 : MTC1_FT<"mtc1", FGR32RegsOpnd, CPURegsOpnd, IIFmoveC1, bitconvert>, |
| 339 | MFC1_FM<4>; |
| 340 | def DMFC1 : MFC1_FT<"dmfc1", CPU64RegsOpnd, FGR64RegsOpnd, IIFmoveC1, |
| 341 | bitconvert>, MFC1_FM<1>; |
| 342 | def DMTC1 : MTC1_FT<"dmtc1", FGR64RegsOpnd, CPU64RegsOpnd, IIFmoveC1, |
| 343 | bitconvert>, MFC1_FM<5>; |
Akira Hatanaka | 1537e29 | 2011-11-07 21:32:58 +0000 | [diff] [blame] | 344 | |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 345 | def FMOV_S : ABSS_FT<"mov.s", FGR32RegsOpnd, FGR32RegsOpnd, IIFmove>, |
| 346 | ABSS_FM<0x6, 16>; |
| 347 | def FMOV_D32 : ABSS_FT<"mov.d", AFGR64RegsOpnd, AFGR64RegsOpnd, IIFmove>, |
| 348 | ABSS_FM<0x6, 17>, Requires<[NotFP64bit, HasStdEnc]>; |
| 349 | def FMOV_D64 : ABSS_FT<"mov.d", FGR64RegsOpnd, FGR64RegsOpnd, IIFmove>, |
| 350 | ABSS_FM<0x6, 17>, Requires<[IsFP64bit, HasStdEnc]> { |
| 351 | let DecoderNamespace = "Mips64"; |
Akira Hatanaka | 71928e6 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 352 | } |
Bruno Cardoso Lopes | 7ee7191 | 2010-01-30 18:29:19 +0000 | [diff] [blame] | 353 | |
Bruno Cardoso Lopes | 7ceec57 | 2008-07-09 04:45:36 +0000 | [diff] [blame] | 354 | /// Floating Point Memory Instructions |
Akira Hatanaka | 97e179f | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 355 | let Predicates = [IsN64, HasStdEnc], DecoderNamespace = "Mips64" in { |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 356 | def LWC1_P8 : LW_FT<"lwc1", FGR32RegsOpnd, IIFLoad, mem64, load>, |
| 357 | LW_FM<0x31>; |
Akira Hatanaka | b34ad78 | 2013-07-02 00:00:02 +0000 | [diff] [blame] | 358 | def SWC1_P8 : SW_FT<"swc1", FGR32RegsOpnd, IIFStore, mem64, store>, |
Vladimir Medic | 233dd51 | 2013-06-24 10:05:34 +0000 | [diff] [blame] | 359 | LW_FM<0x39>; |
Akira Hatanaka | b34ad78 | 2013-07-02 00:00:02 +0000 | [diff] [blame] | 360 | def LDC164_P8 : LW_FT<"ldc1", FGR64RegsOpnd, IIFLoad, mem64, load>, |
Vladimir Medic | 233dd51 | 2013-06-24 10:05:34 +0000 | [diff] [blame] | 361 | LW_FM<0x35> { |
Akira Hatanaka | 71928e6 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 362 | let isCodeGenOnly =1; |
| 363 | } |
Akira Hatanaka | b34ad78 | 2013-07-02 00:00:02 +0000 | [diff] [blame] | 364 | def SDC164_P8 : SW_FT<"sdc1", FGR64RegsOpnd, IIFStore, mem64, store>, |
Vladimir Medic | 233dd51 | 2013-06-24 10:05:34 +0000 | [diff] [blame] | 365 | LW_FM<0x3d> { |
Akira Hatanaka | 71928e6 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 366 | let isCodeGenOnly =1; |
| 367 | } |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 368 | } |
| 369 | |
Akira Hatanaka | 97e179f | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 370 | let Predicates = [NotN64, HasStdEnc] in { |
Akira Hatanaka | b34ad78 | 2013-07-02 00:00:02 +0000 | [diff] [blame] | 371 | def LWC1 : LW_FT<"lwc1", FGR32RegsOpnd, IIFLoad, mem, load>, LW_FM<0x31>; |
| 372 | def SWC1 : SW_FT<"swc1", FGR32RegsOpnd, IIFStore, mem, store>, LW_FM<0x39>; |
Akira Hatanaka | 3c5cab4 | 2012-02-27 19:09:08 +0000 | [diff] [blame] | 373 | } |
| 374 | |
Akira Hatanaka | 97e179f | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 375 | let Predicates = [NotN64, HasMips64, HasStdEnc], |
Akira Hatanaka | 4ce7c40 | 2012-07-31 18:16:49 +0000 | [diff] [blame] | 376 | DecoderNamespace = "Mips64" in { |
Akira Hatanaka | b34ad78 | 2013-07-02 00:00:02 +0000 | [diff] [blame] | 377 | def LDC164 : LW_FT<"ldc1", FGR64RegsOpnd, IIFLoad, mem, load>, LW_FM<0x35>; |
| 378 | def SDC164 : SW_FT<"sdc1", FGR64RegsOpnd, IIFStore, mem, store>, LW_FM<0x3d>; |
Akira Hatanaka | 3c5cab4 | 2012-02-27 19:09:08 +0000 | [diff] [blame] | 379 | } |
| 380 | |
Akira Hatanaka | 97e179f | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 381 | let Predicates = [NotN64, NotMips64, HasStdEnc] in { |
Akira Hatanaka | 9edae02 | 2013-05-13 18:23:35 +0000 | [diff] [blame] | 382 | let isPseudo = 1, isCodeGenOnly = 1 in { |
Akira Hatanaka | b34ad78 | 2013-07-02 00:00:02 +0000 | [diff] [blame] | 383 | def PseudoLDC1 : LW_FT<"", AFGR64RegsOpnd, IIFLoad, mem, load>; |
| 384 | def PseudoSDC1 : SW_FT<"", AFGR64RegsOpnd, IIFStore, mem, store>; |
Akira Hatanaka | 9edae02 | 2013-05-13 18:23:35 +0000 | [diff] [blame] | 385 | } |
Akira Hatanaka | b34ad78 | 2013-07-02 00:00:02 +0000 | [diff] [blame] | 386 | def LDC1 : LW_FT<"ldc1", AFGR64RegsOpnd, IIFLoad, mem>, LW_FM<0x35>; |
| 387 | def SDC1 : SW_FT<"sdc1", AFGR64RegsOpnd, IIFStore, mem>, LW_FM<0x3d>; |
Akira Hatanaka | b6d72cb | 2011-10-11 01:12:52 +0000 | [diff] [blame] | 388 | } |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 389 | |
Akira Hatanaka | 330d901 | 2012-02-28 02:55:02 +0000 | [diff] [blame] | 390 | // Indexed loads and stores. |
Akira Hatanaka | 97e179f | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 391 | let Predicates = [HasFPIdx, HasStdEnc] in { |
Akira Hatanaka | b34ad78 | 2013-07-02 00:00:02 +0000 | [diff] [blame] | 392 | def LWXC1 : LWXC1_FT<"lwxc1", FGR32RegsOpnd, CPURegsOpnd, IIFLoad, load>, |
Vladimir Medic | 233dd51 | 2013-06-24 10:05:34 +0000 | [diff] [blame] | 393 | LWXC1_FM<0>; |
Akira Hatanaka | b34ad78 | 2013-07-02 00:00:02 +0000 | [diff] [blame] | 394 | def SWXC1 : SWXC1_FT<"swxc1", FGR32RegsOpnd, CPURegsOpnd, IIFStore, store>, |
Vladimir Medic | 233dd51 | 2013-06-24 10:05:34 +0000 | [diff] [blame] | 395 | SWXC1_FM<8>; |
Akira Hatanaka | 330d901 | 2012-02-28 02:55:02 +0000 | [diff] [blame] | 396 | } |
| 397 | |
Akira Hatanaka | 97e179f | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 398 | let Predicates = [HasMips32r2, NotMips64, HasStdEnc] in { |
Akira Hatanaka | b34ad78 | 2013-07-02 00:00:02 +0000 | [diff] [blame] | 399 | def LDXC1 : LWXC1_FT<"ldxc1", AFGR64RegsOpnd, CPURegsOpnd, IIFLoad, load>, |
Vladimir Medic | 233dd51 | 2013-06-24 10:05:34 +0000 | [diff] [blame] | 400 | LWXC1_FM<1>; |
Akira Hatanaka | b34ad78 | 2013-07-02 00:00:02 +0000 | [diff] [blame] | 401 | def SDXC1 : SWXC1_FT<"sdxc1", AFGR64RegsOpnd, CPURegsOpnd, IIFStore, store>, |
Vladimir Medic | 233dd51 | 2013-06-24 10:05:34 +0000 | [diff] [blame] | 402 | SWXC1_FM<9>; |
Akira Hatanaka | 330d901 | 2012-02-28 02:55:02 +0000 | [diff] [blame] | 403 | } |
| 404 | |
Akira Hatanaka | 97e179f | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 405 | let Predicates = [HasMips64, NotN64, HasStdEnc], DecoderNamespace="Mips64" in { |
Akira Hatanaka | b34ad78 | 2013-07-02 00:00:02 +0000 | [diff] [blame] | 406 | def LDXC164 : LWXC1_FT<"ldxc1", FGR64RegsOpnd, CPURegsOpnd, IIFLoad, load>, |
Vladimir Medic | 233dd51 | 2013-06-24 10:05:34 +0000 | [diff] [blame] | 407 | LWXC1_FM<1>; |
Akira Hatanaka | b34ad78 | 2013-07-02 00:00:02 +0000 | [diff] [blame] | 408 | def SDXC164 : SWXC1_FT<"sdxc1", FGR64RegsOpnd, CPURegsOpnd, IIFStore, store>, |
Vladimir Medic | 233dd51 | 2013-06-24 10:05:34 +0000 | [diff] [blame] | 409 | SWXC1_FM<9>; |
Akira Hatanaka | 330d901 | 2012-02-28 02:55:02 +0000 | [diff] [blame] | 410 | } |
| 411 | |
| 412 | // n64 |
Akira Hatanaka | 97e179f | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 413 | let Predicates = [IsN64, HasStdEnc], isCodeGenOnly=1 in { |
Akira Hatanaka | b34ad78 | 2013-07-02 00:00:02 +0000 | [diff] [blame] | 414 | def LWXC1_P8 : LWXC1_FT<"lwxc1", FGR32RegsOpnd, CPU64RegsOpnd, IIFLoad, load>, |
Vladimir Medic | 233dd51 | 2013-06-24 10:05:34 +0000 | [diff] [blame] | 415 | LWXC1_FM<0>; |
Akira Hatanaka | b34ad78 | 2013-07-02 00:00:02 +0000 | [diff] [blame] | 416 | def LDXC164_P8 : LWXC1_FT<"ldxc1", FGR64RegsOpnd, CPU64RegsOpnd, IIFLoad, |
Vladimir Medic | 233dd51 | 2013-06-24 10:05:34 +0000 | [diff] [blame] | 417 | load>, LWXC1_FM<1>; |
Akira Hatanaka | b34ad78 | 2013-07-02 00:00:02 +0000 | [diff] [blame] | 418 | def SWXC1_P8 : SWXC1_FT<"swxc1", FGR32RegsOpnd, CPU64RegsOpnd, IIFStore, |
Vladimir Medic | 233dd51 | 2013-06-24 10:05:34 +0000 | [diff] [blame] | 419 | store>, SWXC1_FM<8>; |
Akira Hatanaka | b34ad78 | 2013-07-02 00:00:02 +0000 | [diff] [blame] | 420 | def SDXC164_P8 : SWXC1_FT<"sdxc1", FGR64RegsOpnd, CPU64RegsOpnd, IIFStore, |
Vladimir Medic | 233dd51 | 2013-06-24 10:05:34 +0000 | [diff] [blame] | 421 | store>, SWXC1_FM<9>; |
Akira Hatanaka | 330d901 | 2012-02-28 02:55:02 +0000 | [diff] [blame] | 422 | } |
| 423 | |
Akira Hatanaka | 4ce7c40 | 2012-07-31 18:16:49 +0000 | [diff] [blame] | 424 | // Load/store doubleword indexed unaligned. |
Akira Hatanaka | 97e179f | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 425 | let Predicates = [NotMips64, HasStdEnc] in { |
Akira Hatanaka | b34ad78 | 2013-07-02 00:00:02 +0000 | [diff] [blame] | 426 | def LUXC1 : LWXC1_FT<"luxc1", AFGR64RegsOpnd, CPURegsOpnd, IIFLoad>, |
Vladimir Medic | 233dd51 | 2013-06-24 10:05:34 +0000 | [diff] [blame] | 427 | LWXC1_FM<0x5>; |
Akira Hatanaka | b34ad78 | 2013-07-02 00:00:02 +0000 | [diff] [blame] | 428 | def SUXC1 : SWXC1_FT<"suxc1", AFGR64RegsOpnd, CPURegsOpnd, IIFStore>, |
Vladimir Medic | 233dd51 | 2013-06-24 10:05:34 +0000 | [diff] [blame] | 429 | SWXC1_FM<0xd>; |
Akira Hatanaka | 4ce7c40 | 2012-07-31 18:16:49 +0000 | [diff] [blame] | 430 | } |
| 431 | |
Akira Hatanaka | 97e179f | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 432 | let Predicates = [HasMips64, HasStdEnc], |
Akira Hatanaka | 4ce7c40 | 2012-07-31 18:16:49 +0000 | [diff] [blame] | 433 | DecoderNamespace="Mips64" in { |
Akira Hatanaka | b34ad78 | 2013-07-02 00:00:02 +0000 | [diff] [blame] | 434 | def LUXC164 : LWXC1_FT<"luxc1", FGR64RegsOpnd, CPURegsOpnd, IIFLoad>, |
Vladimir Medic | 233dd51 | 2013-06-24 10:05:34 +0000 | [diff] [blame] | 435 | LWXC1_FM<0x5>; |
Akira Hatanaka | b34ad78 | 2013-07-02 00:00:02 +0000 | [diff] [blame] | 436 | def SUXC164 : SWXC1_FT<"suxc1", FGR64RegsOpnd, CPURegsOpnd, IIFStore>, |
Vladimir Medic | 233dd51 | 2013-06-24 10:05:34 +0000 | [diff] [blame] | 437 | SWXC1_FM<0xd>; |
Akira Hatanaka | 4ce7c40 | 2012-07-31 18:16:49 +0000 | [diff] [blame] | 438 | } |
| 439 | |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 440 | /// Floating-point Aritmetic |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 441 | def FADD_S : ADDS_FT<"add.s", FGR32RegsOpnd, IIFadd, 1, fadd>, |
| 442 | ADDS_FM<0x00, 16>; |
| 443 | defm FADD : ADDS_M<"add.d", IIFadd, 1, fadd>, ADDS_FM<0x00, 17>; |
| 444 | def FDIV_S : ADDS_FT<"div.s", FGR32RegsOpnd, IIFdivSingle, 0, fdiv>, |
| 445 | ADDS_FM<0x03, 16>; |
| 446 | defm FDIV : ADDS_M<"div.d", IIFdivDouble, 0, fdiv>, ADDS_FM<0x03, 17>; |
| 447 | def FMUL_S : ADDS_FT<"mul.s", FGR32RegsOpnd, IIFmulSingle, 1, fmul>, |
| 448 | ADDS_FM<0x02, 16>; |
| 449 | defm FMUL : ADDS_M<"mul.d", IIFmulDouble, 1, fmul>, ADDS_FM<0x02, 17>; |
| 450 | def FSUB_S : ADDS_FT<"sub.s", FGR32RegsOpnd, IIFadd, 0, fsub>, |
| 451 | ADDS_FM<0x01, 16>; |
| 452 | defm FSUB : ADDS_M<"sub.d", IIFadd, 0, fsub>, ADDS_FM<0x01, 17>; |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 453 | |
Akira Hatanaka | 97e179f | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 454 | let Predicates = [HasMips32r2, HasStdEnc] in { |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 455 | def MADD_S : MADDS_FT<"madd.s", FGR32RegsOpnd, IIFmulSingle, fadd>, |
| 456 | MADDS_FM<4, 0>; |
| 457 | def MSUB_S : MADDS_FT<"msub.s", FGR32RegsOpnd, IIFmulSingle, fsub>, |
| 458 | MADDS_FM<5, 0>; |
Akira Hatanaka | 60f7a8e | 2012-02-25 00:21:52 +0000 | [diff] [blame] | 459 | } |
| 460 | |
Akira Hatanaka | 97e179f | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 461 | let Predicates = [HasMips32r2, NoNaNsFPMath, HasStdEnc] in { |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 462 | def NMADD_S : NMADDS_FT<"nmadd.s", FGR32RegsOpnd, IIFmulSingle, fadd>, |
| 463 | MADDS_FM<6, 0>; |
| 464 | def NMSUB_S : NMADDS_FT<"nmsub.s", FGR32RegsOpnd, IIFmulSingle, fsub>, |
| 465 | MADDS_FM<7, 0>; |
Akira Hatanaka | 60f7a8e | 2012-02-25 00:21:52 +0000 | [diff] [blame] | 466 | } |
| 467 | |
Akira Hatanaka | 97e179f | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 468 | let Predicates = [HasMips32r2, NotFP64bit, HasStdEnc] in { |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 469 | def MADD_D32 : MADDS_FT<"madd.d", AFGR64RegsOpnd, IIFmulDouble, fadd>, |
| 470 | MADDS_FM<4, 1>; |
| 471 | def MSUB_D32 : MADDS_FT<"msub.d", AFGR64RegsOpnd, IIFmulDouble, fsub>, |
| 472 | MADDS_FM<5, 1>; |
Akira Hatanaka | 60f7a8e | 2012-02-25 00:21:52 +0000 | [diff] [blame] | 473 | } |
| 474 | |
Akira Hatanaka | 97e179f | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 475 | let Predicates = [HasMips32r2, NotFP64bit, NoNaNsFPMath, HasStdEnc] in { |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 476 | def NMADD_D32 : NMADDS_FT<"nmadd.d", AFGR64RegsOpnd, IIFmulDouble, fadd>, |
Akira Hatanaka | b0d4acb | 2012-12-13 01:27:48 +0000 | [diff] [blame] | 477 | MADDS_FM<6, 1>; |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 478 | def NMSUB_D32 : NMADDS_FT<"nmsub.d", AFGR64RegsOpnd, IIFmulDouble, fsub>, |
Akira Hatanaka | b0d4acb | 2012-12-13 01:27:48 +0000 | [diff] [blame] | 479 | MADDS_FM<7, 1>; |
Akira Hatanaka | 60f7a8e | 2012-02-25 00:21:52 +0000 | [diff] [blame] | 480 | } |
| 481 | |
Akira Hatanaka | 97e179f | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 482 | let Predicates = [HasMips32r2, IsFP64bit, HasStdEnc], isCodeGenOnly=1 in { |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 483 | def MADD_D64 : MADDS_FT<"madd.d", FGR64RegsOpnd, IIFmulDouble, fadd>, |
| 484 | MADDS_FM<4, 1>; |
| 485 | def MSUB_D64 : MADDS_FT<"msub.d", FGR64RegsOpnd, IIFmulDouble, fsub>, |
| 486 | MADDS_FM<5, 1>; |
Akira Hatanaka | 60f7a8e | 2012-02-25 00:21:52 +0000 | [diff] [blame] | 487 | } |
| 488 | |
Akira Hatanaka | 97e179f | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 489 | let Predicates = [HasMips32r2, IsFP64bit, NoNaNsFPMath, HasStdEnc], |
Akira Hatanaka | cdf4fd8 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 490 | isCodeGenOnly=1 in { |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 491 | def NMADD_D64 : NMADDS_FT<"nmadd.d", FGR64RegsOpnd, IIFmulDouble, fadd>, |
Akira Hatanaka | b0d4acb | 2012-12-13 01:27:48 +0000 | [diff] [blame] | 492 | MADDS_FM<6, 1>; |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 493 | def NMSUB_D64 : NMADDS_FT<"nmsub.d", FGR64RegsOpnd, IIFmulDouble, fsub>, |
Akira Hatanaka | b0d4acb | 2012-12-13 01:27:48 +0000 | [diff] [blame] | 494 | MADDS_FM<7, 1>; |
Akira Hatanaka | 60f7a8e | 2012-02-25 00:21:52 +0000 | [diff] [blame] | 495 | } |
| 496 | |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 497 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 7ceec57 | 2008-07-09 04:45:36 +0000 | [diff] [blame] | 498 | // Floating Point Branch Codes |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 499 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 500 | // Mips branch codes. These correspond to condcode in MipsInstrInfo.h. |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 501 | // They must be kept in synch. |
| 502 | def MIPS_BRANCH_F : PatLeaf<(i32 0)>; |
| 503 | def MIPS_BRANCH_T : PatLeaf<(i32 1)>; |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 504 | |
Akira Hatanaka | 71928e6 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 505 | let DecoderMethod = "DecodeBC1" in { |
Akira Hatanaka | fd9163b | 2012-12-13 01:32:36 +0000 | [diff] [blame] | 506 | def BC1F : BC1F_FT<"bc1f", IIBranch, MIPS_BRANCH_F>, BC1F_FM<0, 0>; |
| 507 | def BC1T : BC1F_FT<"bc1t", IIBranch, MIPS_BRANCH_T>, BC1F_FM<0, 1>; |
Akira Hatanaka | 71928e6 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 508 | } |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 509 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 7ceec57 | 2008-07-09 04:45:36 +0000 | [diff] [blame] | 510 | // Floating Point Flag Conditions |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 511 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 512 | // Mips condition codes. They must correspond to condcode in MipsInstrInfo.h. |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 513 | // They must be kept in synch. |
| 514 | def MIPS_FCOND_F : PatLeaf<(i32 0)>; |
| 515 | def MIPS_FCOND_UN : PatLeaf<(i32 1)>; |
Akira Hatanaka | a535270 | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 516 | def MIPS_FCOND_OEQ : PatLeaf<(i32 2)>; |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 517 | def MIPS_FCOND_UEQ : PatLeaf<(i32 3)>; |
| 518 | def MIPS_FCOND_OLT : PatLeaf<(i32 4)>; |
| 519 | def MIPS_FCOND_ULT : PatLeaf<(i32 5)>; |
| 520 | def MIPS_FCOND_OLE : PatLeaf<(i32 6)>; |
| 521 | def MIPS_FCOND_ULE : PatLeaf<(i32 7)>; |
| 522 | def MIPS_FCOND_SF : PatLeaf<(i32 8)>; |
| 523 | def MIPS_FCOND_NGLE : PatLeaf<(i32 9)>; |
| 524 | def MIPS_FCOND_SEQ : PatLeaf<(i32 10)>; |
| 525 | def MIPS_FCOND_NGL : PatLeaf<(i32 11)>; |
| 526 | def MIPS_FCOND_LT : PatLeaf<(i32 12)>; |
| 527 | def MIPS_FCOND_NGE : PatLeaf<(i32 13)>; |
| 528 | def MIPS_FCOND_LE : PatLeaf<(i32 14)>; |
| 529 | def MIPS_FCOND_NGT : PatLeaf<(i32 15)>; |
| 530 | |
| 531 | /// Floating Point Compare |
Akira Hatanaka | 79e1cdb | 2012-12-13 01:34:09 +0000 | [diff] [blame] | 532 | def FCMP_S32 : CEQS_FT<"s", FGR32, IIFcmp, MipsFPCmp>, CEQS_FM<16>; |
| 533 | def FCMP_D32 : CEQS_FT<"d", AFGR64, IIFcmp, MipsFPCmp>, CEQS_FM<17>, |
| 534 | Requires<[NotFP64bit, HasStdEnc]>; |
| 535 | let DecoderNamespace = "Mips64" in |
| 536 | def FCMP_D64 : CEQS_FT<"d", FGR64, IIFcmp, MipsFPCmp>, CEQS_FM<17>, |
| 537 | Requires<[IsFP64bit, HasStdEnc]>; |
Akira Hatanaka | a535270 | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 538 | |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 539 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | e683bba | 2008-07-29 19:05:28 +0000 | [diff] [blame] | 540 | // Floating Point Pseudo-Instructions |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 541 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | a72a505 | 2009-05-27 17:23:44 +0000 | [diff] [blame] | 542 | |
Akira Hatanaka | 2791697 | 2011-04-15 19:52:08 +0000 | [diff] [blame] | 543 | // This pseudo instr gets expanded into 2 mtc1 instrs after register |
| 544 | // allocation. |
| 545 | def BuildPairF64 : |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 546 | PseudoSE<(outs AFGR64RegsOpnd:$dst), |
| 547 | (ins CPURegsOpnd:$lo, CPURegsOpnd:$hi), |
| 548 | [(set AFGR64RegsOpnd:$dst, |
| 549 | (MipsBuildPairF64 CPURegsOpnd:$lo, CPURegsOpnd:$hi))]>; |
Akira Hatanaka | 2791697 | 2011-04-15 19:52:08 +0000 | [diff] [blame] | 550 | |
| 551 | // This pseudo instr gets expanded into 2 mfc1 instrs after register |
| 552 | // allocation. |
| 553 | // if n is 0, lower part of src is extracted. |
| 554 | // if n is 1, higher part of src is extracted. |
| 555 | def ExtractElementF64 : |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 556 | PseudoSE<(outs CPURegsOpnd:$dst), (ins AFGR64RegsOpnd:$src, i32imm:$n), |
| 557 | [(set CPURegsOpnd:$dst, |
| 558 | (MipsExtractElementF64 AFGR64RegsOpnd:$src, imm:$n))]>; |
Akira Hatanaka | 2791697 | 2011-04-15 19:52:08 +0000 | [diff] [blame] | 559 | |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 560 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 7ceec57 | 2008-07-09 04:45:36 +0000 | [diff] [blame] | 561 | // Floating Point Patterns |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 562 | //===----------------------------------------------------------------------===// |
Akira Hatanaka | d8ab16b | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 563 | def : MipsPat<(f32 fpimm0), (MTC1 ZERO)>; |
| 564 | def : MipsPat<(f32 fpimm0neg), (FNEG_S (MTC1 ZERO))>; |
Bruno Cardoso Lopes | 2d7ddea | 2008-07-30 19:00:31 +0000 | [diff] [blame] | 565 | |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 566 | def : MipsPat<(f32 (sint_to_fp CPURegsOpnd:$src)), |
| 567 | (PseudoCVT_S_W CPURegsOpnd:$src)>; |
| 568 | def : MipsPat<(MipsTruncIntFP FGR32RegsOpnd:$src), |
| 569 | (TRUNC_W_S FGR32RegsOpnd:$src)>; |
Bruno Cardoso Lopes | 2d7ddea | 2008-07-30 19:00:31 +0000 | [diff] [blame] | 570 | |
Akira Hatanaka | 97e179f | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 571 | let Predicates = [NotFP64bit, HasStdEnc] in { |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 572 | def : MipsPat<(f64 (sint_to_fp CPURegsOpnd:$src)), |
| 573 | (PseudoCVT_D32_W CPURegsOpnd:$src)>; |
| 574 | def : MipsPat<(MipsTruncIntFP AFGR64RegsOpnd:$src), |
| 575 | (TRUNC_W_D32 AFGR64RegsOpnd:$src)>; |
| 576 | def : MipsPat<(f32 (fround AFGR64RegsOpnd:$src)), |
| 577 | (CVT_S_D32 AFGR64RegsOpnd:$src)>; |
| 578 | def : MipsPat<(f64 (fextend FGR32RegsOpnd:$src)), |
| 579 | (CVT_D32_S FGR32RegsOpnd:$src)>; |
Bruno Cardoso Lopes | a72a505 | 2009-05-27 17:23:44 +0000 | [diff] [blame] | 580 | } |
| 581 | |
Akira Hatanaka | 97e179f | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 582 | let Predicates = [IsFP64bit, HasStdEnc] in { |
Akira Hatanaka | d8ab16b | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 583 | def : MipsPat<(f64 fpimm0), (DMTC1 ZERO_64)>; |
| 584 | def : MipsPat<(f64 fpimm0neg), (FNEG_D64 (DMTC1 ZERO_64))>; |
Akira Hatanaka | 2216f73 | 2011-11-07 21:38:58 +0000 | [diff] [blame] | 585 | |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 586 | def : MipsPat<(f64 (sint_to_fp CPURegsOpnd:$src)), |
| 587 | (PseudoCVT_D64_W CPURegsOpnd:$src)>; |
| 588 | def : MipsPat<(f32 (sint_to_fp CPU64RegsOpnd:$src)), |
| 589 | (EXTRACT_SUBREG (PseudoCVT_S_L CPU64RegsOpnd:$src), sub_32)>; |
| 590 | def : MipsPat<(f64 (sint_to_fp CPU64RegsOpnd:$src)), |
| 591 | (PseudoCVT_D64_L CPU64RegsOpnd:$src)>; |
Akira Hatanaka | 2216f73 | 2011-11-07 21:38:58 +0000 | [diff] [blame] | 592 | |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 593 | def : MipsPat<(MipsTruncIntFP FGR64RegsOpnd:$src), |
| 594 | (TRUNC_W_D64 FGR64RegsOpnd:$src)>; |
| 595 | def : MipsPat<(MipsTruncIntFP FGR32RegsOpnd:$src), |
| 596 | (TRUNC_L_S FGR32RegsOpnd:$src)>; |
| 597 | def : MipsPat<(MipsTruncIntFP FGR64RegsOpnd:$src), |
| 598 | (TRUNC_L_D64 FGR64RegsOpnd:$src)>; |
Akira Hatanaka | 2216f73 | 2011-11-07 21:38:58 +0000 | [diff] [blame] | 599 | |
Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 600 | def : MipsPat<(f32 (fround FGR64RegsOpnd:$src)), |
| 601 | (CVT_S_D64 FGR64RegsOpnd:$src)>; |
| 602 | def : MipsPat<(f64 (fextend FGR32RegsOpnd:$src)), |
| 603 | (CVT_D64_S FGR32RegsOpnd:$src)>; |
Akira Hatanaka | 4705b0c | 2012-02-16 17:48:20 +0000 | [diff] [blame] | 604 | } |
Akira Hatanaka | 69fb3d1 | 2013-02-15 21:20:45 +0000 | [diff] [blame] | 605 | |
Akira Hatanaka | b145730 | 2013-03-30 02:01:48 +0000 | [diff] [blame] | 606 | // Patterns for loads/stores with a reg+imm operand. |
Akira Hatanaka | 69fb3d1 | 2013-02-15 21:20:45 +0000 | [diff] [blame] | 607 | let AddedComplexity = 40 in { |
| 608 | let Predicates = [IsN64, HasStdEnc] in { |
Akira Hatanaka | b145730 | 2013-03-30 02:01:48 +0000 | [diff] [blame] | 609 | def : LoadRegImmPat<LWC1_P8, f32, load>; |
| 610 | def : StoreRegImmPat<SWC1_P8, f32>; |
| 611 | def : LoadRegImmPat<LDC164_P8, f64, load>; |
| 612 | def : StoreRegImmPat<SDC164_P8, f64>; |
Akira Hatanaka | 69fb3d1 | 2013-02-15 21:20:45 +0000 | [diff] [blame] | 613 | } |
| 614 | |
| 615 | let Predicates = [NotN64, HasStdEnc] in { |
Akira Hatanaka | b145730 | 2013-03-30 02:01:48 +0000 | [diff] [blame] | 616 | def : LoadRegImmPat<LWC1, f32, load>; |
| 617 | def : StoreRegImmPat<SWC1, f32>; |
Akira Hatanaka | 69fb3d1 | 2013-02-15 21:20:45 +0000 | [diff] [blame] | 618 | } |
| 619 | |
| 620 | let Predicates = [NotN64, HasMips64, HasStdEnc] in { |
Akira Hatanaka | b145730 | 2013-03-30 02:01:48 +0000 | [diff] [blame] | 621 | def : LoadRegImmPat<LDC164, f64, load>; |
| 622 | def : StoreRegImmPat<SDC164, f64>; |
Akira Hatanaka | 69fb3d1 | 2013-02-15 21:20:45 +0000 | [diff] [blame] | 623 | } |
| 624 | |
| 625 | let Predicates = [NotN64, NotMips64, HasStdEnc] in { |
Akira Hatanaka | 9edae02 | 2013-05-13 18:23:35 +0000 | [diff] [blame] | 626 | def : LoadRegImmPat<PseudoLDC1, f64, load>; |
| 627 | def : StoreRegImmPat<PseudoSDC1, f64>; |
Akira Hatanaka | 69fb3d1 | 2013-02-15 21:20:45 +0000 | [diff] [blame] | 628 | } |
| 629 | } |