blob: 40611bef06e8c43edb68661ca0165a2c89b5602d [file] [log] [blame]
Chris Lattner7503d462005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukmane05203f2004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman5295e1d2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukmane05203f2004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner7503d462005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukmane05203f2004-06-21 16:55:25 +000016
Chris Lattner0ec8fa02005-09-08 19:50:41 +000017
Chris Lattner0ec8fa02005-09-08 19:50:41 +000018//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +000019// PowerPC specific transformation functions and pattern fragments.
20//
Nate Begeman9eaa6ba2005-10-19 01:12:32 +000021def GET_ZERO : SDNodeXForm<imm, [{
22 // Transformation function: get the low 16 bits.
23 return getI32Imm(0);
24}]>;
25def GET_32 : SDNodeXForm<imm, [{
26 // Transformation function: get the low 16 bits.
27 return getI32Imm(32);
28}]>;
29
Chris Lattner39b4d83f2005-09-09 00:39:56 +000030def LO16 : SDNodeXForm<imm, [{
31 // Transformation function: get the low 16 bits.
32 return getI32Imm((unsigned short)N->getValue());
33}]>;
34
35def HI16 : SDNodeXForm<imm, [{
36 // Transformation function: shift the immediate value down into the low bits.
37 return getI32Imm((unsigned)N->getValue() >> 16);
38}]>;
Chris Lattner2d8032b2005-09-08 17:33:10 +000039
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +000040def HA16 : SDNodeXForm<imm, [{
41 // Transformation function: shift the immediate value down into the low bits.
42 signed int Val = N->getValue();
43 return getI32Imm((Val - (signed short)Val) >> 16);
44}]>;
45
46
Chris Lattner2d8032b2005-09-08 17:33:10 +000047def immSExt16 : PatLeaf<(imm), [{
48 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
49 // field. Used by instructions like 'addi'.
50 return (int)N->getValue() == (short)N->getValue();
51}]>;
Chris Lattner76cb0062005-09-08 17:40:49 +000052def immZExt16 : PatLeaf<(imm), [{
53 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
54 // field. Used by instructions like 'ori'.
55 return (unsigned)N->getValue() == (unsigned short)N->getValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +000056}], LO16>;
57
Chris Lattner2d8032b2005-09-08 17:33:10 +000058def imm16Shifted : PatLeaf<(imm), [{
59 // imm16Shifted predicate - True if only bits in the top 16-bits of the
60 // immediate are set. Used by instructions like 'addis'.
61 return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +000062}], HI16>;
Chris Lattner2d8032b2005-09-08 17:33:10 +000063
Chris Lattner76cb0062005-09-08 17:40:49 +000064/*
65// Example of a legalize expander: Only for PPC64.
66def : Expander<(set i64:$dst, (fp_to_sint f64:$src)),
67 [(set f64:$tmp , (FCTIDZ f64:$src)),
68 (set i32:$tmpFI, (CreateNewFrameIndex 8, 8)),
69 (store f64:$tmp, i32:$tmpFI),
70 (set i64:$dst, (load i32:$tmpFI))],
71 Subtarget_PPC64>;
72*/
Chris Lattner2d8032b2005-09-08 17:33:10 +000073
Chris Lattner0ec8fa02005-09-08 19:50:41 +000074//===----------------------------------------------------------------------===//
75// PowerPC Flag Definitions.
76
Chris Lattnerc7cb8c72005-04-19 04:32:54 +000077class isPPC64 { bit PPC64 = 1; }
78class isVMX { bit VMX = 1; }
Chris Lattnerf9172e12005-04-19 05:15:18 +000079class isDOT {
80 list<Register> Defs = [CR0];
81 bit RC = 1;
82}
Chris Lattnerc7cb8c72005-04-19 04:32:54 +000083
Chris Lattner0ec8fa02005-09-08 19:50:41 +000084
85
86//===----------------------------------------------------------------------===//
87// PowerPC Operand Definitions.
Chris Lattnerec1cc1b2004-08-14 23:27:29 +000088
Chris Lattnerf006d152005-09-14 20:53:05 +000089def u5imm : Operand<i32> {
Nate Begeman3ad3ad42004-08-21 05:56:39 +000090 let PrintMethod = "printU5ImmOperand";
91}
Chris Lattnerf006d152005-09-14 20:53:05 +000092def u6imm : Operand<i32> {
Nate Begeman143cf942004-08-30 02:28:06 +000093 let PrintMethod = "printU6ImmOperand";
94}
Chris Lattnerf006d152005-09-14 20:53:05 +000095def s16imm : Operand<i32> {
Nate Begeman4bfceb12004-09-04 05:00:00 +000096 let PrintMethod = "printS16ImmOperand";
97}
Chris Lattnerf006d152005-09-14 20:53:05 +000098def u16imm : Operand<i32> {
Chris Lattner8a796852004-08-15 05:20:16 +000099 let PrintMethod = "printU16ImmOperand";
100}
Chris Lattner5a2fb972005-10-18 16:51:22 +0000101def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
102 let PrintMethod = "printS16X4ImmOperand";
103}
Nate Begeman61738782004-09-02 08:13:00 +0000104def target : Operand<i32> {
105 let PrintMethod = "printBranchOperand";
106}
107def piclabel: Operand<i32> {
108 let PrintMethod = "printPICLabel";
109}
Nate Begeman4bfceb12004-09-04 05:00:00 +0000110def symbolHi: Operand<i32> {
111 let PrintMethod = "printSymbolHi";
112}
113def symbolLo: Operand<i32> {
114 let PrintMethod = "printSymbolLo";
115}
Nate Begeman8465fe82005-07-20 22:42:00 +0000116def crbitm: Operand<i8> {
117 let PrintMethod = "printcrbitm";
118}
Chris Lattner8a796852004-08-15 05:20:16 +0000119
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000120
121
122//===----------------------------------------------------------------------===//
123// PowerPC Instruction Definitions.
124
Misha Brukmane05203f2004-06-21 16:55:25 +0000125// Pseudo-instructions:
Chris Lattner4bd805e2005-08-18 23:25:33 +0000126def PHI : Pseudo<(ops variable_ops), "; PHI">;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000127
Nate Begeman6e6514c2004-10-07 22:30:03 +0000128let isLoad = 1 in {
Chris Lattner2e84be222005-09-14 21:10:24 +0000129def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt), "; ADJCALLSTACKDOWN">;
130def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt), "; ADJCALLSTACKUP">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000131}
Chris Lattnera3fbdae2005-08-24 23:08:16 +0000132def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC">;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000133def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; %rD = IMPLICIT_DEF_F8">;
134def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; %rD = IMPLICIT_DEF_F4">;
Chris Lattner915fd0d2005-02-15 20:26:49 +0000135
Chris Lattner9b577f12005-08-26 21:23:58 +0000136// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
137// scheduler into a branch sequence.
138let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
139 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
140 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000141 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
142 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
143 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000144 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
Chris Lattner9b577f12005-08-26 21:23:58 +0000145}
146
147
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000148let isTerminator = 1 in {
149 let isReturn = 1 in
150 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr">;
151 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr">;
152}
153
Chris Lattner915fd0d2005-02-15 20:26:49 +0000154let Defs = [LR] in
155 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label">;
Misha Brukmane05203f2004-06-21 16:55:25 +0000156
Misha Brukman767fa112004-06-28 18:23:35 +0000157let isBranch = 1, isTerminator = 1 in {
Chris Lattner2e84be222005-09-14 21:10:24 +0000158 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc,
159 target:$true, target:$false),
Chris Lattner4bd805e2005-08-18 23:25:33 +0000160 "; COND_BRANCH">;
Chris Lattner116a9e52005-04-19 05:00:59 +0000161 def B : IForm<18, 0, 0, (ops target:$func), "b $func">;
162//def BA : IForm<18, 1, 0, (ops target:$func), "ba $func">;
163 def BL : IForm<18, 0, 1, (ops target:$func), "bl $func">;
164//def BLA : IForm<18, 1, 1, (ops target:$func), "bla $func">;
Chris Lattner40565d72004-11-22 23:07:01 +0000165
Misha Brukman5295e1d2004-08-09 17:24:04 +0000166 // FIXME: 4*CR# needs to be added to the BI field!
167 // This will only work for CR0 as it stands now
Nate Begeman7b809f52005-08-26 04:11:42 +0000168 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Chris Lattner787e9622005-08-26 23:42:05 +0000169 "blt $crS, $block">;
Nate Begeman7b809f52005-08-26 04:11:42 +0000170 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Chris Lattner787e9622005-08-26 23:42:05 +0000171 "ble $crS, $block">;
Nate Begeman7b809f52005-08-26 04:11:42 +0000172 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Chris Lattner787e9622005-08-26 23:42:05 +0000173 "beq $crS, $block">;
Nate Begeman7b809f52005-08-26 04:11:42 +0000174 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Chris Lattner787e9622005-08-26 23:42:05 +0000175 "bge $crS, $block">;
Nate Begeman7b809f52005-08-26 04:11:42 +0000176 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Chris Lattner787e9622005-08-26 23:42:05 +0000177 "bgt $crS, $block">;
Nate Begeman7b809f52005-08-26 04:11:42 +0000178 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Chris Lattner787e9622005-08-26 23:42:05 +0000179 "bne $crS, $block">;
Misha Brukman767fa112004-06-28 18:23:35 +0000180}
181
Chris Lattner4e5a3a62005-05-15 20:11:44 +0000182let isCall = 1,
Misha Brukman7454c6f2004-06-29 23:37:36 +0000183 // All calls clobber the non-callee saved registers...
Misha Brukman0648a902004-06-30 22:00:45 +0000184 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
185 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner46323cf2005-08-22 22:32:13 +0000186 LR,CTR,
Misha Brukman0648a902004-06-30 22:00:45 +0000187 CR0,CR1,CR5,CR6,CR7] in {
188 // Convenient aliases for call instructions
Chris Lattner4bd805e2005-08-18 23:25:33 +0000189 def CALLpcrel : IForm<18, 0, 1, (ops target:$func, variable_ops), "bl $func">;
190 def CALLindirect : XLForm_2_ext<19, 528, 20, 0, 1,
191 (ops variable_ops), "bctrl">;
Misha Brukman7454c6f2004-06-29 23:37:36 +0000192}
193
Nate Begeman143cf942004-08-30 02:28:06 +0000194// D-Form instructions. Most instructions that perform an operation on a
195// register and an immediate are of this type.
196//
Nate Begeman6e6514c2004-10-07 22:30:03 +0000197let isLoad = 1 in {
Nate Begemana9443f22005-07-21 20:44:43 +0000198def LBZ : DForm_1<34, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000199 "lbz $rD, $disp($rA)">;
Nate Begemana9443f22005-07-21 20:44:43 +0000200def LHA : DForm_1<42, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000201 "lha $rD, $disp($rA)">;
Nate Begemana9443f22005-07-21 20:44:43 +0000202def LHZ : DForm_1<40, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000203 "lhz $rD, $disp($rA)">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000204def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000205 "lmw $rD, $disp($rA)">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000206def LWZ : DForm_1<32, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000207 "lwz $rD, $disp($rA)">;
Nate Begemana9443f22005-07-21 20:44:43 +0000208def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Misha Brukmana8c99d42004-11-15 21:20:09 +0000209 "lwzu $rD, $disp($rA)">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000210}
Chris Lattnerb2367e32005-04-19 04:59:28 +0000211def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner2d8032b2005-09-08 17:33:10 +0000212 "addi $rD, $rA, $imm",
213 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000214def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner2d8032b2005-09-08 17:33:10 +0000215 "addic $rD, $rA, $imm",
216 []>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000217def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner2d8032b2005-09-08 17:33:10 +0000218 "addic. $rD, $rA, $imm",
219 []>;
Nate Begemana9443f22005-07-21 20:44:43 +0000220def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Chris Lattner2d8032b2005-09-08 17:33:10 +0000221 "addis $rD, $rA, $imm",
222 [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000223def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Chris Lattner2d8032b2005-09-08 17:33:10 +0000224 "la $rD, $sym($rA)",
225 []>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000226def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner2d8032b2005-09-08 17:33:10 +0000227 "mulli $rD, $rA, $imm",
228 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000229def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner2d8032b2005-09-08 17:33:10 +0000230 "subfic $rD, $rA, $imm",
Chris Lattnerf023b2c2005-09-28 22:47:06 +0000231 [(set GPRC:$rD, (sub immSExt16:$imm, GPRC:$rA))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000232def LI : DForm_2_r0<14, (ops GPRC:$rD, s16imm:$imm),
Chris Lattner2d8032b2005-09-08 17:33:10 +0000233 "li $rD, $imm",
234 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begemana9443f22005-07-21 20:44:43 +0000235def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Chris Lattner2d8032b2005-09-08 17:33:10 +0000236 "lis $rD, $imm",
237 [(set GPRC:$rD, imm16Shifted:$imm)]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000238let isStore = 1 in {
Chris Lattnerb2367e32005-04-19 04:59:28 +0000239def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000240 "stmw $rS, $disp($rA)">;
Nate Begemana9443f22005-07-21 20:44:43 +0000241def STB : DForm_3<38, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000242 "stb $rS, $disp($rA)">;
Nate Begemana9443f22005-07-21 20:44:43 +0000243def STH : DForm_3<44, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000244 "sth $rS, $disp($rA)">;
Nate Begemana9443f22005-07-21 20:44:43 +0000245def STW : DForm_3<36, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000246 "stw $rS, $disp($rA)">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000247def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000248 "stwu $rS, $disp($rA)">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000249}
Chris Lattnerb2367e32005-04-19 04:59:28 +0000250def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattner76cb0062005-09-08 17:40:49 +0000251 "andi. $dst, $src1, $src2",
252 []>, isDOT;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000253def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattner76cb0062005-09-08 17:40:49 +0000254 "andis. $dst, $src1, $src2",
255 []>, isDOT;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000256def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattner76cb0062005-09-08 17:40:49 +0000257 "ori $dst, $src1, $src2",
Chris Lattner6b013fc2005-09-14 18:18:39 +0000258 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000259def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattner76cb0062005-09-08 17:40:49 +0000260 "oris $dst, $src1, $src2",
Chris Lattner6b013fc2005-09-14 18:18:39 +0000261 [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000262def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattner76cb0062005-09-08 17:40:49 +0000263 "xori $dst, $src1, $src2",
Chris Lattner6b013fc2005-09-14 18:18:39 +0000264 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000265def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattner76cb0062005-09-08 17:40:49 +0000266 "xoris $dst, $src1, $src2",
Chris Lattnerf006d152005-09-14 20:53:05 +0000267 [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000268def NOP : DForm_4_zero<24, (ops), "nop">;
269def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000270 "cmpi $crD, $L, $rA, $imm">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000271def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000272 "cmpwi $crD, $rA, $imm">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000273def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
274 "cmpdi $crD, $rA, $imm">, isPPC64;
275def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000276 "cmpli $dst, $size, $src1, $src2">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000277def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman6cdbd222004-08-29 22:45:13 +0000278 "cmplwi $dst, $src1, $src2">;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000279def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
280 "cmpldi $dst, $src1, $src2">, isPPC64;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000281let isLoad = 1 in {
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000282def LFS : DForm_8<48, (ops F4RC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000283 "lfs $rD, $disp($rA)">;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000284def LFD : DForm_8<50, (ops F8RC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000285 "lfd $rD, $disp($rA)">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000286}
287let isStore = 1 in {
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000288def STFS : DForm_9<52, (ops F4RC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000289 "stfs $rS, $disp($rA)">;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000290def STFD : DForm_9<54, (ops F8RC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begeman4bfceb12004-09-04 05:00:00 +0000291 "stfd $rS, $disp($rA)">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000292}
Nate Begeman4bfceb12004-09-04 05:00:00 +0000293
294// DS-Form instructions. Load/Store instructions available in PPC-64
295//
Nate Begeman6e6514c2004-10-07 22:30:03 +0000296let isLoad = 1 in {
Chris Lattner5a2fb972005-10-18 16:51:22 +0000297def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Chris Lattnerb2367e32005-04-19 04:59:28 +0000298 "lwa $rT, $DS($rA)">, isPPC64;
Chris Lattner5a2fb972005-10-18 16:51:22 +0000299def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Chris Lattnerb2367e32005-04-19 04:59:28 +0000300 "ld $rT, $DS($rA)">, isPPC64;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000301}
302let isStore = 1 in {
Chris Lattner5a2fb972005-10-18 16:51:22 +0000303def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Chris Lattnerb2367e32005-04-19 04:59:28 +0000304 "std $rT, $DS($rA)">, isPPC64;
Chris Lattner5a2fb972005-10-18 16:51:22 +0000305def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Chris Lattnerb2367e32005-04-19 04:59:28 +0000306 "stdu $rT, $DS($rA)">, isPPC64;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000307}
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000308
Nate Begeman143cf942004-08-30 02:28:06 +0000309// X-Form instructions. Most instructions that perform an operation on a
310// register and another register are of this type.
311//
Nate Begeman6e6514c2004-10-07 22:30:03 +0000312let isLoad = 1 in {
Chris Lattner15709c22005-04-19 04:51:30 +0000313def LBZX : XForm_1<31, 87, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000314 "lbzx $dst, $base, $index">;
Chris Lattner15709c22005-04-19 04:51:30 +0000315def LHAX : XForm_1<31, 343, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000316 "lhax $dst, $base, $index">;
Chris Lattner15709c22005-04-19 04:51:30 +0000317def LHZX : XForm_1<31, 279, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000318 "lhzx $dst, $base, $index">;
Chris Lattner15709c22005-04-19 04:51:30 +0000319def LWAX : XForm_1<31, 341, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
320 "lwax $dst, $base, $index">, isPPC64;
321def LWZX : XForm_1<31, 23, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000322 "lwzx $dst, $base, $index">;
Chris Lattner15709c22005-04-19 04:51:30 +0000323def LDX : XForm_1<31, 21, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
324 "ldx $dst, $base, $index">, isPPC64;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000325}
Chris Lattner9220f922005-09-03 00:21:51 +0000326def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
327 "nand $rA, $rS, $rB",
328 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000329def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000330 "and $rA, $rS, $rB",
Chris Lattner6b013fc2005-09-14 18:18:39 +0000331 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000332def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000333 "and. $rA, $rS, $rB",
334 []>, isDOT;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000335def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000336 "andc $rA, $rS, $rB",
Chris Lattner9220f922005-09-03 00:21:51 +0000337 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Nate Begeman0b71e002005-10-18 00:28:58 +0000338def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000339 "or $rA, $rS, $rB",
Chris Lattner6b013fc2005-09-14 18:18:39 +0000340 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Nate Begeman0b71e002005-10-18 00:28:58 +0000341def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
342 "or $rA, $rS, $rB",
343 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000344def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB),
345 "or $rA, $rS, $rB",
346 []>;
347def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB),
348 "or $rA, $rS, $rB",
349 []>;
Chris Lattner9220f922005-09-03 00:21:51 +0000350def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
351 "nor $rA, $rS, $rB",
352 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000353def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000354 "or. $rA, $rS, $rB",
355 []>, isDOT;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000356def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000357 "orc $rA, $rS, $rB",
Chris Lattner9220f922005-09-03 00:21:51 +0000358 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
359def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
360 "eqv $rA, $rS, $rB",
Chris Lattner6b013fc2005-09-14 18:18:39 +0000361 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner9220f922005-09-03 00:21:51 +0000362def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
363 "xor $rA, $rS, $rB",
Chris Lattner6b013fc2005-09-14 18:18:39 +0000364 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000365def SLD : XForm_6<31, 27, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000366 "sld $rA, $rS, $rB",
367 []>, isPPC64;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000368def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000369 "slw $rA, $rS, $rB",
Chris Lattner027a2672005-09-29 23:34:24 +0000370 [(set GPRC:$rA, (shl GPRC:$rS, GPRC:$rB))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000371def SRD : XForm_6<31, 539, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000372 "srd $rA, $rS, $rB",
373 []>, isPPC64;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000374def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000375 "srw $rA, $rS, $rB",
Chris Lattner027a2672005-09-29 23:34:24 +0000376 [(set GPRC:$rA, (srl GPRC:$rS, GPRC:$rB))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000377def SRAD : XForm_6<31, 794, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000378 "srad $rA, $rS, $rB",
379 []>, isPPC64;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000380def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000381 "sraw $rA, $rS, $rB",
Chris Lattner027a2672005-09-29 23:34:24 +0000382 [(set GPRC:$rA, (sra GPRC:$rS, GPRC:$rB))]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000383let isStore = 1 in {
Chris Lattner15709c22005-04-19 04:51:30 +0000384def STBX : XForm_8<31, 215, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000385 "stbx $rS, $rA, $rB">;
Chris Lattner15709c22005-04-19 04:51:30 +0000386def STHX : XForm_8<31, 407, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000387 "sthx $rS, $rA, $rB">;
Chris Lattner15709c22005-04-19 04:51:30 +0000388def STWX : XForm_8<31, 151, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000389 "stwx $rS, $rA, $rB">;
Chris Lattner15709c22005-04-19 04:51:30 +0000390def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000391 "stwux $rS, $rA, $rB">;
Chris Lattner15709c22005-04-19 04:51:30 +0000392def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
393 "stdx $rS, $rA, $rB">, isPPC64;
394def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
395 "stdux $rS, $rA, $rB">, isPPC64;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000396}
Chris Lattnerf9172e12005-04-19 05:15:18 +0000397def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Chris Lattner027a2672005-09-29 23:34:24 +0000398 "srawi $rA, $rS, $SH",
399 [(set GPRC:$rA, (sra GPRC:$rS, imm:$SH))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000400def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000401 "cntlzw $rA, $rS",
402 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000403def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000404 "extsb $rA, $rS",
405 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000406def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000407 "extsh $rA, $rS",
408 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000409def EXTSW : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS),
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000410 "extsw $rA, $rS",
411 []>, isPPC64;
Chris Lattner15709c22005-04-19 04:51:30 +0000412def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begeman61738782004-09-02 08:13:00 +0000413 "cmp $crD, $long, $rA, $rB">;
Chris Lattner15709c22005-04-19 04:51:30 +0000414def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begeman61738782004-09-02 08:13:00 +0000415 "cmpl $crD, $long, $rA, $rB">;
Chris Lattner15709c22005-04-19 04:51:30 +0000416def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begeman61738782004-09-02 08:13:00 +0000417 "cmpw $crD, $rA, $rB">;
Chris Lattner15709c22005-04-19 04:51:30 +0000418def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
419 "cmpd $crD, $rA, $rB">, isPPC64;
420def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begeman61738782004-09-02 08:13:00 +0000421 "cmplw $crD, $rA, $rB">;
Chris Lattner15709c22005-04-19 04:51:30 +0000422def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
423 "cmpld $crD, $rA, $rB">, isPPC64;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000424//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
425// "fcmpo $crD, $fA, $fB">;
426def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Nate Begemana113d742004-08-31 02:28:08 +0000427 "fcmpu $crD, $fA, $fB">;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000428def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
429 "fcmpu $crD, $fA, $fB">;
430
Nate Begeman6e6514c2004-10-07 22:30:03 +0000431let isLoad = 1 in {
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000432def LFSX : XForm_25<31, 535, (ops F4RC:$dst, GPRC:$base, GPRC:$index),
Nate Begemana113d742004-08-31 02:28:08 +0000433 "lfsx $dst, $base, $index">;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000434def LFDX : XForm_25<31, 599, (ops F8RC:$dst, GPRC:$base, GPRC:$index),
Nate Begemana113d742004-08-31 02:28:08 +0000435 "lfdx $dst, $base, $index">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000436}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000437def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
Chris Lattner027a2672005-09-29 23:34:24 +0000438 "fcfid $frD, $frB",
439 []>, isPPC64;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000440def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
Chris Lattner027a2672005-09-29 23:34:24 +0000441 "fctidz $frD, $frB",
442 []>, isPPC64;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000443def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Chris Lattner027a2672005-09-29 23:34:24 +0000444 "fctiwz $frD, $frB",
445 []>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000446def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Chris Lattner027a2672005-09-29 23:34:24 +0000447 "frsp $frD, $frB",
Chris Lattner9c0d3c52005-10-14 04:55:50 +0000448 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000449def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Chris Lattner027a2672005-09-29 23:34:24 +0000450 "fsqrt $frD, $frB",
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000451 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
452def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Chris Lattner027a2672005-09-29 23:34:24 +0000453 "fsqrts $frD, $frB",
Chris Lattner286c1d72005-10-15 21:44:15 +0000454 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000455
456/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
457def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
458 "fmr $frD, $frB",
459 []>; // (set F4RC:$frD, F4RC:$frB)
460def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
461 "fmr $frD, $frB",
462 []>; // (set F8RC:$frD, F8RC:$frB)
463def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
464 "fmr $frD, $frB",
Chris Lattner9c0d3c52005-10-14 04:55:50 +0000465 [(set F8RC:$frD, (fextend F4RC:$frB))]>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000466
467// These are artificially split into two different forms, for 4/8 byte FP.
468def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
469 "fabs $frD, $frB",
470 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
471def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
472 "fabs $frD, $frB",
473 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
474def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
475 "fnabs $frD, $frB",
476 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
477def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
478 "fnabs $frD, $frB",
479 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
480def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
481 "fneg $frD, $frB",
482 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
483def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
484 "fneg $frD, $frB",
485 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
486
Nate Begeman8465fe82005-07-20 22:42:00 +0000487
Nate Begeman6e6514c2004-10-07 22:30:03 +0000488let isStore = 1 in {
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000489def STFSX : XForm_28<31, 663, (ops F4RC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000490 "stfsx $frS, $rA, $rB">;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000491def STFDX : XForm_28<31, 727, (ops F8RC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000492 "stfdx $frS, $rA, $rB">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000493}
Nate Begeman6cdbd222004-08-29 22:45:13 +0000494
Nate Begeman143cf942004-08-30 02:28:06 +0000495// XL-Form instructions. condition register logical ops.
496//
Chris Lattner15709c22005-04-19 04:51:30 +0000497def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Nate Begeman53d3ecc2005-04-14 09:45:08 +0000498 "mcrf $BF, $BFA">;
Nate Begeman143cf942004-08-30 02:28:06 +0000499
500// XFX-Form instructions. Instructions that deal with SPRs
501//
Misha Brukmane882d302004-10-23 06:05:49 +0000502// Note that although LR should be listed as `8' and CTR as `9' in the SPR
503// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
504// which means the SPR value needs to be multiplied by a factor of 32.
Chris Lattnerd790d222005-04-19 04:40:07 +0000505def MFCTR : XFXForm_1_ext<31, 339, 288, (ops GPRC:$rT), "mfctr $rT">;
506def MFLR : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT), "mflr $rT">;
507def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT">;
Chris Lattner422e23d2005-08-26 22:05:54 +0000508def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Nate Begemanf67f3bf2005-04-12 07:04:16 +0000509 "mtcrf $FXM, $rS">;
Nate Begeman9a838672005-08-08 20:04:52 +0000510def MFOCRF : XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
511 "mfcr $rT, $FXM">;
Chris Lattnerd790d222005-04-19 04:40:07 +0000512def MTCTR : XFXForm_7_ext<31, 467, 288, (ops GPRC:$rS), "mtctr $rS">;
513def MTLR : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS), "mtlr $rS">;
Nate Begeman143cf942004-08-30 02:28:06 +0000514
Nate Begeman143cf942004-08-30 02:28:06 +0000515// XS-Form instructions. Just 'sradi'
516//
Chris Lattnerf9172e12005-04-19 05:15:18 +0000517def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Chris Lattnerd790d222005-04-19 04:40:07 +0000518 "sradi $rA, $rS, $SH">, isPPC64;
Nate Begeman143cf942004-08-30 02:28:06 +0000519
520// XO-Form instructions. Arithmetic instructions that can set overflow bit
521//
Nate Begeman0b71e002005-10-18 00:28:58 +0000522def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner3a1002d2005-09-02 21:18:00 +0000523 "add $rT, $rA, $rB",
524 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Nate Begeman0b71e002005-10-18 00:28:58 +0000525def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
526 "add $rT, $rA, $rB",
527 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000528def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner3a1002d2005-09-02 21:18:00 +0000529 "addc $rT, $rA, $rB",
530 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000531def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner3a1002d2005-09-02 21:18:00 +0000532 "adde $rT, $rA, $rB",
533 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000534def DIVD : XOForm_1<31, 489, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner3a1002d2005-09-02 21:18:00 +0000535 "divd $rT, $rA, $rB",
536 []>, isPPC64;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000537def DIVDU : XOForm_1<31, 457, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner3a1002d2005-09-02 21:18:00 +0000538 "divdu $rT, $rA, $rB",
539 []>, isPPC64;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000540def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner3a1002d2005-09-02 21:18:00 +0000541 "divw $rT, $rA, $rB",
542 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000543def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner3a1002d2005-09-02 21:18:00 +0000544 "divwu $rT, $rA, $rB",
545 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000546def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner3a1002d2005-09-02 21:18:00 +0000547 "mulhw $rT, $rA, $rB",
548 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000549def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner3a1002d2005-09-02 21:18:00 +0000550 "mulhwu $rT, $rA, $rB",
551 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000552def MULLD : XOForm_1<31, 233, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner3a1002d2005-09-02 21:18:00 +0000553 "mulld $rT, $rA, $rB",
554 []>, isPPC64;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000555def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner3a1002d2005-09-02 21:18:00 +0000556 "mullw $rT, $rA, $rB",
557 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000558def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner3a1002d2005-09-02 21:18:00 +0000559 "subf $rT, $rA, $rB",
560 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000561def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner3a1002d2005-09-02 21:18:00 +0000562 "subfc $rT, $rA, $rB",
563 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000564def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner3a1002d2005-09-02 21:18:00 +0000565 "subfe $rT, $rA, $rB",
566 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000567def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnercf9b0e62005-09-08 17:01:54 +0000568 "addme $rT, $rA",
569 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000570def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnercf9b0e62005-09-08 17:01:54 +0000571 "addze $rT, $rA",
572 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000573def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnercf9b0e62005-09-08 17:01:54 +0000574 "neg $rT, $rA",
575 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000576def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnercf9b0e62005-09-08 17:01:54 +0000577 "subfze $rT, $rA",
578 []>;
Nate Begeman143cf942004-08-30 02:28:06 +0000579
580// A-Form instructions. Most of the instructions executed in the FPU are of
581// this type.
582//
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000583def FMADD : AForm_1<63, 29,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000584 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Chris Lattner027a2672005-09-29 23:34:24 +0000585 "fmadd $FRT, $FRA, $FRC, $FRB",
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000586 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
587 F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000588def FMADDS : AForm_1<59, 29,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000589 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Chris Lattner027a2672005-09-29 23:34:24 +0000590 "fmadds $FRT, $FRA, $FRC, $FRB",
Chris Lattner68303a72005-10-02 07:46:28 +0000591 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
592 F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000593def FMSUB : AForm_1<63, 28,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000594 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Chris Lattner027a2672005-09-29 23:34:24 +0000595 "fmsub $FRT, $FRA, $FRC, $FRB",
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000596 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
597 F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000598def FMSUBS : AForm_1<59, 28,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000599 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Chris Lattner027a2672005-09-29 23:34:24 +0000600 "fmsubs $FRT, $FRA, $FRC, $FRB",
Chris Lattner68303a72005-10-02 07:46:28 +0000601 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
602 F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000603def FNMADD : AForm_1<63, 31,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000604 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Chris Lattner027a2672005-09-29 23:34:24 +0000605 "fnmadd $FRT, $FRA, $FRC, $FRB",
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000606 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
607 F8RC:$FRB)))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000608def FNMADDS : AForm_1<59, 31,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000609 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Chris Lattner027a2672005-09-29 23:34:24 +0000610 "fnmadds $FRT, $FRA, $FRC, $FRB",
Chris Lattner68303a72005-10-02 07:46:28 +0000611 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
612 F4RC:$FRB)))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000613def FNMSUB : AForm_1<63, 30,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000614 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Chris Lattner027a2672005-09-29 23:34:24 +0000615 "fnmsub $FRT, $FRA, $FRC, $FRB",
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000616 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
617 F8RC:$FRB)))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000618def FNMSUBS : AForm_1<59, 30,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000619 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Chris Lattner027a2672005-09-29 23:34:24 +0000620 "fnmsubs $FRT, $FRA, $FRC, $FRB",
Chris Lattner68303a72005-10-02 07:46:28 +0000621 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
622 F4RC:$FRB)))]>;
Chris Lattner3734d202005-10-02 07:07:49 +0000623// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
624// having 4 of these, force the comparison to always be an 8-byte double (code
625// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner9e986722005-10-02 06:58:23 +0000626// and 4/8 byte forms for the result and operand type..
Chris Lattner3734d202005-10-02 07:07:49 +0000627def FSELD : AForm_1<63, 23,
628 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
629 "fsel $FRT, $FRA, $FRC, $FRB",
630 []>;
631def FSELS : AForm_1<63, 23,
Chris Lattner9e986722005-10-02 06:58:23 +0000632 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
633 "fsel $FRT, $FRA, $FRC, $FRB",
634 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000635def FADD : AForm_2<63, 21,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000636 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Chris Lattner027a2672005-09-29 23:34:24 +0000637 "fadd $FRT, $FRA, $FRB",
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000638 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000639def FADDS : AForm_2<59, 21,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000640 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Chris Lattner027a2672005-09-29 23:34:24 +0000641 "fadds $FRT, $FRA, $FRB",
Chris Lattner68303a72005-10-02 07:46:28 +0000642 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000643def FDIV : AForm_2<63, 18,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000644 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Chris Lattner027a2672005-09-29 23:34:24 +0000645 "fdiv $FRT, $FRA, $FRB",
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000646 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000647def FDIVS : AForm_2<59, 18,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000648 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Chris Lattner027a2672005-09-29 23:34:24 +0000649 "fdivs $FRT, $FRA, $FRB",
Chris Lattner68303a72005-10-02 07:46:28 +0000650 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000651def FMUL : AForm_3<63, 25,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000652 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Chris Lattner027a2672005-09-29 23:34:24 +0000653 "fmul $FRT, $FRA, $FRB",
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000654 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000655def FMULS : AForm_3<59, 25,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000656 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Chris Lattner027a2672005-09-29 23:34:24 +0000657 "fmuls $FRT, $FRA, $FRB",
Chris Lattner68303a72005-10-02 07:46:28 +0000658 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000659def FSUB : AForm_2<63, 20,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000660 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Chris Lattner027a2672005-09-29 23:34:24 +0000661 "fsub $FRT, $FRA, $FRB",
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000662 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000663def FSUBS : AForm_2<59, 20,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000664 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Chris Lattner027a2672005-09-29 23:34:24 +0000665 "fsubs $FRT, $FRA, $FRB",
Chris Lattner68303a72005-10-02 07:46:28 +0000666 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Nate Begeman143cf942004-08-30 02:28:06 +0000667
Nate Begemana113d742004-08-31 02:28:08 +0000668// M-Form instructions. rotate and mask instructions.
669//
Chris Lattnerc37a2f12005-09-09 18:17:41 +0000670let isTwoAddress = 1, isCommutable = 1 in {
671// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000672def RLWIMI : MForm_2<20,
Nate Begeman29dc5f22004-10-16 20:43:38 +0000673 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
674 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME">;
Nate Begeman0b71e002005-10-18 00:28:58 +0000675def RLDIMI : MDForm_1<30, 3,
676 (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
677 "rldimi $rA, $rS, $SH, $MB">, isPPC64;
Nate Begeman29dc5f22004-10-16 20:43:38 +0000678}
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000679def RLWINM : MForm_2<21,
Nate Begemana113d742004-08-31 02:28:08 +0000680 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
681 "rlwinm $rA, $rS, $SH, $MB, $ME">;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000682def RLWINMo : MForm_2<21,
Nate Begeman79a3bea2005-04-12 00:10:02 +0000683 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000684 "rlwinm. $rA, $rS, $SH, $MB, $ME">, isDOT;
685def RLWNM : MForm_2<23,
Nate Begeman8309a332005-04-09 20:09:12 +0000686 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
687 "rlwnm $rA, $rS, $rB, $MB, $ME">;
Nate Begemana113d742004-08-31 02:28:08 +0000688
689// MD-Form instructions. 64 bit rotate instructions.
690//
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000691def RLDICL : MDForm_1<30, 0,
Nate Begeman0b71e002005-10-18 00:28:58 +0000692 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000693 "rldicl $rA, $rS, $SH, $MB">, isPPC64;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000694def RLDICR : MDForm_1<30, 1,
Nate Begeman0b71e002005-10-18 00:28:58 +0000695 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000696 "rldicr $rA, $rS, $SH, $ME">, isPPC64;
Nate Begemana113d742004-08-31 02:28:08 +0000697
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000698//===----------------------------------------------------------------------===//
699// PowerPC Instruction Patterns
700//
701
Chris Lattner4435b142005-09-26 22:20:16 +0000702// Arbitrary immediate support. Implement in terms of LIS/ORI.
703def : Pat<(i32 imm:$imm),
704 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner8cd7b882005-09-28 17:13:15 +0000705
706// Implement the 'not' operation with the NOR instruction.
707def NOT : Pat<(not GPRC:$in),
708 (NOR GPRC:$in, GPRC:$in)>;
709
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000710// ADD an arbitrary immediate.
711def : Pat<(add GPRC:$in, imm:$imm),
712 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
713// OR an arbitrary immediate.
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000714def : Pat<(or GPRC:$in, imm:$imm),
715 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000716// XOR an arbitrary immediate.
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000717def : Pat<(xor GPRC:$in, imm:$imm),
718 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000719
Chris Lattner6736a6c2005-09-24 00:41:58 +0000720// Same as above, but using a temporary. FIXME: implement temporaries :)
Chris Lattner0ebec062005-09-15 21:44:00 +0000721/*
Chris Lattner6b013fc2005-09-14 18:18:39 +0000722def : Pattern<(xor GPRC:$in, imm:$imm),
723 [(set GPRC:$tmp, (XORI GPRC:$in, (LO16 imm:$imm))),
724 (XORIS GPRC:$tmp, (HI16 imm:$imm))]>;
Chris Lattner0ebec062005-09-15 21:44:00 +0000725*/
Chris Lattner6b013fc2005-09-14 18:18:39 +0000726
727
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000728//===----------------------------------------------------------------------===//
729// PowerPCInstrInfo Definition
730//
Chris Lattner0782e272004-12-16 16:31:57 +0000731def PowerPCInstrInfo : InstrInfo {
732 let PHIInst = PHI;
733
734 let TSFlagsFields = [ "VMX", "PPC64" ];
735 let TSFlagsShifts = [ 0, 1 ];
736
737 let isLittleEndianEncoding = 1;
738}
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000739