Chris Lattner | 7503d46 | 2005-10-14 23:40:39 +0000 | [diff] [blame] | 1 | //===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===// |
Misha Brukman | e05203f | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the LLVM research group and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Misha Brukman | 5295e1d | 2004-08-09 17:24:04 +0000 | [diff] [blame] | 10 | // This file describes the subset of the 32-bit PowerPC instruction set, as used |
| 11 | // by the PowerPC instruction selector. |
Misha Brukman | e05203f | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Chris Lattner | 7503d46 | 2005-10-14 23:40:39 +0000 | [diff] [blame] | 15 | include "PPCInstrFormats.td" |
Misha Brukman | e05203f | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 16 | |
Chris Lattner | 0ec8fa0 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 17 | |
Chris Lattner | 0ec8fa0 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 18 | //===----------------------------------------------------------------------===// |
Chris Lattner | 39b4d83f | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 19 | // PowerPC specific transformation functions and pattern fragments. |
| 20 | // |
Nate Begeman | 9eaa6ba | 2005-10-19 01:12:32 +0000 | [diff] [blame] | 21 | def GET_ZERO : SDNodeXForm<imm, [{ |
| 22 | // Transformation function: get the low 16 bits. |
| 23 | return getI32Imm(0); |
| 24 | }]>; |
| 25 | def GET_32 : SDNodeXForm<imm, [{ |
| 26 | // Transformation function: get the low 16 bits. |
| 27 | return getI32Imm(32); |
| 28 | }]>; |
| 29 | |
Chris Lattner | 39b4d83f | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 30 | def LO16 : SDNodeXForm<imm, [{ |
| 31 | // Transformation function: get the low 16 bits. |
| 32 | return getI32Imm((unsigned short)N->getValue()); |
| 33 | }]>; |
| 34 | |
| 35 | def HI16 : SDNodeXForm<imm, [{ |
| 36 | // Transformation function: shift the immediate value down into the low bits. |
| 37 | return getI32Imm((unsigned)N->getValue() >> 16); |
| 38 | }]>; |
Chris Lattner | 2d8032b | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 39 | |
Chris Lattner | d4e9e8b | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 40 | def HA16 : SDNodeXForm<imm, [{ |
| 41 | // Transformation function: shift the immediate value down into the low bits. |
| 42 | signed int Val = N->getValue(); |
| 43 | return getI32Imm((Val - (signed short)Val) >> 16); |
| 44 | }]>; |
| 45 | |
| 46 | |
Chris Lattner | 2d8032b | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 47 | def immSExt16 : PatLeaf<(imm), [{ |
| 48 | // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended |
| 49 | // field. Used by instructions like 'addi'. |
| 50 | return (int)N->getValue() == (short)N->getValue(); |
| 51 | }]>; |
Chris Lattner | 76cb006 | 2005-09-08 17:40:49 +0000 | [diff] [blame] | 52 | def immZExt16 : PatLeaf<(imm), [{ |
| 53 | // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended |
| 54 | // field. Used by instructions like 'ori'. |
| 55 | return (unsigned)N->getValue() == (unsigned short)N->getValue(); |
Chris Lattner | 39b4d83f | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 56 | }], LO16>; |
| 57 | |
Chris Lattner | 2d8032b | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 58 | def imm16Shifted : PatLeaf<(imm), [{ |
| 59 | // imm16Shifted predicate - True if only bits in the top 16-bits of the |
| 60 | // immediate are set. Used by instructions like 'addis'. |
| 61 | return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue(); |
Chris Lattner | 39b4d83f | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 62 | }], HI16>; |
Chris Lattner | 2d8032b | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 63 | |
Chris Lattner | 76cb006 | 2005-09-08 17:40:49 +0000 | [diff] [blame] | 64 | /* |
| 65 | // Example of a legalize expander: Only for PPC64. |
| 66 | def : Expander<(set i64:$dst, (fp_to_sint f64:$src)), |
| 67 | [(set f64:$tmp , (FCTIDZ f64:$src)), |
| 68 | (set i32:$tmpFI, (CreateNewFrameIndex 8, 8)), |
| 69 | (store f64:$tmp, i32:$tmpFI), |
| 70 | (set i64:$dst, (load i32:$tmpFI))], |
| 71 | Subtarget_PPC64>; |
| 72 | */ |
Chris Lattner | 2d8032b | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 73 | |
Chris Lattner | 0ec8fa0 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 74 | //===----------------------------------------------------------------------===// |
| 75 | // PowerPC Flag Definitions. |
| 76 | |
Chris Lattner | c7cb8c7 | 2005-04-19 04:32:54 +0000 | [diff] [blame] | 77 | class isPPC64 { bit PPC64 = 1; } |
| 78 | class isVMX { bit VMX = 1; } |
Chris Lattner | f9172e1 | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 79 | class isDOT { |
| 80 | list<Register> Defs = [CR0]; |
| 81 | bit RC = 1; |
| 82 | } |
Chris Lattner | c7cb8c7 | 2005-04-19 04:32:54 +0000 | [diff] [blame] | 83 | |
Chris Lattner | 0ec8fa0 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 84 | |
| 85 | |
| 86 | //===----------------------------------------------------------------------===// |
| 87 | // PowerPC Operand Definitions. |
Chris Lattner | ec1cc1b | 2004-08-14 23:27:29 +0000 | [diff] [blame] | 88 | |
Chris Lattner | f006d15 | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 89 | def u5imm : Operand<i32> { |
Nate Begeman | 3ad3ad4 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 90 | let PrintMethod = "printU5ImmOperand"; |
| 91 | } |
Chris Lattner | f006d15 | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 92 | def u6imm : Operand<i32> { |
Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 93 | let PrintMethod = "printU6ImmOperand"; |
| 94 | } |
Chris Lattner | f006d15 | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 95 | def s16imm : Operand<i32> { |
Nate Begeman | 4bfceb1 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 96 | let PrintMethod = "printS16ImmOperand"; |
| 97 | } |
Chris Lattner | f006d15 | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 98 | def u16imm : Operand<i32> { |
Chris Lattner | 8a79685 | 2004-08-15 05:20:16 +0000 | [diff] [blame] | 99 | let PrintMethod = "printU16ImmOperand"; |
| 100 | } |
Chris Lattner | 5a2fb97 | 2005-10-18 16:51:22 +0000 | [diff] [blame] | 101 | def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing. |
| 102 | let PrintMethod = "printS16X4ImmOperand"; |
| 103 | } |
Nate Begeman | 6173878 | 2004-09-02 08:13:00 +0000 | [diff] [blame] | 104 | def target : Operand<i32> { |
| 105 | let PrintMethod = "printBranchOperand"; |
| 106 | } |
| 107 | def piclabel: Operand<i32> { |
| 108 | let PrintMethod = "printPICLabel"; |
| 109 | } |
Nate Begeman | 4bfceb1 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 110 | def symbolHi: Operand<i32> { |
| 111 | let PrintMethod = "printSymbolHi"; |
| 112 | } |
| 113 | def symbolLo: Operand<i32> { |
| 114 | let PrintMethod = "printSymbolLo"; |
| 115 | } |
Nate Begeman | 8465fe8 | 2005-07-20 22:42:00 +0000 | [diff] [blame] | 116 | def crbitm: Operand<i8> { |
| 117 | let PrintMethod = "printcrbitm"; |
| 118 | } |
Chris Lattner | 8a79685 | 2004-08-15 05:20:16 +0000 | [diff] [blame] | 119 | |
Chris Lattner | 0ec8fa0 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 120 | |
| 121 | |
| 122 | //===----------------------------------------------------------------------===// |
| 123 | // PowerPC Instruction Definitions. |
| 124 | |
Misha Brukman | e05203f | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 125 | // Pseudo-instructions: |
Chris Lattner | 4bd805e | 2005-08-18 23:25:33 +0000 | [diff] [blame] | 126 | def PHI : Pseudo<(ops variable_ops), "; PHI">; |
Chris Lattner | 0ec8fa0 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 127 | |
Nate Begeman | 6e6514c | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 128 | let isLoad = 1 in { |
Chris Lattner | 2e84be22 | 2005-09-14 21:10:24 +0000 | [diff] [blame] | 129 | def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt), "; ADJCALLSTACKDOWN">; |
| 130 | def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt), "; ADJCALLSTACKUP">; |
Nate Begeman | 6e6514c | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 131 | } |
Chris Lattner | a3fbdae | 2005-08-24 23:08:16 +0000 | [diff] [blame] | 132 | def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC">; |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 133 | def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; %rD = IMPLICIT_DEF_F8">; |
| 134 | def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; %rD = IMPLICIT_DEF_F4">; |
Chris Lattner | 915fd0d | 2005-02-15 20:26:49 +0000 | [diff] [blame] | 135 | |
Chris Lattner | 9b577f1 | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 136 | // SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the |
| 137 | // scheduler into a branch sequence. |
| 138 | let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler. |
| 139 | def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F, |
| 140 | i32imm:$BROPC), "; SELECT_CC PSEUDO!">; |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 141 | def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F, |
| 142 | i32imm:$BROPC), "; SELECT_CC PSEUDO!">; |
| 143 | def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F, |
Chris Lattner | 3a1002d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 144 | i32imm:$BROPC), "; SELECT_CC PSEUDO!">; |
Chris Lattner | 9b577f1 | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 145 | } |
| 146 | |
| 147 | |
Chris Lattner | 0ec8fa0 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 148 | let isTerminator = 1 in { |
| 149 | let isReturn = 1 in |
| 150 | def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr">; |
| 151 | def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr">; |
| 152 | } |
| 153 | |
Chris Lattner | 915fd0d | 2005-02-15 20:26:49 +0000 | [diff] [blame] | 154 | let Defs = [LR] in |
| 155 | def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label">; |
Misha Brukman | e05203f | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 156 | |
Misha Brukman | 767fa11 | 2004-06-28 18:23:35 +0000 | [diff] [blame] | 157 | let isBranch = 1, isTerminator = 1 in { |
Chris Lattner | 2e84be22 | 2005-09-14 21:10:24 +0000 | [diff] [blame] | 158 | def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc, |
| 159 | target:$true, target:$false), |
Chris Lattner | 4bd805e | 2005-08-18 23:25:33 +0000 | [diff] [blame] | 160 | "; COND_BRANCH">; |
Chris Lattner | 116a9e5 | 2005-04-19 05:00:59 +0000 | [diff] [blame] | 161 | def B : IForm<18, 0, 0, (ops target:$func), "b $func">; |
| 162 | //def BA : IForm<18, 1, 0, (ops target:$func), "ba $func">; |
| 163 | def BL : IForm<18, 0, 1, (ops target:$func), "bl $func">; |
| 164 | //def BLA : IForm<18, 1, 1, (ops target:$func), "bla $func">; |
Chris Lattner | 40565d7 | 2004-11-22 23:07:01 +0000 | [diff] [blame] | 165 | |
Misha Brukman | 5295e1d | 2004-08-09 17:24:04 +0000 | [diff] [blame] | 166 | // FIXME: 4*CR# needs to be added to the BI field! |
| 167 | // This will only work for CR0 as it stands now |
Nate Begeman | 7b809f5 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 168 | def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block), |
Chris Lattner | 787e962 | 2005-08-26 23:42:05 +0000 | [diff] [blame] | 169 | "blt $crS, $block">; |
Nate Begeman | 7b809f5 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 170 | def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block), |
Chris Lattner | 787e962 | 2005-08-26 23:42:05 +0000 | [diff] [blame] | 171 | "ble $crS, $block">; |
Nate Begeman | 7b809f5 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 172 | def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block), |
Chris Lattner | 787e962 | 2005-08-26 23:42:05 +0000 | [diff] [blame] | 173 | "beq $crS, $block">; |
Nate Begeman | 7b809f5 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 174 | def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block), |
Chris Lattner | 787e962 | 2005-08-26 23:42:05 +0000 | [diff] [blame] | 175 | "bge $crS, $block">; |
Nate Begeman | 7b809f5 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 176 | def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block), |
Chris Lattner | 787e962 | 2005-08-26 23:42:05 +0000 | [diff] [blame] | 177 | "bgt $crS, $block">; |
Nate Begeman | 7b809f5 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 178 | def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block), |
Chris Lattner | 787e962 | 2005-08-26 23:42:05 +0000 | [diff] [blame] | 179 | "bne $crS, $block">; |
Misha Brukman | 767fa11 | 2004-06-28 18:23:35 +0000 | [diff] [blame] | 180 | } |
| 181 | |
Chris Lattner | 4e5a3a6 | 2005-05-15 20:11:44 +0000 | [diff] [blame] | 182 | let isCall = 1, |
Misha Brukman | 7454c6f | 2004-06-29 23:37:36 +0000 | [diff] [blame] | 183 | // All calls clobber the non-callee saved registers... |
Misha Brukman | 0648a90 | 2004-06-30 22:00:45 +0000 | [diff] [blame] | 184 | Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12, |
| 185 | F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13, |
Chris Lattner | 46323cf | 2005-08-22 22:32:13 +0000 | [diff] [blame] | 186 | LR,CTR, |
Misha Brukman | 0648a90 | 2004-06-30 22:00:45 +0000 | [diff] [blame] | 187 | CR0,CR1,CR5,CR6,CR7] in { |
| 188 | // Convenient aliases for call instructions |
Chris Lattner | 4bd805e | 2005-08-18 23:25:33 +0000 | [diff] [blame] | 189 | def CALLpcrel : IForm<18, 0, 1, (ops target:$func, variable_ops), "bl $func">; |
| 190 | def CALLindirect : XLForm_2_ext<19, 528, 20, 0, 1, |
| 191 | (ops variable_ops), "bctrl">; |
Misha Brukman | 7454c6f | 2004-06-29 23:37:36 +0000 | [diff] [blame] | 192 | } |
| 193 | |
Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 194 | // D-Form instructions. Most instructions that perform an operation on a |
| 195 | // register and an immediate are of this type. |
| 196 | // |
Nate Begeman | 6e6514c | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 197 | let isLoad = 1 in { |
Nate Begeman | a9443f2 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 198 | def LBZ : DForm_1<34, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | 4bfceb1 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 199 | "lbz $rD, $disp($rA)">; |
Nate Begeman | a9443f2 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 200 | def LHA : DForm_1<42, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | 4bfceb1 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 201 | "lha $rD, $disp($rA)">; |
Nate Begeman | a9443f2 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 202 | def LHZ : DForm_1<40, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | 4bfceb1 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 203 | "lhz $rD, $disp($rA)">; |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 204 | def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA), |
Nate Begeman | 4bfceb1 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 205 | "lmw $rD, $disp($rA)">; |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 206 | def LWZ : DForm_1<32, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | 4bfceb1 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 207 | "lwz $rD, $disp($rA)">; |
Nate Begeman | a9443f2 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 208 | def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA), |
Misha Brukman | a8c99d4 | 2004-11-15 21:20:09 +0000 | [diff] [blame] | 209 | "lwzu $rD, $disp($rA)">; |
Nate Begeman | 6e6514c | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 210 | } |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 211 | def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Chris Lattner | 2d8032b | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 212 | "addi $rD, $rA, $imm", |
| 213 | [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>; |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 214 | def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Chris Lattner | 2d8032b | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 215 | "addic $rD, $rA, $imm", |
| 216 | []>; |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 217 | def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Chris Lattner | 2d8032b | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 218 | "addic. $rD, $rA, $imm", |
| 219 | []>; |
Nate Begeman | a9443f2 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 220 | def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm), |
Chris Lattner | 2d8032b | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 221 | "addis $rD, $rA, $imm", |
| 222 | [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>; |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 223 | def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym), |
Chris Lattner | 2d8032b | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 224 | "la $rD, $sym($rA)", |
| 225 | []>; |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 226 | def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Chris Lattner | 2d8032b | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 227 | "mulli $rD, $rA, $imm", |
| 228 | [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>; |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 229 | def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Chris Lattner | 2d8032b | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 230 | "subfic $rD, $rA, $imm", |
Chris Lattner | f023b2c | 2005-09-28 22:47:06 +0000 | [diff] [blame] | 231 | [(set GPRC:$rD, (sub immSExt16:$imm, GPRC:$rA))]>; |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 232 | def LI : DForm_2_r0<14, (ops GPRC:$rD, s16imm:$imm), |
Chris Lattner | 2d8032b | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 233 | "li $rD, $imm", |
| 234 | [(set GPRC:$rD, immSExt16:$imm)]>; |
Nate Begeman | a9443f2 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 235 | def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm), |
Chris Lattner | 2d8032b | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 236 | "lis $rD, $imm", |
| 237 | [(set GPRC:$rD, imm16Shifted:$imm)]>; |
Nate Begeman | 6e6514c | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 238 | let isStore = 1 in { |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 239 | def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA), |
Nate Begeman | 4bfceb1 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 240 | "stmw $rS, $disp($rA)">; |
Nate Begeman | a9443f2 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 241 | def STB : DForm_3<38, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | 4bfceb1 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 242 | "stb $rS, $disp($rA)">; |
Nate Begeman | a9443f2 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 243 | def STH : DForm_3<44, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | 4bfceb1 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 244 | "sth $rS, $disp($rA)">; |
Nate Begeman | a9443f2 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 245 | def STW : DForm_3<36, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | 4bfceb1 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 246 | "stw $rS, $disp($rA)">; |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 247 | def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA), |
Nate Begeman | 4bfceb1 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 248 | "stwu $rS, $disp($rA)">; |
Nate Begeman | 6e6514c | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 249 | } |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 250 | def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Chris Lattner | 76cb006 | 2005-09-08 17:40:49 +0000 | [diff] [blame] | 251 | "andi. $dst, $src1, $src2", |
| 252 | []>, isDOT; |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 253 | def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Chris Lattner | 76cb006 | 2005-09-08 17:40:49 +0000 | [diff] [blame] | 254 | "andis. $dst, $src1, $src2", |
| 255 | []>, isDOT; |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 256 | def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Chris Lattner | 76cb006 | 2005-09-08 17:40:49 +0000 | [diff] [blame] | 257 | "ori $dst, $src1, $src2", |
Chris Lattner | 6b013fc | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 258 | [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>; |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 259 | def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Chris Lattner | 76cb006 | 2005-09-08 17:40:49 +0000 | [diff] [blame] | 260 | "oris $dst, $src1, $src2", |
Chris Lattner | 6b013fc | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 261 | [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>; |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 262 | def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Chris Lattner | 76cb006 | 2005-09-08 17:40:49 +0000 | [diff] [blame] | 263 | "xori $dst, $src1, $src2", |
Chris Lattner | 6b013fc | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 264 | [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>; |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 265 | def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Chris Lattner | 76cb006 | 2005-09-08 17:40:49 +0000 | [diff] [blame] | 266 | "xoris $dst, $src1, $src2", |
Chris Lattner | f006d15 | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 267 | [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>; |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 268 | def NOP : DForm_4_zero<24, (ops), "nop">; |
| 269 | def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm), |
Nate Begeman | 4bfceb1 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 270 | "cmpi $crD, $L, $rA, $imm">; |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 271 | def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm), |
Nate Begeman | 4bfceb1 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 272 | "cmpwi $crD, $rA, $imm">; |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 273 | def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm), |
| 274 | "cmpdi $crD, $rA, $imm">, isPPC64; |
| 275 | def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2), |
Nate Begeman | 4bfceb1 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 276 | "cmpli $dst, $size, $src1, $src2">; |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 277 | def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2), |
Nate Begeman | 6cdbd22 | 2004-08-29 22:45:13 +0000 | [diff] [blame] | 278 | "cmplwi $dst, $src1, $src2">; |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 279 | def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2), |
| 280 | "cmpldi $dst, $src1, $src2">, isPPC64; |
Nate Begeman | 6e6514c | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 281 | let isLoad = 1 in { |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 282 | def LFS : DForm_8<48, (ops F4RC:$rD, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | 4bfceb1 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 283 | "lfs $rD, $disp($rA)">; |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 284 | def LFD : DForm_8<50, (ops F8RC:$rD, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | 4bfceb1 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 285 | "lfd $rD, $disp($rA)">; |
Nate Begeman | 6e6514c | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 286 | } |
| 287 | let isStore = 1 in { |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 288 | def STFS : DForm_9<52, (ops F4RC:$rS, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | 4bfceb1 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 289 | "stfs $rS, $disp($rA)">; |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 290 | def STFD : DForm_9<54, (ops F8RC:$rS, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | 4bfceb1 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 291 | "stfd $rS, $disp($rA)">; |
Nate Begeman | 6e6514c | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 292 | } |
Nate Begeman | 4bfceb1 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 293 | |
| 294 | // DS-Form instructions. Load/Store instructions available in PPC-64 |
| 295 | // |
Nate Begeman | 6e6514c | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 296 | let isLoad = 1 in { |
Chris Lattner | 5a2fb97 | 2005-10-18 16:51:22 +0000 | [diff] [blame] | 297 | def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA), |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 298 | "lwa $rT, $DS($rA)">, isPPC64; |
Chris Lattner | 5a2fb97 | 2005-10-18 16:51:22 +0000 | [diff] [blame] | 299 | def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA), |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 300 | "ld $rT, $DS($rA)">, isPPC64; |
Nate Begeman | 6e6514c | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 301 | } |
| 302 | let isStore = 1 in { |
Chris Lattner | 5a2fb97 | 2005-10-18 16:51:22 +0000 | [diff] [blame] | 303 | def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA), |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 304 | "std $rT, $DS($rA)">, isPPC64; |
Chris Lattner | 5a2fb97 | 2005-10-18 16:51:22 +0000 | [diff] [blame] | 305 | def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA), |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 306 | "stdu $rT, $DS($rA)">, isPPC64; |
Nate Begeman | 6e6514c | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 307 | } |
Nate Begeman | 3ad3ad4 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 308 | |
Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 309 | // X-Form instructions. Most instructions that perform an operation on a |
| 310 | // register and another register are of this type. |
| 311 | // |
Nate Begeman | 6e6514c | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 312 | let isLoad = 1 in { |
Chris Lattner | 15709c2 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 313 | def LBZX : XForm_1<31, 87, (ops GPRC:$dst, GPRC:$base, GPRC:$index), |
Nate Begeman | 3ad3ad4 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 314 | "lbzx $dst, $base, $index">; |
Chris Lattner | 15709c2 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 315 | def LHAX : XForm_1<31, 343, (ops GPRC:$dst, GPRC:$base, GPRC:$index), |
Nate Begeman | 3ad3ad4 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 316 | "lhax $dst, $base, $index">; |
Chris Lattner | 15709c2 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 317 | def LHZX : XForm_1<31, 279, (ops GPRC:$dst, GPRC:$base, GPRC:$index), |
Nate Begeman | 3ad3ad4 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 318 | "lhzx $dst, $base, $index">; |
Chris Lattner | 15709c2 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 319 | def LWAX : XForm_1<31, 341, (ops GPRC:$dst, GPRC:$base, GPRC:$index), |
| 320 | "lwax $dst, $base, $index">, isPPC64; |
| 321 | def LWZX : XForm_1<31, 23, (ops GPRC:$dst, GPRC:$base, GPRC:$index), |
Nate Begeman | 3ad3ad4 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 322 | "lwzx $dst, $base, $index">; |
Chris Lattner | 15709c2 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 323 | def LDX : XForm_1<31, 21, (ops GPRC:$dst, GPRC:$base, GPRC:$index), |
| 324 | "ldx $dst, $base, $index">, isPPC64; |
Nate Begeman | 6e6514c | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 325 | } |
Chris Lattner | 9220f92 | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 326 | def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
| 327 | "nand $rA, $rS, $rB", |
| 328 | [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>; |
Chris Lattner | f9172e1 | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 329 | def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Chris Lattner | dcbb561 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 330 | "and $rA, $rS, $rB", |
Chris Lattner | 6b013fc | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 331 | [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>; |
Chris Lattner | f9172e1 | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 332 | def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Chris Lattner | dcbb561 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 333 | "and. $rA, $rS, $rB", |
| 334 | []>, isDOT; |
Chris Lattner | f9172e1 | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 335 | def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Chris Lattner | dcbb561 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 336 | "andc $rA, $rS, $rB", |
Chris Lattner | 9220f92 | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 337 | [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>; |
Nate Begeman | 0b71e00 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 338 | def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Chris Lattner | dcbb561 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 339 | "or $rA, $rS, $rB", |
Chris Lattner | 6b013fc | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 340 | [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>; |
Nate Begeman | 0b71e00 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 341 | def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB), |
| 342 | "or $rA, $rS, $rB", |
| 343 | [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>; |
Nate Begeman | 9eaa6ba | 2005-10-19 01:12:32 +0000 | [diff] [blame] | 344 | def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB), |
| 345 | "or $rA, $rS, $rB", |
| 346 | []>; |
| 347 | def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB), |
| 348 | "or $rA, $rS, $rB", |
| 349 | []>; |
Chris Lattner | 9220f92 | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 350 | def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
| 351 | "nor $rA, $rS, $rB", |
| 352 | [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>; |
Chris Lattner | f9172e1 | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 353 | def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Chris Lattner | dcbb561 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 354 | "or. $rA, $rS, $rB", |
| 355 | []>, isDOT; |
Chris Lattner | f9172e1 | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 356 | def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Chris Lattner | dcbb561 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 357 | "orc $rA, $rS, $rB", |
Chris Lattner | 9220f92 | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 358 | [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>; |
| 359 | def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
| 360 | "eqv $rA, $rS, $rB", |
Chris Lattner | 6b013fc | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 361 | [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>; |
Chris Lattner | 9220f92 | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 362 | def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
| 363 | "xor $rA, $rS, $rB", |
Chris Lattner | 6b013fc | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 364 | [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>; |
Chris Lattner | f9172e1 | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 365 | def SLD : XForm_6<31, 27, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Chris Lattner | dcbb561 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 366 | "sld $rA, $rS, $rB", |
| 367 | []>, isPPC64; |
Chris Lattner | f9172e1 | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 368 | def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Chris Lattner | dcbb561 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 369 | "slw $rA, $rS, $rB", |
Chris Lattner | 027a267 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 370 | [(set GPRC:$rA, (shl GPRC:$rS, GPRC:$rB))]>; |
Chris Lattner | f9172e1 | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 371 | def SRD : XForm_6<31, 539, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Chris Lattner | dcbb561 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 372 | "srd $rA, $rS, $rB", |
| 373 | []>, isPPC64; |
Chris Lattner | f9172e1 | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 374 | def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Chris Lattner | dcbb561 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 375 | "srw $rA, $rS, $rB", |
Chris Lattner | 027a267 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 376 | [(set GPRC:$rA, (srl GPRC:$rS, GPRC:$rB))]>; |
Chris Lattner | f9172e1 | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 377 | def SRAD : XForm_6<31, 794, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Chris Lattner | dcbb561 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 378 | "srad $rA, $rS, $rB", |
| 379 | []>, isPPC64; |
Chris Lattner | f9172e1 | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 380 | def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Chris Lattner | dcbb561 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 381 | "sraw $rA, $rS, $rB", |
Chris Lattner | 027a267 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 382 | [(set GPRC:$rA, (sra GPRC:$rS, GPRC:$rB))]>; |
Nate Begeman | 6e6514c | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 383 | let isStore = 1 in { |
Chris Lattner | 15709c2 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 384 | def STBX : XForm_8<31, 215, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB), |
Nate Begeman | 3ad3ad4 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 385 | "stbx $rS, $rA, $rB">; |
Chris Lattner | 15709c2 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 386 | def STHX : XForm_8<31, 407, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB), |
Nate Begeman | 3ad3ad4 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 387 | "sthx $rS, $rA, $rB">; |
Chris Lattner | 15709c2 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 388 | def STWX : XForm_8<31, 151, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB), |
Nate Begeman | 3ad3ad4 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 389 | "stwx $rS, $rA, $rB">; |
Chris Lattner | 15709c2 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 390 | def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB), |
Nate Begeman | 3ad3ad4 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 391 | "stwux $rS, $rA, $rB">; |
Chris Lattner | 15709c2 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 392 | def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB), |
| 393 | "stdx $rS, $rA, $rB">, isPPC64; |
| 394 | def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB), |
| 395 | "stdux $rS, $rA, $rB">, isPPC64; |
Nate Begeman | 6e6514c | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 396 | } |
Chris Lattner | f9172e1 | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 397 | def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH), |
Chris Lattner | 027a267 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 398 | "srawi $rA, $rS, $SH", |
| 399 | [(set GPRC:$rA, (sra GPRC:$rS, imm:$SH))]>; |
Chris Lattner | f9172e1 | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 400 | def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS), |
Chris Lattner | dcbb561 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 401 | "cntlzw $rA, $rS", |
| 402 | [(set GPRC:$rA, (ctlz GPRC:$rS))]>; |
Chris Lattner | f9172e1 | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 403 | def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS), |
Chris Lattner | dcbb561 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 404 | "extsb $rA, $rS", |
| 405 | [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>; |
Chris Lattner | f9172e1 | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 406 | def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS), |
Chris Lattner | dcbb561 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 407 | "extsh $rA, $rS", |
| 408 | [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>; |
Chris Lattner | f9172e1 | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 409 | def EXTSW : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS), |
Chris Lattner | dcbb561 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 410 | "extsw $rA, $rS", |
| 411 | []>, isPPC64; |
Chris Lattner | 15709c2 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 412 | def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB), |
Nate Begeman | 6173878 | 2004-09-02 08:13:00 +0000 | [diff] [blame] | 413 | "cmp $crD, $long, $rA, $rB">; |
Chris Lattner | 15709c2 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 414 | def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB), |
Nate Begeman | 6173878 | 2004-09-02 08:13:00 +0000 | [diff] [blame] | 415 | "cmpl $crD, $long, $rA, $rB">; |
Chris Lattner | 15709c2 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 416 | def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB), |
Nate Begeman | 6173878 | 2004-09-02 08:13:00 +0000 | [diff] [blame] | 417 | "cmpw $crD, $rA, $rB">; |
Chris Lattner | 15709c2 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 418 | def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB), |
| 419 | "cmpd $crD, $rA, $rB">, isPPC64; |
| 420 | def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB), |
Nate Begeman | 6173878 | 2004-09-02 08:13:00 +0000 | [diff] [blame] | 421 | "cmplw $crD, $rA, $rB">; |
Chris Lattner | 15709c2 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 422 | def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB), |
| 423 | "cmpld $crD, $rA, $rB">, isPPC64; |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 424 | //def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB), |
| 425 | // "fcmpo $crD, $fA, $fB">; |
| 426 | def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB), |
Nate Begeman | a113d74 | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 427 | "fcmpu $crD, $fA, $fB">; |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 428 | def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB), |
| 429 | "fcmpu $crD, $fA, $fB">; |
| 430 | |
Nate Begeman | 6e6514c | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 431 | let isLoad = 1 in { |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 432 | def LFSX : XForm_25<31, 535, (ops F4RC:$dst, GPRC:$base, GPRC:$index), |
Nate Begeman | a113d74 | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 433 | "lfsx $dst, $base, $index">; |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 434 | def LFDX : XForm_25<31, 599, (ops F8RC:$dst, GPRC:$base, GPRC:$index), |
Nate Begeman | a113d74 | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 435 | "lfdx $dst, $base, $index">; |
Nate Begeman | 6e6514c | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 436 | } |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 437 | def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB), |
Chris Lattner | 027a267 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 438 | "fcfid $frD, $frB", |
| 439 | []>, isPPC64; |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 440 | def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB), |
Chris Lattner | 027a267 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 441 | "fctidz $frD, $frB", |
| 442 | []>, isPPC64; |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 443 | def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB), |
Chris Lattner | 027a267 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 444 | "fctiwz $frD, $frB", |
| 445 | []>; |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 446 | def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB), |
Chris Lattner | 027a267 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 447 | "frsp $frD, $frB", |
Chris Lattner | 9c0d3c5 | 2005-10-14 04:55:50 +0000 | [diff] [blame] | 448 | [(set F4RC:$frD, (fround F8RC:$frB))]>; |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 449 | def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB), |
Chris Lattner | 027a267 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 450 | "fsqrt $frD, $frB", |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 451 | [(set F8RC:$frD, (fsqrt F8RC:$frB))]>; |
| 452 | def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB), |
Chris Lattner | 027a267 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 453 | "fsqrts $frD, $frB", |
Chris Lattner | 286c1d7 | 2005-10-15 21:44:15 +0000 | [diff] [blame] | 454 | [(set F4RC:$frD, (fsqrt F4RC:$frB))]>; |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 455 | |
| 456 | /// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending. |
| 457 | def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB), |
| 458 | "fmr $frD, $frB", |
| 459 | []>; // (set F4RC:$frD, F4RC:$frB) |
| 460 | def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB), |
| 461 | "fmr $frD, $frB", |
| 462 | []>; // (set F8RC:$frD, F8RC:$frB) |
| 463 | def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB), |
| 464 | "fmr $frD, $frB", |
Chris Lattner | 9c0d3c5 | 2005-10-14 04:55:50 +0000 | [diff] [blame] | 465 | [(set F8RC:$frD, (fextend F4RC:$frB))]>; |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 466 | |
| 467 | // These are artificially split into two different forms, for 4/8 byte FP. |
| 468 | def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB), |
| 469 | "fabs $frD, $frB", |
| 470 | [(set F4RC:$frD, (fabs F4RC:$frB))]>; |
| 471 | def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB), |
| 472 | "fabs $frD, $frB", |
| 473 | [(set F8RC:$frD, (fabs F8RC:$frB))]>; |
| 474 | def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB), |
| 475 | "fnabs $frD, $frB", |
| 476 | [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>; |
| 477 | def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB), |
| 478 | "fnabs $frD, $frB", |
| 479 | [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>; |
| 480 | def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB), |
| 481 | "fneg $frD, $frB", |
| 482 | [(set F4RC:$frD, (fneg F4RC:$frB))]>; |
| 483 | def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB), |
| 484 | "fneg $frD, $frB", |
| 485 | [(set F8RC:$frD, (fneg F8RC:$frB))]>; |
| 486 | |
Nate Begeman | 8465fe8 | 2005-07-20 22:42:00 +0000 | [diff] [blame] | 487 | |
Nate Begeman | 6e6514c | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 488 | let isStore = 1 in { |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 489 | def STFSX : XForm_28<31, 663, (ops F4RC:$frS, GPRC:$rA, GPRC:$rB), |
Nate Begeman | 3ad3ad4 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 490 | "stfsx $frS, $rA, $rB">; |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 491 | def STFDX : XForm_28<31, 727, (ops F8RC:$frS, GPRC:$rA, GPRC:$rB), |
Nate Begeman | 3ad3ad4 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 492 | "stfdx $frS, $rA, $rB">; |
Nate Begeman | 6e6514c | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 493 | } |
Nate Begeman | 6cdbd22 | 2004-08-29 22:45:13 +0000 | [diff] [blame] | 494 | |
Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 495 | // XL-Form instructions. condition register logical ops. |
| 496 | // |
Chris Lattner | 15709c2 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 497 | def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA), |
Nate Begeman | 53d3ecc | 2005-04-14 09:45:08 +0000 | [diff] [blame] | 498 | "mcrf $BF, $BFA">; |
Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 499 | |
| 500 | // XFX-Form instructions. Instructions that deal with SPRs |
| 501 | // |
Misha Brukman | e882d30 | 2004-10-23 06:05:49 +0000 | [diff] [blame] | 502 | // Note that although LR should be listed as `8' and CTR as `9' in the SPR |
| 503 | // field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9 |
| 504 | // which means the SPR value needs to be multiplied by a factor of 32. |
Chris Lattner | d790d22 | 2005-04-19 04:40:07 +0000 | [diff] [blame] | 505 | def MFCTR : XFXForm_1_ext<31, 339, 288, (ops GPRC:$rT), "mfctr $rT">; |
| 506 | def MFLR : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT), "mflr $rT">; |
| 507 | def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT">; |
Chris Lattner | 422e23d | 2005-08-26 22:05:54 +0000 | [diff] [blame] | 508 | def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS), |
Nate Begeman | f67f3bf | 2005-04-12 07:04:16 +0000 | [diff] [blame] | 509 | "mtcrf $FXM, $rS">; |
Nate Begeman | 9a83867 | 2005-08-08 20:04:52 +0000 | [diff] [blame] | 510 | def MFOCRF : XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM), |
| 511 | "mfcr $rT, $FXM">; |
Chris Lattner | d790d22 | 2005-04-19 04:40:07 +0000 | [diff] [blame] | 512 | def MTCTR : XFXForm_7_ext<31, 467, 288, (ops GPRC:$rS), "mtctr $rS">; |
| 513 | def MTLR : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS), "mtlr $rS">; |
Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 514 | |
Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 515 | // XS-Form instructions. Just 'sradi' |
| 516 | // |
Chris Lattner | f9172e1 | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 517 | def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH), |
Chris Lattner | d790d22 | 2005-04-19 04:40:07 +0000 | [diff] [blame] | 518 | "sradi $rA, $rS, $SH">, isPPC64; |
Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 519 | |
| 520 | // XO-Form instructions. Arithmetic instructions that can set overflow bit |
| 521 | // |
Nate Begeman | 0b71e00 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 522 | def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 3a1002d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 523 | "add $rT, $rA, $rB", |
| 524 | [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>; |
Nate Begeman | 0b71e00 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 525 | def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB), |
| 526 | "add $rT, $rA, $rB", |
| 527 | [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 528 | def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 3a1002d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 529 | "addc $rT, $rA, $rB", |
| 530 | []>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 531 | def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 3a1002d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 532 | "adde $rT, $rA, $rB", |
| 533 | []>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 534 | def DIVD : XOForm_1<31, 489, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 3a1002d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 535 | "divd $rT, $rA, $rB", |
| 536 | []>, isPPC64; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 537 | def DIVDU : XOForm_1<31, 457, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 3a1002d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 538 | "divdu $rT, $rA, $rB", |
| 539 | []>, isPPC64; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 540 | def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 3a1002d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 541 | "divw $rT, $rA, $rB", |
| 542 | [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 543 | def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 3a1002d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 544 | "divwu $rT, $rA, $rB", |
| 545 | [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 546 | def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 3a1002d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 547 | "mulhw $rT, $rA, $rB", |
| 548 | [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 549 | def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 3a1002d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 550 | "mulhwu $rT, $rA, $rB", |
| 551 | [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 552 | def MULLD : XOForm_1<31, 233, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 3a1002d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 553 | "mulld $rT, $rA, $rB", |
| 554 | []>, isPPC64; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 555 | def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 3a1002d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 556 | "mullw $rT, $rA, $rB", |
| 557 | [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 558 | def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 3a1002d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 559 | "subf $rT, $rA, $rB", |
| 560 | [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 561 | def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 3a1002d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 562 | "subfc $rT, $rA, $rB", |
| 563 | []>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 564 | def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 3a1002d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 565 | "subfe $rT, $rA, $rB", |
| 566 | []>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 567 | def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA), |
Chris Lattner | cf9b0e6 | 2005-09-08 17:01:54 +0000 | [diff] [blame] | 568 | "addme $rT, $rA", |
| 569 | []>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 570 | def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA), |
Chris Lattner | cf9b0e6 | 2005-09-08 17:01:54 +0000 | [diff] [blame] | 571 | "addze $rT, $rA", |
| 572 | []>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 573 | def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA), |
Chris Lattner | cf9b0e6 | 2005-09-08 17:01:54 +0000 | [diff] [blame] | 574 | "neg $rT, $rA", |
| 575 | [(set GPRC:$rT, (ineg GPRC:$rA))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 576 | def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA), |
Chris Lattner | cf9b0e6 | 2005-09-08 17:01:54 +0000 | [diff] [blame] | 577 | "subfze $rT, $rA", |
| 578 | []>; |
Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 579 | |
| 580 | // A-Form instructions. Most of the instructions executed in the FPU are of |
| 581 | // this type. |
| 582 | // |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 583 | def FMADD : AForm_1<63, 29, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 584 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
Chris Lattner | 027a267 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 585 | "fmadd $FRT, $FRA, $FRC, $FRB", |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 586 | [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC), |
| 587 | F8RC:$FRB))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 588 | def FMADDS : AForm_1<59, 29, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 589 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
Chris Lattner | 027a267 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 590 | "fmadds $FRT, $FRA, $FRC, $FRB", |
Chris Lattner | 68303a7 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 591 | [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC), |
| 592 | F4RC:$FRB))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 593 | def FMSUB : AForm_1<63, 28, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 594 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
Chris Lattner | 027a267 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 595 | "fmsub $FRT, $FRA, $FRC, $FRB", |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 596 | [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC), |
| 597 | F8RC:$FRB))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 598 | def FMSUBS : AForm_1<59, 28, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 599 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
Chris Lattner | 027a267 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 600 | "fmsubs $FRT, $FRA, $FRC, $FRB", |
Chris Lattner | 68303a7 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 601 | [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC), |
| 602 | F4RC:$FRB))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 603 | def FNMADD : AForm_1<63, 31, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 604 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
Chris Lattner | 027a267 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 605 | "fnmadd $FRT, $FRA, $FRC, $FRB", |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 606 | [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC), |
| 607 | F8RC:$FRB)))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 608 | def FNMADDS : AForm_1<59, 31, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 609 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
Chris Lattner | 027a267 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 610 | "fnmadds $FRT, $FRA, $FRC, $FRB", |
Chris Lattner | 68303a7 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 611 | [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC), |
| 612 | F4RC:$FRB)))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 613 | def FNMSUB : AForm_1<63, 30, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 614 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
Chris Lattner | 027a267 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 615 | "fnmsub $FRT, $FRA, $FRC, $FRB", |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 616 | [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC), |
| 617 | F8RC:$FRB)))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 618 | def FNMSUBS : AForm_1<59, 30, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 619 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
Chris Lattner | 027a267 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 620 | "fnmsubs $FRT, $FRA, $FRC, $FRB", |
Chris Lattner | 68303a7 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 621 | [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC), |
| 622 | F4RC:$FRB)))]>; |
Chris Lattner | 3734d20 | 2005-10-02 07:07:49 +0000 | [diff] [blame] | 623 | // FSEL is artificially split into 4 and 8-byte forms for the result. To avoid |
| 624 | // having 4 of these, force the comparison to always be an 8-byte double (code |
| 625 | // should use an FMRSD if the input comparison value really wants to be a float) |
Chris Lattner | 9e98672 | 2005-10-02 06:58:23 +0000 | [diff] [blame] | 626 | // and 4/8 byte forms for the result and operand type.. |
Chris Lattner | 3734d20 | 2005-10-02 07:07:49 +0000 | [diff] [blame] | 627 | def FSELD : AForm_1<63, 23, |
| 628 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
| 629 | "fsel $FRT, $FRA, $FRC, $FRB", |
| 630 | []>; |
| 631 | def FSELS : AForm_1<63, 23, |
Chris Lattner | 9e98672 | 2005-10-02 06:58:23 +0000 | [diff] [blame] | 632 | (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
| 633 | "fsel $FRT, $FRA, $FRC, $FRB", |
| 634 | []>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 635 | def FADD : AForm_2<63, 21, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 636 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB), |
Chris Lattner | 027a267 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 637 | "fadd $FRT, $FRA, $FRB", |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 638 | [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 639 | def FADDS : AForm_2<59, 21, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 640 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB), |
Chris Lattner | 027a267 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 641 | "fadds $FRT, $FRA, $FRB", |
Chris Lattner | 68303a7 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 642 | [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 643 | def FDIV : AForm_2<63, 18, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 644 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB), |
Chris Lattner | 027a267 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 645 | "fdiv $FRT, $FRA, $FRB", |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 646 | [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 647 | def FDIVS : AForm_2<59, 18, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 648 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB), |
Chris Lattner | 027a267 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 649 | "fdivs $FRT, $FRA, $FRB", |
Chris Lattner | 68303a7 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 650 | [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 651 | def FMUL : AForm_3<63, 25, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 652 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB), |
Chris Lattner | 027a267 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 653 | "fmul $FRT, $FRA, $FRB", |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 654 | [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 655 | def FMULS : AForm_3<59, 25, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 656 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB), |
Chris Lattner | 027a267 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 657 | "fmuls $FRT, $FRA, $FRB", |
Chris Lattner | 68303a7 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 658 | [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 659 | def FSUB : AForm_2<63, 20, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 660 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB), |
Chris Lattner | 027a267 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 661 | "fsub $FRT, $FRA, $FRB", |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 662 | [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 663 | def FSUBS : AForm_2<59, 20, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 664 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB), |
Chris Lattner | 027a267 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 665 | "fsubs $FRT, $FRA, $FRB", |
Chris Lattner | 68303a7 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 666 | [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>; |
Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 667 | |
Nate Begeman | a113d74 | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 668 | // M-Form instructions. rotate and mask instructions. |
| 669 | // |
Chris Lattner | c37a2f1 | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 670 | let isTwoAddress = 1, isCommutable = 1 in { |
| 671 | // RLWIMI can be commuted if the rotate amount is zero. |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 672 | def RLWIMI : MForm_2<20, |
Nate Begeman | 29dc5f2 | 2004-10-16 20:43:38 +0000 | [diff] [blame] | 673 | (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB, |
| 674 | u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME">; |
Nate Begeman | 0b71e00 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 675 | def RLDIMI : MDForm_1<30, 3, |
| 676 | (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB), |
| 677 | "rldimi $rA, $rS, $SH, $MB">, isPPC64; |
Nate Begeman | 29dc5f2 | 2004-10-16 20:43:38 +0000 | [diff] [blame] | 678 | } |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 679 | def RLWINM : MForm_2<21, |
Nate Begeman | a113d74 | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 680 | (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME), |
| 681 | "rlwinm $rA, $rS, $SH, $MB, $ME">; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 682 | def RLWINMo : MForm_2<21, |
Nate Begeman | 79a3bea | 2005-04-12 00:10:02 +0000 | [diff] [blame] | 683 | (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME), |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 684 | "rlwinm. $rA, $rS, $SH, $MB, $ME">, isDOT; |
| 685 | def RLWNM : MForm_2<23, |
Nate Begeman | 8309a33 | 2005-04-09 20:09:12 +0000 | [diff] [blame] | 686 | (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME), |
| 687 | "rlwnm $rA, $rS, $rB, $MB, $ME">; |
Nate Begeman | a113d74 | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 688 | |
| 689 | // MD-Form instructions. 64 bit rotate instructions. |
| 690 | // |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 691 | def RLDICL : MDForm_1<30, 0, |
Nate Begeman | 0b71e00 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 692 | (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB), |
Chris Lattner | c7cb8c7 | 2005-04-19 04:32:54 +0000 | [diff] [blame] | 693 | "rldicl $rA, $rS, $SH, $MB">, isPPC64; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 694 | def RLDICR : MDForm_1<30, 1, |
Nate Begeman | 0b71e00 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 695 | (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME), |
Chris Lattner | c7cb8c7 | 2005-04-19 04:32:54 +0000 | [diff] [blame] | 696 | "rldicr $rA, $rS, $SH, $ME">, isPPC64; |
Nate Begeman | a113d74 | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 697 | |
Chris Lattner | 39b4d83f | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 698 | //===----------------------------------------------------------------------===// |
| 699 | // PowerPC Instruction Patterns |
| 700 | // |
| 701 | |
Chris Lattner | 4435b14 | 2005-09-26 22:20:16 +0000 | [diff] [blame] | 702 | // Arbitrary immediate support. Implement in terms of LIS/ORI. |
| 703 | def : Pat<(i32 imm:$imm), |
| 704 | (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>; |
Chris Lattner | 8cd7b88 | 2005-09-28 17:13:15 +0000 | [diff] [blame] | 705 | |
| 706 | // Implement the 'not' operation with the NOR instruction. |
| 707 | def NOT : Pat<(not GPRC:$in), |
| 708 | (NOR GPRC:$in, GPRC:$in)>; |
| 709 | |
Chris Lattner | d4e9e8b | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 710 | // ADD an arbitrary immediate. |
| 711 | def : Pat<(add GPRC:$in, imm:$imm), |
| 712 | (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>; |
| 713 | // OR an arbitrary immediate. |
Chris Lattner | 39b4d83f | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 714 | def : Pat<(or GPRC:$in, imm:$imm), |
| 715 | (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>; |
Chris Lattner | d4e9e8b | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 716 | // XOR an arbitrary immediate. |
Chris Lattner | 39b4d83f | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 717 | def : Pat<(xor GPRC:$in, imm:$imm), |
| 718 | (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>; |
Nate Begeman | 9eaa6ba | 2005-10-19 01:12:32 +0000 | [diff] [blame] | 719 | |
Chris Lattner | 6736a6c | 2005-09-24 00:41:58 +0000 | [diff] [blame] | 720 | // Same as above, but using a temporary. FIXME: implement temporaries :) |
Chris Lattner | 0ebec06 | 2005-09-15 21:44:00 +0000 | [diff] [blame] | 721 | /* |
Chris Lattner | 6b013fc | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 722 | def : Pattern<(xor GPRC:$in, imm:$imm), |
| 723 | [(set GPRC:$tmp, (XORI GPRC:$in, (LO16 imm:$imm))), |
| 724 | (XORIS GPRC:$tmp, (HI16 imm:$imm))]>; |
Chris Lattner | 0ebec06 | 2005-09-15 21:44:00 +0000 | [diff] [blame] | 725 | */ |
Chris Lattner | 6b013fc | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 726 | |
| 727 | |
Chris Lattner | 39b4d83f | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 728 | //===----------------------------------------------------------------------===// |
| 729 | // PowerPCInstrInfo Definition |
| 730 | // |
Chris Lattner | 0782e27 | 2004-12-16 16:31:57 +0000 | [diff] [blame] | 731 | def PowerPCInstrInfo : InstrInfo { |
| 732 | let PHIInst = PHI; |
| 733 | |
| 734 | let TSFlagsFields = [ "VMX", "PPC64" ]; |
| 735 | let TSFlagsShifts = [ 0, 1 ]; |
| 736 | |
| 737 | let isLittleEndianEncoding = 1; |
| 738 | } |
Chris Lattner | 39b4d83f | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 739 | |