Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- X86InstrShiftRotate.td - Shift and Rotate Instrs ---*- tablegen -*-===// |
| 2 | // |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 7 | // |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the shift and rotate instructions. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | // FIXME: Someone needs to smear multipattern goodness all over this file. |
| 15 | |
| 16 | let Defs = [EFLAGS] in { |
| 17 | |
Jakob Stoklund Olesen | 7fde8c4 | 2013-03-25 23:07:32 +0000 | [diff] [blame] | 18 | let Constraints = "$src1 = $dst", SchedRW = [WriteShift] in { |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 19 | let Uses = [CL] in { |
| 20 | def SHL8rCL : I<0xD2, MRM4r, (outs GR8 :$dst), (ins GR8 :$src1), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 21 | "shl{b}\t{%cl, $dst|$dst, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 22 | [(set GR8:$dst, (shl GR8:$src1, CL))], IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 23 | def SHL16rCL : I<0xD3, MRM4r, (outs GR16:$dst), (ins GR16:$src1), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 24 | "shl{w}\t{%cl, $dst|$dst, cl}", |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 25 | [(set GR16:$dst, (shl GR16:$src1, CL))], IIC_SR>, OpSize16; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 26 | def SHL32rCL : I<0xD3, MRM4r, (outs GR32:$dst), (ins GR32:$src1), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 27 | "shl{l}\t{%cl, $dst|$dst, cl}", |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 28 | [(set GR32:$dst, (shl GR32:$src1, CL))], IIC_SR>, OpSize32; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 29 | def SHL64rCL : RI<0xD3, MRM4r, (outs GR64:$dst), (ins GR64:$src1), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 30 | "shl{q}\t{%cl, $dst|$dst, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 31 | [(set GR64:$dst, (shl GR64:$src1, CL))], IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 32 | } // Uses = [CL] |
| 33 | |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 34 | def SHL8ri : Ii8<0xC0, MRM4r, (outs GR8 :$dst), (ins GR8 :$src1, u8imm:$src2), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 35 | "shl{b}\t{$src2, $dst|$dst, $src2}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 36 | [(set GR8:$dst, (shl GR8:$src1, (i8 imm:$src2)))], IIC_SR>; |
Nadav Rotem | d61dcfc | 2013-05-04 23:27:32 +0000 | [diff] [blame] | 37 | |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 38 | let isConvertibleToThreeAddress = 1 in { // Can transform into LEA. |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 39 | def SHL16ri : Ii8<0xC1, MRM4r, (outs GR16:$dst), (ins GR16:$src1, u8imm:$src2), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 40 | "shl{w}\t{$src2, $dst|$dst, $src2}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 41 | [(set GR16:$dst, (shl GR16:$src1, (i8 imm:$src2)))], IIC_SR>, |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 42 | OpSize16; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 43 | def SHL32ri : Ii8<0xC1, MRM4r, (outs GR32:$dst), (ins GR32:$src1, u8imm:$src2), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 44 | "shl{l}\t{$src2, $dst|$dst, $src2}", |
David Woodhouse | 956965c | 2014-01-08 12:57:40 +0000 | [diff] [blame] | 45 | [(set GR32:$dst, (shl GR32:$src1, (i8 imm:$src2)))], IIC_SR>, |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 46 | OpSize32; |
Nadav Rotem | d61dcfc | 2013-05-04 23:27:32 +0000 | [diff] [blame] | 47 | def SHL64ri : RIi8<0xC1, MRM4r, (outs GR64:$dst), |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 48 | (ins GR64:$src1, u8imm:$src2), |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 49 | "shl{q}\t{$src2, $dst|$dst, $src2}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 50 | [(set GR64:$dst, (shl GR64:$src1, (i8 imm:$src2)))], |
| 51 | IIC_SR>; |
Craig Topper | 8b3c47c | 2015-01-07 08:10:36 +0000 | [diff] [blame] | 52 | } // isConvertibleToThreeAddress = 1 |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 53 | |
| 54 | // NOTE: We don't include patterns for shifts of a register by one, because |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 55 | // 'add reg,reg' is cheaper (and we have a Pat pattern for shift-by-one). |
Craig Topper | 396cb79 | 2012-12-27 03:35:44 +0000 | [diff] [blame] | 56 | let hasSideEffects = 0 in { |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 57 | def SHL8r1 : I<0xD0, MRM4r, (outs GR8:$dst), (ins GR8:$src1), |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 58 | "shl{b}\t$dst", [], IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 59 | def SHL16r1 : I<0xD1, MRM4r, (outs GR16:$dst), (ins GR16:$src1), |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 60 | "shl{w}\t$dst", [], IIC_SR>, OpSize16; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 61 | def SHL32r1 : I<0xD1, MRM4r, (outs GR32:$dst), (ins GR32:$src1), |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 62 | "shl{l}\t$dst", [], IIC_SR>, OpSize32; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 63 | def SHL64r1 : RI<0xD1, MRM4r, (outs GR64:$dst), (ins GR64:$src1), |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 64 | "shl{q}\t$dst", [], IIC_SR>; |
Craig Topper | 396cb79 | 2012-12-27 03:35:44 +0000 | [diff] [blame] | 65 | } // hasSideEffects = 0 |
Jakob Stoklund Olesen | 7fde8c4 | 2013-03-25 23:07:32 +0000 | [diff] [blame] | 66 | } // Constraints = "$src = $dst", SchedRW |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 67 | |
| 68 | |
Jakob Stoklund Olesen | 7fde8c4 | 2013-03-25 23:07:32 +0000 | [diff] [blame] | 69 | let SchedRW = [WriteShiftLd, WriteRMW] in { |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 70 | // FIXME: Why do we need an explicit "Uses = [CL]" when the instr has a pattern |
| 71 | // using CL? |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 72 | let Uses = [CL] in { |
| 73 | def SHL8mCL : I<0xD2, MRM4m, (outs), (ins i8mem :$dst), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 74 | "shl{b}\t{%cl, $dst|$dst, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 75 | [(store (shl (loadi8 addr:$dst), CL), addr:$dst)], IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 76 | def SHL16mCL : I<0xD3, MRM4m, (outs), (ins i16mem:$dst), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 77 | "shl{w}\t{%cl, $dst|$dst, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 78 | [(store (shl (loadi16 addr:$dst), CL), addr:$dst)], IIC_SR>, |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 79 | OpSize16; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 80 | def SHL32mCL : I<0xD3, MRM4m, (outs), (ins i32mem:$dst), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 81 | "shl{l}\t{%cl, $dst|$dst, cl}", |
David Woodhouse | 956965c | 2014-01-08 12:57:40 +0000 | [diff] [blame] | 82 | [(store (shl (loadi32 addr:$dst), CL), addr:$dst)], IIC_SR>, |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 83 | OpSize32; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 84 | def SHL64mCL : RI<0xD3, MRM4m, (outs), (ins i64mem:$dst), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 85 | "shl{q}\t{%cl, $dst|$dst, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 86 | [(store (shl (loadi64 addr:$dst), CL), addr:$dst)], IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 87 | } |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 88 | def SHL8mi : Ii8<0xC0, MRM4m, (outs), (ins i8mem :$dst, u8imm:$src), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 89 | "shl{b}\t{$src, $dst|$dst, $src}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 90 | [(store (shl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)], |
| 91 | IIC_SR>; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 92 | def SHL16mi : Ii8<0xC1, MRM4m, (outs), (ins i16mem:$dst, u8imm:$src), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 93 | "shl{w}\t{$src, $dst|$dst, $src}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 94 | [(store (shl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 95 | IIC_SR>, OpSize16; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 96 | def SHL32mi : Ii8<0xC1, MRM4m, (outs), (ins i32mem:$dst, u8imm:$src), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 97 | "shl{l}\t{$src, $dst|$dst, $src}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 98 | [(store (shl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 99 | IIC_SR>, OpSize32; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 100 | def SHL64mi : RIi8<0xC1, MRM4m, (outs), (ins i64mem:$dst, u8imm:$src), |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 101 | "shl{q}\t{$src, $dst|$dst, $src}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 102 | [(store (shl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)], |
| 103 | IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 104 | |
| 105 | // Shift by 1 |
| 106 | def SHL8m1 : I<0xD0, MRM4m, (outs), (ins i8mem :$dst), |
| 107 | "shl{b}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 108 | [(store (shl (loadi8 addr:$dst), (i8 1)), addr:$dst)], |
| 109 | IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 110 | def SHL16m1 : I<0xD1, MRM4m, (outs), (ins i16mem:$dst), |
| 111 | "shl{w}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 112 | [(store (shl (loadi16 addr:$dst), (i8 1)), addr:$dst)], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 113 | IIC_SR>, OpSize16; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 114 | def SHL32m1 : I<0xD1, MRM4m, (outs), (ins i32mem:$dst), |
| 115 | "shl{l}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 116 | [(store (shl (loadi32 addr:$dst), (i8 1)), addr:$dst)], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 117 | IIC_SR>, OpSize32; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 118 | def SHL64m1 : RI<0xD1, MRM4m, (outs), (ins i64mem:$dst), |
| 119 | "shl{q}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 120 | [(store (shl (loadi64 addr:$dst), (i8 1)), addr:$dst)], |
| 121 | IIC_SR>; |
Jakob Stoklund Olesen | 7fde8c4 | 2013-03-25 23:07:32 +0000 | [diff] [blame] | 122 | } // SchedRW |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 123 | |
Jakob Stoklund Olesen | 7fde8c4 | 2013-03-25 23:07:32 +0000 | [diff] [blame] | 124 | let Constraints = "$src1 = $dst", SchedRW = [WriteShift] in { |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 125 | let Uses = [CL] in { |
| 126 | def SHR8rCL : I<0xD2, MRM5r, (outs GR8 :$dst), (ins GR8 :$src1), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 127 | "shr{b}\t{%cl, $dst|$dst, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 128 | [(set GR8:$dst, (srl GR8:$src1, CL))], IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 129 | def SHR16rCL : I<0xD3, MRM5r, (outs GR16:$dst), (ins GR16:$src1), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 130 | "shr{w}\t{%cl, $dst|$dst, cl}", |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 131 | [(set GR16:$dst, (srl GR16:$src1, CL))], IIC_SR>, OpSize16; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 132 | def SHR32rCL : I<0xD3, MRM5r, (outs GR32:$dst), (ins GR32:$src1), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 133 | "shr{l}\t{%cl, $dst|$dst, cl}", |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 134 | [(set GR32:$dst, (srl GR32:$src1, CL))], IIC_SR>, OpSize32; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 135 | def SHR64rCL : RI<0xD3, MRM5r, (outs GR64:$dst), (ins GR64:$src1), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 136 | "shr{q}\t{%cl, $dst|$dst, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 137 | [(set GR64:$dst, (srl GR64:$src1, CL))], IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 138 | } |
| 139 | |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 140 | def SHR8ri : Ii8<0xC0, MRM5r, (outs GR8:$dst), (ins GR8:$src1, u8imm:$src2), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 141 | "shr{b}\t{$src2, $dst|$dst, $src2}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 142 | [(set GR8:$dst, (srl GR8:$src1, (i8 imm:$src2)))], IIC_SR>; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 143 | def SHR16ri : Ii8<0xC1, MRM5r, (outs GR16:$dst), (ins GR16:$src1, u8imm:$src2), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 144 | "shr{w}\t{$src2, $dst|$dst, $src2}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 145 | [(set GR16:$dst, (srl GR16:$src1, (i8 imm:$src2)))], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 146 | IIC_SR>, OpSize16; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 147 | def SHR32ri : Ii8<0xC1, MRM5r, (outs GR32:$dst), (ins GR32:$src1, u8imm:$src2), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 148 | "shr{l}\t{$src2, $dst|$dst, $src2}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 149 | [(set GR32:$dst, (srl GR32:$src1, (i8 imm:$src2)))], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 150 | IIC_SR>, OpSize32; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 151 | def SHR64ri : RIi8<0xC1, MRM5r, (outs GR64:$dst), (ins GR64:$src1, u8imm:$src2), |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 152 | "shr{q}\t{$src2, $dst|$dst, $src2}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 153 | [(set GR64:$dst, (srl GR64:$src1, (i8 imm:$src2)))], IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 154 | |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 155 | // Shift right by 1 |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 156 | def SHR8r1 : I<0xD0, MRM5r, (outs GR8:$dst), (ins GR8:$src1), |
| 157 | "shr{b}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 158 | [(set GR8:$dst, (srl GR8:$src1, (i8 1)))], IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 159 | def SHR16r1 : I<0xD1, MRM5r, (outs GR16:$dst), (ins GR16:$src1), |
| 160 | "shr{w}\t$dst", |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 161 | [(set GR16:$dst, (srl GR16:$src1, (i8 1)))], IIC_SR>, OpSize16; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 162 | def SHR32r1 : I<0xD1, MRM5r, (outs GR32:$dst), (ins GR32:$src1), |
| 163 | "shr{l}\t$dst", |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 164 | [(set GR32:$dst, (srl GR32:$src1, (i8 1)))], IIC_SR>, OpSize32; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 165 | def SHR64r1 : RI<0xD1, MRM5r, (outs GR64:$dst), (ins GR64:$src1), |
| 166 | "shr{q}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 167 | [(set GR64:$dst, (srl GR64:$src1, (i8 1)))], IIC_SR>; |
Jakob Stoklund Olesen | 7fde8c4 | 2013-03-25 23:07:32 +0000 | [diff] [blame] | 168 | } // Constraints = "$src = $dst", SchedRW |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 169 | |
| 170 | |
Jakob Stoklund Olesen | 7fde8c4 | 2013-03-25 23:07:32 +0000 | [diff] [blame] | 171 | let SchedRW = [WriteShiftLd, WriteRMW] in { |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 172 | let Uses = [CL] in { |
| 173 | def SHR8mCL : I<0xD2, MRM5m, (outs), (ins i8mem :$dst), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 174 | "shr{b}\t{%cl, $dst|$dst, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 175 | [(store (srl (loadi8 addr:$dst), CL), addr:$dst)], IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 176 | def SHR16mCL : I<0xD3, MRM5m, (outs), (ins i16mem:$dst), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 177 | "shr{w}\t{%cl, $dst|$dst, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 178 | [(store (srl (loadi16 addr:$dst), CL), addr:$dst)], IIC_SR>, |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 179 | OpSize16; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 180 | def SHR32mCL : I<0xD3, MRM5m, (outs), (ins i32mem:$dst), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 181 | "shr{l}\t{%cl, $dst|$dst, cl}", |
David Woodhouse | 956965c | 2014-01-08 12:57:40 +0000 | [diff] [blame] | 182 | [(store (srl (loadi32 addr:$dst), CL), addr:$dst)], IIC_SR>, |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 183 | OpSize32; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 184 | def SHR64mCL : RI<0xD3, MRM5m, (outs), (ins i64mem:$dst), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 185 | "shr{q}\t{%cl, $dst|$dst, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 186 | [(store (srl (loadi64 addr:$dst), CL), addr:$dst)], IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 187 | } |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 188 | def SHR8mi : Ii8<0xC0, MRM5m, (outs), (ins i8mem :$dst, u8imm:$src), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 189 | "shr{b}\t{$src, $dst|$dst, $src}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 190 | [(store (srl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)], |
| 191 | IIC_SR>; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 192 | def SHR16mi : Ii8<0xC1, MRM5m, (outs), (ins i16mem:$dst, u8imm:$src), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 193 | "shr{w}\t{$src, $dst|$dst, $src}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 194 | [(store (srl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 195 | IIC_SR>, OpSize16; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 196 | def SHR32mi : Ii8<0xC1, MRM5m, (outs), (ins i32mem:$dst, u8imm:$src), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 197 | "shr{l}\t{$src, $dst|$dst, $src}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 198 | [(store (srl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 199 | IIC_SR>, OpSize32; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 200 | def SHR64mi : RIi8<0xC1, MRM5m, (outs), (ins i64mem:$dst, u8imm:$src), |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 201 | "shr{q}\t{$src, $dst|$dst, $src}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 202 | [(store (srl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)], |
| 203 | IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 204 | |
| 205 | // Shift by 1 |
| 206 | def SHR8m1 : I<0xD0, MRM5m, (outs), (ins i8mem :$dst), |
| 207 | "shr{b}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 208 | [(store (srl (loadi8 addr:$dst), (i8 1)), addr:$dst)], |
| 209 | IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 210 | def SHR16m1 : I<0xD1, MRM5m, (outs), (ins i16mem:$dst), |
| 211 | "shr{w}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 212 | [(store (srl (loadi16 addr:$dst), (i8 1)), addr:$dst)], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 213 | IIC_SR>, OpSize16; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 214 | def SHR32m1 : I<0xD1, MRM5m, (outs), (ins i32mem:$dst), |
| 215 | "shr{l}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 216 | [(store (srl (loadi32 addr:$dst), (i8 1)), addr:$dst)], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 217 | IIC_SR>, OpSize32; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 218 | def SHR64m1 : RI<0xD1, MRM5m, (outs), (ins i64mem:$dst), |
| 219 | "shr{q}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 220 | [(store (srl (loadi64 addr:$dst), (i8 1)), addr:$dst)], |
| 221 | IIC_SR>; |
Jakob Stoklund Olesen | 7fde8c4 | 2013-03-25 23:07:32 +0000 | [diff] [blame] | 222 | } // SchedRW |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 223 | |
Jakob Stoklund Olesen | 7fde8c4 | 2013-03-25 23:07:32 +0000 | [diff] [blame] | 224 | let Constraints = "$src1 = $dst", SchedRW = [WriteShift] in { |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 225 | let Uses = [CL] in { |
| 226 | def SAR8rCL : I<0xD2, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 227 | "sar{b}\t{%cl, $dst|$dst, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 228 | [(set GR8:$dst, (sra GR8:$src1, CL))], |
| 229 | IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 230 | def SAR16rCL : I<0xD3, MRM7r, (outs GR16:$dst), (ins GR16:$src1), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 231 | "sar{w}\t{%cl, $dst|$dst, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 232 | [(set GR16:$dst, (sra GR16:$src1, CL))], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 233 | IIC_SR>, OpSize16; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 234 | def SAR32rCL : I<0xD3, MRM7r, (outs GR32:$dst), (ins GR32:$src1), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 235 | "sar{l}\t{%cl, $dst|$dst, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 236 | [(set GR32:$dst, (sra GR32:$src1, CL))], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 237 | IIC_SR>, OpSize32; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 238 | def SAR64rCL : RI<0xD3, MRM7r, (outs GR64:$dst), (ins GR64:$src1), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 239 | "sar{q}\t{%cl, $dst|$dst, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 240 | [(set GR64:$dst, (sra GR64:$src1, CL))], |
| 241 | IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 242 | } |
| 243 | |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 244 | def SAR8ri : Ii8<0xC0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1, u8imm:$src2), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 245 | "sar{b}\t{$src2, $dst|$dst, $src2}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 246 | [(set GR8:$dst, (sra GR8:$src1, (i8 imm:$src2)))], |
| 247 | IIC_SR>; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 248 | def SAR16ri : Ii8<0xC1, MRM7r, (outs GR16:$dst), (ins GR16:$src1, u8imm:$src2), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 249 | "sar{w}\t{$src2, $dst|$dst, $src2}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 250 | [(set GR16:$dst, (sra GR16:$src1, (i8 imm:$src2)))], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 251 | IIC_SR>, OpSize16; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 252 | def SAR32ri : Ii8<0xC1, MRM7r, (outs GR32:$dst), (ins GR32:$src1, u8imm:$src2), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 253 | "sar{l}\t{$src2, $dst|$dst, $src2}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 254 | [(set GR32:$dst, (sra GR32:$src1, (i8 imm:$src2)))], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 255 | IIC_SR>, OpSize32; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 256 | def SAR64ri : RIi8<0xC1, MRM7r, (outs GR64:$dst), |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 257 | (ins GR64:$src1, u8imm:$src2), |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 258 | "sar{q}\t{$src2, $dst|$dst, $src2}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 259 | [(set GR64:$dst, (sra GR64:$src1, (i8 imm:$src2)))], |
| 260 | IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 261 | |
| 262 | // Shift by 1 |
| 263 | def SAR8r1 : I<0xD0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1), |
| 264 | "sar{b}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 265 | [(set GR8:$dst, (sra GR8:$src1, (i8 1)))], |
| 266 | IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 267 | def SAR16r1 : I<0xD1, MRM7r, (outs GR16:$dst), (ins GR16:$src1), |
| 268 | "sar{w}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 269 | [(set GR16:$dst, (sra GR16:$src1, (i8 1)))], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 270 | IIC_SR>, OpSize16; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 271 | def SAR32r1 : I<0xD1, MRM7r, (outs GR32:$dst), (ins GR32:$src1), |
| 272 | "sar{l}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 273 | [(set GR32:$dst, (sra GR32:$src1, (i8 1)))], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 274 | IIC_SR>, OpSize32; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 275 | def SAR64r1 : RI<0xD1, MRM7r, (outs GR64:$dst), (ins GR64:$src1), |
| 276 | "sar{q}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 277 | [(set GR64:$dst, (sra GR64:$src1, (i8 1)))], |
| 278 | IIC_SR>; |
Jakob Stoklund Olesen | 7fde8c4 | 2013-03-25 23:07:32 +0000 | [diff] [blame] | 279 | } // Constraints = "$src = $dst", SchedRW |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 280 | |
| 281 | |
Jakob Stoklund Olesen | 7fde8c4 | 2013-03-25 23:07:32 +0000 | [diff] [blame] | 282 | let SchedRW = [WriteShiftLd, WriteRMW] in { |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 283 | let Uses = [CL] in { |
| 284 | def SAR8mCL : I<0xD2, MRM7m, (outs), (ins i8mem :$dst), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 285 | "sar{b}\t{%cl, $dst|$dst, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 286 | [(store (sra (loadi8 addr:$dst), CL), addr:$dst)], |
| 287 | IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 288 | def SAR16mCL : I<0xD3, MRM7m, (outs), (ins i16mem:$dst), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 289 | "sar{w}\t{%cl, $dst|$dst, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 290 | [(store (sra (loadi16 addr:$dst), CL), addr:$dst)], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 291 | IIC_SR>, OpSize16; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 292 | def SAR32mCL : I<0xD3, MRM7m, (outs), (ins i32mem:$dst), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 293 | "sar{l}\t{%cl, $dst|$dst, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 294 | [(store (sra (loadi32 addr:$dst), CL), addr:$dst)], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 295 | IIC_SR>, OpSize32; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 296 | def SAR64mCL : RI<0xD3, MRM7m, (outs), (ins i64mem:$dst), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 297 | "sar{q}\t{%cl, $dst|$dst, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 298 | [(store (sra (loadi64 addr:$dst), CL), addr:$dst)], |
| 299 | IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 300 | } |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 301 | def SAR8mi : Ii8<0xC0, MRM7m, (outs), (ins i8mem :$dst, u8imm:$src), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 302 | "sar{b}\t{$src, $dst|$dst, $src}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 303 | [(store (sra (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)], |
| 304 | IIC_SR>; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 305 | def SAR16mi : Ii8<0xC1, MRM7m, (outs), (ins i16mem:$dst, u8imm:$src), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 306 | "sar{w}\t{$src, $dst|$dst, $src}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 307 | [(store (sra (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 308 | IIC_SR>, OpSize16; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 309 | def SAR32mi : Ii8<0xC1, MRM7m, (outs), (ins i32mem:$dst, u8imm:$src), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 310 | "sar{l}\t{$src, $dst|$dst, $src}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 311 | [(store (sra (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 312 | IIC_SR>, OpSize32; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 313 | def SAR64mi : RIi8<0xC1, MRM7m, (outs), (ins i64mem:$dst, u8imm:$src), |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 314 | "sar{q}\t{$src, $dst|$dst, $src}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 315 | [(store (sra (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)], |
| 316 | IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 317 | |
| 318 | // Shift by 1 |
| 319 | def SAR8m1 : I<0xD0, MRM7m, (outs), (ins i8mem :$dst), |
| 320 | "sar{b}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 321 | [(store (sra (loadi8 addr:$dst), (i8 1)), addr:$dst)], |
| 322 | IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 323 | def SAR16m1 : I<0xD1, MRM7m, (outs), (ins i16mem:$dst), |
| 324 | "sar{w}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 325 | [(store (sra (loadi16 addr:$dst), (i8 1)), addr:$dst)], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 326 | IIC_SR>, OpSize16; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 327 | def SAR32m1 : I<0xD1, MRM7m, (outs), (ins i32mem:$dst), |
| 328 | "sar{l}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 329 | [(store (sra (loadi32 addr:$dst), (i8 1)), addr:$dst)], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 330 | IIC_SR>, OpSize32; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 331 | def SAR64m1 : RI<0xD1, MRM7m, (outs), (ins i64mem:$dst), |
| 332 | "sar{q}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 333 | [(store (sra (loadi64 addr:$dst), (i8 1)), addr:$dst)], |
| 334 | IIC_SR>; |
Jakob Stoklund Olesen | 7fde8c4 | 2013-03-25 23:07:32 +0000 | [diff] [blame] | 335 | } // SchedRW |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 336 | |
| 337 | //===----------------------------------------------------------------------===// |
| 338 | // Rotate instructions |
| 339 | //===----------------------------------------------------------------------===// |
| 340 | |
Craig Topper | 396cb79 | 2012-12-27 03:35:44 +0000 | [diff] [blame] | 341 | let hasSideEffects = 0 in { |
Jakob Stoklund Olesen | 7fde8c4 | 2013-03-25 23:07:32 +0000 | [diff] [blame] | 342 | let Constraints = "$src1 = $dst", SchedRW = [WriteShift] in { |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 343 | def RCL8r1 : I<0xD0, MRM2r, (outs GR8:$dst), (ins GR8:$src1), |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 344 | "rcl{b}\t$dst", [], IIC_SR>; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 345 | def RCL8ri : Ii8<0xC0, MRM2r, (outs GR8:$dst), (ins GR8:$src1, u8imm:$cnt), |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 346 | "rcl{b}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 347 | let Uses = [CL] in |
| 348 | def RCL8rCL : I<0xD2, MRM2r, (outs GR8:$dst), (ins GR8:$src1), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 349 | "rcl{b}\t{%cl, $dst|$dst, cl}", [], IIC_SR>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 350 | |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 351 | def RCL16r1 : I<0xD1, MRM2r, (outs GR16:$dst), (ins GR16:$src1), |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 352 | "rcl{w}\t$dst", [], IIC_SR>, OpSize16; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 353 | def RCL16ri : Ii8<0xC1, MRM2r, (outs GR16:$dst), (ins GR16:$src1, u8imm:$cnt), |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 354 | "rcl{w}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>, OpSize16; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 355 | let Uses = [CL] in |
| 356 | def RCL16rCL : I<0xD3, MRM2r, (outs GR16:$dst), (ins GR16:$src1), |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 357 | "rcl{w}\t{%cl, $dst|$dst, cl}", [], IIC_SR>, OpSize16; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 358 | |
| 359 | def RCL32r1 : I<0xD1, MRM2r, (outs GR32:$dst), (ins GR32:$src1), |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 360 | "rcl{l}\t$dst", [], IIC_SR>, OpSize32; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 361 | def RCL32ri : Ii8<0xC1, MRM2r, (outs GR32:$dst), (ins GR32:$src1, u8imm:$cnt), |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 362 | "rcl{l}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>, OpSize32; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 363 | let Uses = [CL] in |
| 364 | def RCL32rCL : I<0xD3, MRM2r, (outs GR32:$dst), (ins GR32:$src1), |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 365 | "rcl{l}\t{%cl, $dst|$dst, cl}", [], IIC_SR>, OpSize32; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 366 | |
| 367 | |
| 368 | def RCL64r1 : RI<0xD1, MRM2r, (outs GR64:$dst), (ins GR64:$src1), |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 369 | "rcl{q}\t$dst", [], IIC_SR>; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 370 | def RCL64ri : RIi8<0xC1, MRM2r, (outs GR64:$dst), (ins GR64:$src1, u8imm:$cnt), |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 371 | "rcl{q}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 372 | let Uses = [CL] in |
| 373 | def RCL64rCL : RI<0xD3, MRM2r, (outs GR64:$dst), (ins GR64:$src1), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 374 | "rcl{q}\t{%cl, $dst|$dst, cl}", [], IIC_SR>; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 375 | |
| 376 | |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 377 | def RCR8r1 : I<0xD0, MRM3r, (outs GR8:$dst), (ins GR8:$src1), |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 378 | "rcr{b}\t$dst", [], IIC_SR>; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 379 | def RCR8ri : Ii8<0xC0, MRM3r, (outs GR8:$dst), (ins GR8:$src1, u8imm:$cnt), |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 380 | "rcr{b}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 381 | let Uses = [CL] in |
| 382 | def RCR8rCL : I<0xD2, MRM3r, (outs GR8:$dst), (ins GR8:$src1), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 383 | "rcr{b}\t{%cl, $dst|$dst, cl}", [], IIC_SR>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 384 | |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 385 | def RCR16r1 : I<0xD1, MRM3r, (outs GR16:$dst), (ins GR16:$src1), |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 386 | "rcr{w}\t$dst", [], IIC_SR>, OpSize16; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 387 | def RCR16ri : Ii8<0xC1, MRM3r, (outs GR16:$dst), (ins GR16:$src1, u8imm:$cnt), |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 388 | "rcr{w}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>, OpSize16; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 389 | let Uses = [CL] in |
| 390 | def RCR16rCL : I<0xD3, MRM3r, (outs GR16:$dst), (ins GR16:$src1), |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 391 | "rcr{w}\t{%cl, $dst|$dst, cl}", [], IIC_SR>, OpSize16; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 392 | |
| 393 | def RCR32r1 : I<0xD1, MRM3r, (outs GR32:$dst), (ins GR32:$src1), |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 394 | "rcr{l}\t$dst", [], IIC_SR>, OpSize32; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 395 | def RCR32ri : Ii8<0xC1, MRM3r, (outs GR32:$dst), (ins GR32:$src1, u8imm:$cnt), |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 396 | "rcr{l}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>, OpSize32; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 397 | let Uses = [CL] in |
| 398 | def RCR32rCL : I<0xD3, MRM3r, (outs GR32:$dst), (ins GR32:$src1), |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 399 | "rcr{l}\t{%cl, $dst|$dst, cl}", [], IIC_SR>, OpSize32; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 400 | |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 401 | def RCR64r1 : RI<0xD1, MRM3r, (outs GR64:$dst), (ins GR64:$src1), |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 402 | "rcr{q}\t$dst", [], IIC_SR>; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 403 | def RCR64ri : RIi8<0xC1, MRM3r, (outs GR64:$dst), (ins GR64:$src1, u8imm:$cnt), |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 404 | "rcr{q}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 405 | let Uses = [CL] in |
| 406 | def RCR64rCL : RI<0xD3, MRM3r, (outs GR64:$dst), (ins GR64:$src1), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 407 | "rcr{q}\t{%cl, $dst|$dst, cl}", [], IIC_SR>; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 408 | |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 409 | } // Constraints = "$src = $dst" |
| 410 | |
Jakob Stoklund Olesen | 7fde8c4 | 2013-03-25 23:07:32 +0000 | [diff] [blame] | 411 | let SchedRW = [WriteShiftLd, WriteRMW] in { |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 412 | def RCL8m1 : I<0xD0, MRM2m, (outs), (ins i8mem:$dst), |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 413 | "rcl{b}\t$dst", [], IIC_SR>; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 414 | def RCL8mi : Ii8<0xC0, MRM2m, (outs), (ins i8mem:$dst, u8imm:$cnt), |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 415 | "rcl{b}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 416 | def RCL16m1 : I<0xD1, MRM2m, (outs), (ins i16mem:$dst), |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 417 | "rcl{w}\t$dst", [], IIC_SR>, OpSize16; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 418 | def RCL16mi : Ii8<0xC1, MRM2m, (outs), (ins i16mem:$dst, u8imm:$cnt), |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 419 | "rcl{w}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>, OpSize16; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 420 | def RCL32m1 : I<0xD1, MRM2m, (outs), (ins i32mem:$dst), |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 421 | "rcl{l}\t$dst", [], IIC_SR>, OpSize32; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 422 | def RCL32mi : Ii8<0xC1, MRM2m, (outs), (ins i32mem:$dst, u8imm:$cnt), |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 423 | "rcl{l}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>, OpSize32; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 424 | def RCL64m1 : RI<0xD1, MRM2m, (outs), (ins i64mem:$dst), |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 425 | "rcl{q}\t$dst", [], IIC_SR>; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 426 | def RCL64mi : RIi8<0xC1, MRM2m, (outs), (ins i64mem:$dst, u8imm:$cnt), |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 427 | "rcl{q}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 428 | |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 429 | def RCR8m1 : I<0xD0, MRM3m, (outs), (ins i8mem:$dst), |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 430 | "rcr{b}\t$dst", [], IIC_SR>; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 431 | def RCR8mi : Ii8<0xC0, MRM3m, (outs), (ins i8mem:$dst, u8imm:$cnt), |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 432 | "rcr{b}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 433 | def RCR16m1 : I<0xD1, MRM3m, (outs), (ins i16mem:$dst), |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 434 | "rcr{w}\t$dst", [], IIC_SR>, OpSize16; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 435 | def RCR16mi : Ii8<0xC1, MRM3m, (outs), (ins i16mem:$dst, u8imm:$cnt), |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 436 | "rcr{w}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>, OpSize16; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 437 | def RCR32m1 : I<0xD1, MRM3m, (outs), (ins i32mem:$dst), |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 438 | "rcr{l}\t$dst", [], IIC_SR>, OpSize32; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 439 | def RCR32mi : Ii8<0xC1, MRM3m, (outs), (ins i32mem:$dst, u8imm:$cnt), |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 440 | "rcr{l}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>, OpSize32; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 441 | def RCR64m1 : RI<0xD1, MRM3m, (outs), (ins i64mem:$dst), |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 442 | "rcr{q}\t$dst", [], IIC_SR>; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 443 | def RCR64mi : RIi8<0xC1, MRM3m, (outs), (ins i64mem:$dst, u8imm:$cnt), |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 444 | "rcr{q}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 445 | |
| 446 | let Uses = [CL] in { |
| 447 | def RCL8mCL : I<0xD2, MRM2m, (outs), (ins i8mem:$dst), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 448 | "rcl{b}\t{%cl, $dst|$dst, cl}", [], IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 449 | def RCL16mCL : I<0xD3, MRM2m, (outs), (ins i16mem:$dst), |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 450 | "rcl{w}\t{%cl, $dst|$dst, cl}", [], IIC_SR>, OpSize16; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 451 | def RCL32mCL : I<0xD3, MRM2m, (outs), (ins i32mem:$dst), |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 452 | "rcl{l}\t{%cl, $dst|$dst, cl}", [], IIC_SR>, OpSize32; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 453 | def RCL64mCL : RI<0xD3, MRM2m, (outs), (ins i64mem:$dst), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 454 | "rcl{q}\t{%cl, $dst|$dst, cl}", [], IIC_SR>; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 455 | |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 456 | def RCR8mCL : I<0xD2, MRM3m, (outs), (ins i8mem:$dst), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 457 | "rcr{b}\t{%cl, $dst|$dst, cl}", [], IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 458 | def RCR16mCL : I<0xD3, MRM3m, (outs), (ins i16mem:$dst), |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 459 | "rcr{w}\t{%cl, $dst|$dst, cl}", [], IIC_SR>, OpSize16; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 460 | def RCR32mCL : I<0xD3, MRM3m, (outs), (ins i32mem:$dst), |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 461 | "rcr{l}\t{%cl, $dst|$dst, cl}", [], IIC_SR>, OpSize32; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 462 | def RCR64mCL : RI<0xD3, MRM3m, (outs), (ins i64mem:$dst), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 463 | "rcr{q}\t{%cl, $dst|$dst, cl}", [], IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 464 | } |
Jakob Stoklund Olesen | 7fde8c4 | 2013-03-25 23:07:32 +0000 | [diff] [blame] | 465 | } // SchedRW |
Craig Topper | 396cb79 | 2012-12-27 03:35:44 +0000 | [diff] [blame] | 466 | } // hasSideEffects = 0 |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 467 | |
Jakob Stoklund Olesen | 7fde8c4 | 2013-03-25 23:07:32 +0000 | [diff] [blame] | 468 | let Constraints = "$src1 = $dst", SchedRW = [WriteShift] in { |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 469 | // FIXME: provide shorter instructions when imm8 == 1 |
| 470 | let Uses = [CL] in { |
| 471 | def ROL8rCL : I<0xD2, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 472 | "rol{b}\t{%cl, $dst|$dst, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 473 | [(set GR8:$dst, (rotl GR8:$src1, CL))], IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 474 | def ROL16rCL : I<0xD3, MRM0r, (outs GR16:$dst), (ins GR16:$src1), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 475 | "rol{w}\t{%cl, $dst|$dst, cl}", |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 476 | [(set GR16:$dst, (rotl GR16:$src1, CL))], IIC_SR>, OpSize16; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 477 | def ROL32rCL : I<0xD3, MRM0r, (outs GR32:$dst), (ins GR32:$src1), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 478 | "rol{l}\t{%cl, $dst|$dst, cl}", |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 479 | [(set GR32:$dst, (rotl GR32:$src1, CL))], IIC_SR>, OpSize32; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 480 | def ROL64rCL : RI<0xD3, MRM0r, (outs GR64:$dst), (ins GR64:$src1), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 481 | "rol{q}\t{%cl, $dst|$dst, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 482 | [(set GR64:$dst, (rotl GR64:$src1, CL))], IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 483 | } |
| 484 | |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 485 | def ROL8ri : Ii8<0xC0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1, u8imm:$src2), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 486 | "rol{b}\t{$src2, $dst|$dst, $src2}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 487 | [(set GR8:$dst, (rotl GR8:$src1, (i8 imm:$src2)))], IIC_SR>; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 488 | def ROL16ri : Ii8<0xC1, MRM0r, (outs GR16:$dst), (ins GR16:$src1, u8imm:$src2), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 489 | "rol{w}\t{$src2, $dst|$dst, $src2}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 490 | [(set GR16:$dst, (rotl GR16:$src1, (i8 imm:$src2)))], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 491 | IIC_SR>, OpSize16; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 492 | def ROL32ri : Ii8<0xC1, MRM0r, (outs GR32:$dst), (ins GR32:$src1, u8imm:$src2), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 493 | "rol{l}\t{$src2, $dst|$dst, $src2}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 494 | [(set GR32:$dst, (rotl GR32:$src1, (i8 imm:$src2)))], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 495 | IIC_SR>, OpSize32; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 496 | def ROL64ri : RIi8<0xC1, MRM0r, (outs GR64:$dst), |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 497 | (ins GR64:$src1, u8imm:$src2), |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 498 | "rol{q}\t{$src2, $dst|$dst, $src2}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 499 | [(set GR64:$dst, (rotl GR64:$src1, (i8 imm:$src2)))], |
| 500 | IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 501 | |
| 502 | // Rotate by 1 |
| 503 | def ROL8r1 : I<0xD0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1), |
| 504 | "rol{b}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 505 | [(set GR8:$dst, (rotl GR8:$src1, (i8 1)))], |
| 506 | IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 507 | def ROL16r1 : I<0xD1, MRM0r, (outs GR16:$dst), (ins GR16:$src1), |
| 508 | "rol{w}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 509 | [(set GR16:$dst, (rotl GR16:$src1, (i8 1)))], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 510 | IIC_SR>, OpSize16; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 511 | def ROL32r1 : I<0xD1, MRM0r, (outs GR32:$dst), (ins GR32:$src1), |
| 512 | "rol{l}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 513 | [(set GR32:$dst, (rotl GR32:$src1, (i8 1)))], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 514 | IIC_SR>, OpSize32; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 515 | def ROL64r1 : RI<0xD1, MRM0r, (outs GR64:$dst), (ins GR64:$src1), |
| 516 | "rol{q}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 517 | [(set GR64:$dst, (rotl GR64:$src1, (i8 1)))], |
| 518 | IIC_SR>; |
Jakob Stoklund Olesen | 7fde8c4 | 2013-03-25 23:07:32 +0000 | [diff] [blame] | 519 | } // Constraints = "$src = $dst", SchedRW |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 520 | |
Jakob Stoklund Olesen | 7fde8c4 | 2013-03-25 23:07:32 +0000 | [diff] [blame] | 521 | let SchedRW = [WriteShiftLd, WriteRMW] in { |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 522 | let Uses = [CL] in { |
| 523 | def ROL8mCL : I<0xD2, MRM0m, (outs), (ins i8mem :$dst), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 524 | "rol{b}\t{%cl, $dst|$dst, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 525 | [(store (rotl (loadi8 addr:$dst), CL), addr:$dst)], |
| 526 | IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 527 | def ROL16mCL : I<0xD3, MRM0m, (outs), (ins i16mem:$dst), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 528 | "rol{w}\t{%cl, $dst|$dst, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 529 | [(store (rotl (loadi16 addr:$dst), CL), addr:$dst)], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 530 | IIC_SR>, OpSize16; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 531 | def ROL32mCL : I<0xD3, MRM0m, (outs), (ins i32mem:$dst), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 532 | "rol{l}\t{%cl, $dst|$dst, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 533 | [(store (rotl (loadi32 addr:$dst), CL), addr:$dst)], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 534 | IIC_SR>, OpSize32; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 535 | def ROL64mCL : RI<0xD3, MRM0m, (outs), (ins i64mem:$dst), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 536 | "rol{q}\t{%cl, $dst|$dst, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 537 | [(store (rotl (loadi64 addr:$dst), CL), addr:$dst)], |
| 538 | IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 539 | } |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 540 | def ROL8mi : Ii8<0xC0, MRM0m, (outs), (ins i8mem :$dst, u8imm:$src1), |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 541 | "rol{b}\t{$src1, $dst|$dst, $src1}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 542 | [(store (rotl (loadi8 addr:$dst), (i8 imm:$src1)), addr:$dst)], |
| 543 | IIC_SR>; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 544 | def ROL16mi : Ii8<0xC1, MRM0m, (outs), (ins i16mem:$dst, u8imm:$src1), |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 545 | "rol{w}\t{$src1, $dst|$dst, $src1}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 546 | [(store (rotl (loadi16 addr:$dst), (i8 imm:$src1)), addr:$dst)], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 547 | IIC_SR>, OpSize16; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 548 | def ROL32mi : Ii8<0xC1, MRM0m, (outs), (ins i32mem:$dst, u8imm:$src1), |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 549 | "rol{l}\t{$src1, $dst|$dst, $src1}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 550 | [(store (rotl (loadi32 addr:$dst), (i8 imm:$src1)), addr:$dst)], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 551 | IIC_SR>, OpSize32; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 552 | def ROL64mi : RIi8<0xC1, MRM0m, (outs), (ins i64mem:$dst, u8imm:$src1), |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 553 | "rol{q}\t{$src1, $dst|$dst, $src1}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 554 | [(store (rotl (loadi64 addr:$dst), (i8 imm:$src1)), addr:$dst)], |
| 555 | IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 556 | |
| 557 | // Rotate by 1 |
| 558 | def ROL8m1 : I<0xD0, MRM0m, (outs), (ins i8mem :$dst), |
| 559 | "rol{b}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 560 | [(store (rotl (loadi8 addr:$dst), (i8 1)), addr:$dst)], |
| 561 | IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 562 | def ROL16m1 : I<0xD1, MRM0m, (outs), (ins i16mem:$dst), |
| 563 | "rol{w}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 564 | [(store (rotl (loadi16 addr:$dst), (i8 1)), addr:$dst)], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 565 | IIC_SR>, OpSize16; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 566 | def ROL32m1 : I<0xD1, MRM0m, (outs), (ins i32mem:$dst), |
| 567 | "rol{l}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 568 | [(store (rotl (loadi32 addr:$dst), (i8 1)), addr:$dst)], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 569 | IIC_SR>, OpSize32; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 570 | def ROL64m1 : RI<0xD1, MRM0m, (outs), (ins i64mem:$dst), |
| 571 | "rol{q}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 572 | [(store (rotl (loadi64 addr:$dst), (i8 1)), addr:$dst)], |
| 573 | IIC_SR>; |
Jakob Stoklund Olesen | 7fde8c4 | 2013-03-25 23:07:32 +0000 | [diff] [blame] | 574 | } // SchedRW |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 575 | |
Jakob Stoklund Olesen | 7fde8c4 | 2013-03-25 23:07:32 +0000 | [diff] [blame] | 576 | let Constraints = "$src1 = $dst", SchedRW = [WriteShift] in { |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 577 | let Uses = [CL] in { |
| 578 | def ROR8rCL : I<0xD2, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 579 | "ror{b}\t{%cl, $dst|$dst, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 580 | [(set GR8:$dst, (rotr GR8:$src1, CL))], IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 581 | def ROR16rCL : I<0xD3, MRM1r, (outs GR16:$dst), (ins GR16:$src1), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 582 | "ror{w}\t{%cl, $dst|$dst, cl}", |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 583 | [(set GR16:$dst, (rotr GR16:$src1, CL))], IIC_SR>, OpSize16; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 584 | def ROR32rCL : I<0xD3, MRM1r, (outs GR32:$dst), (ins GR32:$src1), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 585 | "ror{l}\t{%cl, $dst|$dst, cl}", |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 586 | [(set GR32:$dst, (rotr GR32:$src1, CL))], IIC_SR>, OpSize32; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 587 | def ROR64rCL : RI<0xD3, MRM1r, (outs GR64:$dst), (ins GR64:$src1), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 588 | "ror{q}\t{%cl, $dst|$dst, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 589 | [(set GR64:$dst, (rotr GR64:$src1, CL))], IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 590 | } |
| 591 | |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 592 | def ROR8ri : Ii8<0xC0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, u8imm:$src2), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 593 | "ror{b}\t{$src2, $dst|$dst, $src2}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 594 | [(set GR8:$dst, (rotr GR8:$src1, (i8 imm:$src2)))], IIC_SR>; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 595 | def ROR16ri : Ii8<0xC1, MRM1r, (outs GR16:$dst), (ins GR16:$src1, u8imm:$src2), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 596 | "ror{w}\t{$src2, $dst|$dst, $src2}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 597 | [(set GR16:$dst, (rotr GR16:$src1, (i8 imm:$src2)))], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 598 | IIC_SR>, OpSize16; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 599 | def ROR32ri : Ii8<0xC1, MRM1r, (outs GR32:$dst), (ins GR32:$src1, u8imm:$src2), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 600 | "ror{l}\t{$src2, $dst|$dst, $src2}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 601 | [(set GR32:$dst, (rotr GR32:$src1, (i8 imm:$src2)))], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 602 | IIC_SR>, OpSize32; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 603 | def ROR64ri : RIi8<0xC1, MRM1r, (outs GR64:$dst), |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 604 | (ins GR64:$src1, u8imm:$src2), |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 605 | "ror{q}\t{$src2, $dst|$dst, $src2}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 606 | [(set GR64:$dst, (rotr GR64:$src1, (i8 imm:$src2)))], |
| 607 | IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 608 | |
| 609 | // Rotate by 1 |
| 610 | def ROR8r1 : I<0xD0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1), |
| 611 | "ror{b}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 612 | [(set GR8:$dst, (rotr GR8:$src1, (i8 1)))], |
| 613 | IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 614 | def ROR16r1 : I<0xD1, MRM1r, (outs GR16:$dst), (ins GR16:$src1), |
| 615 | "ror{w}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 616 | [(set GR16:$dst, (rotr GR16:$src1, (i8 1)))], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 617 | IIC_SR>, OpSize16; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 618 | def ROR32r1 : I<0xD1, MRM1r, (outs GR32:$dst), (ins GR32:$src1), |
| 619 | "ror{l}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 620 | [(set GR32:$dst, (rotr GR32:$src1, (i8 1)))], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 621 | IIC_SR>, OpSize32; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 622 | def ROR64r1 : RI<0xD1, MRM1r, (outs GR64:$dst), (ins GR64:$src1), |
| 623 | "ror{q}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 624 | [(set GR64:$dst, (rotr GR64:$src1, (i8 1)))], |
| 625 | IIC_SR>; |
Jakob Stoklund Olesen | 7fde8c4 | 2013-03-25 23:07:32 +0000 | [diff] [blame] | 626 | } // Constraints = "$src = $dst", SchedRW |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 627 | |
Jakob Stoklund Olesen | 7fde8c4 | 2013-03-25 23:07:32 +0000 | [diff] [blame] | 628 | let SchedRW = [WriteShiftLd, WriteRMW] in { |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 629 | let Uses = [CL] in { |
| 630 | def ROR8mCL : I<0xD2, MRM1m, (outs), (ins i8mem :$dst), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 631 | "ror{b}\t{%cl, $dst|$dst, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 632 | [(store (rotr (loadi8 addr:$dst), CL), addr:$dst)], |
| 633 | IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 634 | def ROR16mCL : I<0xD3, MRM1m, (outs), (ins i16mem:$dst), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 635 | "ror{w}\t{%cl, $dst|$dst, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 636 | [(store (rotr (loadi16 addr:$dst), CL), addr:$dst)], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 637 | IIC_SR>, OpSize16; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 638 | def ROR32mCL : I<0xD3, MRM1m, (outs), (ins i32mem:$dst), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 639 | "ror{l}\t{%cl, $dst|$dst, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 640 | [(store (rotr (loadi32 addr:$dst), CL), addr:$dst)], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 641 | IIC_SR>, OpSize32; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 642 | def ROR64mCL : RI<0xD3, MRM1m, (outs), (ins i64mem:$dst), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 643 | "ror{q}\t{%cl, $dst|$dst, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 644 | [(store (rotr (loadi64 addr:$dst), CL), addr:$dst)], |
| 645 | IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 646 | } |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 647 | def ROR8mi : Ii8<0xC0, MRM1m, (outs), (ins i8mem :$dst, u8imm:$src), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 648 | "ror{b}\t{$src, $dst|$dst, $src}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 649 | [(store (rotr (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)], |
| 650 | IIC_SR>; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 651 | def ROR16mi : Ii8<0xC1, MRM1m, (outs), (ins i16mem:$dst, u8imm:$src), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 652 | "ror{w}\t{$src, $dst|$dst, $src}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 653 | [(store (rotr (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 654 | IIC_SR>, OpSize16; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 655 | def ROR32mi : Ii8<0xC1, MRM1m, (outs), (ins i32mem:$dst, u8imm:$src), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 656 | "ror{l}\t{$src, $dst|$dst, $src}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 657 | [(store (rotr (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 658 | IIC_SR>, OpSize32; |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 659 | def ROR64mi : RIi8<0xC1, MRM1m, (outs), (ins i64mem:$dst, u8imm:$src), |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 660 | "ror{q}\t{$src, $dst|$dst, $src}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 661 | [(store (rotr (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)], |
| 662 | IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 663 | |
| 664 | // Rotate by 1 |
| 665 | def ROR8m1 : I<0xD0, MRM1m, (outs), (ins i8mem :$dst), |
| 666 | "ror{b}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 667 | [(store (rotr (loadi8 addr:$dst), (i8 1)), addr:$dst)], |
| 668 | IIC_SR>; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 669 | def ROR16m1 : I<0xD1, MRM1m, (outs), (ins i16mem:$dst), |
| 670 | "ror{w}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 671 | [(store (rotr (loadi16 addr:$dst), (i8 1)), addr:$dst)], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 672 | IIC_SR>, OpSize16; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 673 | def ROR32m1 : I<0xD1, MRM1m, (outs), (ins i32mem:$dst), |
| 674 | "ror{l}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 675 | [(store (rotr (loadi32 addr:$dst), (i8 1)), addr:$dst)], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 676 | IIC_SR>, OpSize32; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 677 | def ROR64m1 : RI<0xD1, MRM1m, (outs), (ins i64mem:$dst), |
| 678 | "ror{q}\t$dst", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 679 | [(store (rotr (loadi64 addr:$dst), (i8 1)), addr:$dst)], |
| 680 | IIC_SR>; |
Jakob Stoklund Olesen | 7fde8c4 | 2013-03-25 23:07:32 +0000 | [diff] [blame] | 681 | } // SchedRW |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 682 | |
| 683 | |
| 684 | //===----------------------------------------------------------------------===// |
| 685 | // Double shift instructions (generalizations of rotate) |
| 686 | //===----------------------------------------------------------------------===// |
| 687 | |
Jakob Stoklund Olesen | 7fde8c4 | 2013-03-25 23:07:32 +0000 | [diff] [blame] | 688 | let Constraints = "$src1 = $dst", SchedRW = [WriteShift] in { |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 689 | |
| 690 | let Uses = [CL] in { |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 691 | def SHLD16rrCL : I<0xA5, MRMDestReg, (outs GR16:$dst), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 692 | (ins GR16:$src1, GR16:$src2), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 693 | "shld{w}\t{%cl, $src2, $dst|$dst, $src2, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 694 | [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2, CL))], |
| 695 | IIC_SHD16_REG_CL>, |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 696 | TB, OpSize16; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 697 | def SHRD16rrCL : I<0xAD, MRMDestReg, (outs GR16:$dst), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 698 | (ins GR16:$src1, GR16:$src2), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 699 | "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 700 | [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2, CL))], |
| 701 | IIC_SHD16_REG_CL>, |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 702 | TB, OpSize16; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 703 | def SHLD32rrCL : I<0xA5, MRMDestReg, (outs GR32:$dst), |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 704 | (ins GR32:$src1, GR32:$src2), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 705 | "shld{l}\t{%cl, $src2, $dst|$dst, $src2, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 706 | [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2, CL))], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 707 | IIC_SHD32_REG_CL>, TB, OpSize32; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 708 | def SHRD32rrCL : I<0xAD, MRMDestReg, (outs GR32:$dst), |
| 709 | (ins GR32:$src1, GR32:$src2), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 710 | "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 711 | [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2, CL))], |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 712 | IIC_SHD32_REG_CL>, TB, OpSize32; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 713 | def SHLD64rrCL : RI<0xA5, MRMDestReg, (outs GR64:$dst), |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 714 | (ins GR64:$src1, GR64:$src2), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 715 | "shld{q}\t{%cl, $src2, $dst|$dst, $src2, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 716 | [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2, CL))], |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 717 | IIC_SHD64_REG_CL>, |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 718 | TB; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 719 | def SHRD64rrCL : RI<0xAD, MRMDestReg, (outs GR64:$dst), |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 720 | (ins GR64:$src1, GR64:$src2), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 721 | "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, cl}", |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 722 | [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2, CL))], |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 723 | IIC_SHD64_REG_CL>, |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 724 | TB; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 725 | } |
| 726 | |
| 727 | let isCommutable = 1 in { // These instructions commute to each other. |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 728 | def SHLD16rri8 : Ii8<0xA4, MRMDestReg, |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 729 | (outs GR16:$dst), |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 730 | (ins GR16:$src1, GR16:$src2, u8imm:$src3), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 731 | "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
| 732 | [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2, |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 733 | (i8 imm:$src3)))], IIC_SHD16_REG_IM>, |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 734 | TB, OpSize16; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 735 | def SHRD16rri8 : Ii8<0xAC, MRMDestReg, |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 736 | (outs GR16:$dst), |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 737 | (ins GR16:$src1, GR16:$src2, u8imm:$src3), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 738 | "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
| 739 | [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2, |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 740 | (i8 imm:$src3)))], IIC_SHD16_REG_IM>, |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 741 | TB, OpSize16; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 742 | def SHLD32rri8 : Ii8<0xA4, MRMDestReg, |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 743 | (outs GR32:$dst), |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 744 | (ins GR32:$src1, GR32:$src2, u8imm:$src3), |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 745 | "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
| 746 | [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2, |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 747 | (i8 imm:$src3)))], IIC_SHD32_REG_IM>, |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 748 | TB, OpSize32; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 749 | def SHRD32rri8 : Ii8<0xAC, MRMDestReg, |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 750 | (outs GR32:$dst), |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 751 | (ins GR32:$src1, GR32:$src2, u8imm:$src3), |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 752 | "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
| 753 | [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2, |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 754 | (i8 imm:$src3)))], IIC_SHD32_REG_IM>, |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 755 | TB, OpSize32; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 756 | def SHLD64rri8 : RIi8<0xA4, MRMDestReg, |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 757 | (outs GR64:$dst), |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 758 | (ins GR64:$src1, GR64:$src2, u8imm:$src3), |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 759 | "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
| 760 | [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2, |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 761 | (i8 imm:$src3)))], IIC_SHD64_REG_IM>, |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 762 | TB; |
| 763 | def SHRD64rri8 : RIi8<0xAC, MRMDestReg, |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 764 | (outs GR64:$dst), |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 765 | (ins GR64:$src1, GR64:$src2, u8imm:$src3), |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 766 | "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
| 767 | [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2, |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 768 | (i8 imm:$src3)))], IIC_SHD64_REG_IM>, |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 769 | TB; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 770 | } |
Jakob Stoklund Olesen | 7fde8c4 | 2013-03-25 23:07:32 +0000 | [diff] [blame] | 771 | } // Constraints = "$src = $dst", SchedRW |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 772 | |
Jakob Stoklund Olesen | 7fde8c4 | 2013-03-25 23:07:32 +0000 | [diff] [blame] | 773 | let SchedRW = [WriteShiftLd, WriteRMW] in { |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 774 | let Uses = [CL] in { |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 775 | def SHLD16mrCL : I<0xA5, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 776 | "shld{w}\t{%cl, $src2, $dst|$dst, $src2, cl}", |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 777 | [(store (X86shld (loadi16 addr:$dst), GR16:$src2, CL), |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 778 | addr:$dst)], IIC_SHD16_MEM_CL>, TB, OpSize16; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 779 | def SHRD16mrCL : I<0xAD, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 780 | "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, cl}", |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 781 | [(store (X86shrd (loadi16 addr:$dst), GR16:$src2, CL), |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 782 | addr:$dst)], IIC_SHD16_MEM_CL>, TB, OpSize16; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 783 | |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 784 | def SHLD32mrCL : I<0xA5, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 785 | "shld{l}\t{%cl, $src2, $dst|$dst, $src2, cl}", |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 786 | [(store (X86shld (loadi32 addr:$dst), GR32:$src2, CL), |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 787 | addr:$dst)], IIC_SHD32_MEM_CL>, TB, OpSize32; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 788 | def SHRD32mrCL : I<0xAD, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 789 | "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, cl}", |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 790 | [(store (X86shrd (loadi32 addr:$dst), GR32:$src2, CL), |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 791 | addr:$dst)], IIC_SHD32_MEM_CL>, TB, OpSize32; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 792 | |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 793 | def SHLD64mrCL : RI<0xA5, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 794 | "shld{q}\t{%cl, $src2, $dst|$dst, $src2, cl}", |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 795 | [(store (X86shld (loadi64 addr:$dst), GR64:$src2, CL), |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 796 | addr:$dst)], IIC_SHD64_MEM_CL>, TB; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 797 | def SHRD64mrCL : RI<0xAD, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2), |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 798 | "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, cl}", |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 799 | [(store (X86shrd (loadi64 addr:$dst), GR64:$src2, CL), |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 800 | addr:$dst)], IIC_SHD64_MEM_CL>, TB; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 801 | } |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 802 | |
| 803 | def SHLD16mri8 : Ii8<0xA4, MRMDestMem, |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 804 | (outs), (ins i16mem:$dst, GR16:$src2, u8imm:$src3), |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 805 | "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
| 806 | [(store (X86shld (loadi16 addr:$dst), GR16:$src2, |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 807 | (i8 imm:$src3)), addr:$dst)], |
| 808 | IIC_SHD16_MEM_IM>, |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 809 | TB, OpSize16; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 810 | def SHRD16mri8 : Ii8<0xAC, MRMDestMem, |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 811 | (outs), (ins i16mem:$dst, GR16:$src2, u8imm:$src3), |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 812 | "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
| 813 | [(store (X86shrd (loadi16 addr:$dst), GR16:$src2, |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 814 | (i8 imm:$src3)), addr:$dst)], |
| 815 | IIC_SHD16_MEM_IM>, |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 816 | TB, OpSize16; |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 817 | |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 818 | def SHLD32mri8 : Ii8<0xA4, MRMDestMem, |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 819 | (outs), (ins i32mem:$dst, GR32:$src2, u8imm:$src3), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 820 | "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
| 821 | [(store (X86shld (loadi32 addr:$dst), GR32:$src2, |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 822 | (i8 imm:$src3)), addr:$dst)], |
| 823 | IIC_SHD32_MEM_IM>, |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 824 | TB, OpSize32; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 825 | def SHRD32mri8 : Ii8<0xAC, MRMDestMem, |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 826 | (outs), (ins i32mem:$dst, GR32:$src2, u8imm:$src3), |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 827 | "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
| 828 | [(store (X86shrd (loadi32 addr:$dst), GR32:$src2, |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 829 | (i8 imm:$src3)), addr:$dst)], |
| 830 | IIC_SHD32_MEM_IM>, |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 831 | TB, OpSize32; |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 832 | |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 833 | def SHLD64mri8 : RIi8<0xA4, MRMDestMem, |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 834 | (outs), (ins i64mem:$dst, GR64:$src2, u8imm:$src3), |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 835 | "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
| 836 | [(store (X86shld (loadi64 addr:$dst), GR64:$src2, |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 837 | (i8 imm:$src3)), addr:$dst)], |
| 838 | IIC_SHD64_MEM_IM>, |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 839 | TB; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 840 | def SHRD64mri8 : RIi8<0xAC, MRMDestMem, |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 841 | (outs), (ins i64mem:$dst, GR64:$src2, u8imm:$src3), |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 842 | "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
| 843 | [(store (X86shrd (loadi64 addr:$dst), GR64:$src2, |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 844 | (i8 imm:$src3)), addr:$dst)], |
| 845 | IIC_SHD64_MEM_IM>, |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 846 | TB; |
Jakob Stoklund Olesen | 7fde8c4 | 2013-03-25 23:07:32 +0000 | [diff] [blame] | 847 | } // SchedRW |
Chris Lattner | 1818dd5 | 2010-10-05 07:13:35 +0000 | [diff] [blame] | 848 | |
Chris Lattner | 1b3aa86 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 849 | } // Defs = [EFLAGS] |
| 850 | |
Michael Liao | 2de86af | 2012-09-26 08:24:51 +0000 | [diff] [blame] | 851 | def ROT32L2R_imm8 : SDNodeXForm<imm, [{ |
| 852 | // Convert a ROTL shamt to a ROTR shamt on 32-bit integer. |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 853 | return getI8Imm(32 - N->getZExtValue(), SDLoc(N)); |
Michael Liao | 2de86af | 2012-09-26 08:24:51 +0000 | [diff] [blame] | 854 | }]>; |
| 855 | |
| 856 | def ROT64L2R_imm8 : SDNodeXForm<imm, [{ |
| 857 | // Convert a ROTL shamt to a ROTR shamt on 64-bit integer. |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 858 | return getI8Imm(64 - N->getZExtValue(), SDLoc(N)); |
Michael Liao | 2de86af | 2012-09-26 08:24:51 +0000 | [diff] [blame] | 859 | }]>; |
| 860 | |
Craig Topper | b05d9e9 | 2011-10-23 22:18:24 +0000 | [diff] [blame] | 861 | multiclass bmi_rotate<string asm, RegisterClass RC, X86MemOperand x86memop> { |
Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 862 | let hasSideEffects = 0 in { |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 863 | def ri : Ii8<0xF0, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, u8imm:$src2), |
Craig Topper | b05d9e9 | 2011-10-23 22:18:24 +0000 | [diff] [blame] | 864 | !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Jakob Stoklund Olesen | 7fde8c4 | 2013-03-25 23:07:32 +0000 | [diff] [blame] | 865 | []>, TAXD, VEX, Sched<[WriteShift]>; |
Craig Topper | 980d598 | 2011-10-23 07:34:00 +0000 | [diff] [blame] | 866 | let mayLoad = 1 in |
Craig Topper | b05d9e9 | 2011-10-23 22:18:24 +0000 | [diff] [blame] | 867 | def mi : Ii8<0xF0, MRMSrcMem, (outs RC:$dst), |
Craig Topper | 8d2e6bc | 2015-10-12 06:23:10 +0000 | [diff] [blame] | 868 | (ins x86memop:$src1, u8imm:$src2), |
Craig Topper | b05d9e9 | 2011-10-23 22:18:24 +0000 | [diff] [blame] | 869 | !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Jakob Stoklund Olesen | 7fde8c4 | 2013-03-25 23:07:32 +0000 | [diff] [blame] | 870 | []>, TAXD, VEX, Sched<[WriteShiftLd]>; |
Craig Topper | b05d9e9 | 2011-10-23 22:18:24 +0000 | [diff] [blame] | 871 | } |
| 872 | } |
Craig Topper | 980d598 | 2011-10-23 07:34:00 +0000 | [diff] [blame] | 873 | |
Craig Topper | b05d9e9 | 2011-10-23 22:18:24 +0000 | [diff] [blame] | 874 | multiclass bmi_shift<string asm, RegisterClass RC, X86MemOperand x86memop> { |
Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 875 | let hasSideEffects = 0 in { |
Craig Topper | 5f8419d | 2016-08-22 07:38:50 +0000 | [diff] [blame^] | 876 | def rr : I<0xF7, MRMSrcReg4VOp3, (outs RC:$dst), (ins RC:$src1, RC:$src2), |
Craig Topper | b05d9e9 | 2011-10-23 22:18:24 +0000 | [diff] [blame] | 877 | !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, |
Craig Topper | 5f8419d | 2016-08-22 07:38:50 +0000 | [diff] [blame^] | 878 | VEX, Sched<[WriteShift]>; |
Craig Topper | 980d598 | 2011-10-23 07:34:00 +0000 | [diff] [blame] | 879 | let mayLoad = 1 in |
Craig Topper | 5f8419d | 2016-08-22 07:38:50 +0000 | [diff] [blame^] | 880 | def rm : I<0xF7, MRMSrcMem4VOp3, |
| 881 | (outs RC:$dst), (ins x86memop:$src1, RC:$src2), |
Craig Topper | b05d9e9 | 2011-10-23 22:18:24 +0000 | [diff] [blame] | 882 | !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, |
Craig Topper | 5f8419d | 2016-08-22 07:38:50 +0000 | [diff] [blame^] | 883 | VEX, Sched<[WriteShiftLd, |
| 884 | // x86memop:$src1 |
| 885 | ReadDefault, ReadDefault, ReadDefault, ReadDefault, |
| 886 | ReadDefault, |
| 887 | // RC:$src1 |
| 888 | ReadAfterLd]>; |
Craig Topper | b05d9e9 | 2011-10-23 22:18:24 +0000 | [diff] [blame] | 889 | } |
| 890 | } |
| 891 | |
| 892 | let Predicates = [HasBMI2] in { |
| 893 | defm RORX32 : bmi_rotate<"rorx{l}", GR32, i32mem>; |
| 894 | defm RORX64 : bmi_rotate<"rorx{q}", GR64, i64mem>, VEX_W; |
| 895 | defm SARX32 : bmi_shift<"sarx{l}", GR32, i32mem>, T8XS; |
| 896 | defm SARX64 : bmi_shift<"sarx{q}", GR64, i64mem>, T8XS, VEX_W; |
| 897 | defm SHRX32 : bmi_shift<"shrx{l}", GR32, i32mem>, T8XD; |
| 898 | defm SHRX64 : bmi_shift<"shrx{q}", GR64, i64mem>, T8XD, VEX_W; |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 899 | defm SHLX32 : bmi_shift<"shlx{l}", GR32, i32mem>, T8PD; |
| 900 | defm SHLX64 : bmi_shift<"shlx{q}", GR64, i64mem>, T8PD, VEX_W; |
Michael Liao | 2de86af | 2012-09-26 08:24:51 +0000 | [diff] [blame] | 901 | |
| 902 | // Prefer RORX which is non-destructive and doesn't update EFLAGS. |
| 903 | let AddedComplexity = 10 in { |
| 904 | def : Pat<(rotl GR32:$src, (i8 imm:$shamt)), |
| 905 | (RORX32ri GR32:$src, (ROT32L2R_imm8 imm:$shamt))>; |
| 906 | def : Pat<(rotl GR64:$src, (i8 imm:$shamt)), |
| 907 | (RORX64ri GR64:$src, (ROT64L2R_imm8 imm:$shamt))>; |
| 908 | } |
| 909 | |
| 910 | def : Pat<(rotl (loadi32 addr:$src), (i8 imm:$shamt)), |
| 911 | (RORX32mi addr:$src, (ROT32L2R_imm8 imm:$shamt))>; |
| 912 | def : Pat<(rotl (loadi64 addr:$src), (i8 imm:$shamt)), |
| 913 | (RORX64mi addr:$src, (ROT64L2R_imm8 imm:$shamt))>; |
Michael Liao | 2b425e1 | 2012-09-26 08:26:25 +0000 | [diff] [blame] | 914 | |
| 915 | // Prefer SARX/SHRX/SHLX over SAR/SHR/SHL with variable shift BUT not |
| 916 | // immedidate shift, i.e. the following code is considered better |
| 917 | // |
| 918 | // mov %edi, %esi |
| 919 | // shl $imm, %esi |
| 920 | // ... %edi, ... |
| 921 | // |
| 922 | // than |
| 923 | // |
| 924 | // movb $imm, %sil |
| 925 | // shlx %sil, %edi, %esi |
| 926 | // ... %edi, ... |
| 927 | // |
| 928 | let AddedComplexity = 1 in { |
| 929 | def : Pat<(sra GR32:$src1, GR8:$src2), |
| 930 | (SARX32rr GR32:$src1, |
| 931 | (INSERT_SUBREG |
| 932 | (i32 (IMPLICIT_DEF)), GR8:$src2, sub_8bit))>; |
| 933 | def : Pat<(sra GR64:$src1, GR8:$src2), |
| 934 | (SARX64rr GR64:$src1, |
| 935 | (INSERT_SUBREG |
| 936 | (i64 (IMPLICIT_DEF)), GR8:$src2, sub_8bit))>; |
| 937 | |
| 938 | def : Pat<(srl GR32:$src1, GR8:$src2), |
| 939 | (SHRX32rr GR32:$src1, |
| 940 | (INSERT_SUBREG |
| 941 | (i32 (IMPLICIT_DEF)), GR8:$src2, sub_8bit))>; |
| 942 | def : Pat<(srl GR64:$src1, GR8:$src2), |
| 943 | (SHRX64rr GR64:$src1, |
| 944 | (INSERT_SUBREG |
| 945 | (i64 (IMPLICIT_DEF)), GR8:$src2, sub_8bit))>; |
| 946 | |
| 947 | def : Pat<(shl GR32:$src1, GR8:$src2), |
| 948 | (SHLX32rr GR32:$src1, |
| 949 | (INSERT_SUBREG |
| 950 | (i32 (IMPLICIT_DEF)), GR8:$src2, sub_8bit))>; |
| 951 | def : Pat<(shl GR64:$src1, GR8:$src2), |
| 952 | (SHLX64rr GR64:$src1, |
| 953 | (INSERT_SUBREG |
| 954 | (i64 (IMPLICIT_DEF)), GR8:$src2, sub_8bit))>; |
| 955 | } |
| 956 | |
| 957 | // Patterns on SARXrm/SHRXrm/SHLXrm are explicitly omitted to favor |
| 958 | // |
| 959 | // mov (%ecx), %esi |
| 960 | // shl $imm, $esi |
| 961 | // |
| 962 | // over |
| 963 | // |
| 964 | // movb $imm %al |
| 965 | // shlx %al, (%ecx), %esi |
| 966 | // |
| 967 | // As SARXrr/SHRXrr/SHLXrr is favored on variable shift, the peephole |
| 968 | // optimization will fold them into SARXrm/SHRXrm/SHLXrm if possible. |
Craig Topper | 980d598 | 2011-10-23 07:34:00 +0000 | [diff] [blame] | 969 | } |