blob: ac89b179e13d40a4665ab75213de93bcafc76128 [file] [log] [blame]
Chris Lattner7a60d912005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
Chris Lattner7a60d912005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
Chris Lattner7a60d912005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Anton Korobeynikov915e6172007-04-04 21:14:49 +000015#include "llvm/ADT/BitVector.h"
Jim Laskeydcb2b832006-10-16 20:52:31 +000016#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000017#include "llvm/CodeGen/SelectionDAGISel.h"
Evan Cheng739a6a42006-01-21 02:32:06 +000018#include "llvm/CodeGen/ScheduleDAG.h"
Anton Korobeynikov915e6172007-04-04 21:14:49 +000019#include "llvm/Constants.h"
Chris Lattner2e77db62005-05-13 18:50:42 +000020#include "llvm/CallingConv.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Chris Lattner435b4022005-11-29 06:21:05 +000023#include "llvm/GlobalVariable.h"
Chris Lattner476e67b2006-01-26 22:24:51 +000024#include "llvm/InlineAsm.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000025#include "llvm/Instructions.h"
26#include "llvm/Intrinsics.h"
Jim Laskeya8bdac82006-03-23 18:06:46 +000027#include "llvm/IntrinsicInst.h"
Reid Spencer71b79e32007-04-09 06:17:21 +000028#include "llvm/ParameterAttributes.h"
Jim Laskeyc56315c2007-01-26 21:22:28 +000029#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000030#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineFrameInfo.h"
Nate Begeman4ca2ea52006-04-22 18:53:45 +000032#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000033#include "llvm/CodeGen/MachineInstrBuilder.h"
Jim Laskey29e635d2006-08-02 12:30:23 +000034#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000035#include "llvm/CodeGen/SelectionDAG.h"
36#include "llvm/CodeGen/SSARegMap.h"
Chris Lattnerd4382f02005-09-13 19:30:54 +000037#include "llvm/Target/MRegisterInfo.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000038#include "llvm/Target/TargetData.h"
39#include "llvm/Target/TargetFrameInfo.h"
40#include "llvm/Target/TargetInstrInfo.h"
41#include "llvm/Target/TargetLowering.h"
42#include "llvm/Target/TargetMachine.h"
Vladimir Prusdf1d4392006-05-23 13:43:15 +000043#include "llvm/Target/TargetOptions.h"
Chris Lattner43535a12005-11-09 04:45:33 +000044#include "llvm/Support/MathExtras.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000045#include "llvm/Support/Debug.h"
Chris Lattner3d27be12006-08-27 12:54:02 +000046#include "llvm/Support/Compiler.h"
Jeff Cohen83c22e02006-02-24 02:52:40 +000047#include <algorithm>
Chris Lattner7a60d912005-01-07 07:47:53 +000048using namespace llvm;
49
Chris Lattner975f5c92005-09-01 18:44:10 +000050#ifndef NDEBUG
Chris Lattnere05a4612005-01-12 03:41:21 +000051static cl::opt<bool>
Evan Cheng739a6a42006-01-21 02:32:06 +000052ViewISelDAGs("view-isel-dags", cl::Hidden,
53 cl::desc("Pop up a window to show isel dags as they are selected"));
54static cl::opt<bool>
55ViewSchedDAGs("view-sched-dags", cl::Hidden,
56 cl::desc("Pop up a window to show sched dags as they are processed"));
Chris Lattnere05a4612005-01-12 03:41:21 +000057#else
Chris Lattneref598052006-04-02 03:07:27 +000058static const bool ViewISelDAGs = 0, ViewSchedDAGs = 0;
Chris Lattnere05a4612005-01-12 03:41:21 +000059#endif
60
Jim Laskey29e635d2006-08-02 12:30:23 +000061//===---------------------------------------------------------------------===//
62///
63/// RegisterScheduler class - Track the registration of instruction schedulers.
64///
65//===---------------------------------------------------------------------===//
66MachinePassRegistry RegisterScheduler::Registry;
67
68//===---------------------------------------------------------------------===//
69///
70/// ISHeuristic command line option for instruction schedulers.
71///
72//===---------------------------------------------------------------------===//
Evan Chengc1e1d972006-01-23 07:01:07 +000073namespace {
Jim Laskey29e635d2006-08-02 12:30:23 +000074 cl::opt<RegisterScheduler::FunctionPassCtor, false,
75 RegisterPassParser<RegisterScheduler> >
Jim Laskey95eda5b2006-08-01 14:21:23 +000076 ISHeuristic("sched",
Chris Lattner524c1a22006-08-03 00:18:59 +000077 cl::init(&createDefaultScheduler),
Jim Laskey95eda5b2006-08-01 14:21:23 +000078 cl::desc("Instruction schedulers available:"));
79
Jim Laskey03593f72006-08-01 18:29:48 +000080 static RegisterScheduler
Jim Laskey17c67ef2006-08-01 19:14:14 +000081 defaultListDAGScheduler("default", " Best scheduler for the target",
82 createDefaultScheduler);
Evan Chengc1e1d972006-01-23 07:01:07 +000083} // namespace
84
Chris Lattner4333f8b2007-04-30 17:29:31 +000085namespace { struct AsmOperandInfo; }
86
Chris Lattner6f87d182006-02-22 22:37:12 +000087namespace {
88 /// RegsForValue - This struct represents the physical registers that a
89 /// particular value is assigned and the type information about the value.
90 /// This is needed because values can be promoted into larger registers and
91 /// expanded into multiple smaller registers than the value.
Chris Lattner996795b2006-06-28 23:17:24 +000092 struct VISIBILITY_HIDDEN RegsForValue {
Chris Lattner6f87d182006-02-22 22:37:12 +000093 /// Regs - This list hold the register (for legal and promoted values)
94 /// or register set (for expanded values) that the value should be assigned
95 /// to.
96 std::vector<unsigned> Regs;
97
98 /// RegVT - The value type of each register.
99 ///
100 MVT::ValueType RegVT;
101
102 /// ValueVT - The value type of the LLVM value, which may be promoted from
103 /// RegVT or made from merging the two expanded parts.
104 MVT::ValueType ValueVT;
105
106 RegsForValue() : RegVT(MVT::Other), ValueVT(MVT::Other) {}
107
108 RegsForValue(unsigned Reg, MVT::ValueType regvt, MVT::ValueType valuevt)
109 : RegVT(regvt), ValueVT(valuevt) {
110 Regs.push_back(Reg);
111 }
112 RegsForValue(const std::vector<unsigned> &regs,
113 MVT::ValueType regvt, MVT::ValueType valuevt)
114 : Regs(regs), RegVT(regvt), ValueVT(valuevt) {
115 }
116
117 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
118 /// this value and returns the result as a ValueVT value. This uses
119 /// Chain/Flag as the input and updates them for the output Chain/Flag.
120 SDOperand getCopyFromRegs(SelectionDAG &DAG,
Chris Lattnere7c0ffb2006-02-23 20:06:57 +0000121 SDOperand &Chain, SDOperand &Flag) const;
Chris Lattner571d9642006-02-23 19:21:04 +0000122
123 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
124 /// specified value into the registers specified by this object. This uses
125 /// Chain/Flag as the input and updates them for the output Chain/Flag.
126 void getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Evan Chengef9e07d2006-06-15 08:11:54 +0000127 SDOperand &Chain, SDOperand &Flag,
128 MVT::ValueType PtrVT) const;
Chris Lattner571d9642006-02-23 19:21:04 +0000129
130 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
131 /// operand list. This adds the code marker and includes the number of
132 /// values added into it.
133 void AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattnere7c0ffb2006-02-23 20:06:57 +0000134 std::vector<SDOperand> &Ops) const;
Chris Lattner6f87d182006-02-22 22:37:12 +0000135 };
136}
Evan Chengc1e1d972006-01-23 07:01:07 +0000137
Chris Lattner7a60d912005-01-07 07:47:53 +0000138namespace llvm {
139 //===--------------------------------------------------------------------===//
Jim Laskey17c67ef2006-08-01 19:14:14 +0000140 /// createDefaultScheduler - This creates an instruction scheduler appropriate
141 /// for the target.
142 ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS,
143 SelectionDAG *DAG,
144 MachineBasicBlock *BB) {
145 TargetLowering &TLI = IS->getTargetLowering();
146
147 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) {
148 return createTDListDAGScheduler(IS, DAG, BB);
149 } else {
150 assert(TLI.getSchedulingPreference() ==
151 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
152 return createBURRListDAGScheduler(IS, DAG, BB);
153 }
154 }
155
156
157 //===--------------------------------------------------------------------===//
Chris Lattner7a60d912005-01-07 07:47:53 +0000158 /// FunctionLoweringInfo - This contains information that is global to a
159 /// function that is used when lowering a region of the function.
Chris Lattnerd0061952005-01-08 19:52:31 +0000160 class FunctionLoweringInfo {
161 public:
Chris Lattner7a60d912005-01-07 07:47:53 +0000162 TargetLowering &TLI;
163 Function &Fn;
164 MachineFunction &MF;
165 SSARegMap *RegMap;
166
167 FunctionLoweringInfo(TargetLowering &TLI, Function &Fn,MachineFunction &MF);
168
169 /// MBBMap - A mapping from LLVM basic blocks to their machine code entry.
170 std::map<const BasicBlock*, MachineBasicBlock *> MBBMap;
171
172 /// ValueMap - Since we emit code for the function a basic block at a time,
173 /// we must remember which virtual registers hold the values for
174 /// cross-basic-block values.
Chris Lattner289aa442007-02-04 01:35:11 +0000175 DenseMap<const Value*, unsigned> ValueMap;
Chris Lattner7a60d912005-01-07 07:47:53 +0000176
177 /// StaticAllocaMap - Keep track of frame indices for fixed sized allocas in
178 /// the entry block. This allows the allocas to be efficiently referenced
179 /// anywhere in the function.
180 std::map<const AllocaInst*, int> StaticAllocaMap;
181
182 unsigned MakeReg(MVT::ValueType VT) {
183 return RegMap->createVirtualRegister(TLI.getRegClassFor(VT));
184 }
Chris Lattnered0110b2006-10-27 21:36:01 +0000185
186 /// isExportedInst - Return true if the specified value is an instruction
187 /// exported from its block.
188 bool isExportedInst(const Value *V) {
189 return ValueMap.count(V);
190 }
Misha Brukman835702a2005-04-21 22:36:52 +0000191
Chris Lattner49409cb2006-03-16 19:51:18 +0000192 unsigned CreateRegForValue(const Value *V);
193
Chris Lattner7a60d912005-01-07 07:47:53 +0000194 unsigned InitializeRegForValue(const Value *V) {
195 unsigned &R = ValueMap[V];
196 assert(R == 0 && "Already initialized this value register!");
197 return R = CreateRegForValue(V);
198 }
199 };
200}
201
202/// isUsedOutsideOfDefiningBlock - Return true if this instruction is used by
Nate Begemaned728c12006-03-27 01:32:24 +0000203/// PHI nodes or outside of the basic block that defines it, or used by a
204/// switch instruction, which may expand to multiple basic blocks.
Chris Lattner7a60d912005-01-07 07:47:53 +0000205static bool isUsedOutsideOfDefiningBlock(Instruction *I) {
206 if (isa<PHINode>(I)) return true;
207 BasicBlock *BB = I->getParent();
208 for (Value::use_iterator UI = I->use_begin(), E = I->use_end(); UI != E; ++UI)
Nate Begemaned728c12006-03-27 01:32:24 +0000209 if (cast<Instruction>(*UI)->getParent() != BB || isa<PHINode>(*UI) ||
Chris Lattnered0110b2006-10-27 21:36:01 +0000210 // FIXME: Remove switchinst special case.
Nate Begemaned728c12006-03-27 01:32:24 +0000211 isa<SwitchInst>(*UI))
Chris Lattner7a60d912005-01-07 07:47:53 +0000212 return true;
213 return false;
214}
215
Chris Lattner6871b232005-10-30 19:42:35 +0000216/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
Nate Begemaned728c12006-03-27 01:32:24 +0000217/// entry block, return true. This includes arguments used by switches, since
218/// the switch may expand into multiple basic blocks.
Chris Lattner6871b232005-10-30 19:42:35 +0000219static bool isOnlyUsedInEntryBlock(Argument *A) {
220 BasicBlock *Entry = A->getParent()->begin();
221 for (Value::use_iterator UI = A->use_begin(), E = A->use_end(); UI != E; ++UI)
Nate Begemaned728c12006-03-27 01:32:24 +0000222 if (cast<Instruction>(*UI)->getParent() != Entry || isa<SwitchInst>(*UI))
Chris Lattner6871b232005-10-30 19:42:35 +0000223 return false; // Use not in entry block.
224 return true;
225}
226
Chris Lattner7a60d912005-01-07 07:47:53 +0000227FunctionLoweringInfo::FunctionLoweringInfo(TargetLowering &tli,
Misha Brukman835702a2005-04-21 22:36:52 +0000228 Function &fn, MachineFunction &mf)
Chris Lattner7a60d912005-01-07 07:47:53 +0000229 : TLI(tli), Fn(fn), MF(mf), RegMap(MF.getSSARegMap()) {
230
Chris Lattner6871b232005-10-30 19:42:35 +0000231 // Create a vreg for each argument register that is not dead and is used
232 // outside of the entry block for the function.
233 for (Function::arg_iterator AI = Fn.arg_begin(), E = Fn.arg_end();
234 AI != E; ++AI)
235 if (!isOnlyUsedInEntryBlock(AI))
236 InitializeRegForValue(AI);
237
Chris Lattner7a60d912005-01-07 07:47:53 +0000238 // Initialize the mapping of values to registers. This is only set up for
239 // instruction values that are used outside of the block that defines
240 // them.
Jeff Cohenf8a5e5ae2005-10-01 03:57:14 +0000241 Function::iterator BB = Fn.begin(), EB = Fn.end();
Chris Lattner7a60d912005-01-07 07:47:53 +0000242 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
243 if (AllocaInst *AI = dyn_cast<AllocaInst>(I))
Reid Spencere0fc4df2006-10-20 07:07:24 +0000244 if (ConstantInt *CUI = dyn_cast<ConstantInt>(AI->getArraySize())) {
Chris Lattner7a60d912005-01-07 07:47:53 +0000245 const Type *Ty = AI->getAllocatedType();
Owen Anderson20a631f2006-05-03 01:29:57 +0000246 uint64_t TySize = TLI.getTargetData()->getTypeSize(Ty);
Nate Begeman3ee3e692005-11-06 09:00:38 +0000247 unsigned Align =
Chris Lattner945e4372007-02-14 05:52:17 +0000248 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Nate Begeman3ee3e692005-11-06 09:00:38 +0000249 AI->getAlignment());
Chris Lattnercbefe722005-05-13 23:14:17 +0000250
Reid Spencere0fc4df2006-10-20 07:07:24 +0000251 TySize *= CUI->getZExtValue(); // Get total allocated size.
Chris Lattner0a71a9a2005-10-18 22:14:06 +0000252 if (TySize == 0) TySize = 1; // Don't create zero-sized stack objects.
Chris Lattner7a60d912005-01-07 07:47:53 +0000253 StaticAllocaMap[AI] =
Chris Lattnercb0ed0c2007-04-25 04:08:28 +0000254 MF.getFrameInfo()->CreateStackObject(TySize, Align);
Chris Lattner7a60d912005-01-07 07:47:53 +0000255 }
256
Jeff Cohenf8a5e5ae2005-10-01 03:57:14 +0000257 for (; BB != EB; ++BB)
258 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
Chris Lattner7a60d912005-01-07 07:47:53 +0000259 if (!I->use_empty() && isUsedOutsideOfDefiningBlock(I))
260 if (!isa<AllocaInst>(I) ||
261 !StaticAllocaMap.count(cast<AllocaInst>(I)))
262 InitializeRegForValue(I);
263
264 // Create an initial MachineBasicBlock for each LLVM BasicBlock in F. This
265 // also creates the initial PHI MachineInstrs, though none of the input
266 // operands are populated.
Jeff Cohenf8a5e5ae2005-10-01 03:57:14 +0000267 for (BB = Fn.begin(), EB = Fn.end(); BB != EB; ++BB) {
Chris Lattner7a60d912005-01-07 07:47:53 +0000268 MachineBasicBlock *MBB = new MachineBasicBlock(BB);
269 MBBMap[BB] = MBB;
270 MF.getBasicBlockList().push_back(MBB);
271
272 // Create Machine PHI nodes for LLVM PHI nodes, lowering them as
273 // appropriate.
274 PHINode *PN;
Chris Lattner84a03502006-10-27 23:50:33 +0000275 for (BasicBlock::iterator I = BB->begin();(PN = dyn_cast<PHINode>(I)); ++I){
276 if (PN->use_empty()) continue;
277
278 MVT::ValueType VT = TLI.getValueType(PN->getType());
279 unsigned NumElements;
280 if (VT != MVT::Vector)
281 NumElements = TLI.getNumElements(VT);
282 else {
283 MVT::ValueType VT1,VT2;
284 NumElements =
Reid Spencerd84d35b2007-02-15 02:26:10 +0000285 TLI.getVectorTypeBreakdown(cast<VectorType>(PN->getType()),
Chris Lattner84a03502006-10-27 23:50:33 +0000286 VT1, VT2);
Chris Lattner8ea875f2005-01-07 21:34:19 +0000287 }
Chris Lattner84a03502006-10-27 23:50:33 +0000288 unsigned PHIReg = ValueMap[PN];
289 assert(PHIReg && "PHI node does not have an assigned virtual register!");
Evan Cheng20350c42006-11-27 23:37:22 +0000290 const TargetInstrInfo *TII = TLI.getTargetMachine().getInstrInfo();
Chris Lattner84a03502006-10-27 23:50:33 +0000291 for (unsigned i = 0; i != NumElements; ++i)
Evan Cheng20350c42006-11-27 23:37:22 +0000292 BuildMI(MBB, TII->get(TargetInstrInfo::PHI), PHIReg+i);
Chris Lattner84a03502006-10-27 23:50:33 +0000293 }
Chris Lattner7a60d912005-01-07 07:47:53 +0000294 }
295}
296
Chris Lattner49409cb2006-03-16 19:51:18 +0000297/// CreateRegForValue - Allocate the appropriate number of virtual registers of
298/// the correctly promoted or expanded types. Assign these registers
299/// consecutive vreg numbers and return the first assigned number.
300unsigned FunctionLoweringInfo::CreateRegForValue(const Value *V) {
301 MVT::ValueType VT = TLI.getValueType(V->getType());
302
303 // The number of multiples of registers that we need, to, e.g., split up
304 // a <2 x int64> -> 4 x i32 registers.
305 unsigned NumVectorRegs = 1;
306
Reid Spencer09575ba2007-02-15 03:39:18 +0000307 // If this is a vector type, figure out what type it will decompose into
Chris Lattner49409cb2006-03-16 19:51:18 +0000308 // and how many of the elements it will use.
309 if (VT == MVT::Vector) {
Reid Spencerd84d35b2007-02-15 02:26:10 +0000310 const VectorType *PTy = cast<VectorType>(V->getType());
Chris Lattner49409cb2006-03-16 19:51:18 +0000311 unsigned NumElts = PTy->getNumElements();
312 MVT::ValueType EltTy = TLI.getValueType(PTy->getElementType());
Dan Gohman1796f1f2007-05-18 17:52:13 +0000313 MVT::ValueType VecTy = MVT::getVectorType(EltTy, NumElts);
Chris Lattner49409cb2006-03-16 19:51:18 +0000314
315 // Divide the input until we get to a supported size. This will always
316 // end with a scalar if the target doesn't support vectors.
Bill Wendling47917b62007-04-24 21:13:23 +0000317 while (NumElts > 1 && !TLI.isTypeLegal(VecTy)) {
Chris Lattner49409cb2006-03-16 19:51:18 +0000318 NumElts >>= 1;
319 NumVectorRegs <<= 1;
Dan Gohman1796f1f2007-05-18 17:52:13 +0000320 VecTy = MVT::getVectorType(EltTy, NumElts);
Chris Lattner49409cb2006-03-16 19:51:18 +0000321 }
Bill Wendling47917b62007-04-24 21:13:23 +0000322
323 // Check that VecTy isn't a 1-element vector.
324 if (NumElts == 1 && VecTy == MVT::Other)
Chris Lattner7ececaa2006-03-16 23:05:19 +0000325 VT = EltTy;
326 else
Bill Wendling47917b62007-04-24 21:13:23 +0000327 VT = VecTy;
Chris Lattner49409cb2006-03-16 19:51:18 +0000328 }
Bill Wendling47917b62007-04-24 21:13:23 +0000329
Chris Lattner49409cb2006-03-16 19:51:18 +0000330 // The common case is that we will only create one register for this
331 // value. If we have that case, create and return the virtual register.
332 unsigned NV = TLI.getNumElements(VT);
333 if (NV == 1) {
334 // If we are promoting this value, pick the next largest supported type.
335 MVT::ValueType PromotedType = TLI.getTypeToTransformTo(VT);
336 unsigned Reg = MakeReg(PromotedType);
337 // If this is a vector of supported or promoted types (e.g. 4 x i16),
338 // create all of the registers.
339 for (unsigned i = 1; i != NumVectorRegs; ++i)
340 MakeReg(PromotedType);
341 return Reg;
342 }
343
344 // If this value is represented with multiple target registers, make sure
345 // to create enough consecutive registers of the right (smaller) type.
Evan Cheng22cf8992006-12-13 20:57:08 +0000346 VT = TLI.getTypeToExpandTo(VT);
347 unsigned R = MakeReg(VT);
Chris Lattner49409cb2006-03-16 19:51:18 +0000348 for (unsigned i = 1; i != NV*NumVectorRegs; ++i)
Evan Cheng22cf8992006-12-13 20:57:08 +0000349 MakeReg(VT);
Chris Lattner49409cb2006-03-16 19:51:18 +0000350 return R;
351}
Chris Lattner7a60d912005-01-07 07:47:53 +0000352
353//===----------------------------------------------------------------------===//
354/// SelectionDAGLowering - This is the common target-independent lowering
355/// implementation that is parameterized by a TargetLowering object.
356/// Also, targets can overload any lowering method.
357///
358namespace llvm {
359class SelectionDAGLowering {
360 MachineBasicBlock *CurMBB;
361
Chris Lattner79084302007-02-04 01:31:47 +0000362 DenseMap<const Value*, SDOperand> NodeMap;
Chris Lattner7a60d912005-01-07 07:47:53 +0000363
Chris Lattner4d9651c2005-01-17 22:19:26 +0000364 /// PendingLoads - Loads are not emitted to the program immediately. We bunch
365 /// them up and then emit token factor nodes when possible. This allows us to
366 /// get simple disambiguation between loads without worrying about alias
367 /// analysis.
368 std::vector<SDOperand> PendingLoads;
369
Anton Korobeynikov915e6172007-04-04 21:14:49 +0000370 /// Case - A struct to record the Value for a switch case, and the
371 /// case's target basic block.
372 struct Case {
373 Constant* Low;
374 Constant* High;
375 MachineBasicBlock* BB;
376
377 Case() : Low(0), High(0), BB(0) { }
378 Case(Constant* low, Constant* high, MachineBasicBlock* bb) :
379 Low(low), High(high), BB(bb) { }
380 uint64_t size() const {
381 uint64_t rHigh = cast<ConstantInt>(High)->getSExtValue();
382 uint64_t rLow = cast<ConstantInt>(Low)->getSExtValue();
383 return (rHigh - rLow + 1ULL);
384 }
385 };
386
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000387 struct CaseBits {
388 uint64_t Mask;
389 MachineBasicBlock* BB;
390 unsigned Bits;
391
392 CaseBits(uint64_t mask, MachineBasicBlock* bb, unsigned bits):
393 Mask(mask), BB(bb), Bits(bits) { }
394 };
395
Anton Korobeynikov915e6172007-04-04 21:14:49 +0000396 typedef std::vector<Case> CaseVector;
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000397 typedef std::vector<CaseBits> CaseBitsVector;
Anton Korobeynikov915e6172007-04-04 21:14:49 +0000398 typedef CaseVector::iterator CaseItr;
399 typedef std::pair<CaseItr, CaseItr> CaseRange;
Nate Begemaned728c12006-03-27 01:32:24 +0000400
401 /// CaseRec - A struct with ctor used in lowering switches to a binary tree
402 /// of conditional branches.
403 struct CaseRec {
404 CaseRec(MachineBasicBlock *bb, Constant *lt, Constant *ge, CaseRange r) :
405 CaseBB(bb), LT(lt), GE(ge), Range(r) {}
406
407 /// CaseBB - The MBB in which to emit the compare and branch
408 MachineBasicBlock *CaseBB;
409 /// LT, GE - If nonzero, we know the current case value must be less-than or
410 /// greater-than-or-equal-to these Constants.
411 Constant *LT;
412 Constant *GE;
413 /// Range - A pair of iterators representing the range of case values to be
414 /// processed at this point in the binary search tree.
415 CaseRange Range;
416 };
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +0000417
418 typedef std::vector<CaseRec> CaseRecVector;
Anton Korobeynikov915e6172007-04-04 21:14:49 +0000419
420 /// The comparison function for sorting the switch case values in the vector.
421 /// WARNING: Case ranges should be disjoint!
Nate Begemaned728c12006-03-27 01:32:24 +0000422 struct CaseCmp {
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000423 bool operator () (const Case& C1, const Case& C2) {
Anton Korobeynikov915e6172007-04-04 21:14:49 +0000424 assert(isa<ConstantInt>(C1.Low) && isa<ConstantInt>(C2.High));
425 const ConstantInt* CI1 = cast<const ConstantInt>(C1.Low);
426 const ConstantInt* CI2 = cast<const ConstantInt>(C2.High);
427 return CI1->getValue().slt(CI2->getValue());
Nate Begemaned728c12006-03-27 01:32:24 +0000428 }
429 };
Anton Korobeynikov915e6172007-04-04 21:14:49 +0000430
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000431 struct CaseBitsCmp {
432 bool operator () (const CaseBits& C1, const CaseBits& C2) {
433 return C1.Bits > C2.Bits;
434 }
435 };
436
Anton Korobeynikov915e6172007-04-04 21:14:49 +0000437 unsigned Clusterify(CaseVector& Cases, const SwitchInst &SI);
Nate Begemaned728c12006-03-27 01:32:24 +0000438
Chris Lattner7a60d912005-01-07 07:47:53 +0000439public:
440 // TLI - This is information that describes the available target features we
441 // need for lowering. This indicates when operations are unavailable,
442 // implemented with a libcall, etc.
443 TargetLowering &TLI;
444 SelectionDAG &DAG;
Owen Anderson20a631f2006-05-03 01:29:57 +0000445 const TargetData *TD;
Chris Lattner7a60d912005-01-07 07:47:53 +0000446
Nate Begemaned728c12006-03-27 01:32:24 +0000447 /// SwitchCases - Vector of CaseBlock structures used to communicate
448 /// SwitchInst code generation information.
449 std::vector<SelectionDAGISel::CaseBlock> SwitchCases;
Anton Korobeynikov70378262007-03-25 15:07:15 +0000450 /// JTCases - Vector of JumpTable structures used to communicate
451 /// SwitchInst code generation information.
452 std::vector<SelectionDAGISel::JumpTableBlock> JTCases;
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000453 std::vector<SelectionDAGISel::BitTestBlock> BitTestCases;
Nate Begemaned728c12006-03-27 01:32:24 +0000454
Chris Lattner7a60d912005-01-07 07:47:53 +0000455 /// FuncInfo - Information about the function as a whole.
456 ///
457 FunctionLoweringInfo &FuncInfo;
458
459 SelectionDAGLowering(SelectionDAG &dag, TargetLowering &tli,
Misha Brukman835702a2005-04-21 22:36:52 +0000460 FunctionLoweringInfo &funcinfo)
Chris Lattner7a60d912005-01-07 07:47:53 +0000461 : TLI(tli), DAG(dag), TD(DAG.getTarget().getTargetData()),
Anton Korobeynikov70378262007-03-25 15:07:15 +0000462 FuncInfo(funcinfo) {
Chris Lattner7a60d912005-01-07 07:47:53 +0000463 }
464
Chris Lattner4108bb02005-01-17 19:43:36 +0000465 /// getRoot - Return the current virtual root of the Selection DAG.
466 ///
467 SDOperand getRoot() {
Chris Lattner4d9651c2005-01-17 22:19:26 +0000468 if (PendingLoads.empty())
469 return DAG.getRoot();
Misha Brukman835702a2005-04-21 22:36:52 +0000470
Chris Lattner4d9651c2005-01-17 22:19:26 +0000471 if (PendingLoads.size() == 1) {
472 SDOperand Root = PendingLoads[0];
473 DAG.setRoot(Root);
474 PendingLoads.clear();
475 return Root;
476 }
477
478 // Otherwise, we have to make a token factor node.
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000479 SDOperand Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
480 &PendingLoads[0], PendingLoads.size());
Chris Lattner4d9651c2005-01-17 22:19:26 +0000481 PendingLoads.clear();
482 DAG.setRoot(Root);
483 return Root;
Chris Lattner4108bb02005-01-17 19:43:36 +0000484 }
485
Chris Lattnered0110b2006-10-27 21:36:01 +0000486 SDOperand CopyValueToVirtualRegister(Value *V, unsigned Reg);
487
Chris Lattner7a60d912005-01-07 07:47:53 +0000488 void visit(Instruction &I) { visit(I.getOpcode(), I); }
489
490 void visit(unsigned Opcode, User &I) {
Chris Lattnerd5e604d2006-11-10 04:41:34 +0000491 // Note: this doesn't use InstVisitor, because it has to work with
492 // ConstantExpr's in addition to instructions.
Chris Lattner7a60d912005-01-07 07:47:53 +0000493 switch (Opcode) {
494 default: assert(0 && "Unknown instruction type encountered!");
495 abort();
496 // Build the switch statement using the Instruction.def file.
497#define HANDLE_INST(NUM, OPCODE, CLASS) \
498 case Instruction::OPCODE:return visit##OPCODE((CLASS&)I);
499#include "llvm/Instruction.def"
500 }
501 }
502
503 void setCurrentBasicBlock(MachineBasicBlock *MBB) { CurMBB = MBB; }
504
Chris Lattner4024c002006-03-15 22:19:46 +0000505 SDOperand getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Chenge71fe34d2006-10-09 20:57:25 +0000506 const Value *SV, SDOperand Root,
Christopher Lamb8af6d582007-04-22 23:15:30 +0000507 bool isVolatile, unsigned Alignment);
Chris Lattner7a60d912005-01-07 07:47:53 +0000508
509 SDOperand getIntPtrConstant(uint64_t Val) {
510 return DAG.getConstant(Val, TLI.getPointerTy());
511 }
512
Chris Lattner8471b152006-03-16 19:57:50 +0000513 SDOperand getValue(const Value *V);
Chris Lattner7a60d912005-01-07 07:47:53 +0000514
Chris Lattner79084302007-02-04 01:31:47 +0000515 void setValue(const Value *V, SDOperand NewN) {
Chris Lattner7a60d912005-01-07 07:47:53 +0000516 SDOperand &N = NodeMap[V];
517 assert(N.Val == 0 && "Already set a value for this node!");
Chris Lattner79084302007-02-04 01:31:47 +0000518 N = NewN;
Chris Lattner7a60d912005-01-07 07:47:53 +0000519 }
Chris Lattner1558fc62006-02-01 18:59:47 +0000520
Chris Lattner8cfd33b2007-04-30 21:11:17 +0000521 void GetRegistersForValue(AsmOperandInfo &OpInfo, bool HasEarlyClobber,
522 std::set<unsigned> &OutputRegs,
523 std::set<unsigned> &InputRegs);
Nate Begemaned728c12006-03-27 01:32:24 +0000524
Chris Lattnered0110b2006-10-27 21:36:01 +0000525 void FindMergedConditions(Value *Cond, MachineBasicBlock *TBB,
526 MachineBasicBlock *FBB, MachineBasicBlock *CurBB,
527 unsigned Opc);
Chris Lattner84a03502006-10-27 23:50:33 +0000528 bool isExportableFromCurrentBlock(Value *V, const BasicBlock *FromBB);
Chris Lattnered0110b2006-10-27 21:36:01 +0000529 void ExportFromCurrentBlock(Value *V);
Jim Laskey31fef782007-02-23 21:45:01 +0000530 void LowerCallTo(Instruction &I,
531 const Type *CalledValueTy, unsigned CallingConv,
Anton Korobeynikov3b327822007-05-23 11:08:31 +0000532 bool IsTailCall, SDOperand Callee, unsigned OpIdx,
533 MachineBasicBlock *LandingPad = NULL);
534
Chris Lattner7a60d912005-01-07 07:47:53 +0000535 // Terminator instructions.
536 void visitRet(ReturnInst &I);
537 void visitBr(BranchInst &I);
Nate Begemaned728c12006-03-27 01:32:24 +0000538 void visitSwitch(SwitchInst &I);
Chris Lattner7a60d912005-01-07 07:47:53 +0000539 void visitUnreachable(UnreachableInst &I) { /* noop */ }
540
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +0000541 // Helpers for visitSwitch
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +0000542 bool handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +0000543 CaseRecVector& WorkList,
544 Value* SV,
545 MachineBasicBlock* Default);
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +0000546 bool handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +0000547 CaseRecVector& WorkList,
548 Value* SV,
549 MachineBasicBlock* Default);
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +0000550 bool handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +0000551 CaseRecVector& WorkList,
552 Value* SV,
553 MachineBasicBlock* Default);
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000554 bool handleBitTestsSwitchCase(CaseRec& CR,
555 CaseRecVector& WorkList,
556 Value* SV,
557 MachineBasicBlock* Default);
Nate Begemaned728c12006-03-27 01:32:24 +0000558 void visitSwitchCase(SelectionDAGISel::CaseBlock &CB);
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000559 void visitBitTestHeader(SelectionDAGISel::BitTestBlock &B);
560 void visitBitTestCase(MachineBasicBlock* NextMBB,
561 unsigned Reg,
562 SelectionDAGISel::BitTestCase &B);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000563 void visitJumpTable(SelectionDAGISel::JumpTable &JT);
Anton Korobeynikov70378262007-03-25 15:07:15 +0000564 void visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
565 SelectionDAGISel::JumpTableHeader &JTH);
Nate Begemaned728c12006-03-27 01:32:24 +0000566
Chris Lattner7a60d912005-01-07 07:47:53 +0000567 // These all get lowered before this pass.
Jim Laskey4b37a4c2007-02-21 22:53:45 +0000568 void visitInvoke(InvokeInst &I);
Jim Laskey14059d92007-02-25 21:43:59 +0000569 void visitInvoke(InvokeInst &I, bool AsTerminator);
Jim Laskey4b37a4c2007-02-21 22:53:45 +0000570 void visitUnwind(UnwindInst &I);
Chris Lattner7a60d912005-01-07 07:47:53 +0000571
Reid Spencer2eadb532007-01-21 00:29:26 +0000572 void visitScalarBinary(User &I, unsigned OpCode);
573 void visitVectorBinary(User &I, unsigned OpCode);
574 void visitEitherBinary(User &I, unsigned ScalarOp, unsigned VectorOp);
Nate Begeman127321b2005-11-18 07:42:56 +0000575 void visitShift(User &I, unsigned Opcode);
Nate Begemanb2e089c2005-11-19 00:36:38 +0000576 void visitAdd(User &I) {
Reid Spencerd84d35b2007-02-15 02:26:10 +0000577 if (isa<VectorType>(I.getType()))
Reid Spencer2eadb532007-01-21 00:29:26 +0000578 visitVectorBinary(I, ISD::VADD);
579 else if (I.getType()->isFloatingPoint())
580 visitScalarBinary(I, ISD::FADD);
Reid Spencer7e80b0b2006-10-26 06:15:43 +0000581 else
Reid Spencer2eadb532007-01-21 00:29:26 +0000582 visitScalarBinary(I, ISD::ADD);
Chris Lattner6f3b5772005-09-28 22:28:18 +0000583 }
Chris Lattnerf68fd0b2005-04-02 05:04:50 +0000584 void visitSub(User &I);
Reid Spencer7e80b0b2006-10-26 06:15:43 +0000585 void visitMul(User &I) {
Reid Spencerd84d35b2007-02-15 02:26:10 +0000586 if (isa<VectorType>(I.getType()))
Reid Spencer2eadb532007-01-21 00:29:26 +0000587 visitVectorBinary(I, ISD::VMUL);
588 else if (I.getType()->isFloatingPoint())
589 visitScalarBinary(I, ISD::FMUL);
Reid Spencer7e80b0b2006-10-26 06:15:43 +0000590 else
Reid Spencer2eadb532007-01-21 00:29:26 +0000591 visitScalarBinary(I, ISD::MUL);
Chris Lattner6f3b5772005-09-28 22:28:18 +0000592 }
Reid Spencer2eadb532007-01-21 00:29:26 +0000593 void visitURem(User &I) { visitScalarBinary(I, ISD::UREM); }
594 void visitSRem(User &I) { visitScalarBinary(I, ISD::SREM); }
595 void visitFRem(User &I) { visitScalarBinary(I, ISD::FREM); }
596 void visitUDiv(User &I) { visitEitherBinary(I, ISD::UDIV, ISD::VUDIV); }
597 void visitSDiv(User &I) { visitEitherBinary(I, ISD::SDIV, ISD::VSDIV); }
598 void visitFDiv(User &I) { visitEitherBinary(I, ISD::FDIV, ISD::VSDIV); }
599 void visitAnd (User &I) { visitEitherBinary(I, ISD::AND, ISD::VAND ); }
600 void visitOr (User &I) { visitEitherBinary(I, ISD::OR, ISD::VOR ); }
601 void visitXor (User &I) { visitEitherBinary(I, ISD::XOR, ISD::VXOR ); }
602 void visitShl (User &I) { visitShift(I, ISD::SHL); }
Reid Spencerfdff9382006-11-08 06:47:33 +0000603 void visitLShr(User &I) { visitShift(I, ISD::SRL); }
604 void visitAShr(User &I) { visitShift(I, ISD::SRA); }
Reid Spencerd9436b62006-11-20 01:22:35 +0000605 void visitICmp(User &I);
606 void visitFCmp(User &I);
Reid Spencer6c38f0b2006-11-27 01:05:10 +0000607 // Visit the conversion instructions
608 void visitTrunc(User &I);
609 void visitZExt(User &I);
610 void visitSExt(User &I);
611 void visitFPTrunc(User &I);
612 void visitFPExt(User &I);
613 void visitFPToUI(User &I);
614 void visitFPToSI(User &I);
615 void visitUIToFP(User &I);
616 void visitSIToFP(User &I);
617 void visitPtrToInt(User &I);
618 void visitIntToPtr(User &I);
619 void visitBitCast(User &I);
Chris Lattner7a60d912005-01-07 07:47:53 +0000620
Chris Lattner67271862006-03-29 00:11:43 +0000621 void visitExtractElement(User &I);
622 void visitInsertElement(User &I);
Chris Lattner098c01e2006-04-08 04:15:24 +0000623 void visitShuffleVector(User &I);
Chris Lattner32206f52006-03-18 01:44:44 +0000624
Chris Lattner7a60d912005-01-07 07:47:53 +0000625 void visitGetElementPtr(User &I);
Chris Lattner7a60d912005-01-07 07:47:53 +0000626 void visitSelect(User &I);
Chris Lattner7a60d912005-01-07 07:47:53 +0000627
628 void visitMalloc(MallocInst &I);
629 void visitFree(FreeInst &I);
630 void visitAlloca(AllocaInst &I);
631 void visitLoad(LoadInst &I);
632 void visitStore(StoreInst &I);
633 void visitPHI(PHINode &I) { } // PHI nodes are handled specially.
634 void visitCall(CallInst &I);
Chris Lattner476e67b2006-01-26 22:24:51 +0000635 void visitInlineAsm(CallInst &I);
Chris Lattnercd6f0f42005-11-09 19:44:01 +0000636 const char *visitIntrinsicCall(CallInst &I, unsigned Intrinsic);
Chris Lattnerd96b09a2006-03-24 02:22:33 +0000637 void visitTargetIntrinsic(CallInst &I, unsigned Intrinsic);
Chris Lattner7a60d912005-01-07 07:47:53 +0000638
Chris Lattner7a60d912005-01-07 07:47:53 +0000639 void visitVAStart(CallInst &I);
Chris Lattner7a60d912005-01-07 07:47:53 +0000640 void visitVAArg(VAArgInst &I);
641 void visitVAEnd(CallInst &I);
642 void visitVACopy(CallInst &I);
Chris Lattner7a60d912005-01-07 07:47:53 +0000643
Chris Lattner875def92005-01-11 05:56:49 +0000644 void visitMemIntrinsic(CallInst &I, unsigned Op);
Chris Lattner7a60d912005-01-07 07:47:53 +0000645
646 void visitUserOp1(Instruction &I) {
647 assert(0 && "UserOp1 should not exist at instruction selection time!");
648 abort();
649 }
650 void visitUserOp2(Instruction &I) {
651 assert(0 && "UserOp2 should not exist at instruction selection time!");
652 abort();
653 }
654};
655} // end namespace llvm
656
Chris Lattner8471b152006-03-16 19:57:50 +0000657SDOperand SelectionDAGLowering::getValue(const Value *V) {
658 SDOperand &N = NodeMap[V];
659 if (N.Val) return N;
660
661 const Type *VTy = V->getType();
662 MVT::ValueType VT = TLI.getValueType(VTy);
663 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
664 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
665 visit(CE->getOpcode(), *CE);
Chris Lattner79084302007-02-04 01:31:47 +0000666 SDOperand N1 = NodeMap[V];
667 assert(N1.Val && "visit didn't populate the ValueMap!");
668 return N1;
Chris Lattner8471b152006-03-16 19:57:50 +0000669 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(C)) {
670 return N = DAG.getGlobalAddress(GV, VT);
671 } else if (isa<ConstantPointerNull>(C)) {
672 return N = DAG.getConstant(0, TLI.getPointerTy());
673 } else if (isa<UndefValue>(C)) {
Reid Spencerd84d35b2007-02-15 02:26:10 +0000674 if (!isa<VectorType>(VTy))
Chris Lattnerc16b05e2006-03-19 00:20:20 +0000675 return N = DAG.getNode(ISD::UNDEF, VT);
676
Chris Lattnerf4e1a532006-03-19 00:52:58 +0000677 // Create a VBUILD_VECTOR of undef nodes.
Reid Spencerd84d35b2007-02-15 02:26:10 +0000678 const VectorType *PTy = cast<VectorType>(VTy);
Chris Lattnerc16b05e2006-03-19 00:20:20 +0000679 unsigned NumElements = PTy->getNumElements();
680 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
681
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000682 SmallVector<SDOperand, 8> Ops;
Chris Lattnerc16b05e2006-03-19 00:20:20 +0000683 Ops.assign(NumElements, DAG.getNode(ISD::UNDEF, PVT));
684
685 // Create a VConstant node with generic Vector type.
686 Ops.push_back(DAG.getConstant(NumElements, MVT::i32));
687 Ops.push_back(DAG.getValueType(PVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000688 return N = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
689 &Ops[0], Ops.size());
Chris Lattner8471b152006-03-16 19:57:50 +0000690 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
691 return N = DAG.getConstantFP(CFP->getValue(), VT);
Reid Spencerd84d35b2007-02-15 02:26:10 +0000692 } else if (const VectorType *PTy = dyn_cast<VectorType>(VTy)) {
Chris Lattner8471b152006-03-16 19:57:50 +0000693 unsigned NumElements = PTy->getNumElements();
694 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
Chris Lattner8471b152006-03-16 19:57:50 +0000695
696 // Now that we know the number and type of the elements, push a
697 // Constant or ConstantFP node onto the ops list for each element of
698 // the packed constant.
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000699 SmallVector<SDOperand, 8> Ops;
Reid Spencerd84d35b2007-02-15 02:26:10 +0000700 if (ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Chris Lattner67271862006-03-29 00:11:43 +0000701 for (unsigned i = 0; i != NumElements; ++i)
702 Ops.push_back(getValue(CP->getOperand(i)));
Chris Lattner8471b152006-03-16 19:57:50 +0000703 } else {
704 assert(isa<ConstantAggregateZero>(C) && "Unknown packed constant!");
705 SDOperand Op;
706 if (MVT::isFloatingPoint(PVT))
707 Op = DAG.getConstantFP(0, PVT);
708 else
709 Op = DAG.getConstant(0, PVT);
710 Ops.assign(NumElements, Op);
711 }
712
Chris Lattnerf4e1a532006-03-19 00:52:58 +0000713 // Create a VBUILD_VECTOR node with generic Vector type.
Chris Lattnerc16b05e2006-03-19 00:20:20 +0000714 Ops.push_back(DAG.getConstant(NumElements, MVT::i32));
715 Ops.push_back(DAG.getValueType(PVT));
Chris Lattner79084302007-02-04 01:31:47 +0000716 return NodeMap[V] = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0],
717 Ops.size());
Chris Lattner8471b152006-03-16 19:57:50 +0000718 } else {
719 // Canonicalize all constant ints to be unsigned.
Zhou Sheng75b871f2007-01-11 12:24:14 +0000720 return N = DAG.getConstant(cast<ConstantInt>(C)->getZExtValue(),VT);
Chris Lattner8471b152006-03-16 19:57:50 +0000721 }
722 }
723
724 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
725 std::map<const AllocaInst*, int>::iterator SI =
726 FuncInfo.StaticAllocaMap.find(AI);
727 if (SI != FuncInfo.StaticAllocaMap.end())
728 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
729 }
730
Chris Lattner8c504cf2007-02-25 18:40:32 +0000731 unsigned InReg = FuncInfo.ValueMap[V];
732 assert(InReg && "Value not in map!");
Chris Lattner8471b152006-03-16 19:57:50 +0000733
734 // If this type is not legal, make it so now.
Chris Lattner5fe1f542006-03-31 02:06:56 +0000735 if (VT != MVT::Vector) {
Evan Cheng22cf8992006-12-13 20:57:08 +0000736 if (TLI.getTypeAction(VT) == TargetLowering::Expand) {
Chris Lattner5fe1f542006-03-31 02:06:56 +0000737 // Source must be expanded. This input value is actually coming from the
Chris Lattner8c504cf2007-02-25 18:40:32 +0000738 // register pair InReg and InReg+1.
Evan Cheng22cf8992006-12-13 20:57:08 +0000739 MVT::ValueType DestVT = TLI.getTypeToExpandTo(VT);
740 unsigned NumVals = TLI.getNumElements(VT);
741 N = DAG.getCopyFromReg(DAG.getEntryNode(), InReg, DestVT);
742 if (NumVals == 1)
743 N = DAG.getNode(ISD::BIT_CONVERT, VT, N);
744 else {
745 assert(NumVals == 2 && "1 to 4 (and more) expansion not implemented!");
746 N = DAG.getNode(ISD::BUILD_PAIR, VT, N,
747 DAG.getCopyFromReg(DAG.getEntryNode(), InReg+1, DestVT));
748 }
749 } else {
750 MVT::ValueType DestVT = TLI.getTypeToTransformTo(VT);
751 N = DAG.getCopyFromReg(DAG.getEntryNode(), InReg, DestVT);
752 if (TLI.getTypeAction(VT) == TargetLowering::Promote) // Promotion case
753 N = MVT::isFloatingPoint(VT)
754 ? DAG.getNode(ISD::FP_ROUND, VT, N)
755 : DAG.getNode(ISD::TRUNCATE, VT, N);
Chris Lattner8471b152006-03-16 19:57:50 +0000756 }
Chris Lattner5fe1f542006-03-31 02:06:56 +0000757 } else {
758 // Otherwise, if this is a vector, make it available as a generic vector
759 // here.
760 MVT::ValueType PTyElementVT, PTyLegalElementVT;
Reid Spencerd84d35b2007-02-15 02:26:10 +0000761 const VectorType *PTy = cast<VectorType>(VTy);
762 unsigned NE = TLI.getVectorTypeBreakdown(PTy, PTyElementVT,
Chris Lattner5fe1f542006-03-31 02:06:56 +0000763 PTyLegalElementVT);
764
765 // Build a VBUILD_VECTOR with the input registers.
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000766 SmallVector<SDOperand, 8> Ops;
Chris Lattner5fe1f542006-03-31 02:06:56 +0000767 if (PTyElementVT == PTyLegalElementVT) {
768 // If the value types are legal, just VBUILD the CopyFromReg nodes.
769 for (unsigned i = 0; i != NE; ++i)
770 Ops.push_back(DAG.getCopyFromReg(DAG.getEntryNode(), InReg++,
771 PTyElementVT));
772 } else if (PTyElementVT < PTyLegalElementVT) {
Dan Gohman30978072007-05-24 14:36:04 +0000773 // If the register was promoted, use TRUNCATE or FP_ROUND as appropriate.
Chris Lattner5fe1f542006-03-31 02:06:56 +0000774 for (unsigned i = 0; i != NE; ++i) {
775 SDOperand Op = DAG.getCopyFromReg(DAG.getEntryNode(), InReg++,
776 PTyElementVT);
777 if (MVT::isFloatingPoint(PTyElementVT))
778 Op = DAG.getNode(ISD::FP_ROUND, PTyElementVT, Op);
779 else
780 Op = DAG.getNode(ISD::TRUNCATE, PTyElementVT, Op);
781 Ops.push_back(Op);
782 }
783 } else {
784 // If the register was expanded, use BUILD_PAIR.
785 assert((NE & 1) == 0 && "Must expand into a multiple of 2 elements!");
786 for (unsigned i = 0; i != NE/2; ++i) {
787 SDOperand Op0 = DAG.getCopyFromReg(DAG.getEntryNode(), InReg++,
788 PTyElementVT);
789 SDOperand Op1 = DAG.getCopyFromReg(DAG.getEntryNode(), InReg++,
790 PTyElementVT);
791 Ops.push_back(DAG.getNode(ISD::BUILD_PAIR, VT, Op0, Op1));
792 }
793 }
794
795 Ops.push_back(DAG.getConstant(NE, MVT::i32));
796 Ops.push_back(DAG.getValueType(PTyLegalElementVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000797 N = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner4a2413a2006-04-05 06:54:42 +0000798
799 // Finally, use a VBIT_CONVERT to make this available as the appropriate
800 // vector type.
801 N = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, N,
802 DAG.getConstant(PTy->getNumElements(),
803 MVT::i32),
804 DAG.getValueType(TLI.getValueType(PTy->getElementType())));
Chris Lattner8471b152006-03-16 19:57:50 +0000805 }
806
807 return N;
808}
809
810
Chris Lattner7a60d912005-01-07 07:47:53 +0000811void SelectionDAGLowering::visitRet(ReturnInst &I) {
812 if (I.getNumOperands() == 0) {
Chris Lattner4108bb02005-01-17 19:43:36 +0000813 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other, getRoot()));
Chris Lattner7a60d912005-01-07 07:47:53 +0000814 return;
815 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000816 SmallVector<SDOperand, 8> NewValues;
Nate Begeman8c47c3a2006-01-27 21:09:22 +0000817 NewValues.push_back(getRoot());
818 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
819 SDOperand RetOp = getValue(I.getOperand(i));
820
821 // If this is an integer return value, we need to promote it ourselves to
822 // the full width of a register, since LegalizeOp will use ANY_EXTEND rather
823 // than sign/zero.
Evan Chenga2e99532006-05-26 23:09:09 +0000824 // FIXME: C calling convention requires the return type to be promoted to
825 // at least 32-bit. But this is not necessary for non-C calling conventions.
Nate Begeman8c47c3a2006-01-27 21:09:22 +0000826 if (MVT::isInteger(RetOp.getValueType()) &&
827 RetOp.getValueType() < MVT::i64) {
828 MVT::ValueType TmpVT;
829 if (TLI.getTypeAction(MVT::i32) == TargetLowering::Promote)
830 TmpVT = TLI.getTypeToTransformTo(MVT::i32);
831 else
832 TmpVT = MVT::i32;
Reid Spencere63b6512006-12-31 05:55:36 +0000833 const FunctionType *FTy = I.getParent()->getParent()->getFunctionType();
Reid Spencer71b79e32007-04-09 06:17:21 +0000834 const ParamAttrsList *Attrs = FTy->getParamAttrs();
Reid Spencere6f81872007-01-03 16:49:33 +0000835 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Reid Spencera472f662007-04-11 02:44:20 +0000836 if (Attrs && Attrs->paramHasAttr(0, ParamAttr::SExt))
Reid Spencer0917adf2007-01-03 04:25:33 +0000837 ExtendKind = ISD::SIGN_EXTEND;
Reid Spencera472f662007-04-11 02:44:20 +0000838 if (Attrs && Attrs->paramHasAttr(0, ParamAttr::ZExt))
Reid Spencere63b6512006-12-31 05:55:36 +0000839 ExtendKind = ISD::ZERO_EXTEND;
Reid Spencer2a34b912007-01-03 05:03:05 +0000840 RetOp = DAG.getNode(ExtendKind, TmpVT, RetOp);
Nate Begeman8c47c3a2006-01-27 21:09:22 +0000841 }
842 NewValues.push_back(RetOp);
Reid Spencere63b6512006-12-31 05:55:36 +0000843 NewValues.push_back(DAG.getConstant(false, MVT::i32));
Chris Lattner7a60d912005-01-07 07:47:53 +0000844 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000845 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other,
846 &NewValues[0], NewValues.size()));
Chris Lattner7a60d912005-01-07 07:47:53 +0000847}
848
Chris Lattnered0110b2006-10-27 21:36:01 +0000849/// ExportFromCurrentBlock - If this condition isn't known to be exported from
850/// the current basic block, add it to ValueMap now so that we'll get a
851/// CopyTo/FromReg.
852void SelectionDAGLowering::ExportFromCurrentBlock(Value *V) {
853 // No need to export constants.
854 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
855
856 // Already exported?
857 if (FuncInfo.isExportedInst(V)) return;
858
859 unsigned Reg = FuncInfo.InitializeRegForValue(V);
860 PendingLoads.push_back(CopyValueToVirtualRegister(V, Reg));
861}
862
Chris Lattner84a03502006-10-27 23:50:33 +0000863bool SelectionDAGLowering::isExportableFromCurrentBlock(Value *V,
864 const BasicBlock *FromBB) {
865 // The operands of the setcc have to be in this block. We don't know
866 // how to export them from some other block.
867 if (Instruction *VI = dyn_cast<Instruction>(V)) {
868 // Can export from current BB.
869 if (VI->getParent() == FromBB)
870 return true;
871
872 // Is already exported, noop.
873 return FuncInfo.isExportedInst(V);
874 }
875
876 // If this is an argument, we can export it if the BB is the entry block or
877 // if it is already exported.
878 if (isa<Argument>(V)) {
879 if (FromBB == &FromBB->getParent()->getEntryBlock())
880 return true;
881
882 // Otherwise, can only export this if it is already exported.
883 return FuncInfo.isExportedInst(V);
884 }
885
886 // Otherwise, constants can always be exported.
887 return true;
888}
889
Chris Lattnere60ae822006-10-29 21:01:20 +0000890static bool InBlock(const Value *V, const BasicBlock *BB) {
891 if (const Instruction *I = dyn_cast<Instruction>(V))
892 return I->getParent() == BB;
893 return true;
894}
895
Chris Lattnered0110b2006-10-27 21:36:01 +0000896/// FindMergedConditions - If Cond is an expression like
897void SelectionDAGLowering::FindMergedConditions(Value *Cond,
898 MachineBasicBlock *TBB,
899 MachineBasicBlock *FBB,
900 MachineBasicBlock *CurBB,
901 unsigned Opc) {
Chris Lattnered0110b2006-10-27 21:36:01 +0000902 // If this node is not part of the or/and tree, emit it as a branch.
Reid Spencer266e42b2006-12-23 06:05:41 +0000903 Instruction *BOp = dyn_cast<Instruction>(Cond);
Chris Lattnered0110b2006-10-27 21:36:01 +0000904
Reid Spencer266e42b2006-12-23 06:05:41 +0000905 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
906 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
Chris Lattnere60ae822006-10-29 21:01:20 +0000907 BOp->getParent() != CurBB->getBasicBlock() ||
908 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
909 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Chris Lattnered0110b2006-10-27 21:36:01 +0000910 const BasicBlock *BB = CurBB->getBasicBlock();
911
Reid Spencer266e42b2006-12-23 06:05:41 +0000912 // If the leaf of the tree is a comparison, merge the condition into
913 // the caseblock.
914 if ((isa<ICmpInst>(Cond) || isa<FCmpInst>(Cond)) &&
915 // The operands of the cmp have to be in this block. We don't know
Chris Lattnerf31b9ef2006-10-29 18:23:37 +0000916 // how to export them from some other block. If this is the first block
917 // of the sequence, no exporting is needed.
918 (CurBB == CurMBB ||
919 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
920 isExportableFromCurrentBlock(BOp->getOperand(1), BB)))) {
Reid Spencer266e42b2006-12-23 06:05:41 +0000921 BOp = cast<Instruction>(Cond);
922 ISD::CondCode Condition;
923 if (ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
924 switch (IC->getPredicate()) {
925 default: assert(0 && "Unknown icmp predicate opcode!");
926 case ICmpInst::ICMP_EQ: Condition = ISD::SETEQ; break;
927 case ICmpInst::ICMP_NE: Condition = ISD::SETNE; break;
928 case ICmpInst::ICMP_SLE: Condition = ISD::SETLE; break;
929 case ICmpInst::ICMP_ULE: Condition = ISD::SETULE; break;
930 case ICmpInst::ICMP_SGE: Condition = ISD::SETGE; break;
931 case ICmpInst::ICMP_UGE: Condition = ISD::SETUGE; break;
932 case ICmpInst::ICMP_SLT: Condition = ISD::SETLT; break;
933 case ICmpInst::ICMP_ULT: Condition = ISD::SETULT; break;
934 case ICmpInst::ICMP_SGT: Condition = ISD::SETGT; break;
935 case ICmpInst::ICMP_UGT: Condition = ISD::SETUGT; break;
936 }
937 } else if (FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
938 ISD::CondCode FPC, FOC;
939 switch (FC->getPredicate()) {
940 default: assert(0 && "Unknown fcmp predicate opcode!");
941 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
942 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
943 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
944 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
945 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
946 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
947 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
948 case FCmpInst::FCMP_ORD: FOC = ISD::SETEQ; FPC = ISD::SETO; break;
949 case FCmpInst::FCMP_UNO: FOC = ISD::SETNE; FPC = ISD::SETUO; break;
950 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
951 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
952 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
953 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
954 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
955 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
956 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
957 }
958 if (FiniteOnlyFPMath())
959 Condition = FOC;
960 else
961 Condition = FPC;
962 } else {
Chris Lattner79084302007-02-04 01:31:47 +0000963 Condition = ISD::SETEQ; // silence warning.
Reid Spencer266e42b2006-12-23 06:05:41 +0000964 assert(0 && "Unknown compare instruction");
Chris Lattnered0110b2006-10-27 21:36:01 +0000965 }
966
Chris Lattnered0110b2006-10-27 21:36:01 +0000967 SelectionDAGISel::CaseBlock CB(Condition, BOp->getOperand(0),
Anton Korobeynikov915e6172007-04-04 21:14:49 +0000968 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
Chris Lattnered0110b2006-10-27 21:36:01 +0000969 SwitchCases.push_back(CB);
970 return;
971 }
972
973 // Create a CaseBlock record representing this branch.
Zhou Sheng75b871f2007-01-11 12:24:14 +0000974 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(),
Anton Korobeynikov915e6172007-04-04 21:14:49 +0000975 NULL, TBB, FBB, CurBB);
Chris Lattnered0110b2006-10-27 21:36:01 +0000976 SwitchCases.push_back(CB);
Chris Lattnered0110b2006-10-27 21:36:01 +0000977 return;
978 }
979
Chris Lattnerf1b54fd2006-10-27 21:54:23 +0000980
981 // Create TmpBB after CurBB.
Chris Lattnered0110b2006-10-27 21:36:01 +0000982 MachineFunction::iterator BBI = CurBB;
983 MachineBasicBlock *TmpBB = new MachineBasicBlock(CurBB->getBasicBlock());
984 CurBB->getParent()->getBasicBlockList().insert(++BBI, TmpBB);
985
Chris Lattnerf1b54fd2006-10-27 21:54:23 +0000986 if (Opc == Instruction::Or) {
987 // Codegen X | Y as:
988 // jmp_if_X TBB
989 // jmp TmpBB
990 // TmpBB:
991 // jmp_if_Y TBB
992 // jmp FBB
993 //
Chris Lattnered0110b2006-10-27 21:36:01 +0000994
Chris Lattnerf1b54fd2006-10-27 21:54:23 +0000995 // Emit the LHS condition.
996 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, Opc);
997
998 // Emit the RHS condition into TmpBB.
999 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1000 } else {
1001 assert(Opc == Instruction::And && "Unknown merge op!");
1002 // Codegen X & Y as:
1003 // jmp_if_X TmpBB
1004 // jmp FBB
1005 // TmpBB:
1006 // jmp_if_Y TBB
1007 // jmp FBB
1008 //
1009 // This requires creation of TmpBB after CurBB.
1010
1011 // Emit the LHS condition.
1012 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, Opc);
1013
1014 // Emit the RHS condition into TmpBB.
1015 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1016 }
Chris Lattnered0110b2006-10-27 21:36:01 +00001017}
1018
Chris Lattner427301f2006-10-31 22:37:42 +00001019/// If the set of cases should be emitted as a series of branches, return true.
1020/// If we should emit this as a bunch of and/or'd together conditions, return
1021/// false.
1022static bool
1023ShouldEmitAsBranches(const std::vector<SelectionDAGISel::CaseBlock> &Cases) {
1024 if (Cases.size() != 2) return true;
1025
Chris Lattnerfe43bef2006-10-31 23:06:00 +00001026 // If this is two comparisons of the same values or'd or and'd together, they
1027 // will get folded into a single comparison, so don't emit two blocks.
1028 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1029 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1030 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1031 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1032 return false;
1033 }
1034
Chris Lattner427301f2006-10-31 22:37:42 +00001035 return true;
1036}
1037
Chris Lattner7a60d912005-01-07 07:47:53 +00001038void SelectionDAGLowering::visitBr(BranchInst &I) {
1039 // Update machine-CFG edges.
1040 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
Chris Lattner7a60d912005-01-07 07:47:53 +00001041
1042 // Figure out which block is immediately after the current one.
1043 MachineBasicBlock *NextBlock = 0;
1044 MachineFunction::iterator BBI = CurMBB;
1045 if (++BBI != CurMBB->getParent()->end())
1046 NextBlock = BBI;
1047
1048 if (I.isUnconditional()) {
1049 // If this is not a fall-through branch, emit the branch.
1050 if (Succ0MBB != NextBlock)
Chris Lattner4108bb02005-01-17 19:43:36 +00001051 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
Misha Brukman77451162005-04-22 04:01:18 +00001052 DAG.getBasicBlock(Succ0MBB)));
Chris Lattner7a60d912005-01-07 07:47:53 +00001053
Chris Lattner963ddad2006-10-24 17:57:59 +00001054 // Update machine-CFG edges.
1055 CurMBB->addSuccessor(Succ0MBB);
1056
1057 return;
1058 }
1059
1060 // If this condition is one of the special cases we handle, do special stuff
1061 // now.
1062 Value *CondVal = I.getCondition();
Chris Lattner963ddad2006-10-24 17:57:59 +00001063 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
Chris Lattnered0110b2006-10-27 21:36:01 +00001064
1065 // If this is a series of conditions that are or'd or and'd together, emit
1066 // this as a sequence of branches instead of setcc's with and/or operations.
1067 // For example, instead of something like:
1068 // cmp A, B
1069 // C = seteq
1070 // cmp D, E
1071 // F = setle
1072 // or C, F
1073 // jnz foo
1074 // Emit:
1075 // cmp A, B
1076 // je foo
1077 // cmp D, E
1078 // jle foo
1079 //
1080 if (BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
1081 if (BOp->hasOneUse() &&
Chris Lattnerf1b54fd2006-10-27 21:54:23 +00001082 (BOp->getOpcode() == Instruction::And ||
Chris Lattnered0110b2006-10-27 21:36:01 +00001083 BOp->getOpcode() == Instruction::Or)) {
1084 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, CurMBB, BOp->getOpcode());
Chris Lattnerfe43bef2006-10-31 23:06:00 +00001085 // If the compares in later blocks need to use values not currently
1086 // exported from this block, export them now. This block should always
1087 // be the first entry.
1088 assert(SwitchCases[0].ThisBB == CurMBB && "Unexpected lowering!");
1089
Chris Lattner427301f2006-10-31 22:37:42 +00001090 // Allow some cases to be rejected.
1091 if (ShouldEmitAsBranches(SwitchCases)) {
Chris Lattner427301f2006-10-31 22:37:42 +00001092 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1093 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1094 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1095 }
1096
1097 // Emit the branch for this block.
1098 visitSwitchCase(SwitchCases[0]);
1099 SwitchCases.erase(SwitchCases.begin());
1100 return;
Chris Lattnerf31b9ef2006-10-29 18:23:37 +00001101 }
1102
Chris Lattnerfe43bef2006-10-31 23:06:00 +00001103 // Okay, we decided not to do this, remove any inserted MBB's and clear
1104 // SwitchCases.
1105 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
1106 CurMBB->getParent()->getBasicBlockList().erase(SwitchCases[i].ThisBB);
1107
Chris Lattner427301f2006-10-31 22:37:42 +00001108 SwitchCases.clear();
Chris Lattnered0110b2006-10-27 21:36:01 +00001109 }
1110 }
Chris Lattner61bcf912006-10-24 18:07:37 +00001111
1112 // Create a CaseBlock record representing this branch.
Zhou Sheng75b871f2007-01-11 12:24:14 +00001113 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(),
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001114 NULL, Succ0MBB, Succ1MBB, CurMBB);
Chris Lattner61bcf912006-10-24 18:07:37 +00001115 // Use visitSwitchCase to actually insert the fast branch sequence for this
1116 // cond branch.
1117 visitSwitchCase(CB);
Chris Lattner7a60d912005-01-07 07:47:53 +00001118}
1119
Nate Begemaned728c12006-03-27 01:32:24 +00001120/// visitSwitchCase - Emits the necessary code to represent a single node in
1121/// the binary search tree resulting from lowering a switch instruction.
1122void SelectionDAGLowering::visitSwitchCase(SelectionDAGISel::CaseBlock &CB) {
Chris Lattner963ddad2006-10-24 17:57:59 +00001123 SDOperand Cond;
1124 SDOperand CondLHS = getValue(CB.CmpLHS);
1125
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001126 // Build the setcc now.
1127 if (CB.CmpMHS == NULL) {
1128 // Fold "(X == true)" to X and "(X == false)" to !X to
1129 // handle common cases produced by branch lowering.
1130 if (CB.CmpRHS == ConstantInt::getTrue() && CB.CC == ISD::SETEQ)
1131 Cond = CondLHS;
1132 else if (CB.CmpRHS == ConstantInt::getFalse() && CB.CC == ISD::SETEQ) {
1133 SDOperand True = DAG.getConstant(1, CondLHS.getValueType());
1134 Cond = DAG.getNode(ISD::XOR, CondLHS.getValueType(), CondLHS, True);
1135 } else
1136 Cond = DAG.getSetCC(MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
1137 } else {
1138 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Anton Korobeynikov70378262007-03-25 15:07:15 +00001139
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001140 uint64_t Low = cast<ConstantInt>(CB.CmpLHS)->getSExtValue();
1141 uint64_t High = cast<ConstantInt>(CB.CmpRHS)->getSExtValue();
1142
1143 SDOperand CmpOp = getValue(CB.CmpMHS);
1144 MVT::ValueType VT = CmpOp.getValueType();
1145
1146 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
1147 Cond = DAG.getSetCC(MVT::i1, CmpOp, DAG.getConstant(High, VT), ISD::SETLE);
1148 } else {
1149 SDOperand SUB = DAG.getNode(ISD::SUB, VT, CmpOp, DAG.getConstant(Low, VT));
1150 Cond = DAG.getSetCC(MVT::i1, SUB,
1151 DAG.getConstant(High-Low, VT), ISD::SETULE);
1152 }
1153
1154 }
1155
Nate Begemaned728c12006-03-27 01:32:24 +00001156 // Set NextBlock to be the MBB immediately after the current one, if any.
1157 // This is used to avoid emitting unnecessary branches to the next block.
1158 MachineBasicBlock *NextBlock = 0;
1159 MachineFunction::iterator BBI = CurMBB;
1160 if (++BBI != CurMBB->getParent()->end())
1161 NextBlock = BBI;
1162
1163 // If the lhs block is the next block, invert the condition so that we can
1164 // fall through to the lhs instead of the rhs block.
Chris Lattner963ddad2006-10-24 17:57:59 +00001165 if (CB.TrueBB == NextBlock) {
1166 std::swap(CB.TrueBB, CB.FalseBB);
Nate Begemaned728c12006-03-27 01:32:24 +00001167 SDOperand True = DAG.getConstant(1, Cond.getValueType());
1168 Cond = DAG.getNode(ISD::XOR, Cond.getValueType(), Cond, True);
1169 }
1170 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(), Cond,
Chris Lattner963ddad2006-10-24 17:57:59 +00001171 DAG.getBasicBlock(CB.TrueBB));
1172 if (CB.FalseBB == NextBlock)
Nate Begemaned728c12006-03-27 01:32:24 +00001173 DAG.setRoot(BrCond);
1174 else
1175 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Chris Lattner963ddad2006-10-24 17:57:59 +00001176 DAG.getBasicBlock(CB.FalseBB)));
Nate Begemaned728c12006-03-27 01:32:24 +00001177 // Update successor info
Chris Lattner963ddad2006-10-24 17:57:59 +00001178 CurMBB->addSuccessor(CB.TrueBB);
1179 CurMBB->addSuccessor(CB.FalseBB);
Nate Begemaned728c12006-03-27 01:32:24 +00001180}
1181
Anton Korobeynikov70378262007-03-25 15:07:15 +00001182/// visitJumpTable - Emit JumpTable node in the current MBB
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001183void SelectionDAGLowering::visitJumpTable(SelectionDAGISel::JumpTable &JT) {
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001184 // Emit the code for the jump table
Scott Michel4cfa6162007-04-24 01:24:20 +00001185 assert(JT.Reg != -1U && "Should lower JT Header first!");
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001186 MVT::ValueType PTy = TLI.getPointerTy();
Evan Cheng84a28d42006-10-30 08:00:44 +00001187 SDOperand Index = DAG.getCopyFromReg(getRoot(), JT.Reg, PTy);
1188 SDOperand Table = DAG.getJumpTable(JT.JTI, PTy);
1189 DAG.setRoot(DAG.getNode(ISD::BR_JT, MVT::Other, Index.getValue(1),
1190 Table, Index));
1191 return;
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001192}
1193
Anton Korobeynikov70378262007-03-25 15:07:15 +00001194/// visitJumpTableHeader - This function emits necessary code to produce index
1195/// in the JumpTable from switch case.
1196void SelectionDAGLowering::visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
1197 SelectionDAGISel::JumpTableHeader &JTH) {
1198 // Subtract the lowest switch case value from the value being switched on
1199 // and conditional branch to default mbb if the result is greater than the
1200 // difference between smallest and largest cases.
1201 SDOperand SwitchOp = getValue(JTH.SValue);
1202 MVT::ValueType VT = SwitchOp.getValueType();
1203 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
1204 DAG.getConstant(JTH.First, VT));
1205
1206 // The SDNode we just created, which holds the value being switched on
1207 // minus the the smallest case value, needs to be copied to a virtual
1208 // register so it can be used as an index into the jump table in a
1209 // subsequent basic block. This value may be smaller or larger than the
1210 // target's pointer type, and therefore require extension or truncating.
1211 if (VT > TLI.getPointerTy())
1212 SwitchOp = DAG.getNode(ISD::TRUNCATE, TLI.getPointerTy(), SUB);
1213 else
1214 SwitchOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(), SUB);
1215
1216 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
1217 SDOperand CopyTo = DAG.getCopyToReg(getRoot(), JumpTableReg, SwitchOp);
1218 JT.Reg = JumpTableReg;
1219
1220 // Emit the range check for the jump table, and branch to the default
1221 // block for the switch statement if the value being switched on exceeds
1222 // the largest case in the switch.
1223 SDOperand CMP = DAG.getSetCC(TLI.getSetCCResultTy(), SUB,
1224 DAG.getConstant(JTH.Last-JTH.First,VT),
1225 ISD::SETUGT);
1226
1227 // Set NextBlock to be the MBB immediately after the current one, if any.
1228 // This is used to avoid emitting unnecessary branches to the next block.
1229 MachineBasicBlock *NextBlock = 0;
1230 MachineFunction::iterator BBI = CurMBB;
1231 if (++BBI != CurMBB->getParent()->end())
1232 NextBlock = BBI;
1233
1234 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, CMP,
1235 DAG.getBasicBlock(JT.Default));
1236
1237 if (JT.MBB == NextBlock)
1238 DAG.setRoot(BrCond);
1239 else
1240 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001241 DAG.getBasicBlock(JT.MBB)));
1242
1243 return;
Anton Korobeynikov70378262007-03-25 15:07:15 +00001244}
1245
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001246/// visitBitTestHeader - This function emits necessary code to produce value
1247/// suitable for "bit tests"
1248void SelectionDAGLowering::visitBitTestHeader(SelectionDAGISel::BitTestBlock &B) {
1249 // Subtract the minimum value
1250 SDOperand SwitchOp = getValue(B.SValue);
1251 MVT::ValueType VT = SwitchOp.getValueType();
1252 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
1253 DAG.getConstant(B.First, VT));
1254
1255 // Check range
1256 SDOperand RangeCmp = DAG.getSetCC(TLI.getSetCCResultTy(), SUB,
1257 DAG.getConstant(B.Range, VT),
1258 ISD::SETUGT);
1259
1260 SDOperand ShiftOp;
1261 if (VT > TLI.getShiftAmountTy())
1262 ShiftOp = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), SUB);
1263 else
1264 ShiftOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getShiftAmountTy(), SUB);
1265
1266 // Make desired shift
1267 SDOperand SwitchVal = DAG.getNode(ISD::SHL, TLI.getPointerTy(),
1268 DAG.getConstant(1, TLI.getPointerTy()),
1269 ShiftOp);
1270
1271 unsigned SwitchReg = FuncInfo.MakeReg(TLI.getPointerTy());
1272 SDOperand CopyTo = DAG.getCopyToReg(getRoot(), SwitchReg, SwitchVal);
1273 B.Reg = SwitchReg;
1274
1275 SDOperand BrRange = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, RangeCmp,
1276 DAG.getBasicBlock(B.Default));
1277
1278 // Set NextBlock to be the MBB immediately after the current one, if any.
1279 // This is used to avoid emitting unnecessary branches to the next block.
1280 MachineBasicBlock *NextBlock = 0;
1281 MachineFunction::iterator BBI = CurMBB;
1282 if (++BBI != CurMBB->getParent()->end())
1283 NextBlock = BBI;
1284
1285 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1286 if (MBB == NextBlock)
1287 DAG.setRoot(BrRange);
1288 else
1289 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, CopyTo,
1290 DAG.getBasicBlock(MBB)));
1291
1292 CurMBB->addSuccessor(B.Default);
1293 CurMBB->addSuccessor(MBB);
1294
1295 return;
1296}
1297
1298/// visitBitTestCase - this function produces one "bit test"
1299void SelectionDAGLowering::visitBitTestCase(MachineBasicBlock* NextMBB,
1300 unsigned Reg,
1301 SelectionDAGISel::BitTestCase &B) {
1302 // Emit bit tests and jumps
1303 SDOperand SwitchVal = DAG.getCopyFromReg(getRoot(), Reg, TLI.getPointerTy());
1304
1305 SDOperand AndOp = DAG.getNode(ISD::AND, TLI.getPointerTy(),
1306 SwitchVal,
1307 DAG.getConstant(B.Mask,
1308 TLI.getPointerTy()));
1309 SDOperand AndCmp = DAG.getSetCC(TLI.getSetCCResultTy(), AndOp,
1310 DAG.getConstant(0, TLI.getPointerTy()),
1311 ISD::SETNE);
1312 SDOperand BrAnd = DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(),
1313 AndCmp, DAG.getBasicBlock(B.TargetBB));
1314
1315 // Set NextBlock to be the MBB immediately after the current one, if any.
1316 // This is used to avoid emitting unnecessary branches to the next block.
1317 MachineBasicBlock *NextBlock = 0;
1318 MachineFunction::iterator BBI = CurMBB;
1319 if (++BBI != CurMBB->getParent()->end())
1320 NextBlock = BBI;
1321
1322 if (NextMBB == NextBlock)
1323 DAG.setRoot(BrAnd);
1324 else
1325 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrAnd,
1326 DAG.getBasicBlock(NextMBB)));
1327
1328 CurMBB->addSuccessor(B.TargetBB);
1329 CurMBB->addSuccessor(NextMBB);
1330
1331 return;
1332}
Anton Korobeynikov70378262007-03-25 15:07:15 +00001333
Jim Laskey4b37a4c2007-02-21 22:53:45 +00001334void SelectionDAGLowering::visitInvoke(InvokeInst &I) {
Jim Laskey14059d92007-02-25 21:43:59 +00001335 assert(0 && "Should never be visited directly");
1336}
1337void SelectionDAGLowering::visitInvoke(InvokeInst &I, bool AsTerminator) {
Jim Laskey4b37a4c2007-02-21 22:53:45 +00001338 // Retrieve successors.
1339 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
Duncan Sands61166502007-06-06 10:05:18 +00001340
Jim Laskey14059d92007-02-25 21:43:59 +00001341 if (!AsTerminator) {
Duncan Sands61166502007-06-06 10:05:18 +00001342 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1343
Jim Laskey14059d92007-02-25 21:43:59 +00001344 LowerCallTo(I, I.getCalledValue()->getType(),
Anton Korobeynikov3b327822007-05-23 11:08:31 +00001345 I.getCallingConv(),
1346 false,
1347 getValue(I.getOperand(0)),
1348 3, LandingPad);
Jim Laskey4b37a4c2007-02-21 22:53:45 +00001349
Jim Laskey14059d92007-02-25 21:43:59 +00001350 // Update successor info
1351 CurMBB->addSuccessor(Return);
1352 CurMBB->addSuccessor(LandingPad);
1353 } else {
1354 // Drop into normal successor.
1355 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
1356 DAG.getBasicBlock(Return)));
1357 }
Jim Laskey4b37a4c2007-02-21 22:53:45 +00001358}
1359
1360void SelectionDAGLowering::visitUnwind(UnwindInst &I) {
1361}
1362
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001363/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001364/// small case ranges).
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001365bool SelectionDAGLowering::handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001366 CaseRecVector& WorkList,
1367 Value* SV,
1368 MachineBasicBlock* Default) {
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001369 Case& BackCase = *(CR.Range.second-1);
1370
1371 // Size is the number of Cases represented by this range.
1372 unsigned Size = CR.Range.second - CR.Range.first;
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001373 if (Size > 3)
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001374 return false;
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001375
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001376 // Get the MachineFunction which holds the current MBB. This is used when
1377 // inserting any additional MBBs necessary to represent the switch.
1378 MachineFunction *CurMF = CurMBB->getParent();
1379
1380 // Figure out which block is immediately after the current one.
1381 MachineBasicBlock *NextBlock = 0;
1382 MachineFunction::iterator BBI = CR.CaseBB;
1383
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001384 if (++BBI != CurMBB->getParent()->end())
1385 NextBlock = BBI;
1386
1387 // TODO: If any two of the cases has the same destination, and if one value
1388 // is the same as the other, but has one bit unset that the other has set,
1389 // use bit manipulation to do two compares at once. For example:
1390 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
1391
1392 // Rearrange the case blocks so that the last one falls through if possible.
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001393 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001394 // The last case block won't fall through into 'NextBlock' if we emit the
1395 // branches in this order. See if rearranging a case value would help.
1396 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001397 if (I->BB == NextBlock) {
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001398 std::swap(*I, BackCase);
1399 break;
1400 }
1401 }
1402 }
1403
1404 // Create a CaseBlock record representing a conditional branch to
1405 // the Case's target mbb if the value being switched on SV is equal
1406 // to C.
1407 MachineBasicBlock *CurBlock = CR.CaseBB;
1408 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1409 MachineBasicBlock *FallThrough;
1410 if (I != E-1) {
1411 FallThrough = new MachineBasicBlock(CurBlock->getBasicBlock());
1412 CurMF->getBasicBlockList().insert(BBI, FallThrough);
1413 } else {
1414 // If the last case doesn't match, go to the default block.
1415 FallThrough = Default;
1416 }
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001417
1418 Value *RHS, *LHS, *MHS;
1419 ISD::CondCode CC;
1420 if (I->High == I->Low) {
1421 // This is just small small case range :) containing exactly 1 case
1422 CC = ISD::SETEQ;
1423 LHS = SV; RHS = I->High; MHS = NULL;
1424 } else {
1425 CC = ISD::SETLE;
1426 LHS = I->Low; MHS = SV; RHS = I->High;
1427 }
1428 SelectionDAGISel::CaseBlock CB(CC, LHS, RHS, MHS,
1429 I->BB, FallThrough, CurBlock);
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001430
1431 // If emitting the first comparison, just call visitSwitchCase to emit the
1432 // code into the current block. Otherwise, push the CaseBlock onto the
1433 // vector to be later processed by SDISel, and insert the node's MBB
1434 // before the next MBB.
1435 if (CurBlock == CurMBB)
1436 visitSwitchCase(CB);
1437 else
1438 SwitchCases.push_back(CB);
1439
1440 CurBlock = FallThrough;
1441 }
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001442
1443 return true;
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001444}
1445
Anton Korobeynikov192d09c2007-05-09 20:07:08 +00001446static inline bool areJTsAllowed(const TargetLowering &TLI) {
1447 return (TLI.isOperationLegal(ISD::BR_JT, MVT::Other) ||
1448 TLI.isOperationLegal(ISD::BRIND, MVT::Other));
1449}
1450
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001451/// handleJTSwitchCase - Emit jumptable for current switch case range
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001452bool SelectionDAGLowering::handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001453 CaseRecVector& WorkList,
1454 Value* SV,
1455 MachineBasicBlock* Default) {
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001456 Case& FrontCase = *CR.Range.first;
1457 Case& BackCase = *(CR.Range.second-1);
1458
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001459 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1460 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
1461
1462 uint64_t TSize = 0;
1463 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1464 I!=E; ++I)
1465 TSize += I->size();
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001466
Anton Korobeynikov192d09c2007-05-09 20:07:08 +00001467 if (!areJTsAllowed(TLI) || TSize <= 3)
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001468 return false;
1469
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001470 double Density = (double)TSize / (double)((Last - First) + 1ULL);
1471 if (Density < 0.4)
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001472 return false;
1473
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001474 DOUT << "Lowering jump table\n"
1475 << "First entry: " << First << ". Last entry: " << Last << "\n"
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001476 << "Size: " << TSize << ". Density: " << Density << "\n\n";
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001477
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001478 // Get the MachineFunction which holds the current MBB. This is used when
1479 // inserting any additional MBBs necessary to represent the switch.
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001480 MachineFunction *CurMF = CurMBB->getParent();
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001481
1482 // Figure out which block is immediately after the current one.
1483 MachineBasicBlock *NextBlock = 0;
1484 MachineFunction::iterator BBI = CR.CaseBB;
1485
1486 if (++BBI != CurMBB->getParent()->end())
1487 NextBlock = BBI;
1488
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001489 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1490
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001491 // Create a new basic block to hold the code for loading the address
1492 // of the jump table, and jumping to it. Update successor information;
1493 // we will either branch to the default case for the switch, or the jump
1494 // table.
1495 MachineBasicBlock *JumpTableBB = new MachineBasicBlock(LLVMBB);
1496 CurMF->getBasicBlockList().insert(BBI, JumpTableBB);
1497 CR.CaseBB->addSuccessor(Default);
1498 CR.CaseBB->addSuccessor(JumpTableBB);
1499
1500 // Build a vector of destination BBs, corresponding to each target
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001501 // of the jump table. If the value of the jump table slot corresponds to
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001502 // a case statement, push the case's BB onto the vector, otherwise, push
1503 // the default BB.
1504 std::vector<MachineBasicBlock*> DestBBs;
1505 int64_t TEI = First;
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001506 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
1507 int64_t Low = cast<ConstantInt>(I->Low)->getSExtValue();
1508 int64_t High = cast<ConstantInt>(I->High)->getSExtValue();
1509
1510 if ((Low <= TEI) && (TEI <= High)) {
1511 DestBBs.push_back(I->BB);
1512 if (TEI==High)
1513 ++I;
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001514 } else {
1515 DestBBs.push_back(Default);
1516 }
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001517 }
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001518
1519 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001520 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001521 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
1522 E = DestBBs.end(); I != E; ++I) {
1523 if (!SuccsHandled[(*I)->getNumber()]) {
1524 SuccsHandled[(*I)->getNumber()] = true;
1525 JumpTableBB->addSuccessor(*I);
1526 }
1527 }
1528
1529 // Create a jump table index for this jump table, or return an existing
1530 // one.
1531 unsigned JTI = CurMF->getJumpTableInfo()->getJumpTableIndex(DestBBs);
1532
1533 // Set the jump table information so that we can codegen it as a second
1534 // MachineBasicBlock
Scott Michel4cfa6162007-04-24 01:24:20 +00001535 SelectionDAGISel::JumpTable JT(-1U, JTI, JumpTableBB, Default);
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001536 SelectionDAGISel::JumpTableHeader JTH(First, Last, SV, CR.CaseBB,
1537 (CR.CaseBB == CurMBB));
1538 if (CR.CaseBB == CurMBB)
1539 visitJumpTableHeader(JT, JTH);
1540
1541 JTCases.push_back(SelectionDAGISel::JumpTableBlock(JTH, JT));
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001542
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001543 return true;
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001544}
1545
1546/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1547/// 2 subtrees.
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001548bool SelectionDAGLowering::handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001549 CaseRecVector& WorkList,
1550 Value* SV,
1551 MachineBasicBlock* Default) {
1552 // Get the MachineFunction which holds the current MBB. This is used when
1553 // inserting any additional MBBs necessary to represent the switch.
1554 MachineFunction *CurMF = CurMBB->getParent();
1555
1556 // Figure out which block is immediately after the current one.
1557 MachineBasicBlock *NextBlock = 0;
1558 MachineFunction::iterator BBI = CR.CaseBB;
1559
1560 if (++BBI != CurMBB->getParent()->end())
1561 NextBlock = BBI;
1562
1563 Case& FrontCase = *CR.Range.first;
1564 Case& BackCase = *(CR.Range.second-1);
1565 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1566
1567 // Size is the number of Cases represented by this range.
1568 unsigned Size = CR.Range.second - CR.Range.first;
1569
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001570 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1571 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001572 double FMetric = 0;
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001573 CaseItr Pivot = CR.Range.first + Size/2;
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001574
1575 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1576 // (heuristically) allow us to emit JumpTable's later.
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001577 uint64_t TSize = 0;
1578 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1579 I!=E; ++I)
1580 TSize += I->size();
1581
1582 uint64_t LSize = FrontCase.size();
1583 uint64_t RSize = TSize-LSize;
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001584 DOUT << "Selecting best pivot: \n"
1585 << "First: " << First << ", Last: " << Last <<"\n"
1586 << "LSize: " << LSize << ", RSize: " << RSize << "\n";
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001587 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001588 J!=E; ++I, ++J) {
1589 int64_t LEnd = cast<ConstantInt>(I->High)->getSExtValue();
1590 int64_t RBegin = cast<ConstantInt>(J->Low)->getSExtValue();
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001591 assert((RBegin-LEnd>=1) && "Invalid case distance");
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001592 double LDensity = (double)LSize / (double)((LEnd - First) + 1ULL);
1593 double RDensity = (double)RSize / (double)((Last - RBegin) + 1ULL);
Anton Korobeynikovda964a22007-04-09 21:57:03 +00001594 double Metric = Log2_64(RBegin-LEnd)*(LDensity+RDensity);
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001595 // Should always split in some non-trivial place
1596 DOUT <<"=>Step\n"
1597 << "LEnd: " << LEnd << ", RBegin: " << RBegin << "\n"
1598 << "LDensity: " << LDensity << ", RDensity: " << RDensity << "\n"
1599 << "Metric: " << Metric << "\n";
1600 if (FMetric < Metric) {
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001601 Pivot = J;
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001602 FMetric = Metric;
1603 DOUT << "Current metric set to: " << FMetric << "\n";
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001604 }
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001605
1606 LSize += J->size();
1607 RSize -= J->size();
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001608 }
Anton Korobeynikov192d09c2007-05-09 20:07:08 +00001609 if (areJTsAllowed(TLI)) {
1610 // If our case is dense we *really* should handle it earlier!
1611 assert((FMetric > 0) && "Should handle dense range earlier!");
1612 } else {
1613 Pivot = CR.Range.first + Size/2;
1614 }
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001615
1616 CaseRange LHSR(CR.Range.first, Pivot);
1617 CaseRange RHSR(Pivot, CR.Range.second);
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001618 Constant *C = Pivot->Low;
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001619 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
1620
1621 // We know that we branch to the LHS if the Value being switched on is
1622 // less than the Pivot value, C. We use this to optimize our binary
1623 // tree a bit, by recognizing that if SV is greater than or equal to the
1624 // LHS's Case Value, and that Case Value is exactly one less than the
1625 // Pivot's Value, then we can branch directly to the LHS's Target,
1626 // rather than creating a leaf node for it.
1627 if ((LHSR.second - LHSR.first) == 1 &&
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001628 LHSR.first->High == CR.GE &&
1629 cast<ConstantInt>(C)->getSExtValue() ==
1630 (cast<ConstantInt>(CR.GE)->getSExtValue() + 1LL)) {
1631 TrueBB = LHSR.first->BB;
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001632 } else {
1633 TrueBB = new MachineBasicBlock(LLVMBB);
1634 CurMF->getBasicBlockList().insert(BBI, TrueBB);
1635 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
1636 }
1637
1638 // Similar to the optimization above, if the Value being switched on is
1639 // known to be less than the Constant CR.LT, and the current Case Value
1640 // is CR.LT - 1, then we can branch directly to the target block for
1641 // the current Case Value, rather than emitting a RHS leaf node for it.
1642 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001643 cast<ConstantInt>(RHSR.first->Low)->getSExtValue() ==
1644 (cast<ConstantInt>(CR.LT)->getSExtValue() - 1LL)) {
1645 FalseBB = RHSR.first->BB;
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001646 } else {
1647 FalseBB = new MachineBasicBlock(LLVMBB);
1648 CurMF->getBasicBlockList().insert(BBI, FalseBB);
1649 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
1650 }
1651
1652 // Create a CaseBlock record representing a conditional branch to
1653 // the LHS node if the value being switched on SV is less than C.
1654 // Otherwise, branch to LHS.
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001655 SelectionDAGISel::CaseBlock CB(ISD::SETLT, SV, C, NULL,
1656 TrueBB, FalseBB, CR.CaseBB);
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001657
1658 if (CR.CaseBB == CurMBB)
1659 visitSwitchCase(CB);
1660 else
1661 SwitchCases.push_back(CB);
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001662
1663 return true;
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001664}
1665
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001666/// handleBitTestsSwitchCase - if current case range has few destination and
1667/// range span less, than machine word bitwidth, encode case range into series
1668/// of masks and emit bit tests with these masks.
1669bool SelectionDAGLowering::handleBitTestsSwitchCase(CaseRec& CR,
1670 CaseRecVector& WorkList,
1671 Value* SV,
Chris Lattner7196f092007-04-14 02:26:56 +00001672 MachineBasicBlock* Default){
Dan Gohman1796f1f2007-05-18 17:52:13 +00001673 unsigned IntPtrBits = MVT::getSizeInBits(TLI.getPointerTy());
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001674
1675 Case& FrontCase = *CR.Range.first;
1676 Case& BackCase = *(CR.Range.second-1);
1677
1678 // Get the MachineFunction which holds the current MBB. This is used when
1679 // inserting any additional MBBs necessary to represent the switch.
1680 MachineFunction *CurMF = CurMBB->getParent();
1681
1682 unsigned numCmps = 0;
1683 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1684 I!=E; ++I) {
1685 // Single case counts one, case range - two.
1686 if (I->Low == I->High)
1687 numCmps +=1;
1688 else
1689 numCmps +=2;
1690 }
1691
1692 // Count unique destinations
1693 SmallSet<MachineBasicBlock*, 4> Dests;
1694 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1695 Dests.insert(I->BB);
1696 if (Dests.size() > 3)
1697 // Don't bother the code below, if there are too much unique destinations
1698 return false;
1699 }
1700 DOUT << "Total number of unique destinations: " << Dests.size() << "\n"
1701 << "Total number of comparisons: " << numCmps << "\n";
1702
1703 // Compute span of values.
1704 Constant* minValue = FrontCase.Low;
1705 Constant* maxValue = BackCase.High;
1706 uint64_t range = cast<ConstantInt>(maxValue)->getSExtValue() -
1707 cast<ConstantInt>(minValue)->getSExtValue();
1708 DOUT << "Compare range: " << range << "\n"
1709 << "Low bound: " << cast<ConstantInt>(minValue)->getSExtValue() << "\n"
1710 << "High bound: " << cast<ConstantInt>(maxValue)->getSExtValue() << "\n";
1711
Anton Korobeynikovd7ae7f12007-04-26 20:44:04 +00001712 if (range>=IntPtrBits ||
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001713 (!(Dests.size() == 1 && numCmps >= 3) &&
1714 !(Dests.size() == 2 && numCmps >= 5) &&
1715 !(Dests.size() >= 3 && numCmps >= 6)))
1716 return false;
1717
1718 DOUT << "Emitting bit tests\n";
1719 int64_t lowBound = 0;
1720
1721 // Optimize the case where all the case values fit in a
1722 // word without having to subtract minValue. In this case,
1723 // we can optimize away the subtraction.
1724 if (cast<ConstantInt>(minValue)->getSExtValue() >= 0 &&
Anton Korobeynikov8a1a84f2007-04-14 13:25:55 +00001725 cast<ConstantInt>(maxValue)->getSExtValue() < IntPtrBits) {
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001726 range = cast<ConstantInt>(maxValue)->getSExtValue();
1727 } else {
1728 lowBound = cast<ConstantInt>(minValue)->getSExtValue();
1729 }
1730
1731 CaseBitsVector CasesBits;
1732 unsigned i, count = 0;
1733
1734 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1735 MachineBasicBlock* Dest = I->BB;
1736 for (i = 0; i < count; ++i)
1737 if (Dest == CasesBits[i].BB)
1738 break;
1739
1740 if (i == count) {
1741 assert((count < 3) && "Too much destinations to test!");
1742 CasesBits.push_back(CaseBits(0, Dest, 0));
1743 count++;
1744 }
1745
1746 uint64_t lo = cast<ConstantInt>(I->Low)->getSExtValue() - lowBound;
1747 uint64_t hi = cast<ConstantInt>(I->High)->getSExtValue() - lowBound;
1748
1749 for (uint64_t j = lo; j <= hi; j++) {
Anton Korobeynikov8a1a84f2007-04-14 13:25:55 +00001750 CasesBits[i].Mask |= 1ULL << j;
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001751 CasesBits[i].Bits++;
1752 }
1753
1754 }
1755 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
1756
1757 SelectionDAGISel::BitTestInfo BTC;
1758
1759 // Figure out which block is immediately after the current one.
1760 MachineFunction::iterator BBI = CR.CaseBB;
1761 ++BBI;
1762
1763 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1764
1765 DOUT << "Cases:\n";
1766 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
1767 DOUT << "Mask: " << CasesBits[i].Mask << ", Bits: " << CasesBits[i].Bits
1768 << ", BB: " << CasesBits[i].BB << "\n";
1769
1770 MachineBasicBlock *CaseBB = new MachineBasicBlock(LLVMBB);
1771 CurMF->getBasicBlockList().insert(BBI, CaseBB);
1772 BTC.push_back(SelectionDAGISel::BitTestCase(CasesBits[i].Mask,
1773 CaseBB,
1774 CasesBits[i].BB));
1775 }
1776
1777 SelectionDAGISel::BitTestBlock BTB(lowBound, range, SV,
Jeff Cohen0475f3b2007-04-09 14:32:59 +00001778 -1U, (CR.CaseBB == CurMBB),
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001779 CR.CaseBB, Default, BTC);
1780
1781 if (CR.CaseBB == CurMBB)
1782 visitBitTestHeader(BTB);
1783
1784 BitTestCases.push_back(BTB);
1785
1786 return true;
1787}
1788
1789
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001790// Clusterify - Transform simple list of Cases into list of CaseRange's
1791unsigned SelectionDAGLowering::Clusterify(CaseVector& Cases,
1792 const SwitchInst& SI) {
1793 unsigned numCmps = 0;
1794
1795 // Start with "simple" cases
1796 for (unsigned i = 1; i < SI.getNumSuccessors(); ++i) {
1797 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
1798 Cases.push_back(Case(SI.getSuccessorValue(i),
1799 SI.getSuccessorValue(i),
1800 SMBB));
1801 }
1802 sort(Cases.begin(), Cases.end(), CaseCmp());
1803
1804 // Merge case into clusters
1805 if (Cases.size()>=2)
1806 for (CaseItr I=Cases.begin(), J=++(Cases.begin()), E=Cases.end(); J!=E; ) {
1807 int64_t nextValue = cast<ConstantInt>(J->Low)->getSExtValue();
1808 int64_t currentValue = cast<ConstantInt>(I->High)->getSExtValue();
1809 MachineBasicBlock* nextBB = J->BB;
1810 MachineBasicBlock* currentBB = I->BB;
1811
1812 // If the two neighboring cases go to the same destination, merge them
1813 // into a single case.
1814 if ((nextValue-currentValue==1) && (currentBB == nextBB)) {
1815 I->High = J->High;
1816 J = Cases.erase(J);
1817 } else {
1818 I = J++;
1819 }
1820 }
1821
1822 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
1823 if (I->Low != I->High)
1824 // A range counts double, since it requires two compares.
1825 ++numCmps;
1826 }
1827
1828 return numCmps;
1829}
1830
1831void SelectionDAGLowering::visitSwitch(SwitchInst &SI) {
Nate Begemaned728c12006-03-27 01:32:24 +00001832 // Figure out which block is immediately after the current one.
1833 MachineBasicBlock *NextBlock = 0;
1834 MachineFunction::iterator BBI = CurMBB;
Bill Wendlingbe96e1c2006-10-19 21:46:38 +00001835
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001836 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
Chris Lattner6d6fc262006-10-22 21:36:53 +00001837
Nate Begemaned728c12006-03-27 01:32:24 +00001838 // If there is only the default destination, branch to it if it is not the
1839 // next basic block. Otherwise, just fall through.
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001840 if (SI.getNumOperands() == 2) {
Nate Begemaned728c12006-03-27 01:32:24 +00001841 // Update machine-CFG edges.
Bill Wendlingbe96e1c2006-10-19 21:46:38 +00001842
Nate Begemaned728c12006-03-27 01:32:24 +00001843 // If this is not a fall-through branch, emit the branch.
Chris Lattner6d6fc262006-10-22 21:36:53 +00001844 if (Default != NextBlock)
Nate Begemaned728c12006-03-27 01:32:24 +00001845 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
Chris Lattner6d6fc262006-10-22 21:36:53 +00001846 DAG.getBasicBlock(Default)));
Bill Wendlingbe96e1c2006-10-19 21:46:38 +00001847
Chris Lattner6d6fc262006-10-22 21:36:53 +00001848 CurMBB->addSuccessor(Default);
Nate Begemaned728c12006-03-27 01:32:24 +00001849 return;
1850 }
1851
1852 // If there are any non-default case statements, create a vector of Cases
1853 // representing each one, and sort the vector so that we can efficiently
1854 // create a binary search tree from them.
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001855 CaseVector Cases;
1856 unsigned numCmps = Clusterify(Cases, SI);
1857 DOUT << "Clusterify finished. Total clusters: " << Cases.size()
1858 << ". Total compares: " << numCmps << "\n";
Bill Wendlingbe96e1c2006-10-19 21:46:38 +00001859
Nate Begemaned728c12006-03-27 01:32:24 +00001860 // Get the Value to be switched on and default basic blocks, which will be
1861 // inserted into CaseBlock records, representing basic blocks in the binary
1862 // search tree.
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001863 Value *SV = SI.getOperand(0);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001864
Nate Begemaned728c12006-03-27 01:32:24 +00001865 // Push the initial CaseRec onto the worklist
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001866 CaseRecVector WorkList;
Anton Korobeynikov70378262007-03-25 15:07:15 +00001867 WorkList.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
1868
1869 while (!WorkList.empty()) {
Nate Begemaned728c12006-03-27 01:32:24 +00001870 // Grab a record representing a case range to process off the worklist
Anton Korobeynikov70378262007-03-25 15:07:15 +00001871 CaseRec CR = WorkList.back();
1872 WorkList.pop_back();
Anton Korobeynikov70378262007-03-25 15:07:15 +00001873
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001874 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default))
1875 continue;
1876
Anton Korobeynikov70378262007-03-25 15:07:15 +00001877 // If the range has few cases (two or less) emit a series of specific
1878 // tests.
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001879 if (handleSmallSwitchRange(CR, WorkList, SV, Default))
1880 continue;
1881
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001882 // If the switch has more than 5 blocks, and at least 40% dense, and the
Anton Korobeynikov70378262007-03-25 15:07:15 +00001883 // target supports indirect branches, then emit a jump table rather than
1884 // lowering the switch to a binary tree of conditional branches.
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001885 if (handleJTSwitchCase(CR, WorkList, SV, Default))
1886 continue;
1887
1888 // Emit binary tree. We need to pick a pivot, and push left and right ranges
1889 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
1890 handleBTSplitSwitchCase(CR, WorkList, SV, Default);
Nate Begemaned728c12006-03-27 01:32:24 +00001891 }
1892}
1893
Anton Korobeynikov70378262007-03-25 15:07:15 +00001894
Chris Lattnerf68fd0b2005-04-02 05:04:50 +00001895void SelectionDAGLowering::visitSub(User &I) {
1896 // -0.0 - X --> fneg
Reid Spencer2eadb532007-01-21 00:29:26 +00001897 const Type *Ty = I.getType();
Reid Spencerd84d35b2007-02-15 02:26:10 +00001898 if (isa<VectorType>(Ty)) {
Reid Spencer2eadb532007-01-21 00:29:26 +00001899 visitVectorBinary(I, ISD::VSUB);
1900 } else if (Ty->isFloatingPoint()) {
Chris Lattner6f3b5772005-09-28 22:28:18 +00001901 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
1902 if (CFP->isExactlyValue(-0.0)) {
1903 SDOperand Op2 = getValue(I.getOperand(1));
1904 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
1905 return;
1906 }
Reid Spencer2eadb532007-01-21 00:29:26 +00001907 visitScalarBinary(I, ISD::FSUB);
Reid Spencer7e80b0b2006-10-26 06:15:43 +00001908 } else
Reid Spencer2eadb532007-01-21 00:29:26 +00001909 visitScalarBinary(I, ISD::SUB);
Chris Lattnerf68fd0b2005-04-02 05:04:50 +00001910}
1911
Reid Spencer2eadb532007-01-21 00:29:26 +00001912void SelectionDAGLowering::visitScalarBinary(User &I, unsigned OpCode) {
Chris Lattner7a60d912005-01-07 07:47:53 +00001913 SDOperand Op1 = getValue(I.getOperand(0));
1914 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencer2eadb532007-01-21 00:29:26 +00001915
1916 setValue(&I, DAG.getNode(OpCode, Op1.getValueType(), Op1, Op2));
Reid Spencer7e80b0b2006-10-26 06:15:43 +00001917}
1918
Reid Spencer2eadb532007-01-21 00:29:26 +00001919void
1920SelectionDAGLowering::visitVectorBinary(User &I, unsigned OpCode) {
Reid Spencerd84d35b2007-02-15 02:26:10 +00001921 assert(isa<VectorType>(I.getType()));
1922 const VectorType *Ty = cast<VectorType>(I.getType());
Reid Spencer2eadb532007-01-21 00:29:26 +00001923 SDOperand Typ = DAG.getValueType(TLI.getValueType(Ty->getElementType()));
Reid Spencer7e80b0b2006-10-26 06:15:43 +00001924
Reid Spencer2eadb532007-01-21 00:29:26 +00001925 setValue(&I, DAG.getNode(OpCode, MVT::Vector,
1926 getValue(I.getOperand(0)),
1927 getValue(I.getOperand(1)),
1928 DAG.getConstant(Ty->getNumElements(), MVT::i32),
1929 Typ));
1930}
1931
1932void SelectionDAGLowering::visitEitherBinary(User &I, unsigned ScalarOp,
1933 unsigned VectorOp) {
Reid Spencerd84d35b2007-02-15 02:26:10 +00001934 if (isa<VectorType>(I.getType()))
Reid Spencer2eadb532007-01-21 00:29:26 +00001935 visitVectorBinary(I, VectorOp);
1936 else
1937 visitScalarBinary(I, ScalarOp);
Nate Begeman127321b2005-11-18 07:42:56 +00001938}
Chris Lattner96c26752005-01-19 22:31:21 +00001939
Nate Begeman127321b2005-11-18 07:42:56 +00001940void SelectionDAGLowering::visitShift(User &I, unsigned Opcode) {
1941 SDOperand Op1 = getValue(I.getOperand(0));
1942 SDOperand Op2 = getValue(I.getOperand(1));
1943
Reid Spencer2341c222007-02-02 02:16:23 +00001944 if (TLI.getShiftAmountTy() < Op2.getValueType())
1945 Op2 = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), Op2);
1946 else if (TLI.getShiftAmountTy() > Op2.getValueType())
1947 Op2 = DAG.getNode(ISD::ANY_EXTEND, TLI.getShiftAmountTy(), Op2);
Nate Begeman127321b2005-11-18 07:42:56 +00001948
Chris Lattner7a60d912005-01-07 07:47:53 +00001949 setValue(&I, DAG.getNode(Opcode, Op1.getValueType(), Op1, Op2));
1950}
1951
Reid Spencerd9436b62006-11-20 01:22:35 +00001952void SelectionDAGLowering::visitICmp(User &I) {
Reid Spencer266e42b2006-12-23 06:05:41 +00001953 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
1954 if (ICmpInst *IC = dyn_cast<ICmpInst>(&I))
1955 predicate = IC->getPredicate();
1956 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
1957 predicate = ICmpInst::Predicate(IC->getPredicate());
1958 SDOperand Op1 = getValue(I.getOperand(0));
1959 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencerd9436b62006-11-20 01:22:35 +00001960 ISD::CondCode Opcode;
Reid Spencer266e42b2006-12-23 06:05:41 +00001961 switch (predicate) {
Reid Spencerd9436b62006-11-20 01:22:35 +00001962 case ICmpInst::ICMP_EQ : Opcode = ISD::SETEQ; break;
1963 case ICmpInst::ICMP_NE : Opcode = ISD::SETNE; break;
1964 case ICmpInst::ICMP_UGT : Opcode = ISD::SETUGT; break;
1965 case ICmpInst::ICMP_UGE : Opcode = ISD::SETUGE; break;
1966 case ICmpInst::ICMP_ULT : Opcode = ISD::SETULT; break;
1967 case ICmpInst::ICMP_ULE : Opcode = ISD::SETULE; break;
1968 case ICmpInst::ICMP_SGT : Opcode = ISD::SETGT; break;
1969 case ICmpInst::ICMP_SGE : Opcode = ISD::SETGE; break;
1970 case ICmpInst::ICMP_SLT : Opcode = ISD::SETLT; break;
1971 case ICmpInst::ICMP_SLE : Opcode = ISD::SETLE; break;
1972 default:
1973 assert(!"Invalid ICmp predicate value");
1974 Opcode = ISD::SETEQ;
1975 break;
1976 }
1977 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Opcode));
1978}
1979
1980void SelectionDAGLowering::visitFCmp(User &I) {
Reid Spencer266e42b2006-12-23 06:05:41 +00001981 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
1982 if (FCmpInst *FC = dyn_cast<FCmpInst>(&I))
1983 predicate = FC->getPredicate();
1984 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
1985 predicate = FCmpInst::Predicate(FC->getPredicate());
Chris Lattner7a60d912005-01-07 07:47:53 +00001986 SDOperand Op1 = getValue(I.getOperand(0));
1987 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencer266e42b2006-12-23 06:05:41 +00001988 ISD::CondCode Condition, FOC, FPC;
1989 switch (predicate) {
1990 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
1991 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
1992 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
1993 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
1994 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
1995 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
1996 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
1997 case FCmpInst::FCMP_ORD: FOC = ISD::SETEQ; FPC = ISD::SETO; break;
1998 case FCmpInst::FCMP_UNO: FOC = ISD::SETNE; FPC = ISD::SETUO; break;
1999 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
2000 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
2001 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
2002 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
2003 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
2004 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
2005 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
2006 default:
2007 assert(!"Invalid FCmp predicate value");
2008 FOC = FPC = ISD::SETFALSE;
2009 break;
2010 }
2011 if (FiniteOnlyFPMath())
2012 Condition = FOC;
2013 else
2014 Condition = FPC;
2015 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Condition));
Chris Lattner7a60d912005-01-07 07:47:53 +00002016}
2017
2018void SelectionDAGLowering::visitSelect(User &I) {
2019 SDOperand Cond = getValue(I.getOperand(0));
2020 SDOperand TrueVal = getValue(I.getOperand(1));
2021 SDOperand FalseVal = getValue(I.getOperand(2));
Reid Spencerd84d35b2007-02-15 02:26:10 +00002022 if (!isa<VectorType>(I.getType())) {
Chris Lattner02274a52006-04-08 22:22:57 +00002023 setValue(&I, DAG.getNode(ISD::SELECT, TrueVal.getValueType(), Cond,
2024 TrueVal, FalseVal));
2025 } else {
2026 setValue(&I, DAG.getNode(ISD::VSELECT, MVT::Vector, Cond, TrueVal, FalseVal,
2027 *(TrueVal.Val->op_end()-2),
2028 *(TrueVal.Val->op_end()-1)));
2029 }
Chris Lattner7a60d912005-01-07 07:47:53 +00002030}
2031
Reid Spencer6c38f0b2006-11-27 01:05:10 +00002032
2033void SelectionDAGLowering::visitTrunc(User &I) {
2034 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2035 SDOperand N = getValue(I.getOperand(0));
2036 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2037 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2038}
2039
2040void SelectionDAGLowering::visitZExt(User &I) {
2041 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2042 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2043 SDOperand N = getValue(I.getOperand(0));
2044 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2045 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2046}
2047
2048void SelectionDAGLowering::visitSExt(User &I) {
2049 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2050 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2051 SDOperand N = getValue(I.getOperand(0));
2052 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2053 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, DestVT, N));
2054}
2055
2056void SelectionDAGLowering::visitFPTrunc(User &I) {
2057 // FPTrunc is never a no-op cast, no need to check
2058 SDOperand N = getValue(I.getOperand(0));
2059 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2060 setValue(&I, DAG.getNode(ISD::FP_ROUND, DestVT, N));
2061}
2062
2063void SelectionDAGLowering::visitFPExt(User &I){
2064 // FPTrunc is never a no-op cast, no need to check
2065 SDOperand N = getValue(I.getOperand(0));
2066 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2067 setValue(&I, DAG.getNode(ISD::FP_EXTEND, DestVT, N));
2068}
2069
2070void SelectionDAGLowering::visitFPToUI(User &I) {
2071 // FPToUI is never a no-op cast, no need to check
2072 SDOperand N = getValue(I.getOperand(0));
2073 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2074 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, DestVT, N));
2075}
2076
2077void SelectionDAGLowering::visitFPToSI(User &I) {
2078 // FPToSI is never a no-op cast, no need to check
2079 SDOperand N = getValue(I.getOperand(0));
2080 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2081 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, DestVT, N));
2082}
2083
2084void SelectionDAGLowering::visitUIToFP(User &I) {
2085 // UIToFP is never a no-op cast, no need to check
2086 SDOperand N = getValue(I.getOperand(0));
2087 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2088 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, DestVT, N));
2089}
2090
2091void SelectionDAGLowering::visitSIToFP(User &I){
2092 // UIToFP is never a no-op cast, no need to check
2093 SDOperand N = getValue(I.getOperand(0));
2094 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2095 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, DestVT, N));
2096}
2097
2098void SelectionDAGLowering::visitPtrToInt(User &I) {
2099 // What to do depends on the size of the integer and the size of the pointer.
2100 // We can either truncate, zero extend, or no-op, accordingly.
Chris Lattner7a60d912005-01-07 07:47:53 +00002101 SDOperand N = getValue(I.getOperand(0));
Chris Lattner2f4119a2006-03-22 20:09:35 +00002102 MVT::ValueType SrcVT = N.getValueType();
Chris Lattner4024c002006-03-15 22:19:46 +00002103 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Reid Spencer6c38f0b2006-11-27 01:05:10 +00002104 SDOperand Result;
2105 if (MVT::getSizeInBits(DestVT) < MVT::getSizeInBits(SrcVT))
2106 Result = DAG.getNode(ISD::TRUNCATE, DestVT, N);
2107 else
2108 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2109 Result = DAG.getNode(ISD::ZERO_EXTEND, DestVT, N);
2110 setValue(&I, Result);
2111}
Chris Lattner7a60d912005-01-07 07:47:53 +00002112
Reid Spencer6c38f0b2006-11-27 01:05:10 +00002113void SelectionDAGLowering::visitIntToPtr(User &I) {
2114 // What to do depends on the size of the integer and the size of the pointer.
2115 // We can either truncate, zero extend, or no-op, accordingly.
2116 SDOperand N = getValue(I.getOperand(0));
2117 MVT::ValueType SrcVT = N.getValueType();
2118 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2119 if (MVT::getSizeInBits(DestVT) < MVT::getSizeInBits(SrcVT))
2120 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2121 else
2122 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2123 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2124}
2125
2126void SelectionDAGLowering::visitBitCast(User &I) {
2127 SDOperand N = getValue(I.getOperand(0));
2128 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Chris Lattner2f4119a2006-03-22 20:09:35 +00002129 if (DestVT == MVT::Vector) {
Reid Spencer6c38f0b2006-11-27 01:05:10 +00002130 // This is a cast to a vector from something else.
2131 // Get information about the output vector.
Reid Spencerd84d35b2007-02-15 02:26:10 +00002132 const VectorType *DestTy = cast<VectorType>(I.getType());
Chris Lattner2f4119a2006-03-22 20:09:35 +00002133 MVT::ValueType EltVT = TLI.getValueType(DestTy->getElementType());
2134 setValue(&I, DAG.getNode(ISD::VBIT_CONVERT, DestVT, N,
2135 DAG.getConstant(DestTy->getNumElements(),MVT::i32),
2136 DAG.getValueType(EltVT)));
Reid Spencer6c38f0b2006-11-27 01:05:10 +00002137 return;
2138 }
2139 MVT::ValueType SrcVT = N.getValueType();
2140 if (SrcVT == MVT::Vector) {
2141 // This is a cast from a vctor to something else.
2142 // Get information about the input vector.
Chris Lattner2f4119a2006-03-22 20:09:35 +00002143 setValue(&I, DAG.getNode(ISD::VBIT_CONVERT, DestVT, N));
Reid Spencer6c38f0b2006-11-27 01:05:10 +00002144 return;
Chris Lattner7a60d912005-01-07 07:47:53 +00002145 }
Reid Spencer6c38f0b2006-11-27 01:05:10 +00002146
2147 // BitCast assures us that source and destination are the same size so this
2148 // is either a BIT_CONVERT or a no-op.
2149 if (DestVT != N.getValueType())
2150 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, DestVT, N)); // convert types
2151 else
2152 setValue(&I, N); // noop cast.
Chris Lattner7a60d912005-01-07 07:47:53 +00002153}
2154
Chris Lattner67271862006-03-29 00:11:43 +00002155void SelectionDAGLowering::visitInsertElement(User &I) {
Chris Lattner32206f52006-03-18 01:44:44 +00002156 SDOperand InVec = getValue(I.getOperand(0));
2157 SDOperand InVal = getValue(I.getOperand(1));
2158 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
2159 getValue(I.getOperand(2)));
2160
Chris Lattner29b23012006-03-19 01:17:20 +00002161 SDOperand Num = *(InVec.Val->op_end()-2);
2162 SDOperand Typ = *(InVec.Val->op_end()-1);
2163 setValue(&I, DAG.getNode(ISD::VINSERT_VECTOR_ELT, MVT::Vector,
2164 InVec, InVal, InIdx, Num, Typ));
Chris Lattner32206f52006-03-18 01:44:44 +00002165}
2166
Chris Lattner67271862006-03-29 00:11:43 +00002167void SelectionDAGLowering::visitExtractElement(User &I) {
Chris Lattner7c0cd8c2006-03-21 20:44:12 +00002168 SDOperand InVec = getValue(I.getOperand(0));
2169 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
2170 getValue(I.getOperand(1)));
2171 SDOperand Typ = *(InVec.Val->op_end()-1);
2172 setValue(&I, DAG.getNode(ISD::VEXTRACT_VECTOR_ELT,
2173 TLI.getValueType(I.getType()), InVec, InIdx));
2174}
Chris Lattner32206f52006-03-18 01:44:44 +00002175
Chris Lattner098c01e2006-04-08 04:15:24 +00002176void SelectionDAGLowering::visitShuffleVector(User &I) {
2177 SDOperand V1 = getValue(I.getOperand(0));
2178 SDOperand V2 = getValue(I.getOperand(1));
2179 SDOperand Mask = getValue(I.getOperand(2));
2180
2181 SDOperand Num = *(V1.Val->op_end()-2);
2182 SDOperand Typ = *(V2.Val->op_end()-1);
2183 setValue(&I, DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector,
2184 V1, V2, Mask, Num, Typ));
2185}
2186
2187
Chris Lattner7a60d912005-01-07 07:47:53 +00002188void SelectionDAGLowering::visitGetElementPtr(User &I) {
2189 SDOperand N = getValue(I.getOperand(0));
2190 const Type *Ty = I.getOperand(0)->getType();
Chris Lattner7a60d912005-01-07 07:47:53 +00002191
2192 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
2193 OI != E; ++OI) {
2194 Value *Idx = *OI;
Chris Lattner35397782005-12-05 07:10:48 +00002195 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
Reid Spencere0fc4df2006-10-20 07:07:24 +00002196 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
Chris Lattner7a60d912005-01-07 07:47:53 +00002197 if (Field) {
2198 // N = N + Offset
Chris Lattnerc473d8e2007-02-10 19:55:17 +00002199 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Chris Lattner7a60d912005-01-07 07:47:53 +00002200 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
Misha Brukman77451162005-04-22 04:01:18 +00002201 getIntPtrConstant(Offset));
Chris Lattner7a60d912005-01-07 07:47:53 +00002202 }
2203 Ty = StTy->getElementType(Field);
2204 } else {
2205 Ty = cast<SequentialType>(Ty)->getElementType();
Chris Lattner19a83992005-01-07 21:56:57 +00002206
Chris Lattner43535a12005-11-09 04:45:33 +00002207 // If this is a constant subscript, handle it quickly.
2208 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Reid Spencere0fc4df2006-10-20 07:07:24 +00002209 if (CI->getZExtValue() == 0) continue;
Reid Spencere63b6512006-12-31 05:55:36 +00002210 uint64_t Offs =
Evan Cheng8ec52832007-01-05 01:46:20 +00002211 TD->getTypeSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Chris Lattner43535a12005-11-09 04:45:33 +00002212 N = DAG.getNode(ISD::ADD, N.getValueType(), N, getIntPtrConstant(Offs));
2213 continue;
Chris Lattner7a60d912005-01-07 07:47:53 +00002214 }
Chris Lattner43535a12005-11-09 04:45:33 +00002215
2216 // N = N + Idx * ElementSize;
Owen Anderson20a631f2006-05-03 01:29:57 +00002217 uint64_t ElementSize = TD->getTypeSize(Ty);
Chris Lattner43535a12005-11-09 04:45:33 +00002218 SDOperand IdxN = getValue(Idx);
2219
2220 // If the index is smaller or larger than intptr_t, truncate or extend
2221 // it.
2222 if (IdxN.getValueType() < N.getValueType()) {
Reid Spencere63b6512006-12-31 05:55:36 +00002223 IdxN = DAG.getNode(ISD::SIGN_EXTEND, N.getValueType(), IdxN);
Chris Lattner43535a12005-11-09 04:45:33 +00002224 } else if (IdxN.getValueType() > N.getValueType())
2225 IdxN = DAG.getNode(ISD::TRUNCATE, N.getValueType(), IdxN);
2226
2227 // If this is a multiply by a power of two, turn it into a shl
2228 // immediately. This is a very common case.
2229 if (isPowerOf2_64(ElementSize)) {
2230 unsigned Amt = Log2_64(ElementSize);
2231 IdxN = DAG.getNode(ISD::SHL, N.getValueType(), IdxN,
Chris Lattner41fd6d52005-11-09 16:50:40 +00002232 DAG.getConstant(Amt, TLI.getShiftAmountTy()));
Chris Lattner43535a12005-11-09 04:45:33 +00002233 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
2234 continue;
2235 }
2236
2237 SDOperand Scale = getIntPtrConstant(ElementSize);
2238 IdxN = DAG.getNode(ISD::MUL, N.getValueType(), IdxN, Scale);
2239 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
Chris Lattner7a60d912005-01-07 07:47:53 +00002240 }
2241 }
2242 setValue(&I, N);
2243}
2244
2245void SelectionDAGLowering::visitAlloca(AllocaInst &I) {
2246 // If this is a fixed sized alloca in the entry block of the function,
2247 // allocate it statically on the stack.
2248 if (FuncInfo.StaticAllocaMap.count(&I))
2249 return; // getValue will auto-populate this.
2250
2251 const Type *Ty = I.getAllocatedType();
Owen Anderson20a631f2006-05-03 01:29:57 +00002252 uint64_t TySize = TLI.getTargetData()->getTypeSize(Ty);
Chris Lattner50ee0e42007-01-20 22:35:55 +00002253 unsigned Align =
Chris Lattner945e4372007-02-14 05:52:17 +00002254 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Chris Lattner50ee0e42007-01-20 22:35:55 +00002255 I.getAlignment());
Chris Lattner7a60d912005-01-07 07:47:53 +00002256
2257 SDOperand AllocSize = getValue(I.getArraySize());
Chris Lattnereccb73d2005-01-22 23:04:37 +00002258 MVT::ValueType IntPtr = TLI.getPointerTy();
2259 if (IntPtr < AllocSize.getValueType())
2260 AllocSize = DAG.getNode(ISD::TRUNCATE, IntPtr, AllocSize);
2261 else if (IntPtr > AllocSize.getValueType())
2262 AllocSize = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, AllocSize);
Chris Lattner7a60d912005-01-07 07:47:53 +00002263
Chris Lattnereccb73d2005-01-22 23:04:37 +00002264 AllocSize = DAG.getNode(ISD::MUL, IntPtr, AllocSize,
Chris Lattner7a60d912005-01-07 07:47:53 +00002265 getIntPtrConstant(TySize));
2266
2267 // Handle alignment. If the requested alignment is less than or equal to the
2268 // stack alignment, ignore it and round the size of the allocation up to the
2269 // stack alignment size. If the size is greater than the stack alignment, we
2270 // note this in the DYNAMIC_STACKALLOC node.
2271 unsigned StackAlign =
2272 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
2273 if (Align <= StackAlign) {
2274 Align = 0;
2275 // Add SA-1 to the size.
2276 AllocSize = DAG.getNode(ISD::ADD, AllocSize.getValueType(), AllocSize,
2277 getIntPtrConstant(StackAlign-1));
2278 // Mask out the low bits for alignment purposes.
2279 AllocSize = DAG.getNode(ISD::AND, AllocSize.getValueType(), AllocSize,
2280 getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2281 }
2282
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002283 SDOperand Ops[] = { getRoot(), AllocSize, getIntPtrConstant(Align) };
Chris Lattnerbd887772006-08-14 23:53:35 +00002284 const MVT::ValueType *VTs = DAG.getNodeValueTypes(AllocSize.getValueType(),
2285 MVT::Other);
2286 SDOperand DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, VTs, 2, Ops, 3);
Chris Lattner79084302007-02-04 01:31:47 +00002287 setValue(&I, DSA);
2288 DAG.setRoot(DSA.getValue(1));
Chris Lattner7a60d912005-01-07 07:47:53 +00002289
2290 // Inform the Frame Information that we have just allocated a variable-sized
2291 // object.
2292 CurMBB->getParent()->getFrameInfo()->CreateVariableSizedObject();
2293}
2294
Chris Lattner7a60d912005-01-07 07:47:53 +00002295void SelectionDAGLowering::visitLoad(LoadInst &I) {
2296 SDOperand Ptr = getValue(I.getOperand(0));
Misha Brukman835702a2005-04-21 22:36:52 +00002297
Chris Lattner4d9651c2005-01-17 22:19:26 +00002298 SDOperand Root;
2299 if (I.isVolatile())
2300 Root = getRoot();
2301 else {
2302 // Do not serialize non-volatile loads against each other.
2303 Root = DAG.getRoot();
2304 }
Chris Lattner4024c002006-03-15 22:19:46 +00002305
Evan Chenge71fe34d2006-10-09 20:57:25 +00002306 setValue(&I, getLoadFrom(I.getType(), Ptr, I.getOperand(0),
Christopher Lamb8af6d582007-04-22 23:15:30 +00002307 Root, I.isVolatile(), I.getAlignment()));
Chris Lattner4024c002006-03-15 22:19:46 +00002308}
2309
2310SDOperand SelectionDAGLowering::getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Chenge71fe34d2006-10-09 20:57:25 +00002311 const Value *SV, SDOperand Root,
Christopher Lamb8af6d582007-04-22 23:15:30 +00002312 bool isVolatile,
2313 unsigned Alignment) {
Nate Begemanb2e089c2005-11-19 00:36:38 +00002314 SDOperand L;
Reid Spencerd84d35b2007-02-15 02:26:10 +00002315 if (const VectorType *PTy = dyn_cast<VectorType>(Ty)) {
Nate Begeman07890bb2005-11-22 01:29:36 +00002316 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
Evan Chenge71fe34d2006-10-09 20:57:25 +00002317 L = DAG.getVecLoad(PTy->getNumElements(), PVT, Root, Ptr,
2318 DAG.getSrcValue(SV));
Nate Begemanb2e089c2005-11-19 00:36:38 +00002319 } else {
Christopher Lamb8af6d582007-04-22 23:15:30 +00002320 L = DAG.getLoad(TLI.getValueType(Ty), Root, Ptr, SV, 0,
2321 isVolatile, Alignment);
Nate Begemanb2e089c2005-11-19 00:36:38 +00002322 }
Chris Lattner4d9651c2005-01-17 22:19:26 +00002323
Chris Lattner4024c002006-03-15 22:19:46 +00002324 if (isVolatile)
Chris Lattner4d9651c2005-01-17 22:19:26 +00002325 DAG.setRoot(L.getValue(1));
2326 else
2327 PendingLoads.push_back(L.getValue(1));
Chris Lattner4024c002006-03-15 22:19:46 +00002328
2329 return L;
Chris Lattner7a60d912005-01-07 07:47:53 +00002330}
2331
2332
2333void SelectionDAGLowering::visitStore(StoreInst &I) {
2334 Value *SrcV = I.getOperand(0);
2335 SDOperand Src = getValue(SrcV);
2336 SDOperand Ptr = getValue(I.getOperand(1));
Evan Cheng258657e2006-12-20 01:27:29 +00002337 DAG.setRoot(DAG.getStore(getRoot(), Src, Ptr, I.getOperand(1), 0,
Christopher Lamb8af6d582007-04-22 23:15:30 +00002338 I.isVolatile(), I.getAlignment()));
Chris Lattner7a60d912005-01-07 07:47:53 +00002339}
2340
Chris Lattnerd96b09a2006-03-24 02:22:33 +00002341/// IntrinsicCannotAccessMemory - Return true if the specified intrinsic cannot
2342/// access memory and has no other side effects at all.
2343static bool IntrinsicCannotAccessMemory(unsigned IntrinsicID) {
2344#define GET_NO_MEMORY_INTRINSICS
2345#include "llvm/Intrinsics.gen"
2346#undef GET_NO_MEMORY_INTRINSICS
2347 return false;
2348}
2349
Chris Lattnera9c59156b2006-04-02 03:41:14 +00002350// IntrinsicOnlyReadsMemory - Return true if the specified intrinsic doesn't
2351// have any side-effects or if it only reads memory.
2352static bool IntrinsicOnlyReadsMemory(unsigned IntrinsicID) {
2353#define GET_SIDE_EFFECT_INFO
2354#include "llvm/Intrinsics.gen"
2355#undef GET_SIDE_EFFECT_INFO
2356 return false;
2357}
2358
Chris Lattnerd96b09a2006-03-24 02:22:33 +00002359/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2360/// node.
2361void SelectionDAGLowering::visitTargetIntrinsic(CallInst &I,
2362 unsigned Intrinsic) {
Chris Lattner313229c2006-03-24 22:49:42 +00002363 bool HasChain = !IntrinsicCannotAccessMemory(Intrinsic);
Chris Lattnera9c59156b2006-04-02 03:41:14 +00002364 bool OnlyLoad = HasChain && IntrinsicOnlyReadsMemory(Intrinsic);
Chris Lattnerd96b09a2006-03-24 02:22:33 +00002365
2366 // Build the operand list.
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002367 SmallVector<SDOperand, 8> Ops;
Chris Lattnera9c59156b2006-04-02 03:41:14 +00002368 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2369 if (OnlyLoad) {
2370 // We don't need to serialize loads against other loads.
2371 Ops.push_back(DAG.getRoot());
2372 } else {
2373 Ops.push_back(getRoot());
2374 }
2375 }
Chris Lattnerd96b09a2006-03-24 02:22:33 +00002376
2377 // Add the intrinsic ID as an integer operand.
2378 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
2379
2380 // Add all operands of the call to the operand list.
2381 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
2382 SDOperand Op = getValue(I.getOperand(i));
2383
Reid Spencer09575ba2007-02-15 03:39:18 +00002384 // If this is a vector type, force it to the right vector type.
Chris Lattnerd96b09a2006-03-24 02:22:33 +00002385 if (Op.getValueType() == MVT::Vector) {
Reid Spencerd84d35b2007-02-15 02:26:10 +00002386 const VectorType *OpTy = cast<VectorType>(I.getOperand(i)->getType());
Chris Lattnerd96b09a2006-03-24 02:22:33 +00002387 MVT::ValueType EltVT = TLI.getValueType(OpTy->getElementType());
2388
2389 MVT::ValueType VVT = MVT::getVectorType(EltVT, OpTy->getNumElements());
2390 assert(VVT != MVT::Other && "Intrinsic uses a non-legal type?");
2391 Op = DAG.getNode(ISD::VBIT_CONVERT, VVT, Op);
2392 }
2393
2394 assert(TLI.isTypeLegal(Op.getValueType()) &&
2395 "Intrinsic uses a non-legal type?");
2396 Ops.push_back(Op);
2397 }
2398
2399 std::vector<MVT::ValueType> VTs;
2400 if (I.getType() != Type::VoidTy) {
2401 MVT::ValueType VT = TLI.getValueType(I.getType());
2402 if (VT == MVT::Vector) {
Reid Spencerd84d35b2007-02-15 02:26:10 +00002403 const VectorType *DestTy = cast<VectorType>(I.getType());
Chris Lattnerd96b09a2006-03-24 02:22:33 +00002404 MVT::ValueType EltVT = TLI.getValueType(DestTy->getElementType());
2405
2406 VT = MVT::getVectorType(EltVT, DestTy->getNumElements());
2407 assert(VT != MVT::Other && "Intrinsic uses a non-legal type?");
2408 }
2409
2410 assert(TLI.isTypeLegal(VT) && "Intrinsic uses a non-legal type?");
2411 VTs.push_back(VT);
2412 }
2413 if (HasChain)
2414 VTs.push_back(MVT::Other);
2415
Chris Lattnerbd887772006-08-14 23:53:35 +00002416 const MVT::ValueType *VTList = DAG.getNodeValueTypes(VTs);
2417
Chris Lattnerd96b09a2006-03-24 02:22:33 +00002418 // Create the node.
Chris Lattnere55d1712006-03-28 00:40:33 +00002419 SDOperand Result;
2420 if (!HasChain)
Chris Lattnerbd887772006-08-14 23:53:35 +00002421 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VTList, VTs.size(),
2422 &Ops[0], Ops.size());
Chris Lattnere55d1712006-03-28 00:40:33 +00002423 else if (I.getType() != Type::VoidTy)
Chris Lattnerbd887772006-08-14 23:53:35 +00002424 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, VTList, VTs.size(),
2425 &Ops[0], Ops.size());
Chris Lattnere55d1712006-03-28 00:40:33 +00002426 else
Chris Lattnerbd887772006-08-14 23:53:35 +00002427 Result = DAG.getNode(ISD::INTRINSIC_VOID, VTList, VTs.size(),
2428 &Ops[0], Ops.size());
Chris Lattnere55d1712006-03-28 00:40:33 +00002429
Chris Lattnera9c59156b2006-04-02 03:41:14 +00002430 if (HasChain) {
2431 SDOperand Chain = Result.getValue(Result.Val->getNumValues()-1);
2432 if (OnlyLoad)
2433 PendingLoads.push_back(Chain);
2434 else
2435 DAG.setRoot(Chain);
2436 }
Chris Lattnerd96b09a2006-03-24 02:22:33 +00002437 if (I.getType() != Type::VoidTy) {
Reid Spencerd84d35b2007-02-15 02:26:10 +00002438 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Chris Lattnerd96b09a2006-03-24 02:22:33 +00002439 MVT::ValueType EVT = TLI.getValueType(PTy->getElementType());
2440 Result = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Result,
2441 DAG.getConstant(PTy->getNumElements(), MVT::i32),
2442 DAG.getValueType(EVT));
2443 }
2444 setValue(&I, Result);
2445 }
2446}
2447
Duncan Sands4cb9eb82007-05-04 17:12:26 +00002448/// ExtractGlobalVariable - If C is a global variable, or a bitcast of one
2449/// (possibly constant folded), return it. Otherwise return NULL.
2450static GlobalVariable *ExtractGlobalVariable (Constant *C) {
2451 if (GlobalVariable *GV = dyn_cast<GlobalVariable>(C))
2452 return GV;
2453 else if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
2454 if (CE->getOpcode() == Instruction::BitCast)
2455 return dyn_cast<GlobalVariable>(CE->getOperand(0));
2456 else if (CE->getOpcode() == Instruction::GetElementPtr) {
2457 for (unsigned i = 1, e = CE->getNumOperands(); i != e; ++i)
2458 if (!CE->getOperand(i)->isNullValue())
2459 return NULL;
2460 return dyn_cast<GlobalVariable>(CE->getOperand(0));
2461 }
2462 }
2463 return NULL;
2464}
2465
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002466/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
2467/// we want to emit this as a call to a named external function, return the name
2468/// otherwise lower it and return null.
2469const char *
2470SelectionDAGLowering::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
2471 switch (Intrinsic) {
Chris Lattnerd96b09a2006-03-24 02:22:33 +00002472 default:
2473 // By default, turn this into a target intrinsic node.
2474 visitTargetIntrinsic(I, Intrinsic);
2475 return 0;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002476 case Intrinsic::vastart: visitVAStart(I); return 0;
2477 case Intrinsic::vaend: visitVAEnd(I); return 0;
2478 case Intrinsic::vacopy: visitVACopy(I); return 0;
Nate Begemaneda59972007-01-29 22:58:52 +00002479 case Intrinsic::returnaddress:
2480 setValue(&I, DAG.getNode(ISD::RETURNADDR, TLI.getPointerTy(),
2481 getValue(I.getOperand(1))));
2482 return 0;
2483 case Intrinsic::frameaddress:
2484 setValue(&I, DAG.getNode(ISD::FRAMEADDR, TLI.getPointerTy(),
2485 getValue(I.getOperand(1))));
2486 return 0;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002487 case Intrinsic::setjmp:
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +00002488 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002489 break;
2490 case Intrinsic::longjmp:
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +00002491 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002492 break;
Chris Lattner093c1592006-03-03 00:00:25 +00002493 case Intrinsic::memcpy_i32:
2494 case Intrinsic::memcpy_i64:
2495 visitMemIntrinsic(I, ISD::MEMCPY);
2496 return 0;
2497 case Intrinsic::memset_i32:
2498 case Intrinsic::memset_i64:
2499 visitMemIntrinsic(I, ISD::MEMSET);
2500 return 0;
2501 case Intrinsic::memmove_i32:
2502 case Intrinsic::memmove_i64:
2503 visitMemIntrinsic(I, ISD::MEMMOVE);
2504 return 0;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002505
Chris Lattner5d4e61d2005-12-13 17:40:33 +00002506 case Intrinsic::dbg_stoppoint: {
Jim Laskeyc56315c2007-01-26 21:22:28 +00002507 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskeya8bdac82006-03-23 18:06:46 +00002508 DbgStopPointInst &SPI = cast<DbgStopPointInst>(I);
Jim Laskeyc56315c2007-01-26 21:22:28 +00002509 if (MMI && SPI.getContext() && MMI->Verify(SPI.getContext())) {
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002510 SDOperand Ops[5];
Chris Lattner435b4022005-11-29 06:21:05 +00002511
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002512 Ops[0] = getRoot();
2513 Ops[1] = getValue(SPI.getLineValue());
2514 Ops[2] = getValue(SPI.getColumnValue());
Chris Lattner435b4022005-11-29 06:21:05 +00002515
Jim Laskeyc56315c2007-01-26 21:22:28 +00002516 DebugInfoDesc *DD = MMI->getDescFor(SPI.getContext());
Jim Laskey5995d012006-02-11 01:01:30 +00002517 assert(DD && "Not a debug information descriptor");
Jim Laskeya8bdac82006-03-23 18:06:46 +00002518 CompileUnitDesc *CompileUnit = cast<CompileUnitDesc>(DD);
2519
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002520 Ops[3] = DAG.getString(CompileUnit->getFileName());
2521 Ops[4] = DAG.getString(CompileUnit->getDirectory());
Jim Laskey5995d012006-02-11 01:01:30 +00002522
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002523 DAG.setRoot(DAG.getNode(ISD::LOCATION, MVT::Other, Ops, 5));
Chris Lattner5d4e61d2005-12-13 17:40:33 +00002524 }
Jim Laskeya8bdac82006-03-23 18:06:46 +00002525
Chris Lattnerf2b62f32005-11-16 07:22:30 +00002526 return 0;
Chris Lattner435b4022005-11-29 06:21:05 +00002527 }
Jim Laskeya8bdac82006-03-23 18:06:46 +00002528 case Intrinsic::dbg_region_start: {
Jim Laskeyc56315c2007-01-26 21:22:28 +00002529 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskeya8bdac82006-03-23 18:06:46 +00002530 DbgRegionStartInst &RSI = cast<DbgRegionStartInst>(I);
Jim Laskeyc56315c2007-01-26 21:22:28 +00002531 if (MMI && RSI.getContext() && MMI->Verify(RSI.getContext())) {
2532 unsigned LabelID = MMI->RecordRegionStart(RSI.getContext());
Jim Laskeyf9e54452007-01-26 14:34:52 +00002533 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002534 DAG.getConstant(LabelID, MVT::i32)));
Jim Laskeya8bdac82006-03-23 18:06:46 +00002535 }
2536
Chris Lattnerf2b62f32005-11-16 07:22:30 +00002537 return 0;
Jim Laskeya8bdac82006-03-23 18:06:46 +00002538 }
2539 case Intrinsic::dbg_region_end: {
Jim Laskeyc56315c2007-01-26 21:22:28 +00002540 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskeya8bdac82006-03-23 18:06:46 +00002541 DbgRegionEndInst &REI = cast<DbgRegionEndInst>(I);
Jim Laskeyc56315c2007-01-26 21:22:28 +00002542 if (MMI && REI.getContext() && MMI->Verify(REI.getContext())) {
2543 unsigned LabelID = MMI->RecordRegionEnd(REI.getContext());
Jim Laskeyf9e54452007-01-26 14:34:52 +00002544 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002545 getRoot(), DAG.getConstant(LabelID, MVT::i32)));
Jim Laskeya8bdac82006-03-23 18:06:46 +00002546 }
2547
Chris Lattnerf2b62f32005-11-16 07:22:30 +00002548 return 0;
Jim Laskeya8bdac82006-03-23 18:06:46 +00002549 }
2550 case Intrinsic::dbg_func_start: {
Jim Laskeyc56315c2007-01-26 21:22:28 +00002551 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskeya8bdac82006-03-23 18:06:46 +00002552 DbgFuncStartInst &FSI = cast<DbgFuncStartInst>(I);
Jim Laskeyc56315c2007-01-26 21:22:28 +00002553 if (MMI && FSI.getSubprogram() &&
2554 MMI->Verify(FSI.getSubprogram())) {
2555 unsigned LabelID = MMI->RecordRegionStart(FSI.getSubprogram());
Jim Laskeyf9e54452007-01-26 14:34:52 +00002556 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002557 getRoot(), DAG.getConstant(LabelID, MVT::i32)));
Jim Laskeya8bdac82006-03-23 18:06:46 +00002558 }
2559
Chris Lattnerf2b62f32005-11-16 07:22:30 +00002560 return 0;
Jim Laskeya8bdac82006-03-23 18:06:46 +00002561 }
2562 case Intrinsic::dbg_declare: {
Jim Laskeyc56315c2007-01-26 21:22:28 +00002563 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskeya8bdac82006-03-23 18:06:46 +00002564 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Jim Laskeyc56315c2007-01-26 21:22:28 +00002565 if (MMI && DI.getVariable() && MMI->Verify(DI.getVariable())) {
Jim Laskey53f1ecc2006-03-24 09:50:27 +00002566 SDOperand AddressOp = getValue(DI.getAddress());
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002567 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(AddressOp))
Jim Laskeyc56315c2007-01-26 21:22:28 +00002568 MMI->RecordVariable(DI.getVariable(), FI->getIndex());
Jim Laskeya8bdac82006-03-23 18:06:46 +00002569 }
2570
2571 return 0;
2572 }
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002573
Jim Laskey4b37a4c2007-02-21 22:53:45 +00002574 case Intrinsic::eh_exception: {
2575 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
2576
Jim Laskey504e9942007-02-22 15:38:06 +00002577 if (MMI) {
Jim Laskey504e9942007-02-22 15:38:06 +00002578 // Mark exception register as live in.
2579 unsigned Reg = TLI.getExceptionAddressRegister();
2580 if (Reg) CurMBB->addLiveIn(Reg);
Duncan Sands61166502007-06-06 10:05:18 +00002581
Jim Laskey504e9942007-02-22 15:38:06 +00002582 // Insert the EXCEPTIONADDR instruction.
2583 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
2584 SDOperand Ops[1];
2585 Ops[0] = DAG.getRoot();
2586 SDOperand Op = DAG.getNode(ISD::EXCEPTIONADDR, VTs, Ops, 1);
2587 setValue(&I, Op);
2588 DAG.setRoot(Op.getValue(1));
Jim Laskeye1d1c052007-02-24 09:45:44 +00002589 } else {
Jim Laskeycf465fc2007-02-28 18:37:04 +00002590 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
Jim Laskey504e9942007-02-22 15:38:06 +00002591 }
Jim Laskey4b37a4c2007-02-21 22:53:45 +00002592 return 0;
2593 }
2594
Jim Laskeyd5453d72007-03-01 20:24:30 +00002595 case Intrinsic::eh_selector:
2596 case Intrinsic::eh_filter:{
Jim Laskey4b37a4c2007-02-21 22:53:45 +00002597 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
2598
Jim Laskey504e9942007-02-22 15:38:06 +00002599 if (MMI) {
2600 // Inform the MachineModuleInfo of the personality for this landing pad.
Jim Laskey44c37e72007-02-22 16:10:05 +00002601 ConstantExpr *CE = dyn_cast<ConstantExpr>(I.getOperand(2));
2602 assert(CE && CE->getOpcode() == Instruction::BitCast &&
2603 isa<Function>(CE->getOperand(0)) &&
2604 "Personality should be a function");
2605 MMI->addPersonality(CurMBB, cast<Function>(CE->getOperand(0)));
Jim Laskey4b37a4c2007-02-21 22:53:45 +00002606
Jim Laskey504e9942007-02-22 15:38:06 +00002607 // Gather all the type infos for this landing pad and pass them along to
2608 // MachineModuleInfo.
2609 std::vector<GlobalVariable *> TyInfo;
2610 for (unsigned i = 3, N = I.getNumOperands(); i < N; ++i) {
Anton Korobeynikova8fd7fd2007-05-06 20:14:21 +00002611 Constant *C = cast<Constant>(I.getOperand(i));
Duncan Sands4cb9eb82007-05-04 17:12:26 +00002612 GlobalVariable *GV = ExtractGlobalVariable(C);
Duncan Sands706421e2007-06-01 08:18:30 +00002613 assert (GV || isa<ConstantPointerNull>(C) &&
Duncan Sands4cb9eb82007-05-04 17:12:26 +00002614 "TypeInfo must be a global variable or NULL");
2615 TyInfo.push_back(GV);
Jim Laskey504e9942007-02-22 15:38:06 +00002616 }
Duncan Sandsc063f5f2007-06-02 16:53:42 +00002617 if (Intrinsic == Intrinsic::eh_filter)
2618 MMI->addFilterTypeInfo(CurMBB, TyInfo);
2619 else
2620 MMI->addCatchTypeInfo(CurMBB, TyInfo);
Duncan Sands61166502007-06-06 10:05:18 +00002621
Jim Laskey504e9942007-02-22 15:38:06 +00002622 // Mark exception selector register as live in.
2623 unsigned Reg = TLI.getExceptionSelectorRegister();
2624 if (Reg) CurMBB->addLiveIn(Reg);
2625
2626 // Insert the EHSELECTION instruction.
Anton Korobeynikov11940fb2007-05-02 22:15:48 +00002627 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Jim Laskey504e9942007-02-22 15:38:06 +00002628 SDOperand Ops[2];
2629 Ops[0] = getValue(I.getOperand(1));
2630 Ops[1] = getRoot();
2631 SDOperand Op = DAG.getNode(ISD::EHSELECTION, VTs, Ops, 2);
2632 setValue(&I, Op);
2633 DAG.setRoot(Op.getValue(1));
Jim Laskeye1d1c052007-02-24 09:45:44 +00002634 } else {
Anton Korobeynikov11940fb2007-05-02 22:15:48 +00002635 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
Jim Laskey504e9942007-02-22 15:38:06 +00002636 }
Jim Laskey4b37a4c2007-02-21 22:53:45 +00002637
2638 return 0;
2639 }
2640
2641 case Intrinsic::eh_typeid_for: {
Jim Laskey4b37a4c2007-02-21 22:53:45 +00002642 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey4b37a4c2007-02-21 22:53:45 +00002643
Jim Laskey504e9942007-02-22 15:38:06 +00002644 if (MMI) {
2645 // Find the type id for the given typeinfo.
Duncan Sands4cb9eb82007-05-04 17:12:26 +00002646 Constant *C = cast<Constant>(I.getOperand(1));
2647 GlobalVariable *GV = ExtractGlobalVariable(C);
Duncan Sands706421e2007-06-01 08:18:30 +00002648 assert (GV || isa<ConstantPointerNull>(C) &&
Duncan Sands4cb9eb82007-05-04 17:12:26 +00002649 "TypeInfo must be a global variable or NULL");
2650
Jim Laskey504e9942007-02-22 15:38:06 +00002651 unsigned TypeID = MMI->getTypeIDFor(GV);
2652 setValue(&I, DAG.getConstant(TypeID, MVT::i32));
Jim Laskeye1d1c052007-02-24 09:45:44 +00002653 } else {
2654 setValue(&I, DAG.getConstant(0, MVT::i32));
Jim Laskey504e9942007-02-22 15:38:06 +00002655 }
Jim Laskey4b37a4c2007-02-21 22:53:45 +00002656
2657 return 0;
2658 }
2659
Reid Spencerb4f9a6f2006-01-16 21:12:35 +00002660 case Intrinsic::sqrt_f32:
2661 case Intrinsic::sqrt_f64:
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002662 setValue(&I, DAG.getNode(ISD::FSQRT,
2663 getValue(I.getOperand(1)).getValueType(),
2664 getValue(I.getOperand(1))));
2665 return 0;
Chris Lattnerf0359b32006-09-09 06:03:30 +00002666 case Intrinsic::powi_f32:
2667 case Intrinsic::powi_f64:
2668 setValue(&I, DAG.getNode(ISD::FPOWI,
2669 getValue(I.getOperand(1)).getValueType(),
2670 getValue(I.getOperand(1)),
2671 getValue(I.getOperand(2))));
2672 return 0;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002673 case Intrinsic::pcmarker: {
2674 SDOperand Tmp = getValue(I.getOperand(1));
2675 DAG.setRoot(DAG.getNode(ISD::PCMARKER, MVT::Other, getRoot(), Tmp));
2676 return 0;
2677 }
Andrew Lenharthde1b5d62005-11-11 22:48:54 +00002678 case Intrinsic::readcyclecounter: {
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002679 SDOperand Op = getRoot();
Chris Lattnerbd887772006-08-14 23:53:35 +00002680 SDOperand Tmp = DAG.getNode(ISD::READCYCLECOUNTER,
2681 DAG.getNodeValueTypes(MVT::i64, MVT::Other), 2,
2682 &Op, 1);
Andrew Lenharthde1b5d62005-11-11 22:48:54 +00002683 setValue(&I, Tmp);
2684 DAG.setRoot(Tmp.getValue(1));
Andrew Lenharth01aa5632005-11-11 16:47:30 +00002685 return 0;
Andrew Lenharthde1b5d62005-11-11 22:48:54 +00002686 }
Chris Lattnerf269d842007-04-10 03:20:39 +00002687 case Intrinsic::part_select: {
Reid Spencer85460ac2007-04-05 01:20:18 +00002688 // Currently not implemented: just abort
Reid Spencerc6251a72007-04-12 02:48:46 +00002689 assert(0 && "part_select intrinsic not implemented");
2690 abort();
2691 }
2692 case Intrinsic::part_set: {
2693 // Currently not implemented: just abort
2694 assert(0 && "part_set intrinsic not implemented");
Reid Spencer85460ac2007-04-05 01:20:18 +00002695 abort();
Reid Spencercce90f52007-04-04 23:48:25 +00002696 }
Reid Spencer3a0843e2007-04-01 07:34:11 +00002697 case Intrinsic::bswap:
Nate Begeman2fba8a32006-01-14 03:14:10 +00002698 setValue(&I, DAG.getNode(ISD::BSWAP,
2699 getValue(I.getOperand(1)).getValueType(),
2700 getValue(I.getOperand(1))));
2701 return 0;
Reid Spencer3a0843e2007-04-01 07:34:11 +00002702 case Intrinsic::cttz: {
2703 SDOperand Arg = getValue(I.getOperand(1));
2704 MVT::ValueType Ty = Arg.getValueType();
2705 SDOperand result = DAG.getNode(ISD::CTTZ, Ty, Arg);
2706 if (Ty < MVT::i32)
2707 result = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, result);
2708 else if (Ty > MVT::i32)
2709 result = DAG.getNode(ISD::TRUNCATE, MVT::i32, result);
2710 setValue(&I, result);
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002711 return 0;
Reid Spencer3a0843e2007-04-01 07:34:11 +00002712 }
2713 case Intrinsic::ctlz: {
2714 SDOperand Arg = getValue(I.getOperand(1));
2715 MVT::ValueType Ty = Arg.getValueType();
2716 SDOperand result = DAG.getNode(ISD::CTLZ, Ty, Arg);
2717 if (Ty < MVT::i32)
2718 result = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, result);
2719 else if (Ty > MVT::i32)
2720 result = DAG.getNode(ISD::TRUNCATE, MVT::i32, result);
2721 setValue(&I, result);
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002722 return 0;
Reid Spencer3a0843e2007-04-01 07:34:11 +00002723 }
2724 case Intrinsic::ctpop: {
2725 SDOperand Arg = getValue(I.getOperand(1));
2726 MVT::ValueType Ty = Arg.getValueType();
2727 SDOperand result = DAG.getNode(ISD::CTPOP, Ty, Arg);
2728 if (Ty < MVT::i32)
2729 result = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, result);
2730 else if (Ty > MVT::i32)
2731 result = DAG.getNode(ISD::TRUNCATE, MVT::i32, result);
2732 setValue(&I, result);
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002733 return 0;
Reid Spencer3a0843e2007-04-01 07:34:11 +00002734 }
Chris Lattnerb3266452006-01-13 02:50:02 +00002735 case Intrinsic::stacksave: {
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002736 SDOperand Op = getRoot();
Chris Lattnerbd887772006-08-14 23:53:35 +00002737 SDOperand Tmp = DAG.getNode(ISD::STACKSAVE,
2738 DAG.getNodeValueTypes(TLI.getPointerTy(), MVT::Other), 2, &Op, 1);
Chris Lattnerb3266452006-01-13 02:50:02 +00002739 setValue(&I, Tmp);
2740 DAG.setRoot(Tmp.getValue(1));
2741 return 0;
2742 }
Chris Lattnerdeda32a2006-01-23 05:22:07 +00002743 case Intrinsic::stackrestore: {
2744 SDOperand Tmp = getValue(I.getOperand(1));
2745 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, MVT::Other, getRoot(), Tmp));
Chris Lattnerb3266452006-01-13 02:50:02 +00002746 return 0;
Chris Lattnerdeda32a2006-01-23 05:22:07 +00002747 }
Chris Lattner9e8b6332005-12-12 22:51:16 +00002748 case Intrinsic::prefetch:
2749 // FIXME: Currently discarding prefetches.
2750 return 0;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002751 }
2752}
2753
2754
Jim Laskey31fef782007-02-23 21:45:01 +00002755void SelectionDAGLowering::LowerCallTo(Instruction &I,
2756 const Type *CalledValueTy,
2757 unsigned CallingConv,
2758 bool IsTailCall,
Anton Korobeynikov3b327822007-05-23 11:08:31 +00002759 SDOperand Callee, unsigned OpIdx,
2760 MachineBasicBlock *LandingPad) {
Jim Laskey31fef782007-02-23 21:45:01 +00002761 const PointerType *PT = cast<PointerType>(CalledValueTy);
Jim Laskey504e9942007-02-22 15:38:06 +00002762 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Reid Spencer71b79e32007-04-09 06:17:21 +00002763 const ParamAttrsList *Attrs = FTy->getParamAttrs();
Anton Korobeynikov3b327822007-05-23 11:08:31 +00002764 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
2765 unsigned BeginLabel = 0, EndLabel = 0;
2766
Jim Laskey504e9942007-02-22 15:38:06 +00002767 TargetLowering::ArgListTy Args;
2768 TargetLowering::ArgListEntry Entry;
2769 Args.reserve(I.getNumOperands());
2770 for (unsigned i = OpIdx, e = I.getNumOperands(); i != e; ++i) {
2771 Value *Arg = I.getOperand(i);
2772 SDOperand ArgNode = getValue(Arg);
2773 Entry.Node = ArgNode; Entry.Ty = Arg->getType();
Duncan Sands671e8c42007-05-07 20:49:28 +00002774
2775 unsigned attrInd = i - OpIdx + 1;
2776 Entry.isSExt = Attrs && Attrs->paramHasAttr(attrInd, ParamAttr::SExt);
2777 Entry.isZExt = Attrs && Attrs->paramHasAttr(attrInd, ParamAttr::ZExt);
2778 Entry.isInReg = Attrs && Attrs->paramHasAttr(attrInd, ParamAttr::InReg);
2779 Entry.isSRet = Attrs && Attrs->paramHasAttr(attrInd, ParamAttr::StructRet);
Jim Laskey504e9942007-02-22 15:38:06 +00002780 Args.push_back(Entry);
2781 }
2782
Duncan Sands61166502007-06-06 10:05:18 +00002783 if (ExceptionHandling && MMI) {
Anton Korobeynikov3b327822007-05-23 11:08:31 +00002784 // Insert a label before the invoke call to mark the try range. This can be
2785 // used to detect deletion of the invoke via the MachineModuleInfo.
2786 BeginLabel = MMI->NextLabelID();
2787 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
2788 DAG.getConstant(BeginLabel, MVT::i32)));
2789 }
2790
Jim Laskey504e9942007-02-22 15:38:06 +00002791 std::pair<SDOperand,SDOperand> Result =
2792 TLI.LowerCallTo(getRoot(), I.getType(),
Reid Spencera472f662007-04-11 02:44:20 +00002793 Attrs && Attrs->paramHasAttr(0, ParamAttr::SExt),
Jim Laskey31fef782007-02-23 21:45:01 +00002794 FTy->isVarArg(), CallingConv, IsTailCall,
Jim Laskey504e9942007-02-22 15:38:06 +00002795 Callee, Args, DAG);
2796 if (I.getType() != Type::VoidTy)
2797 setValue(&I, Result.first);
2798 DAG.setRoot(Result.second);
Anton Korobeynikov3b327822007-05-23 11:08:31 +00002799
Duncan Sands61166502007-06-06 10:05:18 +00002800 if (ExceptionHandling && MMI) {
Anton Korobeynikov3b327822007-05-23 11:08:31 +00002801 // Insert a label at the end of the invoke call to mark the try range. This
2802 // can be used to detect deletion of the invoke via the MachineModuleInfo.
2803 EndLabel = MMI->NextLabelID();
2804 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
2805 DAG.getConstant(EndLabel, MVT::i32)));
2806
2807 // Inform MachineModuleInfo of range.
2808 MMI->addInvoke(LandingPad, BeginLabel, EndLabel);
2809 }
Jim Laskey504e9942007-02-22 15:38:06 +00002810}
2811
2812
Chris Lattner7a60d912005-01-07 07:47:53 +00002813void SelectionDAGLowering::visitCall(CallInst &I) {
Chris Lattner18d2b342005-01-08 22:48:57 +00002814 const char *RenameFn = 0;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002815 if (Function *F = I.getCalledFunction()) {
Reid Spencer5301e7c2007-01-30 20:08:39 +00002816 if (F->isDeclaration())
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002817 if (unsigned IID = F->getIntrinsicID()) {
2818 RenameFn = visitIntrinsicCall(I, IID);
2819 if (!RenameFn)
2820 return;
2821 } else { // Not an LLVM intrinsic.
2822 const std::string &Name = F->getName();
Chris Lattner5c1ba2a2006-03-05 05:09:38 +00002823 if (Name[0] == 'c' && (Name == "copysign" || Name == "copysignf")) {
2824 if (I.getNumOperands() == 3 && // Basic sanity checks.
2825 I.getOperand(1)->getType()->isFloatingPoint() &&
2826 I.getType() == I.getOperand(1)->getType() &&
2827 I.getType() == I.getOperand(2)->getType()) {
2828 SDOperand LHS = getValue(I.getOperand(1));
2829 SDOperand RHS = getValue(I.getOperand(2));
2830 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, LHS.getValueType(),
2831 LHS, RHS));
2832 return;
2833 }
2834 } else if (Name[0] == 'f' && (Name == "fabs" || Name == "fabsf")) {
Chris Lattner0c140002005-04-02 05:26:53 +00002835 if (I.getNumOperands() == 2 && // Basic sanity checks.
2836 I.getOperand(1)->getType()->isFloatingPoint() &&
2837 I.getType() == I.getOperand(1)->getType()) {
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002838 SDOperand Tmp = getValue(I.getOperand(1));
Chris Lattner0c140002005-04-02 05:26:53 +00002839 setValue(&I, DAG.getNode(ISD::FABS, Tmp.getValueType(), Tmp));
2840 return;
2841 }
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002842 } else if (Name[0] == 's' && (Name == "sin" || Name == "sinf")) {
Chris Lattner80026402005-04-30 04:43:14 +00002843 if (I.getNumOperands() == 2 && // Basic sanity checks.
2844 I.getOperand(1)->getType()->isFloatingPoint() &&
Chris Lattner1784a9d22006-02-14 05:39:35 +00002845 I.getType() == I.getOperand(1)->getType()) {
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002846 SDOperand Tmp = getValue(I.getOperand(1));
Chris Lattner80026402005-04-30 04:43:14 +00002847 setValue(&I, DAG.getNode(ISD::FSIN, Tmp.getValueType(), Tmp));
2848 return;
2849 }
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002850 } else if (Name[0] == 'c' && (Name == "cos" || Name == "cosf")) {
Chris Lattner80026402005-04-30 04:43:14 +00002851 if (I.getNumOperands() == 2 && // Basic sanity checks.
2852 I.getOperand(1)->getType()->isFloatingPoint() &&
Chris Lattner1784a9d22006-02-14 05:39:35 +00002853 I.getType() == I.getOperand(1)->getType()) {
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002854 SDOperand Tmp = getValue(I.getOperand(1));
Chris Lattner80026402005-04-30 04:43:14 +00002855 setValue(&I, DAG.getNode(ISD::FCOS, Tmp.getValueType(), Tmp));
2856 return;
2857 }
2858 }
Chris Lattnere4f71d02005-05-14 13:56:55 +00002859 }
Chris Lattner476e67b2006-01-26 22:24:51 +00002860 } else if (isa<InlineAsm>(I.getOperand(0))) {
2861 visitInlineAsm(I);
2862 return;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002863 }
Misha Brukman835702a2005-04-21 22:36:52 +00002864
Chris Lattner18d2b342005-01-08 22:48:57 +00002865 SDOperand Callee;
2866 if (!RenameFn)
2867 Callee = getValue(I.getOperand(0));
2868 else
2869 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Anton Korobeynikov3b327822007-05-23 11:08:31 +00002870
Jim Laskey31fef782007-02-23 21:45:01 +00002871 LowerCallTo(I, I.getCalledValue()->getType(),
Anton Korobeynikov3b327822007-05-23 11:08:31 +00002872 I.getCallingConv(),
2873 I.isTailCall(),
2874 Callee,
2875 1);
Chris Lattner7a60d912005-01-07 07:47:53 +00002876}
2877
Jim Laskey504e9942007-02-22 15:38:06 +00002878
Chris Lattner6f87d182006-02-22 22:37:12 +00002879SDOperand RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
Chris Lattnere7c0ffb2006-02-23 20:06:57 +00002880 SDOperand &Chain, SDOperand &Flag)const{
Chris Lattner6f87d182006-02-22 22:37:12 +00002881 SDOperand Val = DAG.getCopyFromReg(Chain, Regs[0], RegVT, Flag);
2882 Chain = Val.getValue(1);
2883 Flag = Val.getValue(2);
2884
2885 // If the result was expanded, copy from the top part.
2886 if (Regs.size() > 1) {
2887 assert(Regs.size() == 2 &&
2888 "Cannot expand to more than 2 elts yet!");
2889 SDOperand Hi = DAG.getCopyFromReg(Chain, Regs[1], RegVT, Flag);
Evan Chengf80dfa82006-10-04 22:23:53 +00002890 Chain = Hi.getValue(1);
2891 Flag = Hi.getValue(2);
Chris Lattnere7c0ffb2006-02-23 20:06:57 +00002892 if (DAG.getTargetLoweringInfo().isLittleEndian())
2893 return DAG.getNode(ISD::BUILD_PAIR, ValueVT, Val, Hi);
2894 else
2895 return DAG.getNode(ISD::BUILD_PAIR, ValueVT, Hi, Val);
Chris Lattner6f87d182006-02-22 22:37:12 +00002896 }
Chris Lattner1558fc62006-02-01 18:59:47 +00002897
Chris Lattner705948d2006-06-08 18:22:48 +00002898 // Otherwise, if the return value was promoted or extended, truncate it to the
Chris Lattner6f87d182006-02-22 22:37:12 +00002899 // appropriate type.
2900 if (RegVT == ValueVT)
2901 return Val;
2902
Chris Lattner77f04792007-03-25 05:00:54 +00002903 if (MVT::isVector(RegVT)) {
2904 assert(ValueVT == MVT::Vector && "Unknown vector conversion!");
2905 return DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Val,
2906 DAG.getConstant(MVT::getVectorNumElements(RegVT),
2907 MVT::i32),
2908 DAG.getValueType(MVT::getVectorBaseType(RegVT)));
2909 }
2910
Chris Lattner705948d2006-06-08 18:22:48 +00002911 if (MVT::isInteger(RegVT)) {
2912 if (ValueVT < RegVT)
2913 return DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
2914 else
2915 return DAG.getNode(ISD::ANY_EXTEND, ValueVT, Val);
Chris Lattner705948d2006-06-08 18:22:48 +00002916 }
Chris Lattner77f04792007-03-25 05:00:54 +00002917
2918 assert(MVT::isFloatingPoint(RegVT) && MVT::isFloatingPoint(ValueVT));
2919 return DAG.getNode(ISD::FP_ROUND, ValueVT, Val);
Chris Lattner6f87d182006-02-22 22:37:12 +00002920}
2921
Chris Lattner571d9642006-02-23 19:21:04 +00002922/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
2923/// specified value into the registers specified by this object. This uses
2924/// Chain/Flag as the input and updates them for the output Chain/Flag.
2925void RegsForValue::getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Evan Chengef9e07d2006-06-15 08:11:54 +00002926 SDOperand &Chain, SDOperand &Flag,
2927 MVT::ValueType PtrVT) const {
Chris Lattner571d9642006-02-23 19:21:04 +00002928 if (Regs.size() == 1) {
2929 // If there is a single register and the types differ, this must be
2930 // a promotion.
2931 if (RegVT != ValueVT) {
Chris Lattner77f04792007-03-25 05:00:54 +00002932 if (MVT::isVector(RegVT)) {
2933 assert(Val.getValueType() == MVT::Vector &&"Not a vector-vector cast?");
2934 Val = DAG.getNode(ISD::VBIT_CONVERT, RegVT, Val);
Chris Lattner7b2decf2007-04-09 05:31:20 +00002935 } else if (MVT::isInteger(RegVT) && MVT::isInteger(Val.getValueType())) {
Chris Lattnerc03a9252006-06-08 18:27:11 +00002936 if (RegVT < ValueVT)
2937 Val = DAG.getNode(ISD::TRUNCATE, RegVT, Val);
2938 else
2939 Val = DAG.getNode(ISD::ANY_EXTEND, RegVT, Val);
Chris Lattner7b2decf2007-04-09 05:31:20 +00002940 } else if (MVT::isFloatingPoint(RegVT) &&
2941 MVT::isFloatingPoint(Val.getValueType())) {
Chris Lattner571d9642006-02-23 19:21:04 +00002942 Val = DAG.getNode(ISD::FP_EXTEND, RegVT, Val);
Chris Lattner7b2decf2007-04-09 05:31:20 +00002943 } else if (MVT::getSizeInBits(RegVT) ==
2944 MVT::getSizeInBits(Val.getValueType())) {
2945 Val = DAG.getNode(ISD::BIT_CONVERT, RegVT, Val);
2946 } else {
2947 assert(0 && "Unknown mismatch!");
2948 }
Chris Lattner571d9642006-02-23 19:21:04 +00002949 }
2950 Chain = DAG.getCopyToReg(Chain, Regs[0], Val, Flag);
2951 Flag = Chain.getValue(1);
2952 } else {
Chris Lattnere7c0ffb2006-02-23 20:06:57 +00002953 std::vector<unsigned> R(Regs);
2954 if (!DAG.getTargetLoweringInfo().isLittleEndian())
2955 std::reverse(R.begin(), R.end());
2956
2957 for (unsigned i = 0, e = R.size(); i != e; ++i) {
Chris Lattner571d9642006-02-23 19:21:04 +00002958 SDOperand Part = DAG.getNode(ISD::EXTRACT_ELEMENT, RegVT, Val,
Evan Chengef9e07d2006-06-15 08:11:54 +00002959 DAG.getConstant(i, PtrVT));
Chris Lattnere7c0ffb2006-02-23 20:06:57 +00002960 Chain = DAG.getCopyToReg(Chain, R[i], Part, Flag);
Chris Lattner571d9642006-02-23 19:21:04 +00002961 Flag = Chain.getValue(1);
2962 }
2963 }
2964}
Chris Lattner6f87d182006-02-22 22:37:12 +00002965
Chris Lattner571d9642006-02-23 19:21:04 +00002966/// AddInlineAsmOperands - Add this value to the specified inlineasm node
2967/// operand list. This adds the code marker and includes the number of
2968/// values added into it.
2969void RegsForValue::AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattnere7c0ffb2006-02-23 20:06:57 +00002970 std::vector<SDOperand> &Ops) const {
Chris Lattnerb49917d2007-04-09 00:33:58 +00002971 MVT::ValueType IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
2972 Ops.push_back(DAG.getTargetConstant(Code | (Regs.size() << 3), IntPtrTy));
Chris Lattner571d9642006-02-23 19:21:04 +00002973 for (unsigned i = 0, e = Regs.size(); i != e; ++i)
2974 Ops.push_back(DAG.getRegister(Regs[i], RegVT));
2975}
Chris Lattner6f87d182006-02-22 22:37:12 +00002976
2977/// isAllocatableRegister - If the specified register is safe to allocate,
2978/// i.e. it isn't a stack pointer or some other special register, return the
2979/// register class for the register. Otherwise, return null.
2980static const TargetRegisterClass *
Chris Lattnerb1124f32006-02-22 23:09:03 +00002981isAllocatableRegister(unsigned Reg, MachineFunction &MF,
2982 const TargetLowering &TLI, const MRegisterInfo *MRI) {
Chris Lattnerbec582f2006-04-02 00:24:45 +00002983 MVT::ValueType FoundVT = MVT::Other;
2984 const TargetRegisterClass *FoundRC = 0;
Chris Lattnerb1124f32006-02-22 23:09:03 +00002985 for (MRegisterInfo::regclass_iterator RCI = MRI->regclass_begin(),
2986 E = MRI->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerbec582f2006-04-02 00:24:45 +00002987 MVT::ValueType ThisVT = MVT::Other;
2988
Chris Lattnerb1124f32006-02-22 23:09:03 +00002989 const TargetRegisterClass *RC = *RCI;
2990 // If none of the the value types for this register class are valid, we
2991 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Chris Lattnerb1124f32006-02-22 23:09:03 +00002992 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2993 I != E; ++I) {
2994 if (TLI.isTypeLegal(*I)) {
Chris Lattnerbec582f2006-04-02 00:24:45 +00002995 // If we have already found this register in a different register class,
2996 // choose the one with the largest VT specified. For example, on
2997 // PowerPC, we favor f64 register classes over f32.
2998 if (FoundVT == MVT::Other ||
2999 MVT::getSizeInBits(FoundVT) < MVT::getSizeInBits(*I)) {
3000 ThisVT = *I;
3001 break;
3002 }
Chris Lattnerb1124f32006-02-22 23:09:03 +00003003 }
3004 }
3005
Chris Lattnerbec582f2006-04-02 00:24:45 +00003006 if (ThisVT == MVT::Other) continue;
Chris Lattnerb1124f32006-02-22 23:09:03 +00003007
Chris Lattner6f87d182006-02-22 22:37:12 +00003008 // NOTE: This isn't ideal. In particular, this might allocate the
3009 // frame pointer in functions that need it (due to them not being taken
3010 // out of allocation, because a variable sized allocation hasn't been seen
3011 // yet). This is a slight code pessimization, but should still work.
Chris Lattnerb1124f32006-02-22 23:09:03 +00003012 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
3013 E = RC->allocation_order_end(MF); I != E; ++I)
Chris Lattnerbec582f2006-04-02 00:24:45 +00003014 if (*I == Reg) {
3015 // We found a matching register class. Keep looking at others in case
3016 // we find one with larger registers that this physreg is also in.
3017 FoundRC = RC;
3018 FoundVT = ThisVT;
3019 break;
3020 }
Chris Lattner1558fc62006-02-01 18:59:47 +00003021 }
Chris Lattnerbec582f2006-04-02 00:24:45 +00003022 return FoundRC;
Chris Lattner6f87d182006-02-22 22:37:12 +00003023}
3024
Chris Lattner1558fc62006-02-01 18:59:47 +00003025
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003026namespace {
3027/// AsmOperandInfo - This contains information for each constraint that we are
3028/// lowering.
3029struct AsmOperandInfo : public InlineAsm::ConstraintInfo {
3030 /// ConstraintCode - This contains the actual string for the code, like "m".
3031 std::string ConstraintCode;
Chris Lattnerb2e55562007-04-28 21:01:43 +00003032
3033 /// ConstraintType - Information about the constraint code, e.g. Register,
3034 /// RegisterClass, Memory, Other, Unknown.
3035 TargetLowering::ConstraintType ConstraintType;
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003036
3037 /// CallOperand/CallOperandval - If this is the result output operand or a
3038 /// clobber, this is null, otherwise it is the incoming operand to the
3039 /// CallInst. This gets modified as the asm is processed.
3040 SDOperand CallOperand;
3041 Value *CallOperandVal;
3042
3043 /// ConstraintVT - The ValueType for the operand value.
3044 MVT::ValueType ConstraintVT;
3045
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003046 /// AssignedRegs - If this is a register or register class operand, this
3047 /// contains the set of register corresponding to the operand.
3048 RegsForValue AssignedRegs;
3049
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003050 AsmOperandInfo(const InlineAsm::ConstraintInfo &info)
Chris Lattnerb2e55562007-04-28 21:01:43 +00003051 : InlineAsm::ConstraintInfo(info),
3052 ConstraintType(TargetLowering::C_Unknown),
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003053 CallOperand(0,0), CallOperandVal(0), ConstraintVT(MVT::Other) {
3054 }
Chris Lattneref073322007-04-30 17:16:27 +00003055
3056 void ComputeConstraintToUse(const TargetLowering &TLI);
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003057
3058 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
3059 /// busy in OutputRegs/InputRegs.
3060 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
3061 std::set<unsigned> &OutputRegs,
3062 std::set<unsigned> &InputRegs) const {
3063 if (isOutReg)
3064 OutputRegs.insert(AssignedRegs.Regs.begin(), AssignedRegs.Regs.end());
3065 if (isInReg)
3066 InputRegs.insert(AssignedRegs.Regs.begin(), AssignedRegs.Regs.end());
3067 }
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003068};
3069} // end anon namespace.
Chris Lattner6f87d182006-02-22 22:37:12 +00003070
Chris Lattneref073322007-04-30 17:16:27 +00003071/// getConstraintGenerality - Return an integer indicating how general CT is.
3072static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
3073 switch (CT) {
3074 default: assert(0 && "Unknown constraint type!");
3075 case TargetLowering::C_Other:
3076 case TargetLowering::C_Unknown:
3077 return 0;
3078 case TargetLowering::C_Register:
3079 return 1;
3080 case TargetLowering::C_RegisterClass:
3081 return 2;
3082 case TargetLowering::C_Memory:
3083 return 3;
3084 }
3085}
3086
3087void AsmOperandInfo::ComputeConstraintToUse(const TargetLowering &TLI) {
3088 assert(!Codes.empty() && "Must have at least one constraint");
3089
3090 std::string *Current = &Codes[0];
3091 TargetLowering::ConstraintType CurType = TLI.getConstraintType(*Current);
3092 if (Codes.size() == 1) { // Single-letter constraints ('r') are very common.
3093 ConstraintCode = *Current;
3094 ConstraintType = CurType;
3095 return;
3096 }
3097
3098 unsigned CurGenerality = getConstraintGenerality(CurType);
3099
3100 // If we have multiple constraints, try to pick the most general one ahead
3101 // of time. This isn't a wonderful solution, but handles common cases.
3102 for (unsigned j = 1, e = Codes.size(); j != e; ++j) {
3103 TargetLowering::ConstraintType ThisType = TLI.getConstraintType(Codes[j]);
3104 unsigned ThisGenerality = getConstraintGenerality(ThisType);
3105 if (ThisGenerality > CurGenerality) {
3106 // This constraint letter is more general than the previous one,
3107 // use it.
3108 CurType = ThisType;
3109 Current = &Codes[j];
3110 CurGenerality = ThisGenerality;
3111 }
3112 }
3113
3114 ConstraintCode = *Current;
3115 ConstraintType = CurType;
3116}
3117
3118
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003119void SelectionDAGLowering::
3120GetRegistersForValue(AsmOperandInfo &OpInfo, bool HasEarlyClobber,
Chris Lattner4333f8b2007-04-30 17:29:31 +00003121 std::set<unsigned> &OutputRegs,
3122 std::set<unsigned> &InputRegs) {
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003123 // Compute whether this value requires an input register, an output register,
3124 // or both.
3125 bool isOutReg = false;
3126 bool isInReg = false;
3127 switch (OpInfo.Type) {
3128 case InlineAsm::isOutput:
3129 isOutReg = true;
3130
3131 // If this is an early-clobber output, or if there is an input
3132 // constraint that matches this, we need to reserve the input register
3133 // so no other inputs allocate to it.
3134 isInReg = OpInfo.isEarlyClobber || OpInfo.hasMatchingInput;
3135 break;
3136 case InlineAsm::isInput:
3137 isInReg = true;
3138 isOutReg = false;
3139 break;
3140 case InlineAsm::isClobber:
3141 isOutReg = true;
3142 isInReg = true;
3143 break;
3144 }
3145
3146
3147 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner4333f8b2007-04-30 17:29:31 +00003148 std::vector<unsigned> Regs;
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003149
3150 // If this is a constraint for a single physreg, or a constraint for a
3151 // register class, find it.
3152 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
3153 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
3154 OpInfo.ConstraintVT);
Chris Lattner4333f8b2007-04-30 17:29:31 +00003155
3156 unsigned NumRegs = 1;
3157 if (OpInfo.ConstraintVT != MVT::Other)
3158 NumRegs = TLI.getNumElements(OpInfo.ConstraintVT);
3159 MVT::ValueType RegVT;
3160 MVT::ValueType ValueVT = OpInfo.ConstraintVT;
3161
Chris Lattner4333f8b2007-04-30 17:29:31 +00003162
3163 // If this is a constraint for a specific physical register, like {r17},
3164 // assign it now.
3165 if (PhysReg.first) {
3166 if (OpInfo.ConstraintVT == MVT::Other)
3167 ValueVT = *PhysReg.second->vt_begin();
3168
3169 // Get the actual register value type. This is important, because the user
3170 // may have asked for (e.g.) the AX register in i32 type. We need to
3171 // remember that AX is actually i16 to get the right extension.
3172 RegVT = *PhysReg.second->vt_begin();
3173
3174 // This is a explicit reference to a physical register.
3175 Regs.push_back(PhysReg.first);
3176
3177 // If this is an expanded reference, add the rest of the regs to Regs.
3178 if (NumRegs != 1) {
3179 TargetRegisterClass::iterator I = PhysReg.second->begin();
3180 TargetRegisterClass::iterator E = PhysReg.second->end();
3181 for (; *I != PhysReg.first; ++I)
3182 assert(I != E && "Didn't find reg!");
3183
3184 // Already added the first reg.
3185 --NumRegs; ++I;
3186 for (; NumRegs; --NumRegs, ++I) {
3187 assert(I != E && "Ran out of registers to allocate!");
3188 Regs.push_back(*I);
3189 }
3190 }
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003191 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
3192 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs);
3193 return;
Chris Lattner4333f8b2007-04-30 17:29:31 +00003194 }
3195
3196 // Otherwise, if this was a reference to an LLVM register class, create vregs
3197 // for this reference.
3198 std::vector<unsigned> RegClassRegs;
3199 if (PhysReg.second) {
3200 // If this is an early clobber or tied register, our regalloc doesn't know
3201 // how to maintain the constraint. If it isn't, go ahead and create vreg
3202 // and let the regalloc do the right thing.
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003203 if (!OpInfo.hasMatchingInput && !OpInfo.isEarlyClobber &&
3204 // If there is some other early clobber and this is an input register,
3205 // then we are forced to pre-allocate the input reg so it doesn't
3206 // conflict with the earlyclobber.
3207 !(OpInfo.Type == InlineAsm::isInput && HasEarlyClobber)) {
Chris Lattner4333f8b2007-04-30 17:29:31 +00003208 RegVT = *PhysReg.second->vt_begin();
3209
3210 if (OpInfo.ConstraintVT == MVT::Other)
3211 ValueVT = RegVT;
3212
3213 // Create the appropriate number of virtual registers.
3214 SSARegMap *RegMap = MF.getSSARegMap();
3215 for (; NumRegs; --NumRegs)
3216 Regs.push_back(RegMap->createVirtualRegister(PhysReg.second));
3217
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003218 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
3219 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs);
3220 return;
Chris Lattner4333f8b2007-04-30 17:29:31 +00003221 }
3222
3223 // Otherwise, we can't allocate it. Let the code below figure out how to
3224 // maintain these constraints.
3225 RegClassRegs.assign(PhysReg.second->begin(), PhysReg.second->end());
3226
3227 } else {
3228 // This is a reference to a register class that doesn't directly correspond
3229 // to an LLVM register class. Allocate NumRegs consecutive, available,
3230 // registers from the class.
3231 RegClassRegs = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
3232 OpInfo.ConstraintVT);
3233 }
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003234
Chris Lattner4333f8b2007-04-30 17:29:31 +00003235 const MRegisterInfo *MRI = DAG.getTarget().getRegisterInfo();
3236 unsigned NumAllocated = 0;
3237 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
3238 unsigned Reg = RegClassRegs[i];
3239 // See if this register is available.
3240 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
3241 (isInReg && InputRegs.count(Reg))) { // Already used.
3242 // Make sure we find consecutive registers.
3243 NumAllocated = 0;
3244 continue;
3245 }
3246
3247 // Check to see if this register is allocatable (i.e. don't give out the
3248 // stack pointer).
3249 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, MRI);
3250 if (!RC) {
3251 // Make sure we find consecutive registers.
3252 NumAllocated = 0;
3253 continue;
3254 }
3255
3256 // Okay, this register is good, we can use it.
3257 ++NumAllocated;
3258
3259 // If we allocated enough consecutive registers, succeed.
3260 if (NumAllocated == NumRegs) {
3261 unsigned RegStart = (i-NumAllocated)+1;
3262 unsigned RegEnd = i+1;
3263 // Mark all of the allocated registers used.
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003264 for (unsigned i = RegStart; i != RegEnd; ++i)
3265 Regs.push_back(RegClassRegs[i]);
Chris Lattner4333f8b2007-04-30 17:29:31 +00003266
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003267 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
3268 OpInfo.ConstraintVT);
3269 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs);
3270 return;
Chris Lattner4333f8b2007-04-30 17:29:31 +00003271 }
3272 }
3273
3274 // Otherwise, we couldn't allocate enough registers for this.
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003275 return;
Chris Lattner4333f8b2007-04-30 17:29:31 +00003276}
3277
3278
Chris Lattner476e67b2006-01-26 22:24:51 +00003279/// visitInlineAsm - Handle a call to an InlineAsm object.
3280///
3281void SelectionDAGLowering::visitInlineAsm(CallInst &I) {
3282 InlineAsm *IA = cast<InlineAsm>(I.getOperand(0));
Chris Lattner476e67b2006-01-26 22:24:51 +00003283
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003284 /// ConstraintOperands - Information about all of the constraints.
3285 std::vector<AsmOperandInfo> ConstraintOperands;
Chris Lattner476e67b2006-01-26 22:24:51 +00003286
3287 SDOperand Chain = getRoot();
3288 SDOperand Flag;
3289
Chris Lattner1558fc62006-02-01 18:59:47 +00003290 std::set<unsigned> OutputRegs, InputRegs;
Chris Lattner7ad77df2006-02-22 00:56:39 +00003291
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003292 // Do a prepass over the constraints, canonicalizing them, and building up the
3293 // ConstraintOperands list.
3294 std::vector<InlineAsm::ConstraintInfo>
3295 ConstraintInfos = IA->ParseConstraints();
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003296
3297 // SawEarlyClobber - Keep track of whether we saw an earlyclobber output
3298 // constraint. If so, we can't let the register allocator allocate any input
3299 // registers, because it will not know to avoid the earlyclobbered output reg.
3300 bool SawEarlyClobber = false;
3301
3302 unsigned OpNo = 1; // OpNo - The operand of the CallInst.
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003303 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
3304 ConstraintOperands.push_back(AsmOperandInfo(ConstraintInfos[i]));
3305 AsmOperandInfo &OpInfo = ConstraintOperands.back();
3306
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003307 MVT::ValueType OpVT = MVT::Other;
3308
3309 // Compute the value type for each operand.
3310 switch (OpInfo.Type) {
Chris Lattner7ad77df2006-02-22 00:56:39 +00003311 case InlineAsm::isOutput:
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003312 if (!OpInfo.isIndirect) {
3313 // The return value of the call is this value. As such, there is no
3314 // corresponding argument.
Chris Lattner7ad77df2006-02-22 00:56:39 +00003315 assert(I.getType() != Type::VoidTy && "Bad inline asm!");
3316 OpVT = TLI.getValueType(I.getType());
3317 } else {
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003318 OpInfo.CallOperandVal = I.getOperand(OpNo++);
Chris Lattner7ad77df2006-02-22 00:56:39 +00003319 }
3320 break;
3321 case InlineAsm::isInput:
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003322 OpInfo.CallOperandVal = I.getOperand(OpNo++);
Chris Lattner7ad77df2006-02-22 00:56:39 +00003323 break;
3324 case InlineAsm::isClobber:
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003325 // Nothing to do.
Chris Lattner7ad77df2006-02-22 00:56:39 +00003326 break;
3327 }
Chris Lattner7ad77df2006-02-22 00:56:39 +00003328
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003329 // If this is an input or an indirect output, process the call argument.
3330 if (OpInfo.CallOperandVal) {
3331 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
3332 const Type *OpTy = OpInfo.CallOperandVal->getType();
Chris Lattner412d61a2007-04-29 18:58:03 +00003333 // If this is an indirect operand, the operand is a pointer to the
3334 // accessed type.
3335 if (OpInfo.isIndirect)
3336 OpTy = cast<PointerType>(OpTy)->getElementType();
3337
3338 // If OpTy is not a first-class value, it may be a struct/union that we
3339 // can tile with integers.
3340 if (!OpTy->isFirstClassType() && OpTy->isSized()) {
3341 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
3342 switch (BitSize) {
3343 default: break;
3344 case 1:
3345 case 8:
3346 case 16:
3347 case 32:
3348 case 64:
3349 OpTy = IntegerType::get(BitSize);
3350 break;
3351 }
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003352 }
Chris Lattner412d61a2007-04-29 18:58:03 +00003353
3354 OpVT = TLI.getValueType(OpTy, true);
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003355 }
3356
3357 OpInfo.ConstraintVT = OpVT;
Chris Lattnerb2e55562007-04-28 21:01:43 +00003358
Chris Lattneref073322007-04-30 17:16:27 +00003359 // Compute the constraint code and ConstraintType to use.
3360 OpInfo.ComputeConstraintToUse(TLI);
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003361
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003362 // Keep track of whether we see an earlyclobber.
3363 SawEarlyClobber |= OpInfo.isEarlyClobber;
Chris Lattner401d8db2007-04-28 21:12:06 +00003364
3365 // If this is a memory input, and if the operand is not indirect, do what we
3366 // need to to provide an address for the memory input.
3367 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
3368 !OpInfo.isIndirect) {
3369 assert(OpInfo.Type == InlineAsm::isInput &&
3370 "Can only indirectify direct input operands!");
3371
3372 // Memory operands really want the address of the value. If we don't have
3373 // an indirect input, put it in the constpool if we can, otherwise spill
3374 // it to a stack slot.
3375
3376 // If the operand is a float, integer, or vector constant, spill to a
3377 // constant pool entry to get its address.
3378 Value *OpVal = OpInfo.CallOperandVal;
3379 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
3380 isa<ConstantVector>(OpVal)) {
3381 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
3382 TLI.getPointerTy());
3383 } else {
3384 // Otherwise, create a stack slot and emit a store to it before the
3385 // asm.
3386 const Type *Ty = OpVal->getType();
3387 uint64_t TySize = TLI.getTargetData()->getTypeSize(Ty);
3388 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
3389 MachineFunction &MF = DAG.getMachineFunction();
3390 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align);
3391 SDOperand StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
3392 Chain = DAG.getStore(Chain, OpInfo.CallOperand, StackSlot, NULL, 0);
3393 OpInfo.CallOperand = StackSlot;
3394 }
3395
3396 // There is no longer a Value* corresponding to this operand.
3397 OpInfo.CallOperandVal = 0;
3398 // It is now an indirect operand.
3399 OpInfo.isIndirect = true;
3400 }
3401
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003402 // If this constraint is for a specific register, allocate it before
3403 // anything else.
3404 if (OpInfo.ConstraintType == TargetLowering::C_Register)
3405 GetRegistersForValue(OpInfo, SawEarlyClobber, OutputRegs, InputRegs);
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003406 }
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003407 ConstraintInfos.clear();
3408
3409
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003410 // Second pass - Loop over all of the operands, assigning virtual or physregs
3411 // to registerclass operands.
3412 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
3413 AsmOperandInfo &OpInfo = ConstraintOperands[i];
3414
3415 // C_Register operands have already been allocated, Other/Memory don't need
3416 // to be.
3417 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
3418 GetRegistersForValue(OpInfo, SawEarlyClobber, OutputRegs, InputRegs);
3419 }
3420
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003421 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
3422 std::vector<SDOperand> AsmNodeOperands;
3423 AsmNodeOperands.push_back(SDOperand()); // reserve space for input chain
3424 AsmNodeOperands.push_back(
3425 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(), MVT::Other));
3426
Chris Lattner3a5ed552006-02-01 01:28:23 +00003427
Chris Lattner5c79f982006-02-21 23:12:12 +00003428 // Loop over all of the inputs, copying the operand values into the
3429 // appropriate registers and processing the output regs.
Chris Lattner6f87d182006-02-22 22:37:12 +00003430 RegsForValue RetValRegs;
Chris Lattner5c79f982006-02-21 23:12:12 +00003431
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003432 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
3433 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
3434
3435 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
3436 AsmOperandInfo &OpInfo = ConstraintOperands[i];
Chris Lattner7ad77df2006-02-22 00:56:39 +00003437
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003438 switch (OpInfo.Type) {
Chris Lattner3a5ed552006-02-01 01:28:23 +00003439 case InlineAsm::isOutput: {
Chris Lattnerde339fa2007-04-28 21:03:16 +00003440 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
3441 OpInfo.ConstraintType != TargetLowering::C_Register) {
Chris Lattnerd102ed02007-04-28 06:08:13 +00003442 // Memory output, or 'other' output (e.g. 'X' constraint).
Chris Lattner401d8db2007-04-28 21:12:06 +00003443 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
Chris Lattner9fed5b62006-02-27 23:45:39 +00003444
Chris Lattner9fed5b62006-02-27 23:45:39 +00003445 // Add information to the INLINEASM node to know about this output.
3446 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
Chris Lattnerc7596ef2007-05-15 01:33:58 +00003447 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3448 TLI.getPointerTy()));
Chris Lattner401d8db2007-04-28 21:12:06 +00003449 AsmNodeOperands.push_back(OpInfo.CallOperand);
Chris Lattner9fed5b62006-02-27 23:45:39 +00003450 break;
3451 }
3452
Chris Lattnerb2e55562007-04-28 21:01:43 +00003453 // Otherwise, this is a register or register class output.
Chris Lattner9fed5b62006-02-27 23:45:39 +00003454
Chris Lattner6f87d182006-02-22 22:37:12 +00003455 // Copy the output from the appropriate register. Find a register that
Chris Lattner7ad77df2006-02-22 00:56:39 +00003456 // we can use.
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003457 if (OpInfo.AssignedRegs.Regs.empty()) {
Bill Wendling22e978a2006-12-07 20:04:42 +00003458 cerr << "Couldn't allocate output reg for contraint '"
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003459 << OpInfo.ConstraintCode << "'!\n";
Chris Lattner968f8032006-10-31 07:33:13 +00003460 exit(1);
3461 }
Chris Lattner7ad77df2006-02-22 00:56:39 +00003462
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003463 if (!OpInfo.isIndirect) {
3464 // This is the result value of the call.
Chris Lattner6f87d182006-02-22 22:37:12 +00003465 assert(RetValRegs.Regs.empty() &&
Chris Lattner3a5ed552006-02-01 01:28:23 +00003466 "Cannot have multiple output constraints yet!");
Chris Lattner3a5ed552006-02-01 01:28:23 +00003467 assert(I.getType() != Type::VoidTy && "Bad inline asm!");
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003468 RetValRegs = OpInfo.AssignedRegs;
Chris Lattner3a5ed552006-02-01 01:28:23 +00003469 } else {
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003470 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003471 OpInfo.CallOperandVal));
Chris Lattner3a5ed552006-02-01 01:28:23 +00003472 }
Chris Lattner2e56e892006-01-31 02:03:41 +00003473
3474 // Add information to the INLINEASM node to know that this register is
3475 // set.
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003476 OpInfo.AssignedRegs.AddInlineAsmOperands(2 /*REGDEF*/, DAG,
3477 AsmNodeOperands);
Chris Lattner2e56e892006-01-31 02:03:41 +00003478 break;
3479 }
3480 case InlineAsm::isInput: {
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003481 SDOperand InOperandVal = OpInfo.CallOperand;
Chris Lattner65ad53f2006-02-04 02:16:44 +00003482
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003483 if (isdigit(OpInfo.ConstraintCode[0])) { // Matching constraint?
Chris Lattner7f5880b2006-02-02 00:25:23 +00003484 // If this is required to match an output register we have already set,
3485 // just use its register.
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003486 unsigned OperandNo = atoi(OpInfo.ConstraintCode.c_str());
Chris Lattner65ad53f2006-02-04 02:16:44 +00003487
Chris Lattner571d9642006-02-23 19:21:04 +00003488 // Scan until we find the definition we already emitted of this operand.
3489 // When we find it, create a RegsForValue operand.
3490 unsigned CurOp = 2; // The first operand.
3491 for (; OperandNo; --OperandNo) {
3492 // Advance to the next operand.
3493 unsigned NumOps =
3494 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattnerb0305322006-07-20 19:02:21 +00003495 assert(((NumOps & 7) == 2 /*REGDEF*/ ||
3496 (NumOps & 7) == 4 /*MEM*/) &&
Chris Lattner571d9642006-02-23 19:21:04 +00003497 "Skipped past definitions?");
3498 CurOp += (NumOps>>3)+1;
3499 }
3500
3501 unsigned NumOps =
3502 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattnere3eeb242007-02-01 01:21:12 +00003503 if ((NumOps & 7) == 2 /*REGDEF*/) {
3504 // Add NumOps>>3 registers to MatchedRegs.
3505 RegsForValue MatchedRegs;
3506 MatchedRegs.ValueVT = InOperandVal.getValueType();
3507 MatchedRegs.RegVT = AsmNodeOperands[CurOp+1].getValueType();
3508 for (unsigned i = 0, e = NumOps>>3; i != e; ++i) {
3509 unsigned Reg =
3510 cast<RegisterSDNode>(AsmNodeOperands[++CurOp])->getReg();
3511 MatchedRegs.Regs.push_back(Reg);
3512 }
Chris Lattner571d9642006-02-23 19:21:04 +00003513
Chris Lattnere3eeb242007-02-01 01:21:12 +00003514 // Use the produced MatchedRegs object to
3515 MatchedRegs.getCopyToRegs(InOperandVal, DAG, Chain, Flag,
3516 TLI.getPointerTy());
3517 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/, DAG, AsmNodeOperands);
3518 break;
3519 } else {
3520 assert((NumOps & 7) == 4/*MEM*/ && "Unknown matching constraint!");
3521 assert(0 && "matching constraints for memory operands unimp");
Chris Lattner571d9642006-02-23 19:21:04 +00003522 }
Chris Lattner7f5880b2006-02-02 00:25:23 +00003523 }
Chris Lattner7ef7a642006-02-24 01:11:24 +00003524
Chris Lattnerb2e55562007-04-28 21:01:43 +00003525 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003526 assert(!OpInfo.isIndirect &&
Chris Lattner1deacd62007-04-28 06:42:38 +00003527 "Don't know how to handle indirect other inputs yet!");
3528
Chris Lattner6f043b92006-10-31 19:41:18 +00003529 InOperandVal = TLI.isOperandValidForConstraint(InOperandVal,
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003530 OpInfo.ConstraintCode[0],
3531 DAG);
Chris Lattner6f043b92006-10-31 19:41:18 +00003532 if (!InOperandVal.Val) {
Bill Wendling22e978a2006-12-07 20:04:42 +00003533 cerr << "Invalid operand for inline asm constraint '"
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003534 << OpInfo.ConstraintCode << "'!\n";
Chris Lattner6f043b92006-10-31 19:41:18 +00003535 exit(1);
3536 }
Chris Lattner7ef7a642006-02-24 01:11:24 +00003537
3538 // Add information to the INLINEASM node to know about this input.
3539 unsigned ResOpType = 3 /*IMM*/ | (1 << 3);
Chris Lattnerc7596ef2007-05-15 01:33:58 +00003540 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3541 TLI.getPointerTy()));
Chris Lattner7ef7a642006-02-24 01:11:24 +00003542 AsmNodeOperands.push_back(InOperandVal);
3543 break;
Chris Lattnerb2e55562007-04-28 21:01:43 +00003544 } else if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Chris Lattner401d8db2007-04-28 21:12:06 +00003545 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Chris Lattner1deacd62007-04-28 06:42:38 +00003546 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
3547 "Memory operands expect pointer values");
3548
Chris Lattner7ef7a642006-02-24 01:11:24 +00003549 // Add information to the INLINEASM node to know about this input.
3550 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
Chris Lattnerc7596ef2007-05-15 01:33:58 +00003551 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3552 TLI.getPointerTy()));
Chris Lattner7ef7a642006-02-24 01:11:24 +00003553 AsmNodeOperands.push_back(InOperandVal);
3554 break;
3555 }
3556
Chris Lattnerb2e55562007-04-28 21:01:43 +00003557 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
3558 OpInfo.ConstraintType == TargetLowering::C_Register) &&
3559 "Unknown constraint type!");
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003560 assert(!OpInfo.isIndirect &&
Chris Lattner1deacd62007-04-28 06:42:38 +00003561 "Don't know how to handle indirect register inputs yet!");
Chris Lattner7ef7a642006-02-24 01:11:24 +00003562
3563 // Copy the input into the appropriate registers.
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003564 assert(!OpInfo.AssignedRegs.Regs.empty() &&
3565 "Couldn't allocate input reg!");
Chris Lattner7ef7a642006-02-24 01:11:24 +00003566
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003567 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, Chain, Flag,
3568 TLI.getPointerTy());
Chris Lattner7ef7a642006-02-24 01:11:24 +00003569
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003570 OpInfo.AssignedRegs.AddInlineAsmOperands(1/*REGUSE*/, DAG,
3571 AsmNodeOperands);
Chris Lattner2e56e892006-01-31 02:03:41 +00003572 break;
3573 }
Chris Lattner571d9642006-02-23 19:21:04 +00003574 case InlineAsm::isClobber: {
Chris Lattner571d9642006-02-23 19:21:04 +00003575 // Add the clobbered value to the operand list, so that the register
3576 // allocator is aware that the physreg got clobbered.
Chris Lattner8cfd33b2007-04-30 21:11:17 +00003577 if (!OpInfo.AssignedRegs.Regs.empty())
3578 OpInfo.AssignedRegs.AddInlineAsmOperands(2/*REGDEF*/, DAG,
3579 AsmNodeOperands);
Chris Lattner2e56e892006-01-31 02:03:41 +00003580 break;
3581 }
Chris Lattner571d9642006-02-23 19:21:04 +00003582 }
Chris Lattner2e56e892006-01-31 02:03:41 +00003583 }
Chris Lattner476e67b2006-01-26 22:24:51 +00003584
3585 // Finish up input operands.
3586 AsmNodeOperands[0] = Chain;
3587 if (Flag.Val) AsmNodeOperands.push_back(Flag);
3588
Chris Lattnerbd887772006-08-14 23:53:35 +00003589 Chain = DAG.getNode(ISD::INLINEASM,
3590 DAG.getNodeValueTypes(MVT::Other, MVT::Flag), 2,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003591 &AsmNodeOperands[0], AsmNodeOperands.size());
Chris Lattner476e67b2006-01-26 22:24:51 +00003592 Flag = Chain.getValue(1);
3593
Chris Lattner2e56e892006-01-31 02:03:41 +00003594 // If this asm returns a register value, copy the result from that register
3595 // and set it as the value of the call.
Chris Lattner51114992007-04-12 06:00:20 +00003596 if (!RetValRegs.Regs.empty()) {
3597 SDOperand Val = RetValRegs.getCopyFromRegs(DAG, Chain, Flag);
3598
3599 // If the result of the inline asm is a vector, it may have the wrong
3600 // width/num elts. Make sure to convert it to the right type with
3601 // vbit_convert.
3602 if (Val.getValueType() == MVT::Vector) {
3603 const VectorType *VTy = cast<VectorType>(I.getType());
3604 unsigned DesiredNumElts = VTy->getNumElements();
3605 MVT::ValueType DesiredEltVT = TLI.getValueType(VTy->getElementType());
3606
3607 Val = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Val,
3608 DAG.getConstant(DesiredNumElts, MVT::i32),
3609 DAG.getValueType(DesiredEltVT));
3610 }
3611
3612 setValue(&I, Val);
3613 }
Chris Lattner476e67b2006-01-26 22:24:51 +00003614
Chris Lattner2e56e892006-01-31 02:03:41 +00003615 std::vector<std::pair<SDOperand, Value*> > StoresToEmit;
3616
3617 // Process indirect outputs, first output all of the flagged copies out of
3618 // physregs.
3619 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
Chris Lattner6f87d182006-02-22 22:37:12 +00003620 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Chris Lattner2e56e892006-01-31 02:03:41 +00003621 Value *Ptr = IndirectStoresToEmit[i].second;
Chris Lattner6f87d182006-02-22 22:37:12 +00003622 SDOperand OutVal = OutRegs.getCopyFromRegs(DAG, Chain, Flag);
3623 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
Chris Lattner2e56e892006-01-31 02:03:41 +00003624 }
3625
3626 // Emit the non-flagged stores from the physregs.
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003627 SmallVector<SDOperand, 8> OutChains;
Chris Lattner2e56e892006-01-31 02:03:41 +00003628 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i)
Chris Lattnerd7e3b6c2007-04-28 20:49:53 +00003629 OutChains.push_back(DAG.getStore(Chain, StoresToEmit[i].first,
Chris Lattner2e56e892006-01-31 02:03:41 +00003630 getValue(StoresToEmit[i].second),
Evan Chengab51cf22006-10-13 21:14:26 +00003631 StoresToEmit[i].second, 0));
Chris Lattner2e56e892006-01-31 02:03:41 +00003632 if (!OutChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003633 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
3634 &OutChains[0], OutChains.size());
Chris Lattner476e67b2006-01-26 22:24:51 +00003635 DAG.setRoot(Chain);
3636}
3637
3638
Chris Lattner7a60d912005-01-07 07:47:53 +00003639void SelectionDAGLowering::visitMalloc(MallocInst &I) {
3640 SDOperand Src = getValue(I.getOperand(0));
3641
3642 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattnereccb73d2005-01-22 23:04:37 +00003643
3644 if (IntPtr < Src.getValueType())
3645 Src = DAG.getNode(ISD::TRUNCATE, IntPtr, Src);
3646 else if (IntPtr > Src.getValueType())
3647 Src = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, Src);
Chris Lattner7a60d912005-01-07 07:47:53 +00003648
3649 // Scale the source by the type size.
Owen Anderson20a631f2006-05-03 01:29:57 +00003650 uint64_t ElementSize = TD->getTypeSize(I.getType()->getElementType());
Chris Lattner7a60d912005-01-07 07:47:53 +00003651 Src = DAG.getNode(ISD::MUL, Src.getValueType(),
3652 Src, getIntPtrConstant(ElementSize));
3653
Reid Spencere63b6512006-12-31 05:55:36 +00003654 TargetLowering::ArgListTy Args;
3655 TargetLowering::ArgListEntry Entry;
3656 Entry.Node = Src;
3657 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00003658 Args.push_back(Entry);
Chris Lattner1f45cd72005-01-08 19:26:18 +00003659
3660 std::pair<SDOperand,SDOperand> Result =
Reid Spencere63b6512006-12-31 05:55:36 +00003661 TLI.LowerCallTo(getRoot(), I.getType(), false, false, CallingConv::C, true,
Chris Lattner1f45cd72005-01-08 19:26:18 +00003662 DAG.getExternalSymbol("malloc", IntPtr),
3663 Args, DAG);
3664 setValue(&I, Result.first); // Pointers always fit in registers
3665 DAG.setRoot(Result.second);
Chris Lattner7a60d912005-01-07 07:47:53 +00003666}
3667
3668void SelectionDAGLowering::visitFree(FreeInst &I) {
Reid Spencere63b6512006-12-31 05:55:36 +00003669 TargetLowering::ArgListTy Args;
3670 TargetLowering::ArgListEntry Entry;
3671 Entry.Node = getValue(I.getOperand(0));
3672 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00003673 Args.push_back(Entry);
Chris Lattner7a60d912005-01-07 07:47:53 +00003674 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattner1f45cd72005-01-08 19:26:18 +00003675 std::pair<SDOperand,SDOperand> Result =
Reid Spencere63b6512006-12-31 05:55:36 +00003676 TLI.LowerCallTo(getRoot(), Type::VoidTy, false, false, CallingConv::C, true,
Chris Lattner1f45cd72005-01-08 19:26:18 +00003677 DAG.getExternalSymbol("free", IntPtr), Args, DAG);
3678 DAG.setRoot(Result.second);
Chris Lattner7a60d912005-01-07 07:47:53 +00003679}
3680
Chris Lattner13d7c252005-08-26 20:54:47 +00003681// InsertAtEndOfBasicBlock - This method should be implemented by targets that
3682// mark instructions with the 'usesCustomDAGSchedInserter' flag. These
3683// instructions are special in various ways, which require special support to
3684// insert. The specified MachineInstr is created but not inserted into any
3685// basic blocks, and the scheduler passes ownership of it to this method.
3686MachineBasicBlock *TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
3687 MachineBasicBlock *MBB) {
Bill Wendling22e978a2006-12-07 20:04:42 +00003688 cerr << "If a target marks an instruction with "
3689 << "'usesCustomDAGSchedInserter', it must implement "
3690 << "TargetLowering::InsertAtEndOfBasicBlock!\n";
Chris Lattner13d7c252005-08-26 20:54:47 +00003691 abort();
3692 return 0;
3693}
3694
Chris Lattner58cfd792005-01-09 00:00:49 +00003695void SelectionDAGLowering::visitVAStart(CallInst &I) {
Nate Begemane74795c2006-01-25 18:21:52 +00003696 DAG.setRoot(DAG.getNode(ISD::VASTART, MVT::Other, getRoot(),
3697 getValue(I.getOperand(1)),
3698 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner58cfd792005-01-09 00:00:49 +00003699}
3700
3701void SelectionDAGLowering::visitVAArg(VAArgInst &I) {
Nate Begemane74795c2006-01-25 18:21:52 +00003702 SDOperand V = DAG.getVAArg(TLI.getValueType(I.getType()), getRoot(),
3703 getValue(I.getOperand(0)),
3704 DAG.getSrcValue(I.getOperand(0)));
3705 setValue(&I, V);
3706 DAG.setRoot(V.getValue(1));
Chris Lattner7a60d912005-01-07 07:47:53 +00003707}
3708
3709void SelectionDAGLowering::visitVAEnd(CallInst &I) {
Nate Begemane74795c2006-01-25 18:21:52 +00003710 DAG.setRoot(DAG.getNode(ISD::VAEND, MVT::Other, getRoot(),
3711 getValue(I.getOperand(1)),
3712 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner7a60d912005-01-07 07:47:53 +00003713}
3714
3715void SelectionDAGLowering::visitVACopy(CallInst &I) {
Nate Begemane74795c2006-01-25 18:21:52 +00003716 DAG.setRoot(DAG.getNode(ISD::VACOPY, MVT::Other, getRoot(),
3717 getValue(I.getOperand(1)),
3718 getValue(I.getOperand(2)),
3719 DAG.getSrcValue(I.getOperand(1)),
3720 DAG.getSrcValue(I.getOperand(2))));
Chris Lattner7a60d912005-01-07 07:47:53 +00003721}
3722
Evan Cheng0c0b78c2006-12-12 07:27:38 +00003723/// ExpandScalarFormalArgs - Recursively expand the formal_argument node, either
3724/// bit_convert it or join a pair of them with a BUILD_PAIR when appropriate.
3725static SDOperand ExpandScalarFormalArgs(MVT::ValueType VT, SDNode *Arg,
3726 unsigned &i, SelectionDAG &DAG,
3727 TargetLowering &TLI) {
3728 if (TLI.getTypeAction(VT) != TargetLowering::Expand)
3729 return SDOperand(Arg, i++);
3730
3731 MVT::ValueType EVT = TLI.getTypeToTransformTo(VT);
3732 unsigned NumVals = MVT::getSizeInBits(VT) / MVT::getSizeInBits(EVT);
3733 if (NumVals == 1) {
3734 return DAG.getNode(ISD::BIT_CONVERT, VT,
3735 ExpandScalarFormalArgs(EVT, Arg, i, DAG, TLI));
3736 } else if (NumVals == 2) {
3737 SDOperand Lo = ExpandScalarFormalArgs(EVT, Arg, i, DAG, TLI);
3738 SDOperand Hi = ExpandScalarFormalArgs(EVT, Arg, i, DAG, TLI);
3739 if (!TLI.isLittleEndian())
3740 std::swap(Lo, Hi);
3741 return DAG.getNode(ISD::BUILD_PAIR, VT, Lo, Hi);
3742 } else {
3743 // Value scalarized into many values. Unimp for now.
3744 assert(0 && "Cannot expand i64 -> i16 yet!");
3745 }
3746 return SDOperand();
3747}
3748
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003749/// TargetLowering::LowerArguments - This is the default LowerArguments
3750/// implementation, which just inserts a FORMAL_ARGUMENTS node. FIXME: When all
Chris Lattneraaa23d92006-05-16 22:53:20 +00003751/// targets are migrated to using FORMAL_ARGUMENTS, this hook should be
3752/// integrated into SDISel.
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003753std::vector<SDOperand>
3754TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003755 const FunctionType *FTy = F.getFunctionType();
Reid Spencer71b79e32007-04-09 06:17:21 +00003756 const ParamAttrsList *Attrs = FTy->getParamAttrs();
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003757 // Add CC# and isVararg as operands to the FORMAL_ARGUMENTS node.
3758 std::vector<SDOperand> Ops;
Chris Lattner3d826992006-05-16 06:45:34 +00003759 Ops.push_back(DAG.getRoot());
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003760 Ops.push_back(DAG.getConstant(F.getCallingConv(), getPointerTy()));
3761 Ops.push_back(DAG.getConstant(F.isVarArg(), getPointerTy()));
3762
3763 // Add one result value for each formal argument.
3764 std::vector<MVT::ValueType> RetVals;
Anton Korobeynikov06f7d4b2007-01-28 18:01:49 +00003765 unsigned j = 1;
Anton Korobeynikov9fa38392007-01-28 16:04:40 +00003766 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end();
3767 I != E; ++I, ++j) {
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003768 MVT::ValueType VT = getValueType(I->getType());
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003769 unsigned Flags = ISD::ParamFlags::NoFlagSet;
Lauro Ramos Venancio9956dcf2007-02-13 13:50:08 +00003770 unsigned OriginalAlignment =
Chris Lattner945e4372007-02-14 05:52:17 +00003771 getTargetData()->getABITypeAlignment(I->getType());
Lauro Ramos Venancio9956dcf2007-02-13 13:50:08 +00003772
Chris Lattnerab5d0ac2007-02-26 02:56:58 +00003773 // FIXME: Distinguish between a formal with no [sz]ext attribute from one
3774 // that is zero extended!
Reid Spencera472f662007-04-11 02:44:20 +00003775 if (Attrs && Attrs->paramHasAttr(j, ParamAttr::ZExt))
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003776 Flags &= ~(ISD::ParamFlags::SExt);
Reid Spencera472f662007-04-11 02:44:20 +00003777 if (Attrs && Attrs->paramHasAttr(j, ParamAttr::SExt))
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003778 Flags |= ISD::ParamFlags::SExt;
Reid Spencera472f662007-04-11 02:44:20 +00003779 if (Attrs && Attrs->paramHasAttr(j, ParamAttr::InReg))
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003780 Flags |= ISD::ParamFlags::InReg;
Reid Spencera472f662007-04-11 02:44:20 +00003781 if (Attrs && Attrs->paramHasAttr(j, ParamAttr::StructRet))
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003782 Flags |= ISD::ParamFlags::StructReturn;
3783 Flags |= (OriginalAlignment << ISD::ParamFlags::OrigAlignmentOffs);
Chris Lattnerab5d0ac2007-02-26 02:56:58 +00003784
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003785 switch (getTypeAction(VT)) {
3786 default: assert(0 && "Unknown type action!");
3787 case Legal:
3788 RetVals.push_back(VT);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003789 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003790 break;
3791 case Promote:
3792 RetVals.push_back(getTypeToTransformTo(VT));
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003793 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003794 break;
3795 case Expand:
3796 if (VT != MVT::Vector) {
3797 // If this is a large integer, it needs to be broken up into small
3798 // integers. Figure out what the destination type is and how many small
3799 // integers it turns into.
Evan Cheng22cf8992006-12-13 20:57:08 +00003800 MVT::ValueType NVT = getTypeToExpandTo(VT);
3801 unsigned NumVals = getNumElements(VT);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003802 for (unsigned i = 0; i != NumVals; ++i) {
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003803 RetVals.push_back(NVT);
Lauro Ramos Venancioabde3cc2007-02-13 18:10:13 +00003804 // if it isn't first piece, alignment must be 1
Anton Korobeynikovf0b93162007-03-06 06:10:33 +00003805 if (i > 0)
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003806 Flags = (Flags & (~ISD::ParamFlags::OrigAlignment)) |
3807 (1 << ISD::ParamFlags::OrigAlignmentOffs);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003808 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
3809 }
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003810 } else {
3811 // Otherwise, this is a vector type. We only support legal vectors
3812 // right now.
Reid Spencerd84d35b2007-02-15 02:26:10 +00003813 unsigned NumElems = cast<VectorType>(I->getType())->getNumElements();
3814 const Type *EltTy = cast<VectorType>(I->getType())->getElementType();
Evan Cheng3784f3c52006-04-27 08:29:42 +00003815
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003816 // Figure out if there is a Packed type corresponding to this Vector
Reid Spencer09575ba2007-02-15 03:39:18 +00003817 // type. If so, convert to the vector type.
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003818 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
3819 if (TVT != MVT::Other && isTypeLegal(TVT)) {
3820 RetVals.push_back(TVT);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003821 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003822 } else {
3823 assert(0 && "Don't support illegal by-val vector arguments yet!");
3824 }
3825 }
3826 break;
3827 }
3828 }
Evan Cheng9618df12006-04-25 23:03:35 +00003829
Chris Lattner3d826992006-05-16 06:45:34 +00003830 RetVals.push_back(MVT::Other);
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003831
3832 // Create the node.
Chris Lattnerbd887772006-08-14 23:53:35 +00003833 SDNode *Result = DAG.getNode(ISD::FORMAL_ARGUMENTS,
3834 DAG.getNodeValueTypes(RetVals), RetVals.size(),
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003835 &Ops[0], Ops.size()).Val;
Chris Lattner3d826992006-05-16 06:45:34 +00003836
3837 DAG.setRoot(SDOperand(Result, Result->getNumValues()-1));
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003838
3839 // Set up the return result vector.
3840 Ops.clear();
3841 unsigned i = 0;
Reid Spencere63b6512006-12-31 05:55:36 +00003842 unsigned Idx = 1;
3843 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
3844 ++I, ++Idx) {
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003845 MVT::ValueType VT = getValueType(I->getType());
3846
3847 switch (getTypeAction(VT)) {
3848 default: assert(0 && "Unknown type action!");
3849 case Legal:
3850 Ops.push_back(SDOperand(Result, i++));
3851 break;
3852 case Promote: {
3853 SDOperand Op(Result, i++);
3854 if (MVT::isInteger(VT)) {
Reid Spencera472f662007-04-11 02:44:20 +00003855 if (Attrs && Attrs->paramHasAttr(Idx, ParamAttr::SExt))
Chris Lattner96035be2007-01-04 22:22:37 +00003856 Op = DAG.getNode(ISD::AssertSext, Op.getValueType(), Op,
3857 DAG.getValueType(VT));
Reid Spencera472f662007-04-11 02:44:20 +00003858 else if (Attrs && Attrs->paramHasAttr(Idx, ParamAttr::ZExt))
Chris Lattner96035be2007-01-04 22:22:37 +00003859 Op = DAG.getNode(ISD::AssertZext, Op.getValueType(), Op,
3860 DAG.getValueType(VT));
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003861 Op = DAG.getNode(ISD::TRUNCATE, VT, Op);
3862 } else {
3863 assert(MVT::isFloatingPoint(VT) && "Not int or FP?");
3864 Op = DAG.getNode(ISD::FP_ROUND, VT, Op);
3865 }
3866 Ops.push_back(Op);
3867 break;
3868 }
3869 case Expand:
3870 if (VT != MVT::Vector) {
Evan Cheng0c0b78c2006-12-12 07:27:38 +00003871 // If this is a large integer or a floating point node that needs to be
3872 // expanded, it needs to be reassembled from small integers. Figure out
3873 // what the source elt type is and how many small integers it is.
3874 Ops.push_back(ExpandScalarFormalArgs(VT, Result, i, DAG, *this));
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003875 } else {
3876 // Otherwise, this is a vector type. We only support legal vectors
3877 // right now.
Reid Spencerd84d35b2007-02-15 02:26:10 +00003878 const VectorType *PTy = cast<VectorType>(I->getType());
Evan Chengd43c5c62006-04-28 05:25:15 +00003879 unsigned NumElems = PTy->getNumElements();
3880 const Type *EltTy = PTy->getElementType();
Evan Cheng3784f3c52006-04-27 08:29:42 +00003881
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003882 // Figure out if there is a Packed type corresponding to this Vector
Reid Spencer09575ba2007-02-15 03:39:18 +00003883 // type. If so, convert to the vector type.
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003884 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
Chris Lattner7949c2e2006-05-17 20:49:36 +00003885 if (TVT != MVT::Other && isTypeLegal(TVT)) {
Evan Chengd43c5c62006-04-28 05:25:15 +00003886 SDOperand N = SDOperand(Result, i++);
3887 // Handle copies from generic vectors to registers.
Chris Lattner7949c2e2006-05-17 20:49:36 +00003888 N = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, N,
3889 DAG.getConstant(NumElems, MVT::i32),
3890 DAG.getValueType(getValueType(EltTy)));
3891 Ops.push_back(N);
3892 } else {
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003893 assert(0 && "Don't support illegal by-val vector arguments yet!");
Chris Lattnerb77ba732006-05-16 23:39:44 +00003894 abort();
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003895 }
3896 }
3897 break;
3898 }
3899 }
3900 return Ops;
3901}
3902
Chris Lattneraaa23d92006-05-16 22:53:20 +00003903
Evan Cheng0c0b78c2006-12-12 07:27:38 +00003904/// ExpandScalarCallArgs - Recursively expand call argument node by
3905/// bit_converting it or extract a pair of elements from the larger node.
3906static void ExpandScalarCallArgs(MVT::ValueType VT, SDOperand Arg,
Lauro Ramos Venancio9956dcf2007-02-13 13:50:08 +00003907 unsigned Flags,
Evan Cheng0c0b78c2006-12-12 07:27:38 +00003908 SmallVector<SDOperand, 32> &Ops,
3909 SelectionDAG &DAG,
Lauro Ramos Venancio9956dcf2007-02-13 13:50:08 +00003910 TargetLowering &TLI,
3911 bool isFirst = true) {
3912
Evan Cheng0c0b78c2006-12-12 07:27:38 +00003913 if (TLI.getTypeAction(VT) != TargetLowering::Expand) {
Lauro Ramos Venancioabde3cc2007-02-13 18:10:13 +00003914 // if it isn't first piece, alignment must be 1
Lauro Ramos Venancio9956dcf2007-02-13 13:50:08 +00003915 if (!isFirst)
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003916 Flags = (Flags & (~ISD::ParamFlags::OrigAlignment)) |
3917 (1 << ISD::ParamFlags::OrigAlignmentOffs);
Evan Cheng0c0b78c2006-12-12 07:27:38 +00003918 Ops.push_back(Arg);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003919 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Evan Cheng0c0b78c2006-12-12 07:27:38 +00003920 return;
3921 }
3922
3923 MVT::ValueType EVT = TLI.getTypeToTransformTo(VT);
3924 unsigned NumVals = MVT::getSizeInBits(VT) / MVT::getSizeInBits(EVT);
3925 if (NumVals == 1) {
3926 Arg = DAG.getNode(ISD::BIT_CONVERT, EVT, Arg);
Lauro Ramos Venancio9956dcf2007-02-13 13:50:08 +00003927 ExpandScalarCallArgs(EVT, Arg, Flags, Ops, DAG, TLI, isFirst);
Evan Cheng0c0b78c2006-12-12 07:27:38 +00003928 } else if (NumVals == 2) {
3929 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, EVT, Arg,
3930 DAG.getConstant(0, TLI.getPointerTy()));
3931 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, EVT, Arg,
3932 DAG.getConstant(1, TLI.getPointerTy()));
3933 if (!TLI.isLittleEndian())
3934 std::swap(Lo, Hi);
Lauro Ramos Venancio9956dcf2007-02-13 13:50:08 +00003935 ExpandScalarCallArgs(EVT, Lo, Flags, Ops, DAG, TLI, isFirst);
3936 ExpandScalarCallArgs(EVT, Hi, Flags, Ops, DAG, TLI, false);
Evan Cheng0c0b78c2006-12-12 07:27:38 +00003937 } else {
3938 // Value scalarized into many values. Unimp for now.
3939 assert(0 && "Cannot expand i64 -> i16 yet!");
3940 }
3941}
3942
Chris Lattneraaa23d92006-05-16 22:53:20 +00003943/// TargetLowering::LowerCallTo - This is the default LowerCallTo
3944/// implementation, which just inserts an ISD::CALL node, which is later custom
3945/// lowered by the target to something concrete. FIXME: When all targets are
3946/// migrated to using ISD::CALL, this hook should be integrated into SDISel.
3947std::pair<SDOperand, SDOperand>
Reid Spencere63b6512006-12-31 05:55:36 +00003948TargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy,
3949 bool RetTyIsSigned, bool isVarArg,
Chris Lattneraaa23d92006-05-16 22:53:20 +00003950 unsigned CallingConv, bool isTailCall,
3951 SDOperand Callee,
3952 ArgListTy &Args, SelectionDAG &DAG) {
Chris Lattner65879ca2006-08-16 22:57:46 +00003953 SmallVector<SDOperand, 32> Ops;
Chris Lattneraaa23d92006-05-16 22:53:20 +00003954 Ops.push_back(Chain); // Op#0 - Chain
3955 Ops.push_back(DAG.getConstant(CallingConv, getPointerTy())); // Op#1 - CC
3956 Ops.push_back(DAG.getConstant(isVarArg, getPointerTy())); // Op#2 - VarArg
3957 Ops.push_back(DAG.getConstant(isTailCall, getPointerTy())); // Op#3 - Tail
3958 Ops.push_back(Callee);
3959
3960 // Handle all of the outgoing arguments.
3961 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Reid Spencere63b6512006-12-31 05:55:36 +00003962 MVT::ValueType VT = getValueType(Args[i].Ty);
3963 SDOperand Op = Args[i].Node;
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003964 unsigned Flags = ISD::ParamFlags::NoFlagSet;
Lauro Ramos Venancio9956dcf2007-02-13 13:50:08 +00003965 unsigned OriginalAlignment =
Chris Lattner945e4372007-02-14 05:52:17 +00003966 getTargetData()->getABITypeAlignment(Args[i].Ty);
Anton Korobeynikovf0b93162007-03-06 06:10:33 +00003967
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003968 if (Args[i].isSExt)
3969 Flags |= ISD::ParamFlags::SExt;
3970 if (Args[i].isZExt)
3971 Flags |= ISD::ParamFlags::ZExt;
Anton Korobeynikovf0b93162007-03-06 06:10:33 +00003972 if (Args[i].isInReg)
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003973 Flags |= ISD::ParamFlags::InReg;
Anton Korobeynikovf0b93162007-03-06 06:10:33 +00003974 if (Args[i].isSRet)
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003975 Flags |= ISD::ParamFlags::StructReturn;
3976 Flags |= OriginalAlignment << ISD::ParamFlags::OrigAlignmentOffs;
Anton Korobeynikovf0b93162007-03-06 06:10:33 +00003977
Chris Lattneraaa23d92006-05-16 22:53:20 +00003978 switch (getTypeAction(VT)) {
3979 default: assert(0 && "Unknown type action!");
Lauro Ramos Venancio9956dcf2007-02-13 13:50:08 +00003980 case Legal:
Chris Lattneraaa23d92006-05-16 22:53:20 +00003981 Ops.push_back(Op);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003982 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattneraaa23d92006-05-16 22:53:20 +00003983 break;
3984 case Promote:
3985 if (MVT::isInteger(VT)) {
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003986 unsigned ExtOp;
3987 if (Args[i].isSExt)
3988 ExtOp = ISD::SIGN_EXTEND;
3989 else if (Args[i].isZExt)
3990 ExtOp = ISD::ZERO_EXTEND;
3991 else
3992 ExtOp = ISD::ANY_EXTEND;
Chris Lattneraaa23d92006-05-16 22:53:20 +00003993 Op = DAG.getNode(ExtOp, getTypeToTransformTo(VT), Op);
3994 } else {
3995 assert(MVT::isFloatingPoint(VT) && "Not int or FP?");
3996 Op = DAG.getNode(ISD::FP_EXTEND, getTypeToTransformTo(VT), Op);
3997 }
3998 Ops.push_back(Op);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003999 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattneraaa23d92006-05-16 22:53:20 +00004000 break;
4001 case Expand:
4002 if (VT != MVT::Vector) {
4003 // If this is a large integer, it needs to be broken down into small
4004 // integers. Figure out what the source elt type is and how many small
4005 // integers it is.
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004006 ExpandScalarCallArgs(VT, Op, Flags, Ops, DAG, *this);
Chris Lattneraaa23d92006-05-16 22:53:20 +00004007 } else {
Chris Lattnerb77ba732006-05-16 23:39:44 +00004008 // Otherwise, this is a vector type. We only support legal vectors
4009 // right now.
Reid Spencerd84d35b2007-02-15 02:26:10 +00004010 const VectorType *PTy = cast<VectorType>(Args[i].Ty);
Chris Lattnerb77ba732006-05-16 23:39:44 +00004011 unsigned NumElems = PTy->getNumElements();
4012 const Type *EltTy = PTy->getElementType();
4013
4014 // Figure out if there is a Packed type corresponding to this Vector
Reid Spencer09575ba2007-02-15 03:39:18 +00004015 // type. If so, convert to the vector type.
Chris Lattnerb77ba732006-05-16 23:39:44 +00004016 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
Chris Lattner938155c2006-05-17 20:43:21 +00004017 if (TVT != MVT::Other && isTypeLegal(TVT)) {
Reid Spencer09575ba2007-02-15 03:39:18 +00004018 // Insert a VBIT_CONVERT of the MVT::Vector type to the vector type.
Chris Lattner938155c2006-05-17 20:43:21 +00004019 Op = DAG.getNode(ISD::VBIT_CONVERT, TVT, Op);
4020 Ops.push_back(Op);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004021 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattner938155c2006-05-17 20:43:21 +00004022 } else {
Chris Lattnerb77ba732006-05-16 23:39:44 +00004023 assert(0 && "Don't support illegal by-val vector call args yet!");
4024 abort();
4025 }
Chris Lattneraaa23d92006-05-16 22:53:20 +00004026 }
4027 break;
4028 }
4029 }
4030
4031 // Figure out the result value types.
Chris Lattner65879ca2006-08-16 22:57:46 +00004032 SmallVector<MVT::ValueType, 4> RetTys;
Chris Lattneraaa23d92006-05-16 22:53:20 +00004033
4034 if (RetTy != Type::VoidTy) {
4035 MVT::ValueType VT = getValueType(RetTy);
4036 switch (getTypeAction(VT)) {
4037 default: assert(0 && "Unknown type action!");
4038 case Legal:
4039 RetTys.push_back(VT);
4040 break;
4041 case Promote:
4042 RetTys.push_back(getTypeToTransformTo(VT));
4043 break;
4044 case Expand:
4045 if (VT != MVT::Vector) {
4046 // If this is a large integer, it needs to be reassembled from small
4047 // integers. Figure out what the source elt type is and how many small
4048 // integers it is.
Evan Cheng22cf8992006-12-13 20:57:08 +00004049 MVT::ValueType NVT = getTypeToExpandTo(VT);
4050 unsigned NumVals = getNumElements(VT);
Chris Lattneraaa23d92006-05-16 22:53:20 +00004051 for (unsigned i = 0; i != NumVals; ++i)
4052 RetTys.push_back(NVT);
4053 } else {
Chris Lattnerb77ba732006-05-16 23:39:44 +00004054 // Otherwise, this is a vector type. We only support legal vectors
4055 // right now.
Reid Spencerd84d35b2007-02-15 02:26:10 +00004056 const VectorType *PTy = cast<VectorType>(RetTy);
Chris Lattnerb77ba732006-05-16 23:39:44 +00004057 unsigned NumElems = PTy->getNumElements();
4058 const Type *EltTy = PTy->getElementType();
4059
4060 // Figure out if there is a Packed type corresponding to this Vector
Reid Spencer09575ba2007-02-15 03:39:18 +00004061 // type. If so, convert to the vector type.
Chris Lattnerb77ba732006-05-16 23:39:44 +00004062 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
4063 if (TVT != MVT::Other && isTypeLegal(TVT)) {
4064 RetTys.push_back(TVT);
4065 } else {
4066 assert(0 && "Don't support illegal by-val vector call results yet!");
4067 abort();
4068 }
Chris Lattneraaa23d92006-05-16 22:53:20 +00004069 }
4070 }
4071 }
4072
4073 RetTys.push_back(MVT::Other); // Always has a chain.
4074
4075 // Finally, create the CALL node.
Chris Lattner65879ca2006-08-16 22:57:46 +00004076 SDOperand Res = DAG.getNode(ISD::CALL,
4077 DAG.getVTList(&RetTys[0], RetTys.size()),
4078 &Ops[0], Ops.size());
Chris Lattneraaa23d92006-05-16 22:53:20 +00004079
4080 // This returns a pair of operands. The first element is the
4081 // return value for the function (if RetTy is not VoidTy). The second
4082 // element is the outgoing token chain.
4083 SDOperand ResVal;
4084 if (RetTys.size() != 1) {
4085 MVT::ValueType VT = getValueType(RetTy);
4086 if (RetTys.size() == 2) {
4087 ResVal = Res;
4088
4089 // If this value was promoted, truncate it down.
4090 if (ResVal.getValueType() != VT) {
Chris Lattnerb77ba732006-05-16 23:39:44 +00004091 if (VT == MVT::Vector) {
Chris Lattner77f04792007-03-25 05:00:54 +00004092 // Insert a VBIT_CONVERT to convert from the packed result type to the
Chris Lattnerb77ba732006-05-16 23:39:44 +00004093 // MVT::Vector type.
Reid Spencerd84d35b2007-02-15 02:26:10 +00004094 unsigned NumElems = cast<VectorType>(RetTy)->getNumElements();
4095 const Type *EltTy = cast<VectorType>(RetTy)->getElementType();
Chris Lattnerb77ba732006-05-16 23:39:44 +00004096
4097 // Figure out if there is a Packed type corresponding to this Vector
Reid Spencer09575ba2007-02-15 03:39:18 +00004098 // type. If so, convert to the vector type.
Chris Lattner296a83c2007-02-01 04:55:59 +00004099 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy),NumElems);
Chris Lattnerb77ba732006-05-16 23:39:44 +00004100 if (TVT != MVT::Other && isTypeLegal(TVT)) {
Chris Lattnerb77ba732006-05-16 23:39:44 +00004101 // Insert a VBIT_CONVERT of the FORMAL_ARGUMENTS to a
4102 // "N x PTyElementVT" MVT::Vector type.
4103 ResVal = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, ResVal,
Chris Lattner7949c2e2006-05-17 20:49:36 +00004104 DAG.getConstant(NumElems, MVT::i32),
4105 DAG.getValueType(getValueType(EltTy)));
Chris Lattnerb77ba732006-05-16 23:39:44 +00004106 } else {
4107 abort();
4108 }
4109 } else if (MVT::isInteger(VT)) {
Reid Spencere63b6512006-12-31 05:55:36 +00004110 unsigned AssertOp = ISD::AssertSext;
4111 if (!RetTyIsSigned)
4112 AssertOp = ISD::AssertZext;
Chris Lattneraaa23d92006-05-16 22:53:20 +00004113 ResVal = DAG.getNode(AssertOp, ResVal.getValueType(), ResVal,
4114 DAG.getValueType(VT));
4115 ResVal = DAG.getNode(ISD::TRUNCATE, VT, ResVal);
4116 } else {
4117 assert(MVT::isFloatingPoint(VT));
Evan Cheng4eee7242006-12-09 02:42:38 +00004118 if (getTypeAction(VT) == Expand)
4119 ResVal = DAG.getNode(ISD::BIT_CONVERT, VT, ResVal);
4120 else
4121 ResVal = DAG.getNode(ISD::FP_ROUND, VT, ResVal);
Chris Lattneraaa23d92006-05-16 22:53:20 +00004122 }
4123 }
4124 } else if (RetTys.size() == 3) {
4125 ResVal = DAG.getNode(ISD::BUILD_PAIR, VT,
4126 Res.getValue(0), Res.getValue(1));
4127
4128 } else {
4129 assert(0 && "Case not handled yet!");
4130 }
4131 }
4132
4133 return std::make_pair(ResVal, Res.getValue(Res.Val->getNumValues()-1));
4134}
4135
Chris Lattner29dcc712005-05-14 05:50:48 +00004136SDOperand TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner897cd7d2005-01-16 07:28:41 +00004137 assert(0 && "LowerOperation not implemented for this target!");
4138 abort();
Misha Brukman73e929f2005-02-17 21:39:27 +00004139 return SDOperand();
Chris Lattner897cd7d2005-01-16 07:28:41 +00004140}
4141
Nate Begeman595ec732006-01-28 03:14:31 +00004142SDOperand TargetLowering::CustomPromoteOperation(SDOperand Op,
4143 SelectionDAG &DAG) {
4144 assert(0 && "CustomPromoteOperation not implemented for this target!");
4145 abort();
4146 return SDOperand();
4147}
4148
Evan Cheng6781b6e2006-02-15 21:59:04 +00004149/// getMemsetValue - Vectorized representation of the memset value
Evan Cheng81fcea82006-02-14 08:22:34 +00004150/// operand.
4151static SDOperand getMemsetValue(SDOperand Value, MVT::ValueType VT,
Evan Cheng93e48652006-02-15 22:12:35 +00004152 SelectionDAG &DAG) {
Evan Cheng81fcea82006-02-14 08:22:34 +00004153 MVT::ValueType CurVT = VT;
4154 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Value)) {
4155 uint64_t Val = C->getValue() & 255;
4156 unsigned Shift = 8;
4157 while (CurVT != MVT::i8) {
4158 Val = (Val << Shift) | Val;
4159 Shift <<= 1;
4160 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng81fcea82006-02-14 08:22:34 +00004161 }
4162 return DAG.getConstant(Val, VT);
4163 } else {
4164 Value = DAG.getNode(ISD::ZERO_EXTEND, VT, Value);
4165 unsigned Shift = 8;
4166 while (CurVT != MVT::i8) {
4167 Value =
4168 DAG.getNode(ISD::OR, VT,
4169 DAG.getNode(ISD::SHL, VT, Value,
4170 DAG.getConstant(Shift, MVT::i8)), Value);
4171 Shift <<= 1;
4172 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng81fcea82006-02-14 08:22:34 +00004173 }
4174
4175 return Value;
4176 }
4177}
4178
Evan Cheng6781b6e2006-02-15 21:59:04 +00004179/// getMemsetStringVal - Similar to getMemsetValue. Except this is only
4180/// used when a memcpy is turned into a memset when the source is a constant
4181/// string ptr.
4182static SDOperand getMemsetStringVal(MVT::ValueType VT,
4183 SelectionDAG &DAG, TargetLowering &TLI,
4184 std::string &Str, unsigned Offset) {
Evan Cheng6781b6e2006-02-15 21:59:04 +00004185 uint64_t Val = 0;
Dan Gohman1796f1f2007-05-18 17:52:13 +00004186 unsigned MSB = MVT::getSizeInBits(VT) / 8;
Evan Cheng6781b6e2006-02-15 21:59:04 +00004187 if (TLI.isLittleEndian())
4188 Offset = Offset + MSB - 1;
4189 for (unsigned i = 0; i != MSB; ++i) {
Evan Cheng6e12a052006-11-29 01:38:07 +00004190 Val = (Val << 8) | (unsigned char)Str[Offset];
Evan Cheng6781b6e2006-02-15 21:59:04 +00004191 Offset += TLI.isLittleEndian() ? -1 : 1;
4192 }
4193 return DAG.getConstant(Val, VT);
4194}
4195
Evan Cheng81fcea82006-02-14 08:22:34 +00004196/// getMemBasePlusOffset - Returns base and offset node for the
4197static SDOperand getMemBasePlusOffset(SDOperand Base, unsigned Offset,
4198 SelectionDAG &DAG, TargetLowering &TLI) {
4199 MVT::ValueType VT = Base.getValueType();
4200 return DAG.getNode(ISD::ADD, VT, Base, DAG.getConstant(Offset, VT));
4201}
4202
Evan Chengdb2a7a72006-02-14 20:12:38 +00004203/// MeetsMaxMemopRequirement - Determines if the number of memory ops required
Evan Chengd5026102006-02-14 09:11:59 +00004204/// to replace the memset / memcpy is below the threshold. It also returns the
4205/// types of the sequence of memory ops to perform memset / memcpy.
Evan Chengdb2a7a72006-02-14 20:12:38 +00004206static bool MeetsMaxMemopRequirement(std::vector<MVT::ValueType> &MemOps,
4207 unsigned Limit, uint64_t Size,
4208 unsigned Align, TargetLowering &TLI) {
Evan Cheng81fcea82006-02-14 08:22:34 +00004209 MVT::ValueType VT;
4210
4211 if (TLI.allowsUnalignedMemoryAccesses()) {
4212 VT = MVT::i64;
4213 } else {
4214 switch (Align & 7) {
4215 case 0:
4216 VT = MVT::i64;
4217 break;
4218 case 4:
4219 VT = MVT::i32;
4220 break;
4221 case 2:
4222 VT = MVT::i16;
4223 break;
4224 default:
4225 VT = MVT::i8;
4226 break;
4227 }
4228 }
4229
Evan Chengd5026102006-02-14 09:11:59 +00004230 MVT::ValueType LVT = MVT::i64;
4231 while (!TLI.isTypeLegal(LVT))
4232 LVT = (MVT::ValueType)((unsigned)LVT - 1);
4233 assert(MVT::isInteger(LVT));
Evan Cheng81fcea82006-02-14 08:22:34 +00004234
Evan Chengd5026102006-02-14 09:11:59 +00004235 if (VT > LVT)
4236 VT = LVT;
4237
Evan Cheng04514992006-02-14 23:05:54 +00004238 unsigned NumMemOps = 0;
Evan Cheng81fcea82006-02-14 08:22:34 +00004239 while (Size != 0) {
Dan Gohman1796f1f2007-05-18 17:52:13 +00004240 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Cheng81fcea82006-02-14 08:22:34 +00004241 while (VTSize > Size) {
4242 VT = (MVT::ValueType)((unsigned)VT - 1);
Evan Cheng81fcea82006-02-14 08:22:34 +00004243 VTSize >>= 1;
4244 }
Evan Chengd5026102006-02-14 09:11:59 +00004245 assert(MVT::isInteger(VT));
4246
4247 if (++NumMemOps > Limit)
4248 return false;
Evan Cheng81fcea82006-02-14 08:22:34 +00004249 MemOps.push_back(VT);
4250 Size -= VTSize;
4251 }
Evan Chengd5026102006-02-14 09:11:59 +00004252
4253 return true;
Evan Cheng81fcea82006-02-14 08:22:34 +00004254}
4255
Chris Lattner875def92005-01-11 05:56:49 +00004256void SelectionDAGLowering::visitMemIntrinsic(CallInst &I, unsigned Op) {
Evan Cheng81fcea82006-02-14 08:22:34 +00004257 SDOperand Op1 = getValue(I.getOperand(1));
4258 SDOperand Op2 = getValue(I.getOperand(2));
4259 SDOperand Op3 = getValue(I.getOperand(3));
4260 SDOperand Op4 = getValue(I.getOperand(4));
4261 unsigned Align = (unsigned)cast<ConstantSDNode>(Op4)->getValue();
4262 if (Align == 0) Align = 1;
4263
4264 if (ConstantSDNode *Size = dyn_cast<ConstantSDNode>(Op3)) {
4265 std::vector<MVT::ValueType> MemOps;
Evan Cheng81fcea82006-02-14 08:22:34 +00004266
4267 // Expand memset / memcpy to a series of load / store ops
4268 // if the size operand falls below a certain threshold.
Chris Lattnerc24a1d32006-08-08 02:23:42 +00004269 SmallVector<SDOperand, 8> OutChains;
Evan Cheng81fcea82006-02-14 08:22:34 +00004270 switch (Op) {
Evan Cheng038521e2006-02-14 19:45:56 +00004271 default: break; // Do nothing for now.
Evan Cheng81fcea82006-02-14 08:22:34 +00004272 case ISD::MEMSET: {
Evan Chengdb2a7a72006-02-14 20:12:38 +00004273 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemset(),
4274 Size->getValue(), Align, TLI)) {
Evan Chengd5026102006-02-14 09:11:59 +00004275 unsigned NumMemOps = MemOps.size();
Evan Cheng81fcea82006-02-14 08:22:34 +00004276 unsigned Offset = 0;
4277 for (unsigned i = 0; i < NumMemOps; i++) {
4278 MVT::ValueType VT = MemOps[i];
Dan Gohman1796f1f2007-05-18 17:52:13 +00004279 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Cheng93e48652006-02-15 22:12:35 +00004280 SDOperand Value = getMemsetValue(Op2, VT, DAG);
Evan Chengdf9ac472006-10-05 23:01:46 +00004281 SDOperand Store = DAG.getStore(getRoot(), Value,
Chris Lattner6f87d182006-02-22 22:37:12 +00004282 getMemBasePlusOffset(Op1, Offset, DAG, TLI),
Evan Chengab51cf22006-10-13 21:14:26 +00004283 I.getOperand(1), Offset);
Evan Chenge2038bd2006-02-15 01:54:51 +00004284 OutChains.push_back(Store);
Evan Cheng81fcea82006-02-14 08:22:34 +00004285 Offset += VTSize;
4286 }
Evan Cheng81fcea82006-02-14 08:22:34 +00004287 }
Evan Chenge2038bd2006-02-15 01:54:51 +00004288 break;
Evan Cheng81fcea82006-02-14 08:22:34 +00004289 }
Evan Chenge2038bd2006-02-15 01:54:51 +00004290 case ISD::MEMCPY: {
4291 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemcpy(),
4292 Size->getValue(), Align, TLI)) {
4293 unsigned NumMemOps = MemOps.size();
Evan Chengc3dcf5a2006-02-16 23:11:42 +00004294 unsigned SrcOff = 0, DstOff = 0, SrcDelta = 0;
Evan Cheng6781b6e2006-02-15 21:59:04 +00004295 GlobalAddressSDNode *G = NULL;
4296 std::string Str;
Evan Chengc3dcf5a2006-02-16 23:11:42 +00004297 bool CopyFromStr = false;
Evan Cheng6781b6e2006-02-15 21:59:04 +00004298
4299 if (Op2.getOpcode() == ISD::GlobalAddress)
4300 G = cast<GlobalAddressSDNode>(Op2);
4301 else if (Op2.getOpcode() == ISD::ADD &&
4302 Op2.getOperand(0).getOpcode() == ISD::GlobalAddress &&
4303 Op2.getOperand(1).getOpcode() == ISD::Constant) {
4304 G = cast<GlobalAddressSDNode>(Op2.getOperand(0));
Evan Chengc3dcf5a2006-02-16 23:11:42 +00004305 SrcDelta = cast<ConstantSDNode>(Op2.getOperand(1))->getValue();
Evan Cheng6781b6e2006-02-15 21:59:04 +00004306 }
4307 if (G) {
4308 GlobalVariable *GV = dyn_cast<GlobalVariable>(G->getGlobal());
Evan Chengfeba5072006-11-29 01:58:12 +00004309 if (GV && GV->isConstant()) {
Evan Cheng38280c02006-03-10 23:52:03 +00004310 Str = GV->getStringValue(false);
Evan Chengc3dcf5a2006-02-16 23:11:42 +00004311 if (!Str.empty()) {
4312 CopyFromStr = true;
4313 SrcOff += SrcDelta;
4314 }
4315 }
Evan Cheng6781b6e2006-02-15 21:59:04 +00004316 }
4317
Evan Chenge2038bd2006-02-15 01:54:51 +00004318 for (unsigned i = 0; i < NumMemOps; i++) {
4319 MVT::ValueType VT = MemOps[i];
Dan Gohman1796f1f2007-05-18 17:52:13 +00004320 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Cheng6781b6e2006-02-15 21:59:04 +00004321 SDOperand Value, Chain, Store;
4322
Evan Chengc3dcf5a2006-02-16 23:11:42 +00004323 if (CopyFromStr) {
Evan Cheng6781b6e2006-02-15 21:59:04 +00004324 Value = getMemsetStringVal(VT, DAG, TLI, Str, SrcOff);
4325 Chain = getRoot();
4326 Store =
Evan Chengdf9ac472006-10-05 23:01:46 +00004327 DAG.getStore(Chain, Value,
4328 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
Evan Chengab51cf22006-10-13 21:14:26 +00004329 I.getOperand(1), DstOff);
Evan Cheng6781b6e2006-02-15 21:59:04 +00004330 } else {
4331 Value = DAG.getLoad(VT, getRoot(),
4332 getMemBasePlusOffset(Op2, SrcOff, DAG, TLI),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004333 I.getOperand(2), SrcOff);
Evan Cheng6781b6e2006-02-15 21:59:04 +00004334 Chain = Value.getValue(1);
4335 Store =
Evan Chengdf9ac472006-10-05 23:01:46 +00004336 DAG.getStore(Chain, Value,
4337 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
Evan Chengab51cf22006-10-13 21:14:26 +00004338 I.getOperand(1), DstOff);
Evan Cheng6781b6e2006-02-15 21:59:04 +00004339 }
Evan Chenge2038bd2006-02-15 01:54:51 +00004340 OutChains.push_back(Store);
Evan Cheng6781b6e2006-02-15 21:59:04 +00004341 SrcOff += VTSize;
4342 DstOff += VTSize;
Evan Chenge2038bd2006-02-15 01:54:51 +00004343 }
4344 }
4345 break;
4346 }
4347 }
4348
4349 if (!OutChains.empty()) {
Chris Lattnerc24a1d32006-08-08 02:23:42 +00004350 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
4351 &OutChains[0], OutChains.size()));
Evan Chenge2038bd2006-02-15 01:54:51 +00004352 return;
Evan Cheng81fcea82006-02-14 08:22:34 +00004353 }
4354 }
4355
Chris Lattnerc24a1d32006-08-08 02:23:42 +00004356 DAG.setRoot(DAG.getNode(Op, MVT::Other, getRoot(), Op1, Op2, Op3, Op4));
Chris Lattner7a60d912005-01-07 07:47:53 +00004357}
4358
Chris Lattner875def92005-01-11 05:56:49 +00004359//===----------------------------------------------------------------------===//
4360// SelectionDAGISel code
4361//===----------------------------------------------------------------------===//
Chris Lattner7a60d912005-01-07 07:47:53 +00004362
4363unsigned SelectionDAGISel::MakeReg(MVT::ValueType VT) {
4364 return RegMap->createVirtualRegister(TLI.getRegClassFor(VT));
4365}
4366
Chris Lattnerc9950c12005-08-17 06:37:43 +00004367void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeydcb2b832006-10-16 20:52:31 +00004368 AU.addRequired<AliasAnalysis>();
Chris Lattnerf6a6d3c2007-03-31 04:18:03 +00004369 AU.setPreservesAll();
Chris Lattnerc9950c12005-08-17 06:37:43 +00004370}
Chris Lattner7a60d912005-01-07 07:47:53 +00004371
Chris Lattner35397782005-12-05 07:10:48 +00004372
Chris Lattnerbba52192006-10-28 19:22:10 +00004373
Chris Lattner7a60d912005-01-07 07:47:53 +00004374bool SelectionDAGISel::runOnFunction(Function &Fn) {
4375 MachineFunction &MF = MachineFunction::construct(&Fn, TLI.getTargetMachine());
4376 RegMap = MF.getSSARegMap();
Bill Wendling22e978a2006-12-07 20:04:42 +00004377 DOUT << "\n\n\n=== " << Fn.getName() << "\n";
Chris Lattner7a60d912005-01-07 07:47:53 +00004378
4379 FunctionLoweringInfo FuncInfo(TLI, Fn, MF);
4380
4381 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
Duncan Sands61166502007-06-06 10:05:18 +00004382 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator())) {
4383 // Mark landing pad.
4384 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[Invoke->getSuccessor(1)];
4385 LandingPad->setIsLandingPad();
4386 }
4387
4388 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
Chris Lattner7a60d912005-01-07 07:47:53 +00004389 SelectBasicBlock(I, MF, FuncInfo);
Misha Brukman835702a2005-04-21 22:36:52 +00004390
Evan Cheng276b44b2007-02-10 02:43:39 +00004391 // Add function live-ins to entry block live-in set.
4392 BasicBlock *EntryBB = &Fn.getEntryBlock();
4393 BB = FuncInfo.MBBMap[EntryBB];
4394 if (!MF.livein_empty())
4395 for (MachineFunction::livein_iterator I = MF.livein_begin(),
4396 E = MF.livein_end(); I != E; ++I)
4397 BB->addLiveIn(I->first);
4398
Chris Lattner7a60d912005-01-07 07:47:53 +00004399 return true;
4400}
4401
Chris Lattnered0110b2006-10-27 21:36:01 +00004402SDOperand SelectionDAGLowering::CopyValueToVirtualRegister(Value *V,
4403 unsigned Reg) {
4404 SDOperand Op = getValue(V);
Chris Lattnere727af02005-01-13 20:50:02 +00004405 assert((Op.getOpcode() != ISD::CopyFromReg ||
Chris Lattner33182322005-08-16 21:55:35 +00004406 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
Chris Lattnere727af02005-01-13 20:50:02 +00004407 "Copy from a reg to the same reg!");
Chris Lattner33182322005-08-16 21:55:35 +00004408
4409 // If this type is not legal, we must make sure to not create an invalid
4410 // register use.
4411 MVT::ValueType SrcVT = Op.getValueType();
4412 MVT::ValueType DestVT = TLI.getTypeToTransformTo(SrcVT);
Chris Lattner33182322005-08-16 21:55:35 +00004413 if (SrcVT == DestVT) {
Chris Lattnered0110b2006-10-27 21:36:01 +00004414 return DAG.getCopyToReg(getRoot(), Reg, Op);
Chris Lattner672a42d2006-03-21 19:20:37 +00004415 } else if (SrcVT == MVT::Vector) {
Chris Lattner5fe1f542006-03-31 02:06:56 +00004416 // Handle copies from generic vectors to registers.
4417 MVT::ValueType PTyElementVT, PTyLegalElementVT;
Reid Spencerd84d35b2007-02-15 02:26:10 +00004418 unsigned NE = TLI.getVectorTypeBreakdown(cast<VectorType>(V->getType()),
Chris Lattner5fe1f542006-03-31 02:06:56 +00004419 PTyElementVT, PTyLegalElementVT);
Chris Lattner672a42d2006-03-21 19:20:37 +00004420
Chris Lattner5fe1f542006-03-31 02:06:56 +00004421 // Insert a VBIT_CONVERT of the input vector to a "N x PTyElementVT"
4422 // MVT::Vector type.
4423 Op = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Op,
4424 DAG.getConstant(NE, MVT::i32),
4425 DAG.getValueType(PTyElementVT));
Chris Lattner672a42d2006-03-21 19:20:37 +00004426
Chris Lattner5fe1f542006-03-31 02:06:56 +00004427 // Loop over all of the elements of the resultant vector,
4428 // VEXTRACT_VECTOR_ELT'ing them, converting them to PTyLegalElementVT, then
4429 // copying them into output registers.
Chris Lattnerc24a1d32006-08-08 02:23:42 +00004430 SmallVector<SDOperand, 8> OutChains;
Chris Lattnered0110b2006-10-27 21:36:01 +00004431 SDOperand Root = getRoot();
Chris Lattner5fe1f542006-03-31 02:06:56 +00004432 for (unsigned i = 0; i != NE; ++i) {
4433 SDOperand Elt = DAG.getNode(ISD::VEXTRACT_VECTOR_ELT, PTyElementVT,
Evan Chengef9e07d2006-06-15 08:11:54 +00004434 Op, DAG.getConstant(i, TLI.getPointerTy()));
Chris Lattner5fe1f542006-03-31 02:06:56 +00004435 if (PTyElementVT == PTyLegalElementVT) {
4436 // Elements are legal.
4437 OutChains.push_back(DAG.getCopyToReg(Root, Reg++, Elt));
4438 } else if (PTyLegalElementVT > PTyElementVT) {
4439 // Elements are promoted.
4440 if (MVT::isFloatingPoint(PTyLegalElementVT))
4441 Elt = DAG.getNode(ISD::FP_EXTEND, PTyLegalElementVT, Elt);
4442 else
4443 Elt = DAG.getNode(ISD::ANY_EXTEND, PTyLegalElementVT, Elt);
4444 OutChains.push_back(DAG.getCopyToReg(Root, Reg++, Elt));
4445 } else {
4446 // Elements are expanded.
4447 // The src value is expanded into multiple registers.
4448 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, PTyLegalElementVT,
Evan Chengef9e07d2006-06-15 08:11:54 +00004449 Elt, DAG.getConstant(0, TLI.getPointerTy()));
Chris Lattner5fe1f542006-03-31 02:06:56 +00004450 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, PTyLegalElementVT,
Evan Chengef9e07d2006-06-15 08:11:54 +00004451 Elt, DAG.getConstant(1, TLI.getPointerTy()));
Chris Lattner5fe1f542006-03-31 02:06:56 +00004452 OutChains.push_back(DAG.getCopyToReg(Root, Reg++, Lo));
4453 OutChains.push_back(DAG.getCopyToReg(Root, Reg++, Hi));
4454 }
Chris Lattner672a42d2006-03-21 19:20:37 +00004455 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00004456 return DAG.getNode(ISD::TokenFactor, MVT::Other,
4457 &OutChains[0], OutChains.size());
Evan Cheng22cf8992006-12-13 20:57:08 +00004458 } else if (TLI.getTypeAction(SrcVT) == TargetLowering::Promote) {
Chris Lattner33182322005-08-16 21:55:35 +00004459 // The src value is promoted to the register.
Chris Lattnerba28c272005-08-17 06:06:25 +00004460 if (MVT::isFloatingPoint(SrcVT))
4461 Op = DAG.getNode(ISD::FP_EXTEND, DestVT, Op);
4462 else
Chris Lattnera66403d2005-09-02 00:19:37 +00004463 Op = DAG.getNode(ISD::ANY_EXTEND, DestVT, Op);
Chris Lattnered0110b2006-10-27 21:36:01 +00004464 return DAG.getCopyToReg(getRoot(), Reg, Op);
Chris Lattner33182322005-08-16 21:55:35 +00004465 } else {
Evan Cheng22cf8992006-12-13 20:57:08 +00004466 DestVT = TLI.getTypeToExpandTo(SrcVT);
4467 unsigned NumVals = TLI.getNumElements(SrcVT);
4468 if (NumVals == 1)
4469 return DAG.getCopyToReg(getRoot(), Reg,
4470 DAG.getNode(ISD::BIT_CONVERT, DestVT, Op));
4471 assert(NumVals == 2 && "1 to 4 (and more) expansion not implemented!");
Chris Lattner33182322005-08-16 21:55:35 +00004472 // The src value is expanded into multiple registers.
4473 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DestVT,
Evan Chengef9e07d2006-06-15 08:11:54 +00004474 Op, DAG.getConstant(0, TLI.getPointerTy()));
Chris Lattner33182322005-08-16 21:55:35 +00004475 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DestVT,
Evan Chengef9e07d2006-06-15 08:11:54 +00004476 Op, DAG.getConstant(1, TLI.getPointerTy()));
Chris Lattnered0110b2006-10-27 21:36:01 +00004477 Op = DAG.getCopyToReg(getRoot(), Reg, Lo);
Chris Lattner33182322005-08-16 21:55:35 +00004478 return DAG.getCopyToReg(Op, Reg+1, Hi);
4479 }
Chris Lattner7a60d912005-01-07 07:47:53 +00004480}
4481
Chris Lattner16f64df2005-01-17 17:15:02 +00004482void SelectionDAGISel::
Evan Chengde608342007-02-10 01:08:18 +00004483LowerArguments(BasicBlock *LLVMBB, SelectionDAGLowering &SDL,
Chris Lattner16f64df2005-01-17 17:15:02 +00004484 std::vector<SDOperand> &UnorderedChains) {
4485 // If this is the entry block, emit arguments.
Evan Chengde608342007-02-10 01:08:18 +00004486 Function &F = *LLVMBB->getParent();
Chris Lattnere3c2cf42005-01-17 17:55:19 +00004487 FunctionLoweringInfo &FuncInfo = SDL.FuncInfo;
Chris Lattner6871b232005-10-30 19:42:35 +00004488 SDOperand OldRoot = SDL.DAG.getRoot();
4489 std::vector<SDOperand> Args = TLI.LowerArguments(F, SDL.DAG);
Chris Lattner16f64df2005-01-17 17:15:02 +00004490
Chris Lattner6871b232005-10-30 19:42:35 +00004491 unsigned a = 0;
4492 for (Function::arg_iterator AI = F.arg_begin(), E = F.arg_end();
4493 AI != E; ++AI, ++a)
4494 if (!AI->use_empty()) {
4495 SDL.setValue(AI, Args[a]);
Evan Cheng3784f3c52006-04-27 08:29:42 +00004496
Chris Lattner6871b232005-10-30 19:42:35 +00004497 // If this argument is live outside of the entry block, insert a copy from
4498 // whereever we got it to the vreg that other BB's will reference it as.
Chris Lattner8c504cf2007-02-25 18:40:32 +00004499 DenseMap<const Value*, unsigned>::iterator VMI=FuncInfo.ValueMap.find(AI);
4500 if (VMI != FuncInfo.ValueMap.end()) {
4501 SDOperand Copy = SDL.CopyValueToVirtualRegister(AI, VMI->second);
Chris Lattner6871b232005-10-30 19:42:35 +00004502 UnorderedChains.push_back(Copy);
4503 }
Chris Lattnere3c2cf42005-01-17 17:55:19 +00004504 }
Chris Lattner6871b232005-10-30 19:42:35 +00004505
Chris Lattner6871b232005-10-30 19:42:35 +00004506 // Finally, if the target has anything special to do, allow it to do so.
Chris Lattner957cb672006-05-16 06:10:58 +00004507 // FIXME: this should insert code into the DAG!
Chris Lattner6871b232005-10-30 19:42:35 +00004508 EmitFunctionEntryCode(F, SDL.DAG.getMachineFunction());
Chris Lattner16f64df2005-01-17 17:15:02 +00004509}
4510
Chris Lattner7a60d912005-01-07 07:47:53 +00004511void SelectionDAGISel::BuildSelectionDAG(SelectionDAG &DAG, BasicBlock *LLVMBB,
4512 std::vector<std::pair<MachineInstr*, unsigned> > &PHINodesToUpdate,
Nate Begemaned728c12006-03-27 01:32:24 +00004513 FunctionLoweringInfo &FuncInfo) {
Chris Lattner7a60d912005-01-07 07:47:53 +00004514 SelectionDAGLowering SDL(DAG, TLI, FuncInfo);
Chris Lattner718b5c22005-01-13 17:59:43 +00004515
4516 std::vector<SDOperand> UnorderedChains;
Misha Brukman835702a2005-04-21 22:36:52 +00004517
Chris Lattner6871b232005-10-30 19:42:35 +00004518 // Lower any arguments needed in this block if this is the entry block.
Dan Gohmandcb291f2007-03-22 16:38:57 +00004519 if (LLVMBB == &LLVMBB->getParent()->getEntryBlock())
Chris Lattner6871b232005-10-30 19:42:35 +00004520 LowerArguments(LLVMBB, SDL, UnorderedChains);
Chris Lattner7a60d912005-01-07 07:47:53 +00004521
4522 BB = FuncInfo.MBBMap[LLVMBB];
4523 SDL.setCurrentBasicBlock(BB);
4524
Duncan Sands61166502007-06-06 10:05:18 +00004525 if (ExceptionHandling && BB->isLandingPad()) {
4526 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
4527
4528 if (MMI) {
4529 // Add a label to mark the beginning of the landing pad. Deletion of the
4530 // landing pad can thus be detected via the MachineModuleInfo.
4531 unsigned LabelID = MMI->addLandingPad(BB);
4532 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, DAG.getEntryNode(),
4533 DAG.getConstant(LabelID, MVT::i32)));
4534 }
4535 }
4536
Chris Lattner7a60d912005-01-07 07:47:53 +00004537 // Lower all of the non-terminator instructions.
4538 for (BasicBlock::iterator I = LLVMBB->begin(), E = --LLVMBB->end();
4539 I != E; ++I)
4540 SDL.visit(*I);
Jim Laskey14059d92007-02-25 21:43:59 +00004541
4542 // Lower call part of invoke.
4543 InvokeInst *Invoke = dyn_cast<InvokeInst>(LLVMBB->getTerminator());
4544 if (Invoke) SDL.visitInvoke(*Invoke, false);
Nate Begemaned728c12006-03-27 01:32:24 +00004545
Chris Lattner7a60d912005-01-07 07:47:53 +00004546 // Ensure that all instructions which are used outside of their defining
4547 // blocks are available as virtual registers.
4548 for (BasicBlock::iterator I = LLVMBB->begin(), E = LLVMBB->end(); I != E;++I)
Chris Lattner613f79f2005-01-11 22:03:46 +00004549 if (!I->use_empty() && !isa<PHINode>(I)) {
Chris Lattner289aa442007-02-04 01:35:11 +00004550 DenseMap<const Value*, unsigned>::iterator VMI =FuncInfo.ValueMap.find(I);
Chris Lattner7a60d912005-01-07 07:47:53 +00004551 if (VMI != FuncInfo.ValueMap.end())
Chris Lattner718b5c22005-01-13 17:59:43 +00004552 UnorderedChains.push_back(
Chris Lattnered0110b2006-10-27 21:36:01 +00004553 SDL.CopyValueToVirtualRegister(I, VMI->second));
Chris Lattner7a60d912005-01-07 07:47:53 +00004554 }
4555
4556 // Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
4557 // ensure constants are generated when needed. Remember the virtual registers
4558 // that need to be added to the Machine PHI nodes as input. We cannot just
4559 // directly add them, because expansion might result in multiple MBB's for one
4560 // BB. As such, the start of the BB might correspond to a different MBB than
4561 // the end.
Misha Brukman835702a2005-04-21 22:36:52 +00004562 //
Chris Lattner84a03502006-10-27 23:50:33 +00004563 TerminatorInst *TI = LLVMBB->getTerminator();
Chris Lattner7a60d912005-01-07 07:47:53 +00004564
4565 // Emit constants only once even if used by multiple PHI nodes.
4566 std::map<Constant*, unsigned> ConstantsOut;
Chris Lattner707339a52006-09-07 01:59:34 +00004567
Chris Lattner84a03502006-10-27 23:50:33 +00004568 // Vector bool would be better, but vector<bool> is really slow.
4569 std::vector<unsigned char> SuccsHandled;
4570 if (TI->getNumSuccessors())
4571 SuccsHandled.resize(BB->getParent()->getNumBlockIDs());
4572
Chris Lattner7a60d912005-01-07 07:47:53 +00004573 // Check successor nodes PHI nodes that expect a constant to be available from
4574 // this block.
Chris Lattner7a60d912005-01-07 07:47:53 +00004575 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
4576 BasicBlock *SuccBB = TI->getSuccessor(succ);
Chris Lattner707339a52006-09-07 01:59:34 +00004577 if (!isa<PHINode>(SuccBB->begin())) continue;
Chris Lattner84a03502006-10-27 23:50:33 +00004578 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Chris Lattner707339a52006-09-07 01:59:34 +00004579
Chris Lattner84a03502006-10-27 23:50:33 +00004580 // If this terminator has multiple identical successors (common for
4581 // switches), only handle each succ once.
4582 unsigned SuccMBBNo = SuccMBB->getNumber();
4583 if (SuccsHandled[SuccMBBNo]) continue;
4584 SuccsHandled[SuccMBBNo] = true;
4585
4586 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Chris Lattner7a60d912005-01-07 07:47:53 +00004587 PHINode *PN;
4588
4589 // At this point we know that there is a 1-1 correspondence between LLVM PHI
4590 // nodes and Machine PHI nodes, but the incoming operands have not been
4591 // emitted yet.
4592 for (BasicBlock::iterator I = SuccBB->begin();
Chris Lattner84a03502006-10-27 23:50:33 +00004593 (PN = dyn_cast<PHINode>(I)); ++I) {
4594 // Ignore dead phi's.
4595 if (PN->use_empty()) continue;
4596
4597 unsigned Reg;
4598 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Chris Lattner90f42382006-11-29 01:12:32 +00004599
Chris Lattner84a03502006-10-27 23:50:33 +00004600 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
4601 unsigned &RegOut = ConstantsOut[C];
4602 if (RegOut == 0) {
4603 RegOut = FuncInfo.CreateRegForValue(C);
4604 UnorderedChains.push_back(
4605 SDL.CopyValueToVirtualRegister(C, RegOut));
Chris Lattner7a60d912005-01-07 07:47:53 +00004606 }
Chris Lattner84a03502006-10-27 23:50:33 +00004607 Reg = RegOut;
4608 } else {
4609 Reg = FuncInfo.ValueMap[PHIOp];
4610 if (Reg == 0) {
4611 assert(isa<AllocaInst>(PHIOp) &&
4612 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
4613 "Didn't codegen value into a register!??");
4614 Reg = FuncInfo.CreateRegForValue(PHIOp);
4615 UnorderedChains.push_back(
4616 SDL.CopyValueToVirtualRegister(PHIOp, Reg));
Chris Lattnerba380352006-03-31 02:12:18 +00004617 }
Chris Lattner7a60d912005-01-07 07:47:53 +00004618 }
Chris Lattner84a03502006-10-27 23:50:33 +00004619
4620 // Remember that this register needs to added to the machine PHI node as
4621 // the input for this MBB.
4622 MVT::ValueType VT = TLI.getValueType(PN->getType());
4623 unsigned NumElements;
4624 if (VT != MVT::Vector)
4625 NumElements = TLI.getNumElements(VT);
4626 else {
4627 MVT::ValueType VT1,VT2;
4628 NumElements =
Reid Spencerd84d35b2007-02-15 02:26:10 +00004629 TLI.getVectorTypeBreakdown(cast<VectorType>(PN->getType()),
Chris Lattner84a03502006-10-27 23:50:33 +00004630 VT1, VT2);
4631 }
4632 for (unsigned i = 0, e = NumElements; i != e; ++i)
4633 PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
4634 }
Chris Lattner7a60d912005-01-07 07:47:53 +00004635 }
4636 ConstantsOut.clear();
4637
Chris Lattner718b5c22005-01-13 17:59:43 +00004638 // Turn all of the unordered chains into one factored node.
Chris Lattner24516842005-01-13 19:53:14 +00004639 if (!UnorderedChains.empty()) {
Chris Lattnerb7cad902005-11-09 05:03:03 +00004640 SDOperand Root = SDL.getRoot();
4641 if (Root.getOpcode() != ISD::EntryToken) {
4642 unsigned i = 0, e = UnorderedChains.size();
4643 for (; i != e; ++i) {
4644 assert(UnorderedChains[i].Val->getNumOperands() > 1);
4645 if (UnorderedChains[i].Val->getOperand(0) == Root)
4646 break; // Don't add the root if we already indirectly depend on it.
4647 }
4648
4649 if (i == e)
4650 UnorderedChains.push_back(Root);
4651 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00004652 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
4653 &UnorderedChains[0], UnorderedChains.size()));
Chris Lattner718b5c22005-01-13 17:59:43 +00004654 }
4655
Chris Lattner7a60d912005-01-07 07:47:53 +00004656 // Lower the terminator after the copies are emitted.
Jim Laskey14059d92007-02-25 21:43:59 +00004657 if (Invoke) {
4658 // Just the branch part of invoke.
4659 SDL.visitInvoke(*Invoke, true);
4660 } else {
4661 SDL.visit(*LLVMBB->getTerminator());
4662 }
Chris Lattner4108bb02005-01-17 19:43:36 +00004663
Nate Begemaned728c12006-03-27 01:32:24 +00004664 // Copy over any CaseBlock records that may now exist due to SwitchInst
Nate Begeman4ca2ea52006-04-22 18:53:45 +00004665 // lowering, as well as any jump table information.
Nate Begemaned728c12006-03-27 01:32:24 +00004666 SwitchCases.clear();
4667 SwitchCases = SDL.SwitchCases;
Anton Korobeynikov70378262007-03-25 15:07:15 +00004668 JTCases.clear();
4669 JTCases = SDL.JTCases;
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00004670 BitTestCases.clear();
4671 BitTestCases = SDL.BitTestCases;
4672
Chris Lattner4108bb02005-01-17 19:43:36 +00004673 // Make sure the root of the DAG is up-to-date.
4674 DAG.setRoot(SDL.getRoot());
Chris Lattner7a60d912005-01-07 07:47:53 +00004675}
4676
Nate Begemaned728c12006-03-27 01:32:24 +00004677void SelectionDAGISel::CodeGenAndEmitDAG(SelectionDAG &DAG) {
Jim Laskeydcb2b832006-10-16 20:52:31 +00004678 // Get alias analysis for load/store combining.
4679 AliasAnalysis &AA = getAnalysis<AliasAnalysis>();
4680
Chris Lattnerbcfebeb2005-10-10 16:47:10 +00004681 // Run the DAG combiner in pre-legalize mode.
Jim Laskeydcb2b832006-10-16 20:52:31 +00004682 DAG.Combine(false, AA);
Nate Begeman007c6502005-09-07 00:15:36 +00004683
Bill Wendling22e978a2006-12-07 20:04:42 +00004684 DOUT << "Lowered selection DAG:\n";
Chris Lattner7a60d912005-01-07 07:47:53 +00004685 DEBUG(DAG.dump());
Nate Begemaned728c12006-03-27 01:32:24 +00004686
Chris Lattner7a60d912005-01-07 07:47:53 +00004687 // Second step, hack on the DAG until it only uses operations and types that
4688 // the target supports.
Chris Lattnerffcb0ae2005-01-23 04:36:26 +00004689 DAG.Legalize();
Nate Begemaned728c12006-03-27 01:32:24 +00004690
Bill Wendling22e978a2006-12-07 20:04:42 +00004691 DOUT << "Legalized selection DAG:\n";
Chris Lattner7a60d912005-01-07 07:47:53 +00004692 DEBUG(DAG.dump());
Nate Begemaned728c12006-03-27 01:32:24 +00004693
Chris Lattnerbcfebeb2005-10-10 16:47:10 +00004694 // Run the DAG combiner in post-legalize mode.
Jim Laskeydcb2b832006-10-16 20:52:31 +00004695 DAG.Combine(true, AA);
Nate Begeman007c6502005-09-07 00:15:36 +00004696
Evan Cheng739a6a42006-01-21 02:32:06 +00004697 if (ViewISelDAGs) DAG.viewGraph();
Evan Cheng51ab4492006-04-28 02:09:19 +00004698
Chris Lattner5ca31d92005-03-30 01:10:47 +00004699 // Third, instruction select all of the operations to machine code, adding the
4700 // code to the MachineBasicBlock.
Chris Lattner7a60d912005-01-07 07:47:53 +00004701 InstructionSelectBasicBlock(DAG);
Nate Begemaned728c12006-03-27 01:32:24 +00004702
Bill Wendling22e978a2006-12-07 20:04:42 +00004703 DOUT << "Selected machine code:\n";
Chris Lattner7a60d912005-01-07 07:47:53 +00004704 DEBUG(BB->dump());
Nate Begemaned728c12006-03-27 01:32:24 +00004705}
Chris Lattner7a60d912005-01-07 07:47:53 +00004706
Nate Begemaned728c12006-03-27 01:32:24 +00004707void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB, MachineFunction &MF,
4708 FunctionLoweringInfo &FuncInfo) {
4709 std::vector<std::pair<MachineInstr*, unsigned> > PHINodesToUpdate;
4710 {
Jim Laskeyc56315c2007-01-26 21:22:28 +00004711 SelectionDAG DAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
Nate Begemaned728c12006-03-27 01:32:24 +00004712 CurDAG = &DAG;
4713
4714 // First step, lower LLVM code to some DAG. This DAG may use operations and
4715 // types that are not supported by the target.
4716 BuildSelectionDAG(DAG, LLVMBB, PHINodesToUpdate, FuncInfo);
4717
4718 // Second step, emit the lowered DAG as machine code.
4719 CodeGenAndEmitDAG(DAG);
4720 }
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00004721
4722 DOUT << "Total amount of phi nodes to update: "
4723 << PHINodesToUpdate.size() << "\n";
4724 DEBUG(for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i)
4725 DOUT << "Node " << i << " : (" << PHINodesToUpdate[i].first
4726 << ", " << PHINodesToUpdate[i].second << ")\n";);
Nate Begemaned728c12006-03-27 01:32:24 +00004727
Chris Lattner5ca31d92005-03-30 01:10:47 +00004728 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner7a60d912005-01-07 07:47:53 +00004729 // PHI nodes in successors.
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00004730 if (SwitchCases.empty() && JTCases.empty() && BitTestCases.empty()) {
Nate Begemaned728c12006-03-27 01:32:24 +00004731 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
4732 MachineInstr *PHI = PHINodesToUpdate[i].first;
4733 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4734 "This is not a machine PHI node that we are updating!");
Chris Lattneraf23f9b2006-09-05 02:31:13 +00004735 PHI->addRegOperand(PHINodesToUpdate[i].second, false);
Nate Begemaned728c12006-03-27 01:32:24 +00004736 PHI->addMachineBasicBlockOperand(BB);
4737 }
4738 return;
Chris Lattner7a60d912005-01-07 07:47:53 +00004739 }
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00004740
4741 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i) {
4742 // Lower header first, if it wasn't already lowered
4743 if (!BitTestCases[i].Emitted) {
4744 SelectionDAG HSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4745 CurDAG = &HSDAG;
4746 SelectionDAGLowering HSDL(HSDAG, TLI, FuncInfo);
4747 // Set the current basic block to the mbb we wish to insert the code into
4748 BB = BitTestCases[i].Parent;
4749 HSDL.setCurrentBasicBlock(BB);
4750 // Emit the code
4751 HSDL.visitBitTestHeader(BitTestCases[i]);
4752 HSDAG.setRoot(HSDL.getRoot());
4753 CodeGenAndEmitDAG(HSDAG);
4754 }
4755
4756 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
4757 SelectionDAG BSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4758 CurDAG = &BSDAG;
4759 SelectionDAGLowering BSDL(BSDAG, TLI, FuncInfo);
4760 // Set the current basic block to the mbb we wish to insert the code into
4761 BB = BitTestCases[i].Cases[j].ThisBB;
4762 BSDL.setCurrentBasicBlock(BB);
4763 // Emit the code
4764 if (j+1 != ej)
4765 BSDL.visitBitTestCase(BitTestCases[i].Cases[j+1].ThisBB,
4766 BitTestCases[i].Reg,
4767 BitTestCases[i].Cases[j]);
4768 else
4769 BSDL.visitBitTestCase(BitTestCases[i].Default,
4770 BitTestCases[i].Reg,
4771 BitTestCases[i].Cases[j]);
4772
4773
4774 BSDAG.setRoot(BSDL.getRoot());
4775 CodeGenAndEmitDAG(BSDAG);
4776 }
4777
4778 // Update PHI Nodes
4779 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
4780 MachineInstr *PHI = PHINodesToUpdate[pi].first;
4781 MachineBasicBlock *PHIBB = PHI->getParent();
4782 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4783 "This is not a machine PHI node that we are updating!");
4784 // This is "default" BB. We have two jumps to it. From "header" BB and
4785 // from last "case" BB.
4786 if (PHIBB == BitTestCases[i].Default) {
4787 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
4788 PHI->addMachineBasicBlockOperand(BitTestCases[i].Parent);
Anton Korobeynikove2880402007-04-13 06:53:51 +00004789 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00004790 PHI->addMachineBasicBlockOperand(BitTestCases[i].Cases.back().ThisBB);
4791 }
4792 // One of "cases" BB.
4793 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
4794 MachineBasicBlock* cBB = BitTestCases[i].Cases[j].ThisBB;
4795 if (cBB->succ_end() !=
4796 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
4797 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
4798 PHI->addMachineBasicBlockOperand(cBB);
4799 }
4800 }
4801 }
4802 }
4803
Nate Begeman866b4b42006-04-23 06:26:20 +00004804 // If the JumpTable record is filled in, then we need to emit a jump table.
4805 // Updating the PHI nodes is tricky in this case, since we need to determine
4806 // whether the PHI is a successor of the range check MBB or the jump table MBB
Anton Korobeynikov70378262007-03-25 15:07:15 +00004807 for (unsigned i = 0, e = JTCases.size(); i != e; ++i) {
4808 // Lower header first, if it wasn't already lowered
4809 if (!JTCases[i].first.Emitted) {
4810 SelectionDAG HSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4811 CurDAG = &HSDAG;
4812 SelectionDAGLowering HSDL(HSDAG, TLI, FuncInfo);
4813 // Set the current basic block to the mbb we wish to insert the code into
4814 BB = JTCases[i].first.HeaderBB;
4815 HSDL.setCurrentBasicBlock(BB);
4816 // Emit the code
4817 HSDL.visitJumpTableHeader(JTCases[i].second, JTCases[i].first);
4818 HSDAG.setRoot(HSDL.getRoot());
4819 CodeGenAndEmitDAG(HSDAG);
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00004820 }
Anton Korobeynikov70378262007-03-25 15:07:15 +00004821
4822 SelectionDAG JSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4823 CurDAG = &JSDAG;
4824 SelectionDAGLowering JSDL(JSDAG, TLI, FuncInfo);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00004825 // Set the current basic block to the mbb we wish to insert the code into
Anton Korobeynikov70378262007-03-25 15:07:15 +00004826 BB = JTCases[i].second.MBB;
4827 JSDL.setCurrentBasicBlock(BB);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00004828 // Emit the code
Anton Korobeynikov70378262007-03-25 15:07:15 +00004829 JSDL.visitJumpTable(JTCases[i].second);
4830 JSDAG.setRoot(JSDL.getRoot());
4831 CodeGenAndEmitDAG(JSDAG);
4832
Nate Begeman4ca2ea52006-04-22 18:53:45 +00004833 // Update PHI Nodes
4834 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
4835 MachineInstr *PHI = PHINodesToUpdate[pi].first;
4836 MachineBasicBlock *PHIBB = PHI->getParent();
4837 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4838 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00004839 // "default" BB. We can go there only from header BB.
Anton Korobeynikov70378262007-03-25 15:07:15 +00004840 if (PHIBB == JTCases[i].second.Default) {
Chris Lattneraf23f9b2006-09-05 02:31:13 +00004841 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
Anton Korobeynikov70378262007-03-25 15:07:15 +00004842 PHI->addMachineBasicBlockOperand(JTCases[i].first.HeaderBB);
Nate Begemandf488392006-05-03 03:48:02 +00004843 }
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00004844 // JT BB. Just iterate over successors here
Nate Begemandf488392006-05-03 03:48:02 +00004845 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Chris Lattneraf23f9b2006-09-05 02:31:13 +00004846 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
Nate Begemandf488392006-05-03 03:48:02 +00004847 PHI->addMachineBasicBlockOperand(BB);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00004848 }
4849 }
Nate Begeman4ca2ea52006-04-22 18:53:45 +00004850 }
4851
Chris Lattner76a7bc82006-10-22 23:00:53 +00004852 // If the switch block involved a branch to one of the actual successors, we
4853 // need to update PHI nodes in that block.
4854 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
4855 MachineInstr *PHI = PHINodesToUpdate[i].first;
4856 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4857 "This is not a machine PHI node that we are updating!");
4858 if (BB->isSuccessor(PHI->getParent())) {
4859 PHI->addRegOperand(PHINodesToUpdate[i].second, false);
4860 PHI->addMachineBasicBlockOperand(BB);
4861 }
4862 }
4863
Nate Begemaned728c12006-03-27 01:32:24 +00004864 // If we generated any switch lowering information, build and codegen any
4865 // additional DAGs necessary.
Chris Lattner707339a52006-09-07 01:59:34 +00004866 for (unsigned i = 0, e = SwitchCases.size(); i != e; ++i) {
Jim Laskeyc56315c2007-01-26 21:22:28 +00004867 SelectionDAG SDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
Nate Begemaned728c12006-03-27 01:32:24 +00004868 CurDAG = &SDAG;
4869 SelectionDAGLowering SDL(SDAG, TLI, FuncInfo);
Chris Lattner707339a52006-09-07 01:59:34 +00004870
Nate Begemaned728c12006-03-27 01:32:24 +00004871 // Set the current basic block to the mbb we wish to insert the code into
4872 BB = SwitchCases[i].ThisBB;
4873 SDL.setCurrentBasicBlock(BB);
Chris Lattner707339a52006-09-07 01:59:34 +00004874
Nate Begemaned728c12006-03-27 01:32:24 +00004875 // Emit the code
4876 SDL.visitSwitchCase(SwitchCases[i]);
4877 SDAG.setRoot(SDL.getRoot());
4878 CodeGenAndEmitDAG(SDAG);
Chris Lattner707339a52006-09-07 01:59:34 +00004879
4880 // Handle any PHI nodes in successors of this chunk, as if we were coming
4881 // from the original BB before switch expansion. Note that PHI nodes can
4882 // occur multiple times in PHINodesToUpdate. We have to be very careful to
4883 // handle them the right number of times.
Chris Lattner963ddad2006-10-24 17:57:59 +00004884 while ((BB = SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Chris Lattner707339a52006-09-07 01:59:34 +00004885 for (MachineBasicBlock::iterator Phi = BB->begin();
4886 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
4887 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
4888 for (unsigned pn = 0; ; ++pn) {
4889 assert(pn != PHINodesToUpdate.size() && "Didn't find PHI entry!");
4890 if (PHINodesToUpdate[pn].first == Phi) {
4891 Phi->addRegOperand(PHINodesToUpdate[pn].second, false);
4892 Phi->addMachineBasicBlockOperand(SwitchCases[i].ThisBB);
4893 break;
4894 }
4895 }
Nate Begemaned728c12006-03-27 01:32:24 +00004896 }
Chris Lattner707339a52006-09-07 01:59:34 +00004897
4898 // Don't process RHS if same block as LHS.
Chris Lattner963ddad2006-10-24 17:57:59 +00004899 if (BB == SwitchCases[i].FalseBB)
4900 SwitchCases[i].FalseBB = 0;
Chris Lattner707339a52006-09-07 01:59:34 +00004901
4902 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Chris Lattner61bcf912006-10-24 18:07:37 +00004903 SwitchCases[i].TrueBB = SwitchCases[i].FalseBB;
Chris Lattner963ddad2006-10-24 17:57:59 +00004904 SwitchCases[i].FalseBB = 0;
Nate Begemaned728c12006-03-27 01:32:24 +00004905 }
Chris Lattner963ddad2006-10-24 17:57:59 +00004906 assert(SwitchCases[i].TrueBB == 0 && SwitchCases[i].FalseBB == 0);
Chris Lattner5ca31d92005-03-30 01:10:47 +00004907 }
Chris Lattner7a60d912005-01-07 07:47:53 +00004908}
Evan Cheng739a6a42006-01-21 02:32:06 +00004909
Jim Laskey95eda5b2006-08-01 14:21:23 +00004910
Evan Cheng739a6a42006-01-21 02:32:06 +00004911//===----------------------------------------------------------------------===//
4912/// ScheduleAndEmitDAG - Pick a safe ordering and emit instructions for each
4913/// target node in the graph.
4914void SelectionDAGISel::ScheduleAndEmitDAG(SelectionDAG &DAG) {
4915 if (ViewSchedDAGs) DAG.viewGraph();
Evan Chengc1e1d972006-01-23 07:01:07 +00004916
Jim Laskey29e635d2006-08-02 12:30:23 +00004917 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Jim Laskey95eda5b2006-08-01 14:21:23 +00004918
4919 if (!Ctor) {
Jim Laskey29e635d2006-08-02 12:30:23 +00004920 Ctor = ISHeuristic;
Jim Laskey17c67ef2006-08-01 19:14:14 +00004921 RegisterScheduler::setDefault(Ctor);
Evan Chengc1e1d972006-01-23 07:01:07 +00004922 }
Jim Laskey95eda5b2006-08-01 14:21:23 +00004923
Jim Laskey03593f72006-08-01 18:29:48 +00004924 ScheduleDAG *SL = Ctor(this, &DAG, BB);
Chris Lattnere23928c2006-01-21 19:12:11 +00004925 BB = SL->Run();
Evan Chengf9adce92006-02-04 06:49:00 +00004926 delete SL;
Evan Cheng739a6a42006-01-21 02:32:06 +00004927}
Chris Lattnerdcf785b2006-02-24 02:13:54 +00004928
Chris Lattner47639db2006-03-06 00:22:00 +00004929
Jim Laskey03593f72006-08-01 18:29:48 +00004930HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
4931 return new HazardRecognizer();
4932}
4933
Chris Lattner6df34962006-10-11 03:58:02 +00004934//===----------------------------------------------------------------------===//
4935// Helper functions used by the generated instruction selector.
4936//===----------------------------------------------------------------------===//
4937// Calls to these methods are generated by tblgen.
4938
4939/// CheckAndMask - The isel is trying to match something like (and X, 255). If
4940/// the dag combiner simplified the 255, we still want to match. RHS is the
4941/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
4942/// specified in the .td file (e.g. 255).
4943bool SelectionDAGISel::CheckAndMask(SDOperand LHS, ConstantSDNode *RHS,
4944 int64_t DesiredMaskS) {
4945 uint64_t ActualMask = RHS->getValue();
4946 uint64_t DesiredMask =DesiredMaskS & MVT::getIntVTBitMask(LHS.getValueType());
4947
4948 // If the actual mask exactly matches, success!
4949 if (ActualMask == DesiredMask)
4950 return true;
4951
4952 // If the actual AND mask is allowing unallowed bits, this doesn't match.
4953 if (ActualMask & ~DesiredMask)
4954 return false;
4955
4956 // Otherwise, the DAG Combiner may have proven that the value coming in is
4957 // either already zero or is not demanded. Check for known zero input bits.
4958 uint64_t NeededMask = DesiredMask & ~ActualMask;
4959 if (getTargetLowering().MaskedValueIsZero(LHS, NeededMask))
4960 return true;
4961
4962 // TODO: check to see if missing bits are just not demanded.
4963
4964 // Otherwise, this pattern doesn't match.
4965 return false;
4966}
4967
4968/// CheckOrMask - The isel is trying to match something like (or X, 255). If
4969/// the dag combiner simplified the 255, we still want to match. RHS is the
4970/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
4971/// specified in the .td file (e.g. 255).
4972bool SelectionDAGISel::CheckOrMask(SDOperand LHS, ConstantSDNode *RHS,
4973 int64_t DesiredMaskS) {
4974 uint64_t ActualMask = RHS->getValue();
4975 uint64_t DesiredMask =DesiredMaskS & MVT::getIntVTBitMask(LHS.getValueType());
4976
4977 // If the actual mask exactly matches, success!
4978 if (ActualMask == DesiredMask)
4979 return true;
4980
4981 // If the actual AND mask is allowing unallowed bits, this doesn't match.
4982 if (ActualMask & ~DesiredMask)
4983 return false;
4984
4985 // Otherwise, the DAG Combiner may have proven that the value coming in is
4986 // either already zero or is not demanded. Check for known zero input bits.
4987 uint64_t NeededMask = DesiredMask & ~ActualMask;
4988
4989 uint64_t KnownZero, KnownOne;
4990 getTargetLowering().ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
4991
4992 // If all the missing bits in the or are already known to be set, match!
4993 if ((NeededMask & KnownOne) == NeededMask)
4994 return true;
4995
4996 // TODO: check to see if missing bits are just not demanded.
4997
4998 // Otherwise, this pattern doesn't match.
4999 return false;
5000}
5001
Jim Laskey03593f72006-08-01 18:29:48 +00005002
Chris Lattnerdcf785b2006-02-24 02:13:54 +00005003/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
5004/// by tblgen. Others should not call it.
5005void SelectionDAGISel::
5006SelectInlineAsmMemoryOperands(std::vector<SDOperand> &Ops, SelectionDAG &DAG) {
5007 std::vector<SDOperand> InOps;
5008 std::swap(InOps, Ops);
5009
5010 Ops.push_back(InOps[0]); // input chain.
5011 Ops.push_back(InOps[1]); // input asm string.
5012
Chris Lattnerdcf785b2006-02-24 02:13:54 +00005013 unsigned i = 2, e = InOps.size();
5014 if (InOps[e-1].getValueType() == MVT::Flag)
5015 --e; // Don't process a flag operand if it is here.
5016
5017 while (i != e) {
5018 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getValue();
5019 if ((Flags & 7) != 4 /*MEM*/) {
5020 // Just skip over this operand, copying the operands verbatim.
5021 Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1);
5022 i += (Flags >> 3) + 1;
5023 } else {
5024 assert((Flags >> 3) == 1 && "Memory operand with multiple values?");
5025 // Otherwise, this is a memory operand. Ask the target to select it.
5026 std::vector<SDOperand> SelOps;
5027 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps, DAG)) {
Bill Wendling22e978a2006-12-07 20:04:42 +00005028 cerr << "Could not match memory address. Inline asm failure!\n";
Chris Lattnerdcf785b2006-02-24 02:13:54 +00005029 exit(1);
5030 }
5031
5032 // Add this to the output node.
Chris Lattnerb49917d2007-04-09 00:33:58 +00005033 MVT::ValueType IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattner9bd5ed62006-12-16 21:14:48 +00005034 Ops.push_back(DAG.getTargetConstant(4/*MEM*/ | (SelOps.size() << 3),
Chris Lattnerb49917d2007-04-09 00:33:58 +00005035 IntPtrTy));
Chris Lattnerdcf785b2006-02-24 02:13:54 +00005036 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
5037 i += 2;
5038 }
5039 }
5040
5041 // Add the flag input back if present.
5042 if (e != InOps.size())
5043 Ops.push_back(InOps.back());
5044}
Devang Patel09f162c2007-05-01 21:15:47 +00005045
Devang Patel8c78a0b2007-05-03 01:11:54 +00005046char SelectionDAGISel::ID = 0;