blob: 1c1b06623bdef461b9a1b1b7d9c4197e79703094 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86FrameLowering.cpp - X86 Frame Information ----------------------===//
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Anton Korobeynikov2f931282011-01-10 12:39:04 +000010// This file contains the X86 implementation of TargetFrameLowering class.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000011//
12//===----------------------------------------------------------------------===//
13
Anton Korobeynikov2f931282011-01-10 12:39:04 +000014#include "X86FrameLowering.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000015#include "X86InstrBuilder.h"
16#include "X86InstrInfo.h"
17#include "X86MachineFunctionInfo.h"
Rafael Espindolac2174212011-08-30 19:39:58 +000018#include "X86Subtarget.h"
Anton Korobeynikov14ee3442010-11-18 23:25:52 +000019#include "X86TargetMachine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/ADT/SmallSet.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
23#include "llvm/CodeGen/MachineInstrBuilder.h"
24#include "llvm/CodeGen/MachineModuleInfo.h"
25#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/DataLayout.h"
27#include "llvm/IR/Function.h"
Rafael Espindolaa01cdb02011-04-15 15:11:06 +000028#include "llvm/MC/MCAsmInfo.h"
Bill Wendlingb6adf462011-07-07 00:54:13 +000029#include "llvm/MC/MCSymbol.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000030#include "llvm/Support/CommandLine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/Target/TargetOptions.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000032
33using namespace llvm;
34
35// FIXME: completely move here.
36extern cl::opt<bool> ForceStackAlign;
37
Anton Korobeynikov2f931282011-01-10 12:39:04 +000038bool X86FrameLowering::hasReservedCallFrame(const MachineFunction &MF) const {
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +000039 return !MF.getFrameInfo()->hasVarSizedObjects();
40}
41
42/// hasFP - Return true if the specified function should have a dedicated frame
43/// pointer register. This is true if the function has variable sized allocas
44/// or if frame pointer elimination is disabled.
Anton Korobeynikov2f931282011-01-10 12:39:04 +000045bool X86FrameLowering::hasFP(const MachineFunction &MF) const {
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +000046 const MachineFrameInfo *MFI = MF.getFrameInfo();
47 const MachineModuleInfo &MMI = MF.getMMI();
Chad Rosier20b79dc2012-05-23 23:45:10 +000048 const TargetRegisterInfo *RegInfo = TM.getRegisterInfo();
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +000049
Nick Lewycky50f02cb2011-12-02 22:16:29 +000050 return (MF.getTarget().Options.DisableFramePointerElim(MF) ||
Chad Rosier20b79dc2012-05-23 23:45:10 +000051 RegInfo->needsStackRealignment(MF) ||
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +000052 MFI->hasVarSizedObjects() ||
Reid Kleckneree088972013-12-10 18:27:32 +000053 MFI->isFrameAddressTaken() || MFI->hasInlineAsmWithSPAdjust() ||
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +000054 MF.getInfo<X86MachineFunctionInfo>()->getForceFramePointer() ||
Jakob Stoklund Olesen321d41a2012-06-22 03:04:27 +000055 MMI.callsUnwindInit() || MMI.callsEHReturn());
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +000056}
57
Eli Bendersky8da87162013-02-21 20:05:00 +000058static unsigned getSUBriOpcode(unsigned IsLP64, int64_t Imm) {
59 if (IsLP64) {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000060 if (isInt<8>(Imm))
61 return X86::SUB64ri8;
62 return X86::SUB64ri32;
63 } else {
64 if (isInt<8>(Imm))
65 return X86::SUB32ri8;
66 return X86::SUB32ri;
67 }
68}
69
Eli Benderskyef4558a2013-02-06 20:43:57 +000070static unsigned getADDriOpcode(unsigned IsLP64, int64_t Imm) {
71 if (IsLP64) {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000072 if (isInt<8>(Imm))
73 return X86::ADD64ri8;
74 return X86::ADD64ri32;
75 } else {
76 if (isInt<8>(Imm))
77 return X86::ADD32ri8;
78 return X86::ADD32ri;
79 }
80}
81
Eli Benderskyef4558a2013-02-06 20:43:57 +000082static unsigned getLEArOpcode(unsigned IsLP64) {
83 return IsLP64 ? X86::LEA64r : X86::LEA32r;
Evan Cheng1b81fdd2012-02-07 22:50:41 +000084}
85
Evan Cheng65089fc2011-01-03 22:53:22 +000086/// findDeadCallerSavedReg - Return a caller-saved register that isn't live
87/// when it reaches the "return" instruction. We can then pop a stack object
88/// to this register without worry about clobbering it.
89static unsigned findDeadCallerSavedReg(MachineBasicBlock &MBB,
90 MachineBasicBlock::iterator &MBBI,
91 const TargetRegisterInfo &TRI,
92 bool Is64Bit) {
93 const MachineFunction *MF = MBB.getParent();
94 const Function *F = MF->getFunction();
95 if (!F || MF->getMMI().callsEHReturn())
96 return 0;
97
Craig Topper1d326582012-03-04 10:43:23 +000098 static const uint16_t CallerSavedRegs32Bit[] = {
Andrew Trick210bf832011-08-12 00:49:19 +000099 X86::EAX, X86::EDX, X86::ECX, 0
Evan Cheng65089fc2011-01-03 22:53:22 +0000100 };
101
Craig Topper1d326582012-03-04 10:43:23 +0000102 static const uint16_t CallerSavedRegs64Bit[] = {
Evan Cheng65089fc2011-01-03 22:53:22 +0000103 X86::RAX, X86::RDX, X86::RCX, X86::RSI, X86::RDI,
Andrew Trick210bf832011-08-12 00:49:19 +0000104 X86::R8, X86::R9, X86::R10, X86::R11, 0
Evan Cheng65089fc2011-01-03 22:53:22 +0000105 };
106
107 unsigned Opc = MBBI->getOpcode();
108 switch (Opc) {
109 default: return 0;
David Woodhouse79dd5052014-01-08 12:58:07 +0000110 case X86::RETL:
111 case X86::RETQ:
David Woodhouse4e033b02014-01-13 14:05:59 +0000112 case X86::RETIL:
113 case X86::RETIQ:
Evan Cheng65089fc2011-01-03 22:53:22 +0000114 case X86::TCRETURNdi:
115 case X86::TCRETURNri:
116 case X86::TCRETURNmi:
117 case X86::TCRETURNdi64:
118 case X86::TCRETURNri64:
119 case X86::TCRETURNmi64:
120 case X86::EH_RETURN:
121 case X86::EH_RETURN64: {
Craig Topper1d326582012-03-04 10:43:23 +0000122 SmallSet<uint16_t, 8> Uses;
Evan Cheng65089fc2011-01-03 22:53:22 +0000123 for (unsigned i = 0, e = MBBI->getNumOperands(); i != e; ++i) {
124 MachineOperand &MO = MBBI->getOperand(i);
125 if (!MO.isReg() || MO.isDef())
126 continue;
127 unsigned Reg = MO.getReg();
128 if (!Reg)
129 continue;
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000130 for (MCRegAliasIterator AI(Reg, &TRI, true); AI.isValid(); ++AI)
131 Uses.insert(*AI);
Evan Cheng65089fc2011-01-03 22:53:22 +0000132 }
133
Craig Topper1d326582012-03-04 10:43:23 +0000134 const uint16_t *CS = Is64Bit ? CallerSavedRegs64Bit : CallerSavedRegs32Bit;
Evan Cheng65089fc2011-01-03 22:53:22 +0000135 for (; *CS; ++CS)
136 if (!Uses.count(*CS))
137 return *CS;
138 }
139 }
140
141 return 0;
142}
143
144
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000145/// emitSPUpdate - Emit a series of instructions to increment / decrement the
146/// stack pointer by a constant value.
147static
148void emitSPUpdate(MachineBasicBlock &MBB, MachineBasicBlock::iterator &MBBI,
Evan Cheng65089fc2011-01-03 22:53:22 +0000149 unsigned StackPtr, int64_t NumBytes,
Eli Bendersky44a40ca2013-02-05 21:53:29 +0000150 bool Is64Bit, bool IsLP64, bool UseLEA,
Eric Christopherf4fba5c2012-10-03 08:10:01 +0000151 const TargetInstrInfo &TII, const TargetRegisterInfo &TRI) {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000152 bool isSub = NumBytes < 0;
153 uint64_t Offset = isSub ? -NumBytes : NumBytes;
Evan Cheng1b81fdd2012-02-07 22:50:41 +0000154 unsigned Opc;
155 if (UseLEA)
Eli Benderskyef4558a2013-02-06 20:43:57 +0000156 Opc = getLEArOpcode(IsLP64);
Evan Cheng1b81fdd2012-02-07 22:50:41 +0000157 else
158 Opc = isSub
Eli Bendersky44a40ca2013-02-05 21:53:29 +0000159 ? getSUBriOpcode(IsLP64, Offset)
160 : getADDriOpcode(IsLP64, Offset);
Evan Cheng1b81fdd2012-02-07 22:50:41 +0000161
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000162 uint64_t Chunk = (1LL << 31) - 1;
Eric Christopherf4fba5c2012-10-03 08:10:01 +0000163 DebugLoc DL = MBB.findDebugLoc(MBBI);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000164
165 while (Offset) {
166 uint64_t ThisVal = (Offset > Chunk) ? Chunk : Offset;
Evan Cheng65089fc2011-01-03 22:53:22 +0000167 if (ThisVal == (Is64Bit ? 8 : 4)) {
168 // Use push / pop instead.
169 unsigned Reg = isSub
Dale Johannesene45a2382011-01-04 19:31:24 +0000170 ? (unsigned)(Is64Bit ? X86::RAX : X86::EAX)
Evan Cheng65089fc2011-01-03 22:53:22 +0000171 : findDeadCallerSavedReg(MBB, MBBI, TRI, Is64Bit);
172 if (Reg) {
173 Opc = isSub
174 ? (Is64Bit ? X86::PUSH64r : X86::PUSH32r)
175 : (Is64Bit ? X86::POP64r : X86::POP32r);
Charles Davis7ed40cb2011-06-12 01:45:54 +0000176 MachineInstr *MI = BuildMI(MBB, MBBI, DL, TII.get(Opc))
Evan Cheng65089fc2011-01-03 22:53:22 +0000177 .addReg(Reg, getDefRegState(!isSub) | getUndefRegState(isSub));
Charles Davis7ed40cb2011-06-12 01:45:54 +0000178 if (isSub)
179 MI->setFlag(MachineInstr::FrameSetup);
Evan Cheng65089fc2011-01-03 22:53:22 +0000180 Offset -= ThisVal;
181 continue;
182 }
183 }
184
Craig Topper062a2ba2014-04-25 05:30:21 +0000185 MachineInstr *MI = nullptr;
Evan Cheng1b81fdd2012-02-07 22:50:41 +0000186
187 if (UseLEA) {
188 MI = addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr),
189 StackPtr, false, isSub ? -ThisVal : ThisVal);
190 } else {
191 MI = BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr)
192 .addReg(StackPtr)
193 .addImm(ThisVal);
194 MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead.
195 }
196
Charles Davis7ed40cb2011-06-12 01:45:54 +0000197 if (isSub)
198 MI->setFlag(MachineInstr::FrameSetup);
Evan Cheng1b81fdd2012-02-07 22:50:41 +0000199
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000200 Offset -= ThisVal;
201 }
202}
203
204/// mergeSPUpdatesUp - Merge two stack-manipulating instructions upper iterator.
205static
206void mergeSPUpdatesUp(MachineBasicBlock &MBB, MachineBasicBlock::iterator &MBBI,
Craig Topper062a2ba2014-04-25 05:30:21 +0000207 unsigned StackPtr, uint64_t *NumBytes = nullptr) {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000208 if (MBBI == MBB.begin()) return;
209
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000210 MachineBasicBlock::iterator PI = std::prev(MBBI);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000211 unsigned Opc = PI->getOpcode();
212 if ((Opc == X86::ADD64ri32 || Opc == X86::ADD64ri8 ||
Evan Cheng1b81fdd2012-02-07 22:50:41 +0000213 Opc == X86::ADD32ri || Opc == X86::ADD32ri8 ||
214 Opc == X86::LEA32r || Opc == X86::LEA64_32r) &&
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000215 PI->getOperand(0).getReg() == StackPtr) {
216 if (NumBytes)
217 *NumBytes += PI->getOperand(2).getImm();
218 MBB.erase(PI);
219 } else if ((Opc == X86::SUB64ri32 || Opc == X86::SUB64ri8 ||
220 Opc == X86::SUB32ri || Opc == X86::SUB32ri8) &&
221 PI->getOperand(0).getReg() == StackPtr) {
222 if (NumBytes)
223 *NumBytes -= PI->getOperand(2).getImm();
224 MBB.erase(PI);
225 }
226}
227
Eric Christopher4237bf12014-04-29 00:16:33 +0000228/// mergeSPUpdatesDown - Merge two stack-manipulating instructions lower
229/// iterator.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000230static
231void mergeSPUpdatesDown(MachineBasicBlock &MBB,
232 MachineBasicBlock::iterator &MBBI,
Craig Topper062a2ba2014-04-25 05:30:21 +0000233 unsigned StackPtr, uint64_t *NumBytes = nullptr) {
Sanjoy Dasf60485c2011-12-01 19:15:08 +0000234 // FIXME: THIS ISN'T RUN!!!
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000235 return;
236
237 if (MBBI == MBB.end()) return;
238
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000239 MachineBasicBlock::iterator NI = std::next(MBBI);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000240 if (NI == MBB.end()) return;
241
242 unsigned Opc = NI->getOpcode();
243 if ((Opc == X86::ADD64ri32 || Opc == X86::ADD64ri8 ||
244 Opc == X86::ADD32ri || Opc == X86::ADD32ri8) &&
245 NI->getOperand(0).getReg() == StackPtr) {
246 if (NumBytes)
247 *NumBytes -= NI->getOperand(2).getImm();
248 MBB.erase(NI);
249 MBBI = NI;
250 } else if ((Opc == X86::SUB64ri32 || Opc == X86::SUB64ri8 ||
251 Opc == X86::SUB32ri || Opc == X86::SUB32ri8) &&
252 NI->getOperand(0).getReg() == StackPtr) {
253 if (NumBytes)
254 *NumBytes += NI->getOperand(2).getImm();
255 MBB.erase(NI);
256 MBBI = NI;
257 }
258}
259
260/// mergeSPUpdates - Checks the instruction before/after the passed
Eric Christopher4237bf12014-04-29 00:16:33 +0000261/// instruction. If it is an ADD/SUB/LEA instruction it is deleted argument and
262/// the stack adjustment is returned as a positive value for ADD/LEA and a
263/// negative for SUB.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000264static int mergeSPUpdates(MachineBasicBlock &MBB,
Eric Christopher4237bf12014-04-29 00:16:33 +0000265 MachineBasicBlock::iterator &MBBI, unsigned StackPtr,
266 bool doMergeWithPrevious) {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000267 if ((doMergeWithPrevious && MBBI == MBB.begin()) ||
268 (!doMergeWithPrevious && MBBI == MBB.end()))
269 return 0;
270
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000271 MachineBasicBlock::iterator PI = doMergeWithPrevious ? std::prev(MBBI) : MBBI;
Craig Topper062a2ba2014-04-25 05:30:21 +0000272 MachineBasicBlock::iterator NI = doMergeWithPrevious ? nullptr
273 : std::next(MBBI);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000274 unsigned Opc = PI->getOpcode();
275 int Offset = 0;
276
277 if ((Opc == X86::ADD64ri32 || Opc == X86::ADD64ri8 ||
Evan Cheng1b81fdd2012-02-07 22:50:41 +0000278 Opc == X86::ADD32ri || Opc == X86::ADD32ri8 ||
279 Opc == X86::LEA32r || Opc == X86::LEA64_32r) &&
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000280 PI->getOperand(0).getReg() == StackPtr){
281 Offset += PI->getOperand(2).getImm();
282 MBB.erase(PI);
283 if (!doMergeWithPrevious) MBBI = NI;
284 } else if ((Opc == X86::SUB64ri32 || Opc == X86::SUB64ri8 ||
285 Opc == X86::SUB32ri || Opc == X86::SUB32ri8) &&
286 PI->getOperand(0).getReg() == StackPtr) {
287 Offset -= PI->getOperand(2).getImm();
288 MBB.erase(PI);
289 if (!doMergeWithPrevious) MBBI = NI;
290 }
291
292 return Offset;
293}
294
295static bool isEAXLiveIn(MachineFunction &MF) {
296 for (MachineRegisterInfo::livein_iterator II = MF.getRegInfo().livein_begin(),
297 EE = MF.getRegInfo().livein_end(); II != EE; ++II) {
298 unsigned Reg = II->first;
299
300 if (Reg == X86::EAX || Reg == X86::AX ||
301 Reg == X86::AH || Reg == X86::AL)
302 return true;
303 }
304
305 return false;
306}
307
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000308void X86FrameLowering::emitCalleeSavedFrameMoves(
309 MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, DebugLoc DL,
310 unsigned FramePtr) const {
311 MachineFunction &MF = *MBB.getParent();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000312 MachineFrameInfo *MFI = MF.getFrameInfo();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000313 MachineModuleInfo &MMI = MF.getMMI();
Bill Wendlingbc07a892013-06-18 07:20:20 +0000314 const MCRegisterInfo *MRI = MMI.getContext().getRegisterInfo();
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000315 const X86InstrInfo &TII = *TM.getInstrInfo();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000316
317 // Add callee saved registers to move list.
318 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
319 if (CSI.empty()) return;
320
Michael Liao6d810bd2012-10-25 06:29:14 +0000321 const X86RegisterInfo *RegInfo = TM.getRegisterInfo();
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +0000322 bool HasFP = hasFP(MF);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000323
324 // Calculate amount of bytes used for return address storing.
Michael Liao6d810bd2012-10-25 06:29:14 +0000325 int stackGrowth = -RegInfo->getSlotSize();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000326
327 // FIXME: This is dirty hack. The code itself is pretty mess right now.
328 // It should be rewritten from scratch and generalized sometimes.
329
Chris Lattner0ab5e2c2011-04-15 05:18:47 +0000330 // Determine maximum offset (minimum due to stack growth).
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000331 int64_t MaxOffset = 0;
332 for (std::vector<CalleeSavedInfo>::const_iterator
333 I = CSI.begin(), E = CSI.end(); I != E; ++I)
334 MaxOffset = std::min(MaxOffset,
335 MFI->getObjectOffset(I->getFrameIdx()));
336
337 // Calculate offsets.
338 int64_t saveAreaOffset = (HasFP ? 3 : 2) * stackGrowth;
339 for (std::vector<CalleeSavedInfo>::const_iterator
340 I = CSI.begin(), E = CSI.end(); I != E; ++I) {
341 int64_t Offset = MFI->getObjectOffset(I->getFrameIdx());
342 unsigned Reg = I->getReg();
343 Offset = MaxOffset - Offset + saveAreaOffset;
344
345 // Don't output a new machine move if we're re-saving the frame
346 // pointer. This happens when the PrologEpilogInserter has inserted an extra
347 // "PUSH" of the frame pointer -- the "emitPrologue" method automatically
348 // generates one when frame pointers are used. If we generate a "machine
349 // move" for this extra "PUSH", the linker will lose track of the fact that
350 // the frame pointer should have the value of the first "PUSH" when it's
351 // trying to unwind.
NAKAMURA Takumif7f319d2011-02-05 15:10:54 +0000352 //
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000353 // FIXME: This looks inelegant. It's possibly correct, but it's covering up
354 // another bug. I.e., one where we generate a prolog like this:
355 //
356 // pushl %ebp
357 // movl %esp, %ebp
358 // pushl %ebp
359 // pushl %esi
360 // ...
361 //
362 // The immediate re-push of EBP is unnecessary. At the least, it's an
363 // optimization bug. EBP can be used as a scratch register in certain
364 // cases, but probably not when we have a frame pointer.
365 if (HasFP && FramePtr == Reg)
366 continue;
367
Bill Wendlingbc07a892013-06-18 07:20:20 +0000368 unsigned DwarfReg = MRI->getDwarfRegNum(Reg, true);
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000369 unsigned CFIIndex =
Craig Topper062a2ba2014-04-25 05:30:21 +0000370 MMI.addFrameInst(MCCFIInstruction::createOffset(nullptr, DwarfReg,
371 Offset));
Eric Christopher612bb692014-04-29 00:16:46 +0000372 BuildMI(MBB, MBBI, DL, TII.get(TargetOpcode::CFI_INSTRUCTION))
373 .addCFIIndex(CFIIndex);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000374 }
375}
376
Nadav Rotem1bef5a02012-12-23 07:30:09 +0000377/// usesTheStack - This function checks if any of the users of EFLAGS
Nadav Rotemd5aae982012-12-21 23:48:49 +0000378/// copies the EFLAGS. We know that the code that lowers COPY of EFLAGS has
379/// to use the stack, and if we don't adjust the stack we clobber the first
380/// frame index.
Nadav Rotem1bef5a02012-12-23 07:30:09 +0000381/// See X86InstrInfo::copyPhysReg.
Bill Wendling28519072013-08-15 18:46:14 +0000382static bool usesTheStack(const MachineFunction &MF) {
383 const MachineRegisterInfo &MRI = MF.getRegInfo();
Nadav Rotemd5aae982012-12-21 23:48:49 +0000384
Owen Anderson16c6bf42014-03-13 23:12:04 +0000385 for (MachineRegisterInfo::reg_instr_iterator
386 ri = MRI.reg_instr_begin(X86::EFLAGS), re = MRI.reg_instr_end();
387 ri != re; ++ri)
Nadav Rotemd5aae982012-12-21 23:48:49 +0000388 if (ri->isCopy())
389 return true;
390
391 return false;
392}
393
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000394/// emitPrologue - Push callee-saved registers onto the stack, which
395/// automatically adjust the stack pointer. Adjust the stack pointer to allocate
396/// space for local variables. Also emit labels used by the exception handler to
397/// generate the exception handling frames.
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000398void X86FrameLowering::emitPrologue(MachineFunction &MF) const {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000399 MachineBasicBlock &MBB = MF.front(); // Prologue goes in entry BB.
400 MachineBasicBlock::iterator MBBI = MBB.begin();
401 MachineFrameInfo *MFI = MF.getFrameInfo();
402 const Function *Fn = MF.getFunction();
Anton Korobeynikov14ee3442010-11-18 23:25:52 +0000403 const X86RegisterInfo *RegInfo = TM.getRegisterInfo();
404 const X86InstrInfo &TII = *TM.getInstrInfo();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000405 MachineModuleInfo &MMI = MF.getMMI();
406 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
407 bool needsFrameMoves = MMI.hasDebugInfo() ||
Rafael Espindolafc9bae62011-05-25 03:44:17 +0000408 Fn->needsUnwindTableEntry();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000409 uint64_t MaxAlign = MFI->getMaxAlignment(); // Desired stack alignment.
410 uint64_t StackSize = MFI->getStackSize(); // Number of bytes to allocate.
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +0000411 bool HasFP = hasFP(MF);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000412 bool Is64Bit = STI.is64Bit();
Eli Bendersky44a40ca2013-02-05 21:53:29 +0000413 bool IsLP64 = STI.isTarget64BitLP64();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000414 bool IsWin64 = STI.isTargetWin64();
Evan Cheng1b81fdd2012-02-07 22:50:41 +0000415 bool UseLEA = STI.useLeaForSP();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000416 unsigned StackAlign = getStackAlignment();
417 unsigned SlotSize = RegInfo->getSlotSize();
418 unsigned FramePtr = RegInfo->getFrameRegister(MF);
419 unsigned StackPtr = RegInfo->getStackRegister();
Chad Rosierbdb08ac2012-07-10 17:45:53 +0000420 unsigned BasePtr = RegInfo->getBaseRegister();
Bill Wendlingf27e3312013-09-10 00:20:27 +0000421 DebugLoc DL;
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000422
423 // If we're forcing a stack realignment we can't rely on just the frame
424 // info, we need to know the ABI stack alignment as well in case we
425 // have a call out. Otherwise just make sure we have some alignment - we'll
426 // go with the minimum SlotSize.
427 if (ForceStackAlign) {
428 if (MFI->hasCalls())
429 MaxAlign = (StackAlign > MaxAlign) ? StackAlign : MaxAlign;
430 else if (MaxAlign < SlotSize)
431 MaxAlign = SlotSize;
432 }
433
434 // Add RETADDR move area to callee saved frame size.
435 int TailCallReturnAddrDelta = X86FI->getTCReturnAddrDelta();
436 if (TailCallReturnAddrDelta < 0)
437 X86FI->setCalleeSavedFrameSize(
438 X86FI->getCalleeSavedFrameSize() - TailCallReturnAddrDelta);
439
440 // If this is x86-64 and the Red Zone is not disabled, if we are a leaf
441 // function, and use up to 128 bytes of stack space, don't have a frame
442 // pointer, calls, or dynamic alloca then we do not need to adjust the
Nadav Rotemd5aae982012-12-21 23:48:49 +0000443 // stack pointer (we fit in the Red Zone). We also check that we don't
444 // push and pop from the stack.
Bill Wendling698e84f2012-12-30 10:32:01 +0000445 if (Is64Bit && !Fn->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
446 Attribute::NoRedZone) &&
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000447 !RegInfo->needsStackRealignment(MF) &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000448 !MFI->hasVarSizedObjects() && // No dynamic alloca.
449 !MFI->adjustsStack() && // No calls.
450 !IsWin64 && // Win64 has no Red Zone
Nadav Rotem1bef5a02012-12-23 07:30:09 +0000451 !usesTheStack(MF) && // Don't push and pop.
Reid Kleckner9c658212014-04-10 22:58:43 +0000452 !MF.shouldSplitStack()) { // Regular stack
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000453 uint64_t MinSize = X86FI->getCalleeSavedFrameSize();
454 if (HasFP) MinSize += SlotSize;
455 StackSize = std::max(MinSize, StackSize > 128 ? StackSize - 128 : 0);
456 MFI->setStackSize(StackSize);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000457 }
458
459 // Insert stack pointer adjustment for later moving of return addr. Only
460 // applies to tail call optimized functions where the callee argument stack
461 // size is bigger than the callers.
462 if (TailCallReturnAddrDelta < 0) {
463 MachineInstr *MI =
464 BuildMI(MBB, MBBI, DL,
Eli Bendersky44a40ca2013-02-05 21:53:29 +0000465 TII.get(getSUBriOpcode(IsLP64, -TailCallReturnAddrDelta)),
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000466 StackPtr)
467 .addReg(StackPtr)
Charles Davis7ed40cb2011-06-12 01:45:54 +0000468 .addImm(-TailCallReturnAddrDelta)
469 .setMIFlag(MachineInstr::FrameSetup);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000470 MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead.
471 }
472
473 // Mapping for machine moves:
474 //
475 // DST: VirtualFP AND
476 // SRC: VirtualFP => DW_CFA_def_cfa_offset
477 // ELSE => DW_CFA_def_cfa
478 //
479 // SRC: VirtualFP AND
480 // DST: Register => DW_CFA_def_cfa_register
481 //
482 // ELSE
483 // OFFSET < 0 => DW_CFA_offset_extended_sf
484 // REG < 64 => DW_CFA_offset + Reg
485 // ELSE => DW_CFA_offset_extended
486
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000487 uint64_t NumBytes = 0;
Michael Liao6d810bd2012-10-25 06:29:14 +0000488 int stackGrowth = -SlotSize;
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000489
490 if (HasFP) {
491 // Calculate required stack adjustment.
492 uint64_t FrameSize = StackSize - SlotSize;
Alexey Samsonovdcc12912012-07-16 06:54:09 +0000493 if (RegInfo->needsStackRealignment(MF)) {
494 // Callee-saved registers are pushed on stack before the stack
495 // is realigned.
496 FrameSize -= X86FI->getCalleeSavedFrameSize();
497 NumBytes = (FrameSize + MaxAlign - 1) / MaxAlign * MaxAlign;
498 } else {
499 NumBytes = FrameSize - X86FI->getCalleeSavedFrameSize();
500 }
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000501
502 // Get the offset of the stack slot for the EBP register, which is
503 // guaranteed to be the last slot by processFunctionBeforeFrameFinalized.
504 // Update the frame offset adjustment.
505 MFI->setOffsetAdjustment(-NumBytes);
506
507 // Save EBP/RBP into the appropriate stack slot.
508 BuildMI(MBB, MBBI, DL, TII.get(Is64Bit ? X86::PUSH64r : X86::PUSH32r))
Charles Davis7ed40cb2011-06-12 01:45:54 +0000509 .addReg(FramePtr, RegState::Kill)
510 .setMIFlag(MachineInstr::FrameSetup);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000511
512 if (needsFrameMoves) {
513 // Mark the place where EBP/RBP was saved.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000514 // Define the current CFA rule to use the provided offset.
Rafael Espindola84ee6c42013-05-15 22:27:35 +0000515 assert(StackSize);
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000516 unsigned CFIIndex = MMI.addFrameInst(
Craig Topper062a2ba2014-04-25 05:30:21 +0000517 MCCFIInstruction::createDefCfaOffset(nullptr, 2 * stackGrowth));
Eric Christopher612bb692014-04-29 00:16:46 +0000518 BuildMI(MBB, MBBI, DL, TII.get(TargetOpcode::CFI_INSTRUCTION))
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000519 .addCFIIndex(CFIIndex);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000520
521 // Change the rule for the FramePtr to be an "offset" rule.
Rafael Espindolab08d2c22013-05-16 21:02:15 +0000522 unsigned DwarfFramePtr = RegInfo->getDwarfRegNum(FramePtr, true);
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000523 CFIIndex = MMI.addFrameInst(
Craig Topper062a2ba2014-04-25 05:30:21 +0000524 MCCFIInstruction::createOffset(nullptr,
525 DwarfFramePtr, 2 * stackGrowth));
Eric Christopher612bb692014-04-29 00:16:46 +0000526 BuildMI(MBB, MBBI, DL, TII.get(TargetOpcode::CFI_INSTRUCTION))
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000527 .addCFIIndex(CFIIndex);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000528 }
529
Bill Wendlingb97270d2011-07-25 18:00:28 +0000530 // Update EBP with the new base value.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000531 BuildMI(MBB, MBBI, DL,
532 TII.get(Is64Bit ? X86::MOV64rr : X86::MOV32rr), FramePtr)
Charles Davis7ed40cb2011-06-12 01:45:54 +0000533 .addReg(StackPtr)
534 .setMIFlag(MachineInstr::FrameSetup);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000535
536 if (needsFrameMoves) {
537 // Mark effective beginning of when frame pointer becomes valid.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000538 // Define the current CFA to use the EBP/RBP register.
Rafael Espindolab08d2c22013-05-16 21:02:15 +0000539 unsigned DwarfFramePtr = RegInfo->getDwarfRegNum(FramePtr, true);
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000540 unsigned CFIIndex = MMI.addFrameInst(
Craig Topper062a2ba2014-04-25 05:30:21 +0000541 MCCFIInstruction::createDefCfaRegister(nullptr, DwarfFramePtr));
Eric Christopher612bb692014-04-29 00:16:46 +0000542 BuildMI(MBB, MBBI, DL, TII.get(TargetOpcode::CFI_INSTRUCTION))
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000543 .addCFIIndex(CFIIndex);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000544 }
545
546 // Mark the FramePtr as live-in in every block except the entry.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000547 for (MachineFunction::iterator I = std::next(MF.begin()), E = MF.end();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000548 I != E; ++I)
549 I->addLiveIn(FramePtr);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000550 } else {
551 NumBytes = StackSize - X86FI->getCalleeSavedFrameSize();
552 }
553
554 // Skip the callee-saved push instructions.
555 bool PushedRegs = false;
556 int StackOffset = 2 * stackGrowth;
557
558 while (MBBI != MBB.end() &&
559 (MBBI->getOpcode() == X86::PUSH32r ||
560 MBBI->getOpcode() == X86::PUSH64r)) {
561 PushedRegs = true;
Bill Wendling28b6e122011-07-21 00:44:56 +0000562 MBBI->setFlag(MachineInstr::FrameSetup);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000563 ++MBBI;
564
565 if (!HasFP && needsFrameMoves) {
566 // Mark callee-saved push instruction.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000567 // Define the current CFA rule to use the provided offset.
Rafael Espindola72421862013-05-16 04:59:17 +0000568 assert(StackSize);
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000569 unsigned CFIIndex = MMI.addFrameInst(
570 MCCFIInstruction::createDefCfaOffset(nullptr, StackOffset));
Eric Christopher612bb692014-04-29 00:16:46 +0000571 BuildMI(MBB, MBBI, DL, TII.get(TargetOpcode::CFI_INSTRUCTION))
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000572 .addCFIIndex(CFIIndex);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000573 StackOffset += stackGrowth;
574 }
575 }
576
Alexey Samsonovdcc12912012-07-16 06:54:09 +0000577 // Realign stack after we pushed callee-saved registers (so that we'll be
578 // able to calculate their offsets from the frame pointer).
579
580 // NOTE: We push the registers before realigning the stack, so
581 // vector callee-saved (xmm) registers may be saved w/o proper
582 // alignment in this way. However, currently these regs are saved in
583 // stack slots (see X86FrameLowering::spillCalleeSavedRegisters()), so
584 // this shouldn't be a problem.
585 if (RegInfo->needsStackRealignment(MF)) {
586 assert(HasFP && "There should be a frame pointer if stack is realigned.");
587 MachineInstr *MI =
588 BuildMI(MBB, MBBI, DL,
589 TII.get(Is64Bit ? X86::AND64ri32 : X86::AND32ri), StackPtr)
590 .addReg(StackPtr)
591 .addImm(-MaxAlign)
592 .setMIFlag(MachineInstr::FrameSetup);
593
594 // The EFLAGS implicit def is dead.
595 MI->getOperand(3).setIsDead();
596 }
597
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000598 // If there is an SUB32ri of ESP immediately before this instruction, merge
599 // the two. This can be the case when tail call elimination is enabled and
600 // the callee has more arguments then the caller.
601 NumBytes -= mergeSPUpdates(MBB, MBBI, StackPtr, true);
602
603 // If there is an ADD32ri or SUB32ri of ESP immediately after this
604 // instruction, merge the two instructions.
605 mergeSPUpdatesDown(MBB, MBBI, StackPtr, &NumBytes);
606
607 // Adjust stack pointer: ESP -= numbytes.
608
609 // Windows and cygwin/mingw require a prologue helper routine when allocating
610 // more than 4K bytes on the stack. Windows uses __chkstk and cygwin/mingw
611 // uses __alloca. __alloca and the 32-bit version of __chkstk will probe the
612 // stack and adjust the stack pointer in one go. The 64-bit version of
613 // __chkstk is only responsible for probing the stack. The 64-bit prologue is
614 // responsible for adjusting the stack pointer. Touching the stack at 4K
615 // increments is necessary to ensure that the guard pages used by the OS
616 // virtual memory manager are allocated in correct sequence.
Tim Northover9653eb52013-12-10 16:57:43 +0000617 if (NumBytes >= 4096 && STI.isOSWindows() && !STI.isTargetMacho()) {
NAKAMURA Takumi521eb7c2011-03-24 07:07:00 +0000618 const char *StackProbeSymbol;
NAKAMURA Takumi521eb7c2011-03-24 07:07:00 +0000619
620 if (Is64Bit) {
Kai Nacke87b23ae2013-12-13 05:37:05 +0000621 if (STI.isTargetCygMing()) {
622 StackProbeSymbol = "___chkstk_ms";
623 } else {
NAKAMURA Takumi521eb7c2011-03-24 07:07:00 +0000624 StackProbeSymbol = "__chkstk";
NAKAMURA Takumi521eb7c2011-03-24 07:07:00 +0000625 }
626 } else if (STI.isTargetCygMing())
627 StackProbeSymbol = "_alloca";
628 else
629 StackProbeSymbol = "_chkstk";
630
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000631 // Check whether EAX is livein for this function.
632 bool isEAXAlive = isEAXLiveIn(MF);
633
NAKAMURA Takumi521eb7c2011-03-24 07:07:00 +0000634 if (isEAXAlive) {
635 // Sanity check that EAX is not livein for this function.
636 // It should not be, so throw an assert.
637 assert(!Is64Bit && "EAX is livein in x64 case!");
638
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000639 // Save EAX
640 BuildMI(MBB, MBBI, DL, TII.get(X86::PUSH32r))
Bill Wendling28b6e122011-07-21 00:44:56 +0000641 .addReg(X86::EAX, RegState::Kill)
642 .setMIFlag(MachineInstr::FrameSetup);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000643 }
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000644
NAKAMURA Takumi521eb7c2011-03-24 07:07:00 +0000645 if (Is64Bit) {
646 // Handle the 64-bit Windows ABI case where we need to call __chkstk.
647 // Function prologue is responsible for adjusting the stack pointer.
648 BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64ri), X86::RAX)
Bill Wendling28b6e122011-07-21 00:44:56 +0000649 .addImm(NumBytes)
650 .setMIFlag(MachineInstr::FrameSetup);
NAKAMURA Takumi521eb7c2011-03-24 07:07:00 +0000651 } else {
652 // Allocate NumBytes-4 bytes on stack in case of isEAXAlive.
653 // We'll also use 4 already allocated bytes for EAX.
654 BuildMI(MBB, MBBI, DL, TII.get(X86::MOV32ri), X86::EAX)
Bill Wendling28b6e122011-07-21 00:44:56 +0000655 .addImm(isEAXAlive ? NumBytes - 4 : NumBytes)
656 .setMIFlag(MachineInstr::FrameSetup);
NAKAMURA Takumi521eb7c2011-03-24 07:07:00 +0000657 }
658
659 BuildMI(MBB, MBBI, DL,
660 TII.get(Is64Bit ? X86::W64ALLOCA : X86::CALLpcrel32))
661 .addExternalSymbol(StackProbeSymbol)
662 .addReg(StackPtr, RegState::Define | RegState::Implicit)
Bill Wendling28b6e122011-07-21 00:44:56 +0000663 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit)
664 .setMIFlag(MachineInstr::FrameSetup);
NAKAMURA Takumi521eb7c2011-03-24 07:07:00 +0000665
Kai Nacke87b23ae2013-12-13 05:37:05 +0000666 if (Is64Bit) {
667 // MSVC x64's __chkstk and cygwin/mingw's ___chkstk_ms do not adjust %rsp
668 // themself. It also does not clobber %rax so we can reuse it when
669 // adjusting %rsp.
Nico Rieck51969be2013-07-08 11:20:11 +0000670 BuildMI(MBB, MBBI, DL, TII.get(X86::SUB64rr), StackPtr)
671 .addReg(StackPtr)
672 .addReg(X86::RAX)
673 .setMIFlag(MachineInstr::FrameSetup);
674 }
NAKAMURA Takumi521eb7c2011-03-24 07:07:00 +0000675 if (isEAXAlive) {
676 // Restore EAX
677 MachineInstr *MI = addRegOffset(BuildMI(MF, DL, TII.get(X86::MOV32rm),
678 X86::EAX),
679 StackPtr, false, NumBytes - 4);
Bill Wendling28b6e122011-07-21 00:44:56 +0000680 MI->setFlag(MachineInstr::FrameSetup);
NAKAMURA Takumi521eb7c2011-03-24 07:07:00 +0000681 MBB.insert(MBBI, MI);
682 }
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000683 } else if (NumBytes)
Eli Bendersky44a40ca2013-02-05 21:53:29 +0000684 emitSPUpdate(MBB, MBBI, StackPtr, -(int64_t)NumBytes, Is64Bit, IsLP64,
Eric Christopherf4fba5c2012-10-03 08:10:01 +0000685 UseLEA, TII, *RegInfo);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000686
Chad Rosierbdb08ac2012-07-10 17:45:53 +0000687 // If we need a base pointer, set it up here. It's whatever the value
688 // of the stack pointer is at this point. Any variable size objects
689 // will be allocated after this, so we can still use the base pointer
690 // to reference locals.
691 if (RegInfo->hasBasePointer(MF)) {
692 // Update the frame pointer with the current stack pointer.
693 unsigned Opc = Is64Bit ? X86::MOV64rr : X86::MOV32rr;
694 BuildMI(MBB, MBBI, DL, TII.get(Opc), BasePtr)
695 .addReg(StackPtr)
696 .setMIFlag(MachineInstr::FrameSetup);
Chad Rosierbdb08ac2012-07-10 17:45:53 +0000697 }
698
Rafael Espindolaa01cdb02011-04-15 15:11:06 +0000699 if (( (!HasFP && NumBytes) || PushedRegs) && needsFrameMoves) {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000700 // Mark end of stack pointer adjustment.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000701 if (!HasFP && NumBytes) {
702 // Define the current CFA rule to use the provided offset.
Rafael Espindola84ee6c42013-05-15 22:27:35 +0000703 assert(StackSize);
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000704 unsigned CFIIndex = MMI.addFrameInst(
Craig Topper062a2ba2014-04-25 05:30:21 +0000705 MCCFIInstruction::createDefCfaOffset(nullptr,
706 -StackSize + stackGrowth));
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000707
Eric Christopher612bb692014-04-29 00:16:46 +0000708 BuildMI(MBB, MBBI, DL, TII.get(TargetOpcode::CFI_INSTRUCTION))
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000709 .addCFIIndex(CFIIndex);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000710 }
711
712 // Emit DWARF info specifying the offsets of the callee-saved registers.
713 if (PushedRegs)
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000714 emitCalleeSavedFrameMoves(MBB, MBBI, DL, HasFP ? FramePtr : StackPtr);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000715 }
716}
717
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000718void X86FrameLowering::emitEpilogue(MachineFunction &MF,
Nick Lewycky34a425b2011-06-14 03:23:52 +0000719 MachineBasicBlock &MBB) const {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000720 const MachineFrameInfo *MFI = MF.getFrameInfo();
721 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
Anton Korobeynikov14ee3442010-11-18 23:25:52 +0000722 const X86RegisterInfo *RegInfo = TM.getRegisterInfo();
723 const X86InstrInfo &TII = *TM.getInstrInfo();
Jakob Stoklund Olesen4bc5e382011-01-13 21:28:52 +0000724 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
725 assert(MBBI != MBB.end() && "Returning block has no instructions");
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000726 unsigned RetOpcode = MBBI->getOpcode();
727 DebugLoc DL = MBBI->getDebugLoc();
728 bool Is64Bit = STI.is64Bit();
Eli Bendersky44a40ca2013-02-05 21:53:29 +0000729 bool IsLP64 = STI.isTarget64BitLP64();
Evan Cheng1b81fdd2012-02-07 22:50:41 +0000730 bool UseLEA = STI.useLeaForSP();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000731 unsigned StackAlign = getStackAlignment();
732 unsigned SlotSize = RegInfo->getSlotSize();
733 unsigned FramePtr = RegInfo->getFrameRegister(MF);
734 unsigned StackPtr = RegInfo->getStackRegister();
735
736 switch (RetOpcode) {
737 default:
738 llvm_unreachable("Can only insert epilog into returning blocks");
David Woodhouse79dd5052014-01-08 12:58:07 +0000739 case X86::RETQ:
740 case X86::RETL:
David Woodhouse4e033b02014-01-13 14:05:59 +0000741 case X86::RETIL:
742 case X86::RETIQ:
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000743 case X86::TCRETURNdi:
744 case X86::TCRETURNri:
745 case X86::TCRETURNmi:
746 case X86::TCRETURNdi64:
747 case X86::TCRETURNri64:
748 case X86::TCRETURNmi64:
749 case X86::EH_RETURN:
750 case X86::EH_RETURN64:
751 break; // These are ok
752 }
753
754 // Get the number of bytes to allocate from the FrameInfo.
755 uint64_t StackSize = MFI->getStackSize();
756 uint64_t MaxAlign = MFI->getMaxAlignment();
757 unsigned CSSize = X86FI->getCalleeSavedFrameSize();
758 uint64_t NumBytes = 0;
759
760 // If we're forcing a stack realignment we can't rely on just the frame
761 // info, we need to know the ABI stack alignment as well in case we
762 // have a call out. Otherwise just make sure we have some alignment - we'll
763 // go with the minimum.
764 if (ForceStackAlign) {
765 if (MFI->hasCalls())
766 MaxAlign = (StackAlign > MaxAlign) ? StackAlign : MaxAlign;
767 else
768 MaxAlign = MaxAlign ? MaxAlign : 4;
769 }
770
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +0000771 if (hasFP(MF)) {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000772 // Calculate required stack adjustment.
773 uint64_t FrameSize = StackSize - SlotSize;
Alexey Samsonovdcc12912012-07-16 06:54:09 +0000774 if (RegInfo->needsStackRealignment(MF)) {
775 // Callee-saved registers were pushed on stack before the stack
776 // was realigned.
777 FrameSize -= CSSize;
778 NumBytes = (FrameSize + MaxAlign - 1) / MaxAlign * MaxAlign;
779 } else {
780 NumBytes = FrameSize - CSSize;
781 }
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000782
783 // Pop EBP.
784 BuildMI(MBB, MBBI, DL,
785 TII.get(Is64Bit ? X86::POP64r : X86::POP32r), FramePtr);
786 } else {
787 NumBytes = StackSize - CSSize;
788 }
789
790 // Skip the callee-saved pop instructions.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000791 while (MBBI != MBB.begin()) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000792 MachineBasicBlock::iterator PI = std::prev(MBBI);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000793 unsigned Opc = PI->getOpcode();
794
Jakob Stoklund Olesen4bc5e382011-01-13 21:28:52 +0000795 if (Opc != X86::POP32r && Opc != X86::POP64r && Opc != X86::DBG_VALUE &&
Evan Cheng7f8e5632011-12-07 07:15:52 +0000796 !PI->isTerminator())
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000797 break;
798
799 --MBBI;
800 }
Alexey Samsonovdcc12912012-07-16 06:54:09 +0000801 MachineBasicBlock::iterator FirstCSPop = MBBI;
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000802
803 DL = MBBI->getDebugLoc();
804
805 // If there is an ADD32ri or SUB32ri of ESP immediately before this
806 // instruction, merge the two instructions.
807 if (NumBytes || MFI->hasVarSizedObjects())
808 mergeSPUpdatesUp(MBB, MBBI, StackPtr, &NumBytes);
809
810 // If dynamic alloca is used, then reset esp to point to the last callee-saved
811 // slot before popping them off! Same applies for the case, when stack was
812 // realigned.
Alexey Samsonovdcc12912012-07-16 06:54:09 +0000813 if (RegInfo->needsStackRealignment(MF) || MFI->hasVarSizedObjects()) {
814 if (RegInfo->needsStackRealignment(MF))
815 MBBI = FirstCSPop;
816 if (CSSize != 0) {
Eli Benderskyef4558a2013-02-06 20:43:57 +0000817 unsigned Opc = getLEArOpcode(IsLP64);
Alexey Samsonovdcc12912012-07-16 06:54:09 +0000818 addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr),
819 FramePtr, false, -CSSize);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000820 } else {
Alexey Samsonovdcc12912012-07-16 06:54:09 +0000821 unsigned Opc = (Is64Bit ? X86::MOV64rr : X86::MOV32rr);
822 BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr)
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000823 .addReg(FramePtr);
824 }
825 } else if (NumBytes) {
826 // Adjust stack pointer back: ESP += numbytes.
Eli Bendersky44a40ca2013-02-05 21:53:29 +0000827 emitSPUpdate(MBB, MBBI, StackPtr, NumBytes, Is64Bit, IsLP64, UseLEA,
828 TII, *RegInfo);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000829 }
830
831 // We're returning from function via eh_return.
832 if (RetOpcode == X86::EH_RETURN || RetOpcode == X86::EH_RETURN64) {
Jakob Stoklund Olesen4bc5e382011-01-13 21:28:52 +0000833 MBBI = MBB.getLastNonDebugInstr();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000834 MachineOperand &DestAddr = MBBI->getOperand(0);
835 assert(DestAddr.isReg() && "Offset should be in register!");
836 BuildMI(MBB, MBBI, DL,
837 TII.get(Is64Bit ? X86::MOV64rr : X86::MOV32rr),
838 StackPtr).addReg(DestAddr.getReg());
839 } else if (RetOpcode == X86::TCRETURNri || RetOpcode == X86::TCRETURNdi ||
840 RetOpcode == X86::TCRETURNmi ||
841 RetOpcode == X86::TCRETURNri64 || RetOpcode == X86::TCRETURNdi64 ||
842 RetOpcode == X86::TCRETURNmi64) {
843 bool isMem = RetOpcode == X86::TCRETURNmi || RetOpcode == X86::TCRETURNmi64;
844 // Tail call return: adjust the stack pointer and jump to callee.
Jakob Stoklund Olesenbbb1a542011-01-13 22:47:43 +0000845 MBBI = MBB.getLastNonDebugInstr();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000846 MachineOperand &JumpTarget = MBBI->getOperand(0);
847 MachineOperand &StackAdjust = MBBI->getOperand(isMem ? 5 : 1);
848 assert(StackAdjust.isImm() && "Expecting immediate value.");
849
850 // Adjust stack pointer.
851 int StackAdj = StackAdjust.getImm();
852 int MaxTCDelta = X86FI->getTCReturnAddrDelta();
853 int Offset = 0;
854 assert(MaxTCDelta <= 0 && "MaxTCDelta should never be positive");
855
856 // Incoporate the retaddr area.
857 Offset = StackAdj-MaxTCDelta;
858 assert(Offset >= 0 && "Offset should never be negative");
859
860 if (Offset) {
Chris Lattner0ab5e2c2011-04-15 05:18:47 +0000861 // Check for possible merge with preceding ADD instruction.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000862 Offset += mergeSPUpdates(MBB, MBBI, StackPtr, true);
Eli Bendersky44a40ca2013-02-05 21:53:29 +0000863 emitSPUpdate(MBB, MBBI, StackPtr, Offset, Is64Bit, IsLP64,
864 UseLEA, TII, *RegInfo);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000865 }
866
867 // Jump to label or value in register.
868 if (RetOpcode == X86::TCRETURNdi || RetOpcode == X86::TCRETURNdi64) {
Evan Chengd4b08732010-11-30 23:55:39 +0000869 MachineInstrBuilder MIB =
870 BuildMI(MBB, MBBI, DL, TII.get((RetOpcode == X86::TCRETURNdi)
871 ? X86::TAILJMPd : X86::TAILJMPd64));
872 if (JumpTarget.isGlobal())
873 MIB.addGlobalAddress(JumpTarget.getGlobal(), JumpTarget.getOffset(),
874 JumpTarget.getTargetFlags());
875 else {
876 assert(JumpTarget.isSymbol());
877 MIB.addExternalSymbol(JumpTarget.getSymbolName(),
878 JumpTarget.getTargetFlags());
879 }
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000880 } else if (RetOpcode == X86::TCRETURNmi || RetOpcode == X86::TCRETURNmi64) {
881 MachineInstrBuilder MIB =
882 BuildMI(MBB, MBBI, DL, TII.get((RetOpcode == X86::TCRETURNmi)
883 ? X86::TAILJMPm : X86::TAILJMPm64));
884 for (unsigned i = 0; i != 5; ++i)
885 MIB.addOperand(MBBI->getOperand(i));
886 } else if (RetOpcode == X86::TCRETURNri64) {
887 BuildMI(MBB, MBBI, DL, TII.get(X86::TAILJMPr64)).
888 addReg(JumpTarget.getReg(), RegState::Kill);
889 } else {
890 BuildMI(MBB, MBBI, DL, TII.get(X86::TAILJMPr)).
891 addReg(JumpTarget.getReg(), RegState::Kill);
892 }
893
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000894 MachineInstr *NewMI = std::prev(MBBI);
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +0000895 NewMI->copyImplicitOps(MF, MBBI);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000896
897 // Delete the pseudo instruction TCRETURN.
898 MBB.erase(MBBI);
David Woodhouse4e033b02014-01-13 14:05:59 +0000899 } else if ((RetOpcode == X86::RETQ || RetOpcode == X86::RETL ||
900 RetOpcode == X86::RETIQ || RetOpcode == X86::RETIL) &&
901 (X86FI->getTCReturnAddrDelta() < 0)) {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000902 // Add the return addr area delta back since we are not tail calling.
903 int delta = -1*X86FI->getTCReturnAddrDelta();
Jakob Stoklund Olesen4bc5e382011-01-13 21:28:52 +0000904 MBBI = MBB.getLastNonDebugInstr();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000905
Chris Lattner0ab5e2c2011-04-15 05:18:47 +0000906 // Check for possible merge with preceding ADD instruction.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000907 delta += mergeSPUpdates(MBB, MBBI, StackPtr, true);
Eli Bendersky44a40ca2013-02-05 21:53:29 +0000908 emitSPUpdate(MBB, MBBI, StackPtr, delta, Is64Bit, IsLP64, UseLEA, TII,
909 *RegInfo);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000910 }
911}
Anton Korobeynikov14ee3442010-11-18 23:25:52 +0000912
Eric Christopher4237bf12014-04-29 00:16:33 +0000913int X86FrameLowering::getFrameIndexOffset(const MachineFunction &MF,
914 int FI) const {
Chad Rosier20b79dc2012-05-23 23:45:10 +0000915 const X86RegisterInfo *RegInfo =
Anton Korobeynikov46877782010-11-20 15:59:32 +0000916 static_cast<const X86RegisterInfo*>(MF.getTarget().getRegisterInfo());
917 const MachineFrameInfo *MFI = MF.getFrameInfo();
918 int Offset = MFI->getObjectOffset(FI) - getOffsetOfLocalArea();
919 uint64_t StackSize = MFI->getStackSize();
920
Chad Rosierbdb08ac2012-07-10 17:45:53 +0000921 if (RegInfo->hasBasePointer(MF)) {
922 assert (hasFP(MF) && "VLAs and dynamic stack realign, but no FP?!");
923 if (FI < 0) {
924 // Skip the saved EBP.
925 return Offset + RegInfo->getSlotSize();
926 } else {
927 assert((-(Offset + StackSize)) % MFI->getObjectAlignment(FI) == 0);
928 return Offset + StackSize;
929 }
930 } else if (RegInfo->needsStackRealignment(MF)) {
Anton Korobeynikov46877782010-11-20 15:59:32 +0000931 if (FI < 0) {
932 // Skip the saved EBP.
Chad Rosier20b79dc2012-05-23 23:45:10 +0000933 return Offset + RegInfo->getSlotSize();
Anton Korobeynikov46877782010-11-20 15:59:32 +0000934 } else {
Duncan Sandsd278d352011-10-18 12:44:00 +0000935 assert((-(Offset + StackSize)) % MFI->getObjectAlignment(FI) == 0);
Anton Korobeynikov46877782010-11-20 15:59:32 +0000936 return Offset + StackSize;
937 }
938 // FIXME: Support tail calls
939 } else {
940 if (!hasFP(MF))
941 return Offset + StackSize;
942
943 // Skip the saved EBP.
Chad Rosier20b79dc2012-05-23 23:45:10 +0000944 Offset += RegInfo->getSlotSize();
Anton Korobeynikov46877782010-11-20 15:59:32 +0000945
946 // Skip the RETADDR move area
947 const X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
948 int TailCallReturnAddrDelta = X86FI->getTCReturnAddrDelta();
949 if (TailCallReturnAddrDelta < 0)
950 Offset -= TailCallReturnAddrDelta;
951 }
952
953 return Offset;
954}
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000955
Alexey Samsonovc4b3ad82012-05-01 15:16:06 +0000956int X86FrameLowering::getFrameIndexReference(const MachineFunction &MF, int FI,
957 unsigned &FrameReg) const {
Chad Rosier20b79dc2012-05-23 23:45:10 +0000958 const X86RegisterInfo *RegInfo =
Alexey Samsonovc4b3ad82012-05-01 15:16:06 +0000959 static_cast<const X86RegisterInfo*>(MF.getTarget().getRegisterInfo());
960 // We can't calculate offset from frame pointer if the stack is realigned,
Chad Rosierbdb08ac2012-07-10 17:45:53 +0000961 // so enforce usage of stack/base pointer. The base pointer is used when we
962 // have dynamic allocas in addition to dynamic realignment.
963 if (RegInfo->hasBasePointer(MF))
964 FrameReg = RegInfo->getBaseRegister();
965 else if (RegInfo->needsStackRealignment(MF))
966 FrameReg = RegInfo->getStackRegister();
967 else
968 FrameReg = RegInfo->getFrameRegister(MF);
Alexey Samsonovc4b3ad82012-05-01 15:16:06 +0000969 return getFrameIndexOffset(MF, FI);
970}
971
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000972bool X86FrameLowering::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000973 MachineBasicBlock::iterator MI,
974 const std::vector<CalleeSavedInfo> &CSI,
975 const TargetRegisterInfo *TRI) const {
976 if (CSI.empty())
977 return false;
978
979 DebugLoc DL = MBB.findDebugLoc(MI);
980
981 MachineFunction &MF = *MBB.getParent();
982
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000983 unsigned SlotSize = STI.is64Bit() ? 8 : 4;
984 unsigned FPReg = TRI->getFrameRegister(MF);
985 unsigned CalleeFrameSize = 0;
986
987 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
988 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
989
NAKAMURA Takumid4e50032011-02-27 08:47:19 +0000990 // Push GPRs. It increases frame size.
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000991 unsigned Opc = STI.is64Bit() ? X86::PUSH64r : X86::PUSH32r;
992 for (unsigned i = CSI.size(); i != 0; --i) {
993 unsigned Reg = CSI[i-1].getReg();
NAKAMURA Takumid4e50032011-02-27 08:47:19 +0000994 if (!X86::GR64RegClass.contains(Reg) &&
995 !X86::GR32RegClass.contains(Reg))
996 continue;
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000997 // Add the callee-saved register as live-in. It's killed at the spill.
998 MBB.addLiveIn(Reg);
999 if (Reg == FPReg)
1000 // X86RegisterInfo::emitPrologue will handle spilling of frame register.
1001 continue;
NAKAMURA Takumid4e50032011-02-27 08:47:19 +00001002 CalleeFrameSize += SlotSize;
Charles Davis7ed40cb2011-06-12 01:45:54 +00001003 BuildMI(MBB, MI, DL, TII.get(Opc)).addReg(Reg, RegState::Kill)
1004 .setMIFlag(MachineInstr::FrameSetup);
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +00001005 }
1006
1007 X86FI->setCalleeSavedFrameSize(CalleeFrameSize);
NAKAMURA Takumid4e50032011-02-27 08:47:19 +00001008
1009 // Make XMM regs spilled. X86 does not have ability of push/pop XMM.
1010 // It can be done by spilling XMMs to stack frame.
1011 // Note that only Win64 ABI might spill XMMs.
1012 for (unsigned i = CSI.size(); i != 0; --i) {
1013 unsigned Reg = CSI[i-1].getReg();
1014 if (X86::GR64RegClass.contains(Reg) ||
1015 X86::GR32RegClass.contains(Reg))
1016 continue;
1017 // Add the callee-saved register as live-in. It's killed at the spill.
1018 MBB.addLiveIn(Reg);
1019 const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg);
1020 TII.storeRegToStackSlot(MBB, MI, Reg, true, CSI[i-1].getFrameIdx(),
1021 RC, TRI);
1022 }
1023
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +00001024 return true;
1025}
1026
Anton Korobeynikov2f931282011-01-10 12:39:04 +00001027bool X86FrameLowering::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +00001028 MachineBasicBlock::iterator MI,
1029 const std::vector<CalleeSavedInfo> &CSI,
1030 const TargetRegisterInfo *TRI) const {
1031 if (CSI.empty())
1032 return false;
1033
1034 DebugLoc DL = MBB.findDebugLoc(MI);
1035
1036 MachineFunction &MF = *MBB.getParent();
1037 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
NAKAMURA Takumid4e50032011-02-27 08:47:19 +00001038
1039 // Reload XMMs from stack frame.
1040 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
1041 unsigned Reg = CSI[i].getReg();
1042 if (X86::GR64RegClass.contains(Reg) ||
1043 X86::GR32RegClass.contains(Reg))
1044 continue;
1045 const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg);
1046 TII.loadRegFromStackSlot(MBB, MI, Reg, CSI[i].getFrameIdx(),
1047 RC, TRI);
1048 }
1049
1050 // POP GPRs.
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +00001051 unsigned FPReg = TRI->getFrameRegister(MF);
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +00001052 unsigned Opc = STI.is64Bit() ? X86::POP64r : X86::POP32r;
1053 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
1054 unsigned Reg = CSI[i].getReg();
NAKAMURA Takumid4e50032011-02-27 08:47:19 +00001055 if (!X86::GR64RegClass.contains(Reg) &&
1056 !X86::GR32RegClass.contains(Reg))
1057 continue;
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +00001058 if (Reg == FPReg)
1059 // X86RegisterInfo::emitEpilogue will handle restoring of frame register.
1060 continue;
NAKAMURA Takumid4e50032011-02-27 08:47:19 +00001061 BuildMI(MBB, MI, DL, TII.get(Opc), Reg);
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +00001062 }
1063 return true;
1064}
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001065
1066void
Anton Korobeynikov2f931282011-01-10 12:39:04 +00001067X86FrameLowering::processFunctionBeforeCalleeSavedScan(MachineFunction &MF,
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001068 RegScavenger *RS) const {
1069 MachineFrameInfo *MFI = MF.getFrameInfo();
1070 const X86RegisterInfo *RegInfo = TM.getRegisterInfo();
1071 unsigned SlotSize = RegInfo->getSlotSize();
1072
1073 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
Tim Northoverecc018c2013-08-04 09:35:57 +00001074 int64_t TailCallReturnAddrDelta = X86FI->getTCReturnAddrDelta();
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001075
1076 if (TailCallReturnAddrDelta < 0) {
1077 // create RETURNADDR area
1078 // arg
1079 // arg
1080 // RETADDR
1081 // { ...
1082 // RETADDR area
1083 // ...
1084 // }
1085 // [EBP]
1086 MFI->CreateFixedObject(-TailCallReturnAddrDelta,
Tim Northoverecc018c2013-08-04 09:35:57 +00001087 TailCallReturnAddrDelta - SlotSize, true);
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001088 }
1089
1090 if (hasFP(MF)) {
1091 assert((TailCallReturnAddrDelta <= 0) &&
1092 "The Delta should always be zero or negative");
Anton Korobeynikov2f931282011-01-10 12:39:04 +00001093 const TargetFrameLowering &TFI = *MF.getTarget().getFrameLowering();
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001094
1095 // Create a frame entry for the EBP register that must be saved.
1096 int FrameIdx = MFI->CreateFixedObject(SlotSize,
1097 -(int)SlotSize +
1098 TFI.getOffsetOfLocalArea() +
1099 TailCallReturnAddrDelta,
1100 true);
1101 assert(FrameIdx == MFI->getObjectIndexBegin() &&
1102 "Slot for EBP register must be last in order to be found!");
Duncan Sandsd278d352011-10-18 12:44:00 +00001103 (void)FrameIdx;
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001104 }
Chad Rosierbdb08ac2012-07-10 17:45:53 +00001105
1106 // Spill the BasePtr if it's used.
1107 if (RegInfo->hasBasePointer(MF))
1108 MF.getRegInfo().setPhysRegUsed(RegInfo->getBaseRegister());
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001109}
Rafael Espindolac2174212011-08-30 19:39:58 +00001110
1111static bool
1112HasNestArgument(const MachineFunction *MF) {
1113 const Function *F = MF->getFunction();
1114 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
1115 I != E; I++) {
1116 if (I->hasNestAttr())
1117 return true;
1118 }
1119 return false;
1120}
1121
Benjamin Kramer53bc37c2013-02-18 20:55:12 +00001122/// GetScratchRegister - Get a temp register for performing work in the
1123/// segmented stack and the Erlang/HiPE stack prologue. Depending on platform
1124/// and the properties of the function either one or two registers will be
1125/// needed. Set primary to true for the first register, false for the second.
Rafael Espindolac2174212011-08-30 19:39:58 +00001126static unsigned
Rafael Espindolad90466b2012-01-11 19:00:37 +00001127GetScratchRegister(bool Is64Bit, const MachineFunction &MF, bool Primary) {
Benjamin Kramer53bc37c2013-02-18 20:55:12 +00001128 CallingConv::ID CallingConvention = MF.getFunction()->getCallingConv();
1129
1130 // Erlang stuff.
1131 if (CallingConvention == CallingConv::HiPE) {
1132 if (Is64Bit)
1133 return Primary ? X86::R14 : X86::R13;
1134 else
1135 return Primary ? X86::EBX : X86::EDI;
1136 }
1137
David Blaikie46a9f012012-01-20 21:51:11 +00001138 if (Is64Bit)
Rafael Espindolad90466b2012-01-11 19:00:37 +00001139 return Primary ? X86::R11 : X86::R12;
Rafael Espindolac2174212011-08-30 19:39:58 +00001140
David Blaikie46a9f012012-01-20 21:51:11 +00001141 bool IsNested = HasNestArgument(&MF);
1142
1143 if (CallingConvention == CallingConv::X86_FastCall ||
1144 CallingConvention == CallingConv::Fast) {
1145 if (IsNested)
1146 report_fatal_error("Segmented stacks does not support fastcall with "
1147 "nested function.");
1148 return Primary ? X86::EAX : X86::ECX;
Rafael Espindolac2174212011-08-30 19:39:58 +00001149 }
David Blaikie46a9f012012-01-20 21:51:11 +00001150 if (IsNested)
1151 return Primary ? X86::EDX : X86::EAX;
1152 return Primary ? X86::ECX : X86::EAX;
Rafael Espindolac2174212011-08-30 19:39:58 +00001153}
1154
Sanjoy Das006e43b2011-12-03 09:32:07 +00001155// The stack limit in the TCB is set to this many bytes above the actual stack
1156// limit.
1157static const uint64_t kSplitStackAvailable = 256;
1158
Rafael Espindolac2174212011-08-30 19:39:58 +00001159void
1160X86FrameLowering::adjustForSegmentedStacks(MachineFunction &MF) const {
1161 MachineBasicBlock &prologueMBB = MF.front();
1162 MachineFrameInfo *MFI = MF.getFrameInfo();
1163 const X86InstrInfo &TII = *TM.getInstrInfo();
1164 uint64_t StackSize;
1165 bool Is64Bit = STI.is64Bit();
1166 unsigned TlsReg, TlsOffset;
1167 DebugLoc DL;
Rafael Espindolac2174212011-08-30 19:39:58 +00001168
Rafael Espindolad90466b2012-01-11 19:00:37 +00001169 unsigned ScratchReg = GetScratchRegister(Is64Bit, MF, true);
Rafael Espindolac2174212011-08-30 19:39:58 +00001170 assert(!MF.getRegInfo().isLiveIn(ScratchReg) &&
1171 "Scratch register is live-in");
1172
1173 if (MF.getFunction()->isVarArg())
1174 report_fatal_error("Segmented stacks do not support vararg functions.");
Benjamin Kramer1cb826b2013-02-19 17:32:57 +00001175 if (!STI.isTargetLinux() && !STI.isTargetDarwin() &&
Reid Kleckner10110272014-04-01 18:34:21 +00001176 !STI.isTargetWin32() && !STI.isTargetWin64() && !STI.isTargetFreeBSD())
Rafael Espindola00e861e2012-01-12 20:24:30 +00001177 report_fatal_error("Segmented stacks not supported on this platform.");
Rafael Espindolac2174212011-08-30 19:39:58 +00001178
1179 MachineBasicBlock *allocMBB = MF.CreateMachineBasicBlock();
1180 MachineBasicBlock *checkMBB = MF.CreateMachineBasicBlock();
1181 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
1182 bool IsNested = false;
1183
1184 // We need to know if the function has a nest argument only in 64 bit mode.
1185 if (Is64Bit)
1186 IsNested = HasNestArgument(&MF);
1187
Bill Wendling25f6d3e2011-10-13 08:24:19 +00001188 // The MOV R10, RAX needs to be in a different block, since the RET we emit in
1189 // allocMBB needs to be last (terminating) instruction.
Bill Wendling25f6d3e2011-10-13 08:24:19 +00001190
Rafael Espindolac2174212011-08-30 19:39:58 +00001191 for (MachineBasicBlock::livein_iterator i = prologueMBB.livein_begin(),
1192 e = prologueMBB.livein_end(); i != e; i++) {
1193 allocMBB->addLiveIn(*i);
1194 checkMBB->addLiveIn(*i);
1195 }
1196
1197 if (IsNested)
Rafael Espindola66393c12011-10-26 21:12:27 +00001198 allocMBB->addLiveIn(X86::R10);
1199
Rafael Espindolac2174212011-08-30 19:39:58 +00001200 MF.push_front(allocMBB);
1201 MF.push_front(checkMBB);
1202
1203 // Eventually StackSize will be calculated by a link-time pass; which will
1204 // also decide whether checking code needs to be injected into this particular
1205 // prologue.
1206 StackSize = MFI->getStackSize();
1207
Rafael Espindolad90466b2012-01-11 19:00:37 +00001208 // When the frame size is less than 256 we just compare the stack
1209 // boundary directly to the value of the stack pointer, per gcc.
1210 bool CompareStackPointer = StackSize < kSplitStackAvailable;
1211
Rafael Espindolac2174212011-08-30 19:39:58 +00001212 // Read the limit off the current stacklet off the stack_guard location.
1213 if (Is64Bit) {
Benjamin Kramer1cb826b2013-02-19 17:32:57 +00001214 if (STI.isTargetLinux()) {
Rafael Espindolad90466b2012-01-11 19:00:37 +00001215 TlsReg = X86::FS;
1216 TlsOffset = 0x70;
Benjamin Kramer1cb826b2013-02-19 17:32:57 +00001217 } else if (STI.isTargetDarwin()) {
Rafael Espindolad90466b2012-01-11 19:00:37 +00001218 TlsReg = X86::GS;
1219 TlsOffset = 0x60 + 90*8; // See pthread_machdep.h. Steal TLS slot 90.
Reid Kleckner10110272014-04-01 18:34:21 +00001220 } else if (STI.isTargetWin64()) {
1221 TlsReg = X86::GS;
1222 TlsOffset = 0x28; // pvArbitrary, reserved for application use
Benjamin Kramer1cb826b2013-02-19 17:32:57 +00001223 } else if (STI.isTargetFreeBSD()) {
Rafael Espindola00e861e2012-01-12 20:24:30 +00001224 TlsReg = X86::FS;
1225 TlsOffset = 0x18;
Rafael Espindola10745d32012-01-12 20:22:08 +00001226 } else {
1227 report_fatal_error("Segmented stacks not supported on this platform.");
Rafael Espindolad90466b2012-01-11 19:00:37 +00001228 }
Rafael Espindolac2174212011-08-30 19:39:58 +00001229
Rafael Espindolad90466b2012-01-11 19:00:37 +00001230 if (CompareStackPointer)
Sanjoy Das006e43b2011-12-03 09:32:07 +00001231 ScratchReg = X86::RSP;
1232 else
1233 BuildMI(checkMBB, DL, TII.get(X86::LEA64r), ScratchReg).addReg(X86::RSP)
Rafael Espindola6635ae12012-01-11 18:14:03 +00001234 .addImm(1).addReg(0).addImm(-StackSize).addReg(0);
Sanjoy Das006e43b2011-12-03 09:32:07 +00001235
Rafael Espindolac2174212011-08-30 19:39:58 +00001236 BuildMI(checkMBB, DL, TII.get(X86::CMP64rm)).addReg(ScratchReg)
Rafael Espindola6635ae12012-01-11 18:14:03 +00001237 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg);
Rafael Espindolac2174212011-08-30 19:39:58 +00001238 } else {
Benjamin Kramer1cb826b2013-02-19 17:32:57 +00001239 if (STI.isTargetLinux()) {
Rafael Espindola10745d32012-01-12 20:22:08 +00001240 TlsReg = X86::GS;
1241 TlsOffset = 0x30;
Benjamin Kramer1cb826b2013-02-19 17:32:57 +00001242 } else if (STI.isTargetDarwin()) {
Rafael Espindola10745d32012-01-12 20:22:08 +00001243 TlsReg = X86::GS;
1244 TlsOffset = 0x48 + 90*4;
Benjamin Kramer1cb826b2013-02-19 17:32:57 +00001245 } else if (STI.isTargetWin32()) {
Rafael Espindola10745d32012-01-12 20:22:08 +00001246 TlsReg = X86::FS;
1247 TlsOffset = 0x14; // pvArbitrary, reserved for application use
Benjamin Kramer1cb826b2013-02-19 17:32:57 +00001248 } else if (STI.isTargetFreeBSD()) {
Rafael Espindola00e861e2012-01-12 20:24:30 +00001249 report_fatal_error("Segmented stacks not supported on FreeBSD i386.");
Rafael Espindola10745d32012-01-12 20:22:08 +00001250 } else {
1251 report_fatal_error("Segmented stacks not supported on this platform.");
1252 }
Rafael Espindolac2174212011-08-30 19:39:58 +00001253
Rafael Espindolad90466b2012-01-11 19:00:37 +00001254 if (CompareStackPointer)
Sanjoy Das006e43b2011-12-03 09:32:07 +00001255 ScratchReg = X86::ESP;
1256 else
1257 BuildMI(checkMBB, DL, TII.get(X86::LEA32r), ScratchReg).addReg(X86::ESP)
Rafael Espindola6635ae12012-01-11 18:14:03 +00001258 .addImm(1).addReg(0).addImm(-StackSize).addReg(0);
Sanjoy Das006e43b2011-12-03 09:32:07 +00001259
Reid Kleckner10110272014-04-01 18:34:21 +00001260 if (STI.isTargetLinux() || STI.isTargetWin32() || STI.isTargetWin64()) {
Rafael Espindolad90466b2012-01-11 19:00:37 +00001261 BuildMI(checkMBB, DL, TII.get(X86::CMP32rm)).addReg(ScratchReg)
1262 .addReg(0).addImm(0).addReg(0).addImm(TlsOffset).addReg(TlsReg);
Benjamin Kramer1cb826b2013-02-19 17:32:57 +00001263 } else if (STI.isTargetDarwin()) {
Rafael Espindolad90466b2012-01-11 19:00:37 +00001264
Eric Christopher4237bf12014-04-29 00:16:33 +00001265 // TlsOffset doesn't fit into a mod r/m byte so we need an extra register.
Rafael Espindolad90466b2012-01-11 19:00:37 +00001266 unsigned ScratchReg2;
1267 bool SaveScratch2;
1268 if (CompareStackPointer) {
Eric Christopher4237bf12014-04-29 00:16:33 +00001269 // The primary scratch register is available for holding the TLS offset.
Rafael Espindolad90466b2012-01-11 19:00:37 +00001270 ScratchReg2 = GetScratchRegister(Is64Bit, MF, true);
1271 SaveScratch2 = false;
1272 } else {
1273 // Need to use a second register to hold the TLS offset
1274 ScratchReg2 = GetScratchRegister(Is64Bit, MF, false);
1275
Eric Christopher4237bf12014-04-29 00:16:33 +00001276 // Unfortunately, with fastcc the second scratch register may hold an
1277 // argument.
Rafael Espindolad90466b2012-01-11 19:00:37 +00001278 SaveScratch2 = MF.getRegInfo().isLiveIn(ScratchReg2);
1279 }
1280
Eric Christopher4237bf12014-04-29 00:16:33 +00001281 // If Scratch2 is live-in then it needs to be saved.
Rafael Espindolad90466b2012-01-11 19:00:37 +00001282 assert((!MF.getRegInfo().isLiveIn(ScratchReg2) || SaveScratch2) &&
1283 "Scratch register is live-in and not saved");
1284
1285 if (SaveScratch2)
1286 BuildMI(checkMBB, DL, TII.get(X86::PUSH32r))
1287 .addReg(ScratchReg2, RegState::Kill);
1288
1289 BuildMI(checkMBB, DL, TII.get(X86::MOV32ri), ScratchReg2)
1290 .addImm(TlsOffset);
1291 BuildMI(checkMBB, DL, TII.get(X86::CMP32rm))
1292 .addReg(ScratchReg)
1293 .addReg(ScratchReg2).addImm(1).addReg(0)
1294 .addImm(0)
1295 .addReg(TlsReg);
1296
1297 if (SaveScratch2)
1298 BuildMI(checkMBB, DL, TII.get(X86::POP32r), ScratchReg2);
1299 }
Rafael Espindolac2174212011-08-30 19:39:58 +00001300 }
1301
1302 // This jump is taken if SP >= (Stacklet Limit + Stack Space required).
1303 // It jumps to normal execution of the function body.
Rafael Espindola2b894482012-01-11 18:23:35 +00001304 BuildMI(checkMBB, DL, TII.get(X86::JA_4)).addMBB(&prologueMBB);
Rafael Espindolac2174212011-08-30 19:39:58 +00001305
1306 // On 32 bit we first push the arguments size and then the frame size. On 64
1307 // bit, we pass the stack frame size in r10 and the argument size in r11.
1308 if (Is64Bit) {
1309 // Functions with nested arguments use R10, so it needs to be saved across
1310 // the call to _morestack
1311
1312 if (IsNested)
1313 BuildMI(allocMBB, DL, TII.get(X86::MOV64rr), X86::RAX).addReg(X86::R10);
1314
1315 BuildMI(allocMBB, DL, TII.get(X86::MOV64ri), X86::R10)
1316 .addImm(StackSize);
1317 BuildMI(allocMBB, DL, TII.get(X86::MOV64ri), X86::R11)
1318 .addImm(X86FI->getArgumentStackSize());
1319 MF.getRegInfo().setPhysRegUsed(X86::R10);
1320 MF.getRegInfo().setPhysRegUsed(X86::R11);
1321 } else {
Rafael Espindolac2174212011-08-30 19:39:58 +00001322 BuildMI(allocMBB, DL, TII.get(X86::PUSHi32))
1323 .addImm(X86FI->getArgumentStackSize());
1324 BuildMI(allocMBB, DL, TII.get(X86::PUSHi32))
1325 .addImm(StackSize);
1326 }
1327
1328 // __morestack is in libgcc
1329 if (Is64Bit)
1330 BuildMI(allocMBB, DL, TII.get(X86::CALL64pcrel32))
1331 .addExternalSymbol("__morestack");
1332 else
1333 BuildMI(allocMBB, DL, TII.get(X86::CALLpcrel32))
1334 .addExternalSymbol("__morestack");
1335
Bill Wendling25f6d3e2011-10-13 08:24:19 +00001336 if (IsNested)
Rafael Espindola66393c12011-10-26 21:12:27 +00001337 BuildMI(allocMBB, DL, TII.get(X86::MORESTACK_RET_RESTORE_R10));
1338 else
1339 BuildMI(allocMBB, DL, TII.get(X86::MORESTACK_RET));
Bill Wendling25f6d3e2011-10-13 08:24:19 +00001340
Rafael Espindola66393c12011-10-26 21:12:27 +00001341 allocMBB->addSuccessor(&prologueMBB);
Bill Wendling25f6d3e2011-10-13 08:24:19 +00001342
Rafael Espindolac2174212011-08-30 19:39:58 +00001343 checkMBB->addSuccessor(allocMBB);
1344 checkMBB->addSuccessor(&prologueMBB);
1345
Jakob Stoklund Olesen55cf2ed2011-09-24 01:11:19 +00001346#ifdef XDEBUG
Rafael Espindolac2174212011-08-30 19:39:58 +00001347 MF.verify();
1348#endif
1349}
Benjamin Kramer53bc37c2013-02-18 20:55:12 +00001350
Yiannis Tsiourisd4842e52013-02-28 16:59:10 +00001351/// Erlang programs may need a special prologue to handle the stack size they
1352/// might need at runtime. That is because Erlang/OTP does not implement a C
1353/// stack but uses a custom implementation of hybrid stack/heap architecture.
1354/// (for more information see Eric Stenman's Ph.D. thesis:
1355/// http://publications.uu.se/uu/fulltext/nbn_se_uu_diva-2688.pdf)
1356///
1357/// CheckStack:
Eric Christopher4237bf12014-04-29 00:16:33 +00001358/// temp0 = sp - MaxStack
1359/// if( temp0 < SP_LIMIT(P) ) goto IncStack else goto OldStart
Yiannis Tsiourisd4842e52013-02-28 16:59:10 +00001360/// OldStart:
Eric Christopher4237bf12014-04-29 00:16:33 +00001361/// ...
Yiannis Tsiourisd4842e52013-02-28 16:59:10 +00001362/// IncStack:
Eric Christopher4237bf12014-04-29 00:16:33 +00001363/// call inc_stack # doubles the stack space
1364/// temp0 = sp - MaxStack
1365/// if( temp0 < SP_LIMIT(P) ) goto IncStack else goto OldStart
Benjamin Kramer53bc37c2013-02-18 20:55:12 +00001366void X86FrameLowering::adjustForHiPEPrologue(MachineFunction &MF) const {
1367 const X86InstrInfo &TII = *TM.getInstrInfo();
Benjamin Kramer53bc37c2013-02-18 20:55:12 +00001368 MachineFrameInfo *MFI = MF.getFrameInfo();
Benjamin Kramer1cb826b2013-02-19 17:32:57 +00001369 const unsigned SlotSize = TM.getRegisterInfo()->getSlotSize();
Benjamin Kramer53bc37c2013-02-18 20:55:12 +00001370 const bool Is64Bit = STI.is64Bit();
1371 DebugLoc DL;
1372 // HiPE-specific values
1373 const unsigned HipeLeafWords = 24;
1374 const unsigned CCRegisteredArgs = Is64Bit ? 6 : 5;
1375 const unsigned Guaranteed = HipeLeafWords * SlotSize;
Benjamin Kramer1cb826b2013-02-19 17:32:57 +00001376 unsigned CallerStkArity = MF.getFunction()->arg_size() > CCRegisteredArgs ?
1377 MF.getFunction()->arg_size() - CCRegisteredArgs : 0;
1378 unsigned MaxStack = MFI->getStackSize() + CallerStkArity*SlotSize + SlotSize;
Benjamin Kramer53bc37c2013-02-18 20:55:12 +00001379
Benjamin Kramer1cb826b2013-02-19 17:32:57 +00001380 assert(STI.isTargetLinux() &&
Benjamin Kramer53bc37c2013-02-18 20:55:12 +00001381 "HiPE prologue is only supported on Linux operating systems.");
1382
1383 // Compute the largest caller's frame that is needed to fit the callees'
1384 // frames. This 'MaxStack' is computed from:
1385 //
1386 // a) the fixed frame size, which is the space needed for all spilled temps,
1387 // b) outgoing on-stack parameter areas, and
1388 // c) the minimum stack space this function needs to make available for the
1389 // functions it calls (a tunable ABI property).
1390 if (MFI->hasCalls()) {
1391 unsigned MoreStackForCalls = 0;
1392
1393 for (MachineFunction::iterator MBBI = MF.begin(), MBBE = MF.end();
1394 MBBI != MBBE; ++MBBI)
1395 for (MachineBasicBlock::iterator MI = MBBI->begin(), ME = MBBI->end();
Benjamin Kramer1cb826b2013-02-19 17:32:57 +00001396 MI != ME; ++MI) {
1397 if (!MI->isCall())
1398 continue;
Benjamin Kramer53bc37c2013-02-18 20:55:12 +00001399
Benjamin Kramer1cb826b2013-02-19 17:32:57 +00001400 // Get callee operand.
1401 const MachineOperand &MO = MI->getOperand(0);
Benjamin Kramer53bc37c2013-02-18 20:55:12 +00001402
Benjamin Kramer1cb826b2013-02-19 17:32:57 +00001403 // Only take account of global function calls (no closures etc.).
1404 if (!MO.isGlobal())
1405 continue;
Benjamin Kramer53bc37c2013-02-18 20:55:12 +00001406
Benjamin Kramer1cb826b2013-02-19 17:32:57 +00001407 const Function *F = dyn_cast<Function>(MO.getGlobal());
1408 if (!F)
1409 continue;
1410
1411 // Do not update 'MaxStack' for primitive and built-in functions
1412 // (encoded with names either starting with "erlang."/"bif_" or not
1413 // having a ".", such as a simple <Module>.<Function>.<Arity>, or an
1414 // "_", such as the BIF "suspend_0") as they are executed on another
1415 // stack.
1416 if (F->getName().find("erlang.") != StringRef::npos ||
1417 F->getName().find("bif_") != StringRef::npos ||
1418 F->getName().find_first_of("._") == StringRef::npos)
1419 continue;
1420
1421 unsigned CalleeStkArity =
1422 F->arg_size() > CCRegisteredArgs ? F->arg_size()-CCRegisteredArgs : 0;
1423 if (HipeLeafWords - 1 > CalleeStkArity)
1424 MoreStackForCalls = std::max(MoreStackForCalls,
1425 (HipeLeafWords - 1 - CalleeStkArity) * SlotSize);
1426 }
Benjamin Kramer53bc37c2013-02-18 20:55:12 +00001427 MaxStack += MoreStackForCalls;
1428 }
1429
1430 // If the stack frame needed is larger than the guaranteed then runtime checks
1431 // and calls to "inc_stack_0" BIF should be inserted in the assembly prologue.
1432 if (MaxStack > Guaranteed) {
1433 MachineBasicBlock &prologueMBB = MF.front();
1434 MachineBasicBlock *stackCheckMBB = MF.CreateMachineBasicBlock();
1435 MachineBasicBlock *incStackMBB = MF.CreateMachineBasicBlock();
1436
1437 for (MachineBasicBlock::livein_iterator I = prologueMBB.livein_begin(),
1438 E = prologueMBB.livein_end(); I != E; I++) {
1439 stackCheckMBB->addLiveIn(*I);
1440 incStackMBB->addLiveIn(*I);
1441 }
1442
1443 MF.push_front(incStackMBB);
1444 MF.push_front(stackCheckMBB);
1445
1446 unsigned ScratchReg, SPReg, PReg, SPLimitOffset;
1447 unsigned LEAop, CMPop, CALLop;
1448 if (Is64Bit) {
1449 SPReg = X86::RSP;
1450 PReg = X86::RBP;
1451 LEAop = X86::LEA64r;
1452 CMPop = X86::CMP64rm;
1453 CALLop = X86::CALL64pcrel32;
1454 SPLimitOffset = 0x90;
1455 } else {
1456 SPReg = X86::ESP;
1457 PReg = X86::EBP;
1458 LEAop = X86::LEA32r;
1459 CMPop = X86::CMP32rm;
1460 CALLop = X86::CALLpcrel32;
1461 SPLimitOffset = 0x4c;
1462 }
1463
1464 ScratchReg = GetScratchRegister(Is64Bit, MF, true);
1465 assert(!MF.getRegInfo().isLiveIn(ScratchReg) &&
1466 "HiPE prologue scratch register is live-in");
1467
1468 // Create new MBB for StackCheck:
1469 addRegOffset(BuildMI(stackCheckMBB, DL, TII.get(LEAop), ScratchReg),
1470 SPReg, false, -MaxStack);
1471 // SPLimitOffset is in a fixed heap location (pointed by BP).
1472 addRegOffset(BuildMI(stackCheckMBB, DL, TII.get(CMPop))
1473 .addReg(ScratchReg), PReg, false, SPLimitOffset);
1474 BuildMI(stackCheckMBB, DL, TII.get(X86::JAE_4)).addMBB(&prologueMBB);
1475
1476 // Create new MBB for IncStack:
1477 BuildMI(incStackMBB, DL, TII.get(CALLop)).
1478 addExternalSymbol("inc_stack_0");
1479 addRegOffset(BuildMI(incStackMBB, DL, TII.get(LEAop), ScratchReg),
1480 SPReg, false, -MaxStack);
1481 addRegOffset(BuildMI(incStackMBB, DL, TII.get(CMPop))
1482 .addReg(ScratchReg), PReg, false, SPLimitOffset);
1483 BuildMI(incStackMBB, DL, TII.get(X86::JLE_4)).addMBB(incStackMBB);
1484
1485 stackCheckMBB->addSuccessor(&prologueMBB, 99);
1486 stackCheckMBB->addSuccessor(incStackMBB, 1);
1487 incStackMBB->addSuccessor(&prologueMBB, 99);
1488 incStackMBB->addSuccessor(incStackMBB, 1);
1489 }
1490#ifdef XDEBUG
1491 MF.verify();
1492#endif
1493}
Eli Bendersky8da87162013-02-21 20:05:00 +00001494
1495void X86FrameLowering::
1496eliminateCallFramePseudoInstr(MachineFunction &MF, MachineBasicBlock &MBB,
1497 MachineBasicBlock::iterator I) const {
1498 const X86InstrInfo &TII = *TM.getInstrInfo();
1499 const X86RegisterInfo &RegInfo = *TM.getRegisterInfo();
1500 unsigned StackPtr = RegInfo.getStackRegister();
1501 bool reseveCallFrame = hasReservedCallFrame(MF);
1502 int Opcode = I->getOpcode();
1503 bool isDestroy = Opcode == TII.getCallFrameDestroyOpcode();
1504 bool IsLP64 = STI.isTarget64BitLP64();
1505 DebugLoc DL = I->getDebugLoc();
1506 uint64_t Amount = !reseveCallFrame ? I->getOperand(0).getImm() : 0;
1507 uint64_t CalleeAmt = isDestroy ? I->getOperand(1).getImm() : 0;
1508 I = MBB.erase(I);
1509
1510 if (!reseveCallFrame) {
1511 // If the stack pointer can be changed after prologue, turn the
1512 // adjcallstackup instruction into a 'sub ESP, <amt>' and the
1513 // adjcallstackdown instruction into 'add ESP, <amt>'
1514 // TODO: consider using push / pop instead of sub + store / add
1515 if (Amount == 0)
1516 return;
1517
1518 // We need to keep the stack aligned properly. To do this, we round the
1519 // amount of space needed for the outgoing arguments up to the next
1520 // alignment boundary.
1521 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
1522 Amount = (Amount + StackAlign - 1) / StackAlign * StackAlign;
1523
Craig Topper062a2ba2014-04-25 05:30:21 +00001524 MachineInstr *New = nullptr;
Eli Bendersky8da87162013-02-21 20:05:00 +00001525 if (Opcode == TII.getCallFrameSetupOpcode()) {
1526 New = BuildMI(MF, DL, TII.get(getSUBriOpcode(IsLP64, Amount)),
1527 StackPtr)
1528 .addReg(StackPtr)
1529 .addImm(Amount);
1530 } else {
1531 assert(Opcode == TII.getCallFrameDestroyOpcode());
1532
1533 // Factor out the amount the callee already popped.
1534 Amount -= CalleeAmt;
1535
1536 if (Amount) {
1537 unsigned Opc = getADDriOpcode(IsLP64, Amount);
1538 New = BuildMI(MF, DL, TII.get(Opc), StackPtr)
1539 .addReg(StackPtr).addImm(Amount);
1540 }
1541 }
1542
1543 if (New) {
1544 // The EFLAGS implicit def is dead.
1545 New->getOperand(3).setIsDead();
1546
1547 // Replace the pseudo instruction with a new instruction.
1548 MBB.insert(I, New);
1549 }
1550
1551 return;
1552 }
1553
1554 if (Opcode == TII.getCallFrameDestroyOpcode() && CalleeAmt) {
1555 // If we are performing frame pointer elimination and if the callee pops
1556 // something off the stack pointer, add it back. We do this until we have
1557 // more advanced stack pointer tracking ability.
1558 unsigned Opc = getSUBriOpcode(IsLP64, CalleeAmt);
1559 MachineInstr *New = BuildMI(MF, DL, TII.get(Opc), StackPtr)
1560 .addReg(StackPtr).addImm(CalleeAmt);
1561
1562 // The EFLAGS implicit def is dead.
1563 New->getOperand(3).setIsDead();
1564
1565 // We are not tracking the stack pointer adjustment by the callee, so make
1566 // sure we restore the stack pointer immediately after the call, there may
1567 // be spill code inserted between the CALL and ADJCALLSTACKUP instructions.
1568 MachineBasicBlock::iterator B = MBB.begin();
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001569 while (I != B && !std::prev(I)->isCall())
Eli Bendersky8da87162013-02-21 20:05:00 +00001570 --I;
1571 MBB.insert(I, New);
1572 }
1573}
1574