blob: ab76c7d2a330189337f95502e93a387fa1ebc6f7 [file] [log] [blame]
Tim Northover3b0846e2014-05-24 12:50:23 +00001//===--- AArch64Subtarget.h - Define Subtarget for the AArch64 -*- C++ -*--===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file declares the AArch64 specific subclass of TargetSubtarget.
11//
12//===----------------------------------------------------------------------===//
13
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000014#ifndef LLVM_LIB_TARGET_AARCH64_AARCH64SUBTARGET_H
15#define LLVM_LIB_TARGET_AARCH64_AARCH64SUBTARGET_H
Tim Northover3b0846e2014-05-24 12:50:23 +000016
Eric Christopher29aab7b2014-06-10 17:44:12 +000017#include "AArch64FrameLowering.h"
Eric Christopher841da852014-06-10 23:26:45 +000018#include "AArch64ISelLowering.h"
Benjamin Kramer1f8930e2014-07-25 11:42:14 +000019#include "AArch64InstrInfo.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000020#include "AArch64RegisterInfo.h"
Eric Christopherfcb06ca2014-06-10 18:21:53 +000021#include "AArch64SelectionDAGInfo.h"
Quentin Colombet61d71a12017-08-15 22:31:51 +000022#include "llvm/CodeGen/GlobalISel/CallLowering.h"
23#include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
24#include "llvm/CodeGen/GlobalISel/LegalizerInfo.h"
25#include "llvm/CodeGen/GlobalISel/RegisterBankInfo.h"
Eric Christopher6f2a2032014-06-10 18:06:23 +000026#include "llvm/IR/DataLayout.h"
Eric Christopher29aab7b2014-06-10 17:44:12 +000027#include "llvm/Target/TargetSubtargetInfo.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000028#include <string>
29
30#define GET_SUBTARGETINFO_HEADER
31#include "AArch64GenSubtargetInfo.inc"
32
33namespace llvm {
34class GlobalValue;
35class StringRef;
Daniel Sandersa73f1fd2015-06-10 12:11:26 +000036class Triple;
Tim Northover3b0846e2014-05-24 12:50:23 +000037
Ahmed Bougacha5e402ee2016-07-27 14:31:46 +000038class AArch64Subtarget final : public AArch64GenSubtargetInfo {
Matthias Braun651cff42016-06-02 18:03:53 +000039public:
40 enum ARMProcFamilyEnum : uint8_t {
MinSeong Kima7385eb2016-01-05 12:51:59 +000041 Others,
42 CortexA35,
43 CortexA53,
44 CortexA57,
Silviu Barangaaee40fc2016-06-21 15:53:54 +000045 CortexA72,
46 CortexA73,
MinSeong Kima7385eb2016-01-05 12:51:59 +000047 Cyclone,
Chad Rosiercd2be7f2016-02-12 15:51:51 +000048 ExynosM1,
Chad Rosier201fc1e2016-11-15 21:34:12 +000049 Falkor,
Pankaj Gode0aab2e32016-06-20 11:13:31 +000050 Kryo,
Joel Jones28520882017-03-07 19:42:40 +000051 ThunderX2T99,
Joel Jonesab0f3b42017-02-17 18:34:24 +000052 ThunderX,
53 ThunderXT81,
54 ThunderXT83,
55 ThunderXT88
MinSeong Kima7385eb2016-01-05 12:51:59 +000056 };
Tim Northover3b0846e2014-05-24 12:50:23 +000057
Matthias Braun651cff42016-06-02 18:03:53 +000058protected:
Tim Northover3b0846e2014-05-24 12:50:23 +000059 /// ARMProcFamily - ARM processor family: Cortex-A53, Cortex-A57, and others.
Matthias Braun27b66922016-05-27 22:14:09 +000060 ARMProcFamilyEnum ARMProcFamily = Others;
Tim Northover3b0846e2014-05-24 12:50:23 +000061
Matthias Braun27b66922016-05-27 22:14:09 +000062 bool HasV8_1aOps = false;
63 bool HasV8_2aOps = false;
Sam Parker9d957642017-08-10 09:41:00 +000064 bool HasV8_3aOps = false;
Vladimir Sukharev439328e2015-04-01 14:49:29 +000065
Matthias Braun27b66922016-05-27 22:14:09 +000066 bool HasFPARMv8 = false;
67 bool HasNEON = false;
68 bool HasCrypto = false;
Sjoerd Meijer79876332017-08-09 14:59:54 +000069 bool HasDotProd = false;
Matthias Braun27b66922016-05-27 22:14:09 +000070 bool HasCRC = false;
Joel Jones75818bc2016-11-30 22:25:24 +000071 bool HasLSE = false;
Sjoerd Meijerd906bf12016-06-03 14:03:27 +000072 bool HasRAS = false;
Chad Rosier58fb5f52017-01-16 16:28:43 +000073 bool HasRDM = false;
Matthias Braun27b66922016-05-27 22:14:09 +000074 bool HasPerfMon = false;
75 bool HasFullFP16 = false;
76 bool HasSPE = false;
Balaram Makam2aba753e2017-03-31 18:16:53 +000077 bool HasLSLFast = false;
Amara Emerson9f3a2452017-07-13 15:19:56 +000078 bool HasSVE = false;
Sam Parker71a474d2017-08-10 09:52:55 +000079 bool HasRCPC = false;
Tim Northover3b0846e2014-05-24 12:50:23 +000080
81 // HasZeroCycleRegMove - Has zero-cycle register mov instructions.
Matthias Braun27b66922016-05-27 22:14:09 +000082 bool HasZeroCycleRegMove = false;
Tim Northover3b0846e2014-05-24 12:50:23 +000083
84 // HasZeroCycleZeroing - Has zero-cycle zeroing instructions.
Matthias Braun27b66922016-05-27 22:14:09 +000085 bool HasZeroCycleZeroing = false;
Tim Northover3b0846e2014-05-24 12:50:23 +000086
Akira Hatanakaf53b0402015-07-29 14:17:26 +000087 // StrictAlign - Disallow unaligned memory accesses.
Matthias Braun27b66922016-05-27 22:14:09 +000088 bool StrictAlign = false;
Sanne Woudad4658ee2017-03-28 10:02:56 +000089
90 // NegativeImmediates - transform instructions with negative immediates
91 bool NegativeImmediates = true;
92
Adam Nemete29686e2017-05-15 21:15:01 +000093 // Enable 64-bit vectorization in SLP.
94 unsigned MinVectorRegisterBitWidth = 64;
95
Matthias Braun651cff42016-06-02 18:03:53 +000096 bool UseAA = false;
97 bool PredictableSelectIsExpensive = false;
98 bool BalanceFPOps = false;
99 bool CustomAsCheapAsMove = false;
100 bool UsePostRAScheduler = false;
101 bool Misaligned128StoreIsSlow = false;
Evandro Menezes7784cac2017-01-24 17:34:31 +0000102 bool Paired128IsSlow = false;
Matthias Braun651cff42016-06-02 18:03:53 +0000103 bool UseAlternateSExtLoadCVTF32Pattern = false;
Matthias Braun46a52382016-10-04 19:28:21 +0000104 bool HasArithmeticBccFusion = false;
105 bool HasArithmeticCbzFusion = false;
Evandro Menezesb21fb292017-02-01 02:54:39 +0000106 bool HasFuseAES = false;
Evandro Menezes455382e2017-02-01 02:54:42 +0000107 bool HasFuseLiterals = false;
Matthias Braun651cff42016-06-02 18:03:53 +0000108 bool DisableLatencySchedHeuristic = false;
Evandro Menezeseff2bd92016-10-24 16:14:58 +0000109 bool UseRSqrt = false;
Matthias Braun651cff42016-06-02 18:03:53 +0000110 uint8_t MaxInterleaveFactor = 2;
111 uint8_t VectorInsertExtractBaseCost = 3;
112 uint16_t CacheLineSize = 0;
113 uint16_t PrefetchDistance = 0;
114 uint16_t MinPrefetchStride = 1;
115 unsigned MaxPrefetchIterationsAhead = UINT_MAX;
Evandro Menezesa3a0a602016-06-10 16:00:18 +0000116 unsigned PrefFunctionAlignment = 0;
117 unsigned PrefLoopAlignment = 0;
Evandro Menezese45de8a2016-09-26 15:32:33 +0000118 unsigned MaxJumpTableSize = 0;
Matthew Simpson78fd46b2017-05-09 20:18:12 +0000119 unsigned WideningBaseCost = 0;
Akira Hatanakaf53b0402015-07-29 14:17:26 +0000120
Akira Hatanaka0d4c9ea2015-07-25 00:18:31 +0000121 // ReserveX18 - X18 is not available as a general purpose register.
122 bool ReserveX18;
123
Eric Christopher8b770652015-01-26 19:03:15 +0000124 bool IsLittle;
125
Tim Northover3b0846e2014-05-24 12:50:23 +0000126 /// TargetTriple - What processor and OS we're targeting.
127 Triple TargetTriple;
128
Eric Christopher29aab7b2014-06-10 17:44:12 +0000129 AArch64FrameLowering FrameLowering;
Eric Christopherf63bc642014-06-10 22:57:25 +0000130 AArch64InstrInfo InstrInfo;
Eric Christopherfcb06ca2014-06-10 18:21:53 +0000131 AArch64SelectionDAGInfo TSInfo;
Eric Christopher7c9d4e02014-06-11 00:46:34 +0000132 AArch64TargetLowering TLInfo;
Quentin Colombet61d71a12017-08-15 22:31:51 +0000133
134 /// GlobalISel related APIs.
135 std::unique_ptr<CallLowering> CallLoweringInfo;
136 std::unique_ptr<InstructionSelector> InstSelector;
137 std::unique_ptr<LegalizerInfo> Legalizer;
138 std::unique_ptr<RegisterBankInfo> RegBankInfo;
Quentin Colombetba2a0162016-02-16 19:26:02 +0000139
Eric Christopher7c9d4e02014-06-11 00:46:34 +0000140private:
141 /// initializeSubtargetDependencies - Initializes using CPUString and the
142 /// passed in feature string so that we can use initializer lists for
143 /// subtarget initialization.
Matthias Brauna827ed82016-10-03 20:17:02 +0000144 AArch64Subtarget &initializeSubtargetDependencies(StringRef FS,
145 StringRef CPUString);
Eric Christopher29aab7b2014-06-10 17:44:12 +0000146
Matthias Braun651cff42016-06-02 18:03:53 +0000147 /// Initialize properties based on the selected processor family.
148 void initializeProperties();
149
Tim Northover3b0846e2014-05-24 12:50:23 +0000150public:
151 /// This constructor initializes the data members to match that
152 /// of the specified triple.
Daniel Sandersa73f1fd2015-06-10 12:11:26 +0000153 AArch64Subtarget(const Triple &TT, const std::string &CPU,
Eric Christophera0de2532015-03-18 20:37:30 +0000154 const std::string &FS, const TargetMachine &TM,
Daniel Sandersa1b2db792017-05-19 11:08:33 +0000155 bool LittleEndian);
Tim Northover3b0846e2014-05-24 12:50:23 +0000156
Eric Christopherd9134482014-08-04 21:25:23 +0000157 const AArch64SelectionDAGInfo *getSelectionDAGInfo() const override {
158 return &TSInfo;
159 }
160 const AArch64FrameLowering *getFrameLowering() const override {
Eric Christopher29aab7b2014-06-10 17:44:12 +0000161 return &FrameLowering;
162 }
Eric Christopherd9134482014-08-04 21:25:23 +0000163 const AArch64TargetLowering *getTargetLowering() const override {
Eric Christopher7c9d4e02014-06-11 00:46:34 +0000164 return &TLInfo;
Eric Christopher841da852014-06-10 23:26:45 +0000165 }
Eric Christopherd9134482014-08-04 21:25:23 +0000166 const AArch64InstrInfo *getInstrInfo() const override { return &InstrInfo; }
Eric Christophera0de2532015-03-18 20:37:30 +0000167 const AArch64RegisterInfo *getRegisterInfo() const override {
168 return &getInstrInfo()->getRegisterInfo();
169 }
Quentin Colombetba2a0162016-02-16 19:26:02 +0000170 const CallLowering *getCallLowering() const override;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000171 const InstructionSelector *getInstructionSelector() const override;
Tim Northover69fa84a2016-10-14 22:18:18 +0000172 const LegalizerInfo *getLegalizerInfo() const override;
Quentin Colombetc17f7442016-04-06 17:26:03 +0000173 const RegisterBankInfo *getRegBankInfo() const override;
Eric Christopher09696d32015-03-12 02:04:46 +0000174 const Triple &getTargetTriple() const { return TargetTriple; }
Tim Northover3b0846e2014-05-24 12:50:23 +0000175 bool enableMachineScheduler() const override { return true; }
Matthias Braun39a2afc2015-06-13 03:42:16 +0000176 bool enablePostRAScheduler() const override {
Matthias Braun651cff42016-06-02 18:03:53 +0000177 return UsePostRAScheduler;
178 }
179
180 /// Returns ARM processor family.
181 /// Avoid this function! CPU specifics should be kept local to this class
182 /// and preferably modeled with SubtargetFeatures or properties in
183 /// initializeProperties().
184 ARMProcFamilyEnum getProcFamily() const {
185 return ARMProcFamily;
Chad Rosier486e0872014-09-12 17:40:39 +0000186 }
Tim Northover3b0846e2014-05-24 12:50:23 +0000187
Vladimir Sukharev439328e2015-04-01 14:49:29 +0000188 bool hasV8_1aOps() const { return HasV8_1aOps; }
Oliver Stannard7cc0c4e2015-11-26 15:23:32 +0000189 bool hasV8_2aOps() const { return HasV8_2aOps; }
Sam Parker9d957642017-08-10 09:41:00 +0000190 bool hasV8_3aOps() const { return HasV8_3aOps; }
Vladimir Sukharev439328e2015-04-01 14:49:29 +0000191
Tim Northover3b0846e2014-05-24 12:50:23 +0000192 bool hasZeroCycleRegMove() const { return HasZeroCycleRegMove; }
193
194 bool hasZeroCycleZeroing() const { return HasZeroCycleZeroing; }
195
Akira Hatanakaf53b0402015-07-29 14:17:26 +0000196 bool requiresStrictAlign() const { return StrictAlign; }
197
Dean Michael Berris3234d3a2016-11-17 05:15:37 +0000198 bool isXRaySupported() const override { return true; }
199
Adam Nemete29686e2017-05-15 21:15:01 +0000200 unsigned getMinVectorRegisterBitWidth() const {
201 return MinVectorRegisterBitWidth;
202 }
203
Akira Hatanaka0d4c9ea2015-07-25 00:18:31 +0000204 bool isX18Reserved() const { return ReserveX18; }
Tim Northover3b0846e2014-05-24 12:50:23 +0000205 bool hasFPARMv8() const { return HasFPARMv8; }
206 bool hasNEON() const { return HasNEON; }
207 bool hasCrypto() const { return HasCrypto; }
Sjoerd Meijer79876332017-08-09 14:59:54 +0000208 bool hasDotProd() const { return HasDotProd; }
Tim Northover3b0846e2014-05-24 12:50:23 +0000209 bool hasCRC() const { return HasCRC; }
Joel Jones75818bc2016-11-30 22:25:24 +0000210 bool hasLSE() const { return HasLSE; }
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000211 bool hasRAS() const { return HasRAS; }
Chad Rosier58fb5f52017-01-16 16:28:43 +0000212 bool hasRDM() const { return HasRDM; }
Matthias Braun651cff42016-06-02 18:03:53 +0000213 bool balanceFPOps() const { return BalanceFPOps; }
214 bool predictableSelectIsExpensive() const {
215 return PredictableSelectIsExpensive;
216 }
217 bool hasCustomCheapAsMoveHandling() const { return CustomAsCheapAsMove; }
218 bool isMisaligned128StoreSlow() const { return Misaligned128StoreIsSlow; }
Evandro Menezes7784cac2017-01-24 17:34:31 +0000219 bool isPaired128Slow() const { return Paired128IsSlow; }
Matthias Braun651cff42016-06-02 18:03:53 +0000220 bool useAlternateSExtLoadCVTF32Pattern() const {
221 return UseAlternateSExtLoadCVTF32Pattern;
222 }
Matthias Braun46a52382016-10-04 19:28:21 +0000223 bool hasArithmeticBccFusion() const { return HasArithmeticBccFusion; }
224 bool hasArithmeticCbzFusion() const { return HasArithmeticCbzFusion; }
Evandro Menezesb21fb292017-02-01 02:54:39 +0000225 bool hasFuseAES() const { return HasFuseAES; }
Evandro Menezes455382e2017-02-01 02:54:42 +0000226 bool hasFuseLiterals() const { return HasFuseLiterals; }
Florian Hahnf934add2017-07-12 20:53:22 +0000227
228 /// \brief Return true if the CPU supports any kind of instruction fusion.
229 bool hasFusion() const {
230 return hasArithmeticBccFusion() || hasArithmeticCbzFusion() ||
231 hasFuseAES() || hasFuseLiterals();
232 }
233
Evandro Menezeseff2bd92016-10-24 16:14:58 +0000234 bool useRSqrt() const { return UseRSqrt; }
Matthias Braun651cff42016-06-02 18:03:53 +0000235 unsigned getMaxInterleaveFactor() const { return MaxInterleaveFactor; }
236 unsigned getVectorInsertExtractBaseCost() const {
237 return VectorInsertExtractBaseCost;
238 }
239 unsigned getCacheLineSize() const { return CacheLineSize; }
240 unsigned getPrefetchDistance() const { return PrefetchDistance; }
241 unsigned getMinPrefetchStride() const { return MinPrefetchStride; }
242 unsigned getMaxPrefetchIterationsAhead() const {
243 return MaxPrefetchIterationsAhead;
244 }
Evandro Menezesa3a0a602016-06-10 16:00:18 +0000245 unsigned getPrefFunctionAlignment() const { return PrefFunctionAlignment; }
246 unsigned getPrefLoopAlignment() const { return PrefLoopAlignment; }
Matthias Braun651cff42016-06-02 18:03:53 +0000247
Evandro Menezese45de8a2016-09-26 15:32:33 +0000248 unsigned getMaximumJumpTableSize() const { return MaxJumpTableSize; }
249
Matthew Simpson78fd46b2017-05-09 20:18:12 +0000250 unsigned getWideningBaseCost() const { return WideningBaseCost; }
251
Tim Northover339c83e2015-11-10 00:44:23 +0000252 /// CPU has TBI (top byte of addresses is ignored during HW address
253 /// translation) and OS enables it.
254 bool supportsAddressTopByteIgnored() const;
255
Ahmed Bougachab0ff6432015-09-01 16:23:45 +0000256 bool hasPerfMon() const { return HasPerfMon; }
Oliver Stannard7cc0c4e2015-11-26 15:23:32 +0000257 bool hasFullFP16() const { return HasFullFP16; }
Oliver Stannarda34e4702015-12-01 10:48:51 +0000258 bool hasSPE() const { return HasSPE; }
Balaram Makam2aba753e2017-03-31 18:16:53 +0000259 bool hasLSLFast() const { return HasLSLFast; }
Amara Emerson9f3a2452017-07-13 15:19:56 +0000260 bool hasSVE() const { return HasSVE; }
Sam Parker71a474d2017-08-10 09:52:55 +0000261 bool hasRCPC() const { return HasRCPC; }
Tim Northover3b0846e2014-05-24 12:50:23 +0000262
Eric Christopher8b770652015-01-26 19:03:15 +0000263 bool isLittleEndian() const { return IsLittle; }
Tim Northover3b0846e2014-05-24 12:50:23 +0000264
265 bool isTargetDarwin() const { return TargetTriple.isOSDarwin(); }
Chad Rosierb481bdf2014-08-06 16:56:58 +0000266 bool isTargetIOS() const { return TargetTriple.isiOS(); }
267 bool isTargetLinux() const { return TargetTriple.isOSLinux(); }
268 bool isTargetWindows() const { return TargetTriple.isOSWindows(); }
Evgeniy Stepanov5fe279e2015-10-08 21:21:24 +0000269 bool isTargetAndroid() const { return TargetTriple.isAndroid(); }
Petr Hoseka7d59162017-02-24 03:10:10 +0000270 bool isTargetFuchsia() const { return TargetTriple.isOSFuchsia(); }
Tim Northover3b0846e2014-05-24 12:50:23 +0000271
Chad Rosierb481bdf2014-08-06 16:56:58 +0000272 bool isTargetCOFF() const { return TargetTriple.isOSBinFormatCOFF(); }
Tim Northover3b0846e2014-05-24 12:50:23 +0000273 bool isTargetELF() const { return TargetTriple.isOSBinFormatELF(); }
Tim Northover3b0846e2014-05-24 12:50:23 +0000274 bool isTargetMachO() const { return TargetTriple.isOSBinFormatMachO(); }
275
Matthias Braun651cff42016-06-02 18:03:53 +0000276 bool useAA() const override { return UseAA; }
Chad Rosierc9f94772014-09-08 14:31:49 +0000277
Petr Hosek9eb0a1e2017-04-04 19:51:53 +0000278 bool useSmallAddressing() const {
279 switch (TLInfo.getTargetMachine().getCodeModel()) {
280 case CodeModel::Kernel:
281 // Kernel is currently allowed only for Fuchsia targets,
282 // where it is the same as Small for almost all purposes.
283 case CodeModel::Small:
284 return true;
285 default:
286 return false;
287 }
288 }
289
Tim Northover3b0846e2014-05-24 12:50:23 +0000290 /// ParseSubtargetFeatures - Parses features string setting specified
291 /// subtarget options. Definition of function is auto generated by tblgen.
292 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
293
294 /// ClassifyGlobalReference - Find the target operand flags that describe
295 /// how a global value should be referenced for the current subtarget.
296 unsigned char ClassifyGlobalReference(const GlobalValue *GV,
297 const TargetMachine &TM) const;
298
Tim Northover879a0b22017-04-17 17:27:56 +0000299 unsigned char classifyGlobalFunctionReference(const GlobalValue *GV,
300 const TargetMachine &TM) const;
301
Tim Northover3b0846e2014-05-24 12:50:23 +0000302 /// This function returns the name of a function which has an interface
303 /// like the non-standard bzero function, if such a function exists on
304 /// the current subtarget and it is considered prefereable over
305 /// memset with zero passed as the second argument. Otherwise it
306 /// returns null.
307 const char *getBZeroEntry() const;
308
Duncan P. N. Exon Smith63298722016-07-01 00:23:27 +0000309 void overrideSchedPolicy(MachineSchedPolicy &Policy,
Tim Northover3b0846e2014-05-24 12:50:23 +0000310 unsigned NumRegionInstrs) const override;
311
312 bool enableEarlyIfConversion() const override;
Lang Hames8f31f442014-10-09 18:20:51 +0000313
314 std::unique_ptr<PBQPRAConstraint> getCustomPBQPConstraints() const override;
Martin Storsjo2f24e932017-07-17 20:05:19 +0000315
316 bool isCallingConvWin64(CallingConv::ID CC) const {
317 switch (CC) {
318 case CallingConv::C:
319 return isTargetWindows();
320 case CallingConv::Win64:
321 return true;
322 default:
323 return false;
324 }
325 }
Tim Northover3b0846e2014-05-24 12:50:23 +0000326};
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000327} // End llvm namespace
Tim Northover3b0846e2014-05-24 12:50:23 +0000328
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000329#endif