blob: bac467928e45904f8c8d8b4d366cbf230c6c0778 [file] [log] [blame]
Tom Stellardca166212017-01-30 21:56:46 +00001//===- AMDGPUInstructionSelector.cpp ----------------------------*- C++ -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the targeting of the InstructionSelector class for
11/// AMDGPU.
12/// \todo This should be generated by TableGen.
13//===----------------------------------------------------------------------===//
14
15#include "AMDGPUInstructionSelector.h"
16#include "AMDGPUInstrInfo.h"
17#include "AMDGPURegisterBankInfo.h"
18#include "AMDGPURegisterInfo.h"
19#include "AMDGPUSubtarget.h"
Tom Stellard1dc90202018-05-10 20:53:06 +000020#include "AMDGPUTargetMachine.h"
21#include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
22#include "llvm/CodeGen/GlobalISel/InstructionSelectorImpl.h"
Aditya Nandakumar18b3f9d2018-01-17 19:31:33 +000023#include "llvm/CodeGen/GlobalISel/Utils.h"
Tom Stellardca166212017-01-30 21:56:46 +000024#include "llvm/CodeGen/MachineBasicBlock.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstr.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
28#include "llvm/CodeGen/MachineRegisterInfo.h"
29#include "llvm/IR/Type.h"
30#include "llvm/Support/Debug.h"
31#include "llvm/Support/raw_ostream.h"
32
33#define DEBUG_TYPE "amdgpu-isel"
34
35using namespace llvm;
36
Tom Stellard1dc90202018-05-10 20:53:06 +000037#define GET_GLOBALISEL_IMPL
38#include "AMDGPUGenGlobalISel.inc"
39#undef GET_GLOBALISEL_IMPL
40
Tom Stellardca166212017-01-30 21:56:46 +000041AMDGPUInstructionSelector::AMDGPUInstructionSelector(
Tom Stellard1dc90202018-05-10 20:53:06 +000042 const SISubtarget &STI, const AMDGPURegisterBankInfo &RBI,
43 const AMDGPUTargetMachine &TM)
Tom Stellardca166212017-01-30 21:56:46 +000044 : InstructionSelector(), TII(*STI.getInstrInfo()),
Tom Stellard1dc90202018-05-10 20:53:06 +000045 TRI(*STI.getRegisterInfo()), RBI(RBI), TM(TM),
46 STI(STI),
47 EnableLateStructurizeCFG(AMDGPUTargetMachine::EnableLateStructurizeCFG),
48#define GET_GLOBALISEL_PREDICATES_INIT
49#include "AMDGPUGenGlobalISel.inc"
50#undef GET_GLOBALISEL_PREDICATES_INIT
51#define GET_GLOBALISEL_TEMPORARIES_INIT
52#include "AMDGPUGenGlobalISel.inc"
53#undef GET_GLOBALISEL_TEMPORARIES_INIT
54 ,AMDGPUASI(STI.getAMDGPUAS())
55{
56}
57
58const char *AMDGPUInstructionSelector::getName() { return DEBUG_TYPE; }
Tom Stellardca166212017-01-30 21:56:46 +000059
Tom Stellard1e0edad2018-05-10 21:20:10 +000060bool AMDGPUInstructionSelector::selectCOPY(MachineInstr &I) const {
61 MachineBasicBlock *BB = I.getParent();
62 MachineFunction *MF = BB->getParent();
63 MachineRegisterInfo &MRI = MF->getRegInfo();
64 I.setDesc(TII.get(TargetOpcode::COPY));
65 for (const MachineOperand &MO : I.operands()) {
66 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()))
67 continue;
68
69 const TargetRegisterClass *RC =
70 TRI.getConstrainedRegClassForOperand(MO, MRI);
71 if (!RC)
72 continue;
73 RBI.constrainGenericRegister(MO.getReg(), *RC, MRI);
74 }
75 return true;
76}
77
Tom Stellardca166212017-01-30 21:56:46 +000078MachineOperand
79AMDGPUInstructionSelector::getSubOperand64(MachineOperand &MO,
80 unsigned SubIdx) const {
81
82 MachineInstr *MI = MO.getParent();
83 MachineBasicBlock *BB = MO.getParent()->getParent();
84 MachineFunction *MF = BB->getParent();
85 MachineRegisterInfo &MRI = MF->getRegInfo();
86 unsigned DstReg = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
87
88 if (MO.isReg()) {
89 unsigned ComposedSubIdx = TRI.composeSubRegIndices(MO.getSubReg(), SubIdx);
90 unsigned Reg = MO.getReg();
91 BuildMI(*BB, MI, MI->getDebugLoc(), TII.get(AMDGPU::COPY), DstReg)
92 .addReg(Reg, 0, ComposedSubIdx);
93
94 return MachineOperand::CreateReg(DstReg, MO.isDef(), MO.isImplicit(),
95 MO.isKill(), MO.isDead(), MO.isUndef(),
96 MO.isEarlyClobber(), 0, MO.isDebug(),
97 MO.isInternalRead());
98 }
99
100 assert(MO.isImm());
101
102 APInt Imm(64, MO.getImm());
103
104 switch (SubIdx) {
105 default:
106 llvm_unreachable("do not know to split immediate with this sub index.");
107 case AMDGPU::sub0:
108 return MachineOperand::CreateImm(Imm.getLoBits(32).getSExtValue());
109 case AMDGPU::sub1:
110 return MachineOperand::CreateImm(Imm.getHiBits(32).getSExtValue());
111 }
112}
113
114bool AMDGPUInstructionSelector::selectG_ADD(MachineInstr &I) const {
115 MachineBasicBlock *BB = I.getParent();
116 MachineFunction *MF = BB->getParent();
117 MachineRegisterInfo &MRI = MF->getRegInfo();
118 unsigned Size = RBI.getSizeInBits(I.getOperand(0).getReg(), MRI, TRI);
119 unsigned DstLo = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
120 unsigned DstHi = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
121
122 if (Size != 64)
123 return false;
124
125 DebugLoc DL = I.getDebugLoc();
126
Tom Stellard124f5cc2017-01-31 15:24:11 +0000127 MachineOperand Lo1(getSubOperand64(I.getOperand(1), AMDGPU::sub0));
128 MachineOperand Lo2(getSubOperand64(I.getOperand(2), AMDGPU::sub0));
129
Tom Stellardca166212017-01-30 21:56:46 +0000130 BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADD_U32), DstLo)
Tom Stellard124f5cc2017-01-31 15:24:11 +0000131 .add(Lo1)
132 .add(Lo2);
133
134 MachineOperand Hi1(getSubOperand64(I.getOperand(1), AMDGPU::sub1));
135 MachineOperand Hi2(getSubOperand64(I.getOperand(2), AMDGPU::sub1));
Tom Stellardca166212017-01-30 21:56:46 +0000136
137 BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADDC_U32), DstHi)
Tom Stellard124f5cc2017-01-31 15:24:11 +0000138 .add(Hi1)
139 .add(Hi2);
Tom Stellardca166212017-01-30 21:56:46 +0000140
141 BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), I.getOperand(0).getReg())
142 .addReg(DstLo)
143 .addImm(AMDGPU::sub0)
144 .addReg(DstHi)
145 .addImm(AMDGPU::sub1);
146
147 for (MachineOperand &MO : I.explicit_operands()) {
148 if (!MO.isReg() || TargetRegisterInfo::isPhysicalRegister(MO.getReg()))
149 continue;
150 RBI.constrainGenericRegister(MO.getReg(), AMDGPU::SReg_64RegClass, MRI);
151 }
152
153 I.eraseFromParent();
154 return true;
155}
156
157bool AMDGPUInstructionSelector::selectG_GEP(MachineInstr &I) const {
158 return selectG_ADD(I);
159}
160
161bool AMDGPUInstructionSelector::selectG_STORE(MachineInstr &I) const {
162 MachineBasicBlock *BB = I.getParent();
Tom Stellard655fdd32018-05-11 23:12:49 +0000163 MachineFunction *MF = BB->getParent();
164 MachineRegisterInfo &MRI = MF->getRegInfo();
Tom Stellardca166212017-01-30 21:56:46 +0000165 DebugLoc DL = I.getDebugLoc();
Tom Stellard655fdd32018-05-11 23:12:49 +0000166 unsigned StoreSize = RBI.getSizeInBits(I.getOperand(0).getReg(), MRI, TRI);
167 unsigned Opcode;
Tom Stellardca166212017-01-30 21:56:46 +0000168
169 // FIXME: Select store instruction based on address space
Tom Stellard655fdd32018-05-11 23:12:49 +0000170 switch (StoreSize) {
171 default:
172 return false;
173 case 32:
174 Opcode = AMDGPU::FLAT_STORE_DWORD;
175 break;
176 case 64:
177 Opcode = AMDGPU::FLAT_STORE_DWORDX2;
178 break;
179 case 96:
180 Opcode = AMDGPU::FLAT_STORE_DWORDX3;
181 break;
182 case 128:
183 Opcode = AMDGPU::FLAT_STORE_DWORDX4;
184 break;
185 }
186
187 MachineInstr *Flat = BuildMI(*BB, &I, DL, TII.get(Opcode))
Tom Stellardca166212017-01-30 21:56:46 +0000188 .add(I.getOperand(1))
189 .add(I.getOperand(0))
Matt Arsenaultfd023142017-06-12 15:55:58 +0000190 .addImm(0) // offset
191 .addImm(0) // glc
192 .addImm(0); // slc
Tom Stellardca166212017-01-30 21:56:46 +0000193
Matt Arsenault47ccafe2017-05-11 17:38:33 +0000194
Tom Stellardca166212017-01-30 21:56:46 +0000195 // Now that we selected an opcode, we need to constrain the register
196 // operands to use appropriate classes.
197 bool Ret = constrainSelectedInstRegOperands(*Flat, TII, TRI, RBI);
198
199 I.eraseFromParent();
200 return Ret;
201}
202
203bool AMDGPUInstructionSelector::selectG_CONSTANT(MachineInstr &I) const {
204 MachineBasicBlock *BB = I.getParent();
205 MachineFunction *MF = BB->getParent();
206 MachineRegisterInfo &MRI = MF->getRegInfo();
207 unsigned DstReg = I.getOperand(0).getReg();
208 unsigned Size = RBI.getSizeInBits(DstReg, MRI, TRI);
209
210 if (Size == 32) {
211 I.setDesc(TII.get(AMDGPU::S_MOV_B32));
212 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
213 }
214
215 assert(Size == 64);
216
217 DebugLoc DL = I.getDebugLoc();
218 unsigned LoReg = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
219 unsigned HiReg = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
220 const APInt &Imm = I.getOperand(1).getCImm()->getValue();
221
222 BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_MOV_B32), LoReg)
223 .addImm(Imm.trunc(32).getZExtValue());
224
225 BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_MOV_B32), HiReg)
226 .addImm(Imm.ashr(32).getZExtValue());
227
228 BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg)
229 .addReg(LoReg)
230 .addImm(AMDGPU::sub0)
231 .addReg(HiReg)
232 .addImm(AMDGPU::sub1);
233 // We can't call constrainSelectedInstRegOperands here, because it doesn't
234 // work for target independent opcodes
235 I.eraseFromParent();
236 return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_64RegClass, MRI);
237}
238
239static bool isConstant(const MachineInstr &MI) {
240 return MI.getOpcode() == TargetOpcode::G_CONSTANT;
241}
242
243void AMDGPUInstructionSelector::getAddrModeInfo(const MachineInstr &Load,
244 const MachineRegisterInfo &MRI, SmallVectorImpl<GEPInfo> &AddrInfo) const {
245
246 const MachineInstr *PtrMI = MRI.getUniqueVRegDef(Load.getOperand(1).getReg());
247
248 assert(PtrMI);
249
250 if (PtrMI->getOpcode() != TargetOpcode::G_GEP)
251 return;
252
253 GEPInfo GEPInfo(*PtrMI);
254
255 for (unsigned i = 1, e = 3; i < e; ++i) {
256 const MachineOperand &GEPOp = PtrMI->getOperand(i);
257 const MachineInstr *OpDef = MRI.getUniqueVRegDef(GEPOp.getReg());
258 assert(OpDef);
259 if (isConstant(*OpDef)) {
260 // FIXME: Is it possible to have multiple Imm parts? Maybe if we
261 // are lacking other optimizations.
262 assert(GEPInfo.Imm == 0);
263 GEPInfo.Imm = OpDef->getOperand(1).getCImm()->getSExtValue();
264 continue;
265 }
266 const RegisterBank *OpBank = RBI.getRegBank(GEPOp.getReg(), MRI, TRI);
267 if (OpBank->getID() == AMDGPU::SGPRRegBankID)
268 GEPInfo.SgprParts.push_back(GEPOp.getReg());
269 else
270 GEPInfo.VgprParts.push_back(GEPOp.getReg());
271 }
272
273 AddrInfo.push_back(GEPInfo);
274 getAddrModeInfo(*PtrMI, MRI, AddrInfo);
275}
276
277static bool isInstrUniform(const MachineInstr &MI) {
278 if (!MI.hasOneMemOperand())
279 return false;
280
281 const MachineMemOperand *MMO = *MI.memoperands_begin();
282 const Value *Ptr = MMO->getValue();
283
284 // UndefValue means this is a load of a kernel input. These are uniform.
285 // Sometimes LDS instructions have constant pointers.
286 // If Ptr is null, then that means this mem operand contains a
287 // PseudoSourceValue like GOT.
288 if (!Ptr || isa<UndefValue>(Ptr) || isa<Argument>(Ptr) ||
289 isa<Constant>(Ptr) || isa<GlobalValue>(Ptr))
290 return true;
291
Matt Arsenault923712b2018-02-09 16:57:57 +0000292 if (MMO->getAddrSpace() == AMDGPUAS::CONSTANT_ADDRESS_32BIT)
293 return true;
294
Tom Stellardca166212017-01-30 21:56:46 +0000295 const Instruction *I = dyn_cast<Instruction>(Ptr);
296 return I && I->getMetadata("amdgpu.uniform");
297}
298
299static unsigned getSmrdOpcode(unsigned BaseOpcode, unsigned LoadSize) {
300
301 if (LoadSize == 32)
302 return BaseOpcode;
303
304 switch (BaseOpcode) {
305 case AMDGPU::S_LOAD_DWORD_IMM:
306 switch (LoadSize) {
307 case 64:
308 return AMDGPU::S_LOAD_DWORDX2_IMM;
309 case 128:
310 return AMDGPU::S_LOAD_DWORDX4_IMM;
311 case 256:
312 return AMDGPU::S_LOAD_DWORDX8_IMM;
313 case 512:
314 return AMDGPU::S_LOAD_DWORDX16_IMM;
315 }
316 break;
317 case AMDGPU::S_LOAD_DWORD_IMM_ci:
318 switch (LoadSize) {
319 case 64:
320 return AMDGPU::S_LOAD_DWORDX2_IMM_ci;
321 case 128:
322 return AMDGPU::S_LOAD_DWORDX4_IMM_ci;
323 case 256:
324 return AMDGPU::S_LOAD_DWORDX8_IMM_ci;
325 case 512:
326 return AMDGPU::S_LOAD_DWORDX16_IMM_ci;
327 }
328 break;
329 case AMDGPU::S_LOAD_DWORD_SGPR:
330 switch (LoadSize) {
331 case 64:
332 return AMDGPU::S_LOAD_DWORDX2_SGPR;
333 case 128:
334 return AMDGPU::S_LOAD_DWORDX4_SGPR;
335 case 256:
336 return AMDGPU::S_LOAD_DWORDX8_SGPR;
337 case 512:
338 return AMDGPU::S_LOAD_DWORDX16_SGPR;
339 }
340 break;
341 }
342 llvm_unreachable("Invalid base smrd opcode or size");
343}
344
345bool AMDGPUInstructionSelector::hasVgprParts(ArrayRef<GEPInfo> AddrInfo) const {
346 for (const GEPInfo &GEPInfo : AddrInfo) {
347 if (!GEPInfo.VgprParts.empty())
348 return true;
349 }
350 return false;
351}
352
353bool AMDGPUInstructionSelector::selectSMRD(MachineInstr &I,
354 ArrayRef<GEPInfo> AddrInfo) const {
355
356 if (!I.hasOneMemOperand())
357 return false;
358
Matt Arsenault923712b2018-02-09 16:57:57 +0000359 if ((*I.memoperands_begin())->getAddrSpace() != AMDGPUASI.CONSTANT_ADDRESS &&
360 (*I.memoperands_begin())->getAddrSpace() != AMDGPUASI.CONSTANT_ADDRESS_32BIT)
Tom Stellardca166212017-01-30 21:56:46 +0000361 return false;
362
363 if (!isInstrUniform(I))
364 return false;
365
366 if (hasVgprParts(AddrInfo))
367 return false;
368
369 MachineBasicBlock *BB = I.getParent();
370 MachineFunction *MF = BB->getParent();
371 const SISubtarget &Subtarget = MF->getSubtarget<SISubtarget>();
372 MachineRegisterInfo &MRI = MF->getRegInfo();
373 unsigned DstReg = I.getOperand(0).getReg();
374 const DebugLoc &DL = I.getDebugLoc();
375 unsigned Opcode;
376 unsigned LoadSize = RBI.getSizeInBits(DstReg, MRI, TRI);
377
378 if (!AddrInfo.empty() && AddrInfo[0].SgprParts.size() == 1) {
379
380 const GEPInfo &GEPInfo = AddrInfo[0];
381
382 unsigned PtrReg = GEPInfo.SgprParts[0];
383 int64_t EncodedImm = AMDGPU::getSMRDEncodedOffset(Subtarget, GEPInfo.Imm);
384 if (AMDGPU::isLegalSMRDImmOffset(Subtarget, GEPInfo.Imm)) {
385 Opcode = getSmrdOpcode(AMDGPU::S_LOAD_DWORD_IMM, LoadSize);
386
387 MachineInstr *SMRD = BuildMI(*BB, &I, DL, TII.get(Opcode), DstReg)
388 .addReg(PtrReg)
389 .addImm(EncodedImm)
390 .addImm(0); // glc
391 return constrainSelectedInstRegOperands(*SMRD, TII, TRI, RBI);
392 }
393
394 if (Subtarget.getGeneration() == AMDGPUSubtarget::SEA_ISLANDS &&
395 isUInt<32>(EncodedImm)) {
396 Opcode = getSmrdOpcode(AMDGPU::S_LOAD_DWORD_IMM_ci, LoadSize);
397 MachineInstr *SMRD = BuildMI(*BB, &I, DL, TII.get(Opcode), DstReg)
398 .addReg(PtrReg)
399 .addImm(EncodedImm)
400 .addImm(0); // glc
401 return constrainSelectedInstRegOperands(*SMRD, TII, TRI, RBI);
402 }
403
404 if (isUInt<32>(GEPInfo.Imm)) {
405 Opcode = getSmrdOpcode(AMDGPU::S_LOAD_DWORD_SGPR, LoadSize);
406 unsigned OffsetReg = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
407 BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_MOV_B32), OffsetReg)
408 .addImm(GEPInfo.Imm);
409
410 MachineInstr *SMRD = BuildMI(*BB, &I, DL, TII.get(Opcode), DstReg)
411 .addReg(PtrReg)
412 .addReg(OffsetReg)
413 .addImm(0); // glc
414 return constrainSelectedInstRegOperands(*SMRD, TII, TRI, RBI);
415 }
416 }
417
418 unsigned PtrReg = I.getOperand(1).getReg();
419 Opcode = getSmrdOpcode(AMDGPU::S_LOAD_DWORD_IMM, LoadSize);
420 MachineInstr *SMRD = BuildMI(*BB, &I, DL, TII.get(Opcode), DstReg)
421 .addReg(PtrReg)
422 .addImm(0)
423 .addImm(0); // glc
424 return constrainSelectedInstRegOperands(*SMRD, TII, TRI, RBI);
425}
426
427
428bool AMDGPUInstructionSelector::selectG_LOAD(MachineInstr &I) const {
429 MachineBasicBlock *BB = I.getParent();
430 MachineFunction *MF = BB->getParent();
431 MachineRegisterInfo &MRI = MF->getRegInfo();
432 DebugLoc DL = I.getDebugLoc();
433 unsigned DstReg = I.getOperand(0).getReg();
434 unsigned PtrReg = I.getOperand(1).getReg();
435 unsigned LoadSize = RBI.getSizeInBits(DstReg, MRI, TRI);
436 unsigned Opcode;
437
438 SmallVector<GEPInfo, 4> AddrInfo;
439
440 getAddrModeInfo(I, MRI, AddrInfo);
441
442 if (selectSMRD(I, AddrInfo)) {
443 I.eraseFromParent();
444 return true;
445 }
446
447 switch (LoadSize) {
448 default:
449 llvm_unreachable("Load size not supported\n");
450 case 32:
451 Opcode = AMDGPU::FLAT_LOAD_DWORD;
452 break;
453 case 64:
454 Opcode = AMDGPU::FLAT_LOAD_DWORDX2;
455 break;
456 }
457
458 MachineInstr *Flat = BuildMI(*BB, &I, DL, TII.get(Opcode))
459 .add(I.getOperand(0))
460 .addReg(PtrReg)
Matt Arsenaultfd023142017-06-12 15:55:58 +0000461 .addImm(0) // offset
462 .addImm(0) // glc
463 .addImm(0); // slc
Tom Stellardca166212017-01-30 21:56:46 +0000464
465 bool Ret = constrainSelectedInstRegOperands(*Flat, TII, TRI, RBI);
466 I.eraseFromParent();
467 return Ret;
468}
469
Daniel Sandersf76f3152017-11-16 00:46:35 +0000470bool AMDGPUInstructionSelector::select(MachineInstr &I,
471 CodeGenCoverage &CoverageInfo) const {
Tom Stellardca166212017-01-30 21:56:46 +0000472
473 if (!isPreISelGenericOpcode(I.getOpcode()))
474 return true;
475
476 switch (I.getOpcode()) {
477 default:
478 break;
Tom Stellarddcc95e92018-05-11 05:44:16 +0000479 case TargetOpcode::G_FPTOUI:
Tom Stellard1dc90202018-05-10 20:53:06 +0000480 case TargetOpcode::G_OR:
481 return selectImpl(I, CoverageInfo);
Tom Stellardca166212017-01-30 21:56:46 +0000482 case TargetOpcode::G_ADD:
483 return selectG_ADD(I);
Tom Stellard1e0edad2018-05-10 21:20:10 +0000484 case TargetOpcode::G_BITCAST:
485 return selectCOPY(I);
Tom Stellardca166212017-01-30 21:56:46 +0000486 case TargetOpcode::G_CONSTANT:
487 return selectG_CONSTANT(I);
488 case TargetOpcode::G_GEP:
489 return selectG_GEP(I);
490 case TargetOpcode::G_LOAD:
491 return selectG_LOAD(I);
492 case TargetOpcode::G_STORE:
493 return selectG_STORE(I);
494 }
495 return false;
496}
Tom Stellard1dc90202018-05-10 20:53:06 +0000497
498///
499/// This will select either an SGPR or VGPR operand and will save us from
500/// having to write an extra tablegen pattern.
501InstructionSelector::ComplexRendererFns
502AMDGPUInstructionSelector::selectVSRC0(MachineOperand &Root) const {
503 return {{
504 [=](MachineInstrBuilder &MIB) { MIB.add(Root); }
505 }};
506}
Tom Stellarddcc95e92018-05-11 05:44:16 +0000507
508InstructionSelector::ComplexRendererFns
509AMDGPUInstructionSelector::selectVOP3Mods0(MachineOperand &Root) const {
510 return {{
511 [=](MachineInstrBuilder &MIB) { MIB.add(Root); },
512 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // src0_mods
513 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // clamp
514 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // omod
515 }};
516}