blob: 868544a04883374ec2d2cf31231fbc6acf0c6d3a [file] [log] [blame]
Matt Arsenault6689abe2016-05-05 20:07:37 +00001; RUN: llc -march=amdgcn -verify-machineinstrs < %s | FileCheck -check-prefix=SI -check-prefix=FUNC %s
Marek Olsak75170772015-01-27 17:27:15 +00002; RUN: llc -march=amdgcn -mcpu=tonga -verify-machineinstrs < %s | FileCheck -check-prefix=SI -check-prefix=FUNC %s
Matt Arsenault6689abe2016-05-05 20:07:37 +00003; RUN: llc -march=r600 -mcpu=redwood < %s | FileCheck -check-prefix=R600 -check-prefix=FUNC %s
Matt Arsenaulta6dc6c22014-08-06 20:27:55 +00004
Tom Stellard79243d92014-10-01 17:15:17 +00005; FUNC-LABEL: {{^}}v_fsub_f32:
Tom Stellard326d6ec2014-11-05 14:50:53 +00006; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}}
Matt Arsenaulta6dc6c22014-08-06 20:27:55 +00007define void @v_fsub_f32(float addrspace(1)* %out, float addrspace(1)* %in) {
David Blaikie79e6c742015-02-27 19:29:02 +00008 %b_ptr = getelementptr float, float addrspace(1)* %in, i32 1
David Blaikiea79ac142015-02-27 21:17:42 +00009 %a = load float, float addrspace(1)* %in, align 4
10 %b = load float, float addrspace(1)* %b_ptr, align 4
Matt Arsenaulta6dc6c22014-08-06 20:27:55 +000011 %result = fsub float %a, %b
12 store float %result, float addrspace(1)* %out, align 4
13 ret void
14}
15
Tom Stellard79243d92014-10-01 17:15:17 +000016; FUNC-LABEL: {{^}}s_fsub_f32:
Matt Arsenaulta6dc6c22014-08-06 20:27:55 +000017; R600: ADD {{\** *}}T{{[0-9]+\.[XYZW]}}, KC0[2].Z, -KC0[2].W
18
Tom Stellard326d6ec2014-11-05 14:50:53 +000019; SI: v_sub_f32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}
Matt Arsenaulta6dc6c22014-08-06 20:27:55 +000020define void @s_fsub_f32(float addrspace(1)* %out, float %a, float %b) {
21 %sub = fsub float %a, %b
22 store float %sub, float addrspace(1)* %out, align 4
Tom Stellarda92ff872013-08-16 23:51:24 +000023 ret void
Tom Stellard75aadc22012-12-11 21:25:42 +000024}
25
26declare float @llvm.R600.load.input(i32) readnone
27
28declare void @llvm.AMDGPU.store.output(float, i32)
29
Tom Stellard79243d92014-10-01 17:15:17 +000030; FUNC-LABEL: {{^}}fsub_v2f32:
Matt Arsenaulta6dc6c22014-08-06 20:27:55 +000031; R600-DAG: ADD {{\** *}}T{{[0-9]+\.[XYZW]}}, KC0[3].X, -KC0[3].Z
32; R600-DAG: ADD {{\** *}}T{{[0-9]+\.[XYZW]}}, KC0[2].W, -KC0[3].Y
33
Nicolai Haehnle82fc9622016-01-07 17:10:29 +000034; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}
35; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}
Tom Stellard0344cdf2013-08-01 15:23:42 +000036define void @fsub_v2f32(<2 x float> addrspace(1)* %out, <2 x float> %a, <2 x float> %b) {
Matt Arsenaulta6dc6c22014-08-06 20:27:55 +000037 %sub = fsub <2 x float> %a, %b
38 store <2 x float> %sub, <2 x float> addrspace(1)* %out, align 8
Tom Stellard0344cdf2013-08-01 15:23:42 +000039 ret void
40}
Tom Stellard5a6b0d82013-04-19 02:10:53 +000041
Tom Stellard79243d92014-10-01 17:15:17 +000042; FUNC-LABEL: {{^}}v_fsub_v4f32:
Matt Arsenaulta6dc6c22014-08-06 20:27:55 +000043; R600: ADD {{\** *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], -T[0-9]+\.[XYZW]}}
44; R600: ADD {{\** *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], -T[0-9]+\.[XYZW]}}
45; R600: ADD {{\** *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], -T[0-9]+\.[XYZW]}}
46; R600: ADD {{\** *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], -T[0-9]+\.[XYZW]}}
47
Tom Stellard326d6ec2014-11-05 14:50:53 +000048; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}}
49; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}}
50; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}}
51; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}}
Matt Arsenaulta6dc6c22014-08-06 20:27:55 +000052define void @v_fsub_v4f32(<4 x float> addrspace(1)* %out, <4 x float> addrspace(1)* %in) {
David Blaikie79e6c742015-02-27 19:29:02 +000053 %b_ptr = getelementptr <4 x float>, <4 x float> addrspace(1)* %in, i32 1
David Blaikiea79ac142015-02-27 21:17:42 +000054 %a = load <4 x float>, <4 x float> addrspace(1)* %in, align 16
55 %b = load <4 x float>, <4 x float> addrspace(1)* %b_ptr, align 16
Tom Stellard5a6b0d82013-04-19 02:10:53 +000056 %result = fsub <4 x float> %a, %b
Matt Arsenaulta6dc6c22014-08-06 20:27:55 +000057 store <4 x float> %result, <4 x float> addrspace(1)* %out, align 16
58 ret void
59}
60
Tom Stellard79243d92014-10-01 17:15:17 +000061; FUNC-LABEL: {{^}}s_fsub_v4f32:
Nicolai Haehnle82fc9622016-01-07 17:10:29 +000062; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}
63; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}
64; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}
65; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}
Tom Stellard326d6ec2014-11-05 14:50:53 +000066; SI: s_endpgm
Matt Arsenaulta6dc6c22014-08-06 20:27:55 +000067define void @s_fsub_v4f32(<4 x float> addrspace(1)* %out, <4 x float> %a, <4 x float> %b) {
68 %result = fsub <4 x float> %a, %b
69 store <4 x float> %result, <4 x float> addrspace(1)* %out, align 16
Tom Stellard5a6b0d82013-04-19 02:10:53 +000070 ret void
71}