blob: 325ed7f0aa9304a207dcbcb37574ccb533f91c39 [file] [log] [blame]
Nadav Roteme7b6a8a2013-03-28 22:34:46 +00001//=- X86SchedHaswell.td - X86 Haswell Scheduling -------------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Haswell to support instruction
11// scheduling and other instruction cost heuristics.
12//
Clement Courbetc48435b2018-06-11 07:00:08 +000013// Note that we define some instructions here that are not supported by haswell,
14// but we still have to define them because KNL uses the HSW model.
15// They are currently tagged with a comment `Unsupported = 1`.
16// FIXME: Use Unsupported = 1 once KNL has its own model.
17//
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000018//===----------------------------------------------------------------------===//
19
20def HaswellModel : SchedMachineModel {
21 // All x86 instructions are modeled as a single micro-op, and HW can decode 4
22 // instructions per cycle.
23 let IssueWidth = 4;
Andrew Trick18dc3da2013-06-15 04:50:02 +000024 let MicroOpBufferSize = 192; // Based on the reorder buffer.
Gadi Haber2cf601f2017-12-08 09:48:44 +000025 let LoadLatency = 5;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000026 let MispredictPenalty = 16;
Andrew Trickb6854d82013-09-25 18:14:12 +000027
Hal Finkel6532c202014-05-08 09:14:44 +000028 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
29 let LoopMicroOpBufferSize = 50;
30
Simon Pilgrim2b5967f2018-03-24 18:36:01 +000031 // This flag is set to allow the scheduler to assign a default model to
Gadi Haberd76f7b82017-08-28 10:04:16 +000032 // unrecognized opcodes.
Andrew Trickb6854d82013-09-25 18:14:12 +000033 let CompleteModel = 0;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000034}
35
36let SchedModel = HaswellModel in {
37
38// Haswell can issue micro-ops to 8 different ports in one cycle.
39
Quentin Colombet9e16c8a2014-01-29 18:26:59 +000040// Ports 0, 1, 5, and 6 handle all computation.
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000041// Port 4 gets the data half of stores. Store data can be available later than
42// the store address, but since we don't model the latency of stores, we can
43// ignore that.
44// Ports 2 and 3 are identical. They handle loads and the address half of
45// stores. Port 7 can handle address calculations.
46def HWPort0 : ProcResource<1>;
47def HWPort1 : ProcResource<1>;
48def HWPort2 : ProcResource<1>;
49def HWPort3 : ProcResource<1>;
50def HWPort4 : ProcResource<1>;
51def HWPort5 : ProcResource<1>;
52def HWPort6 : ProcResource<1>;
53def HWPort7 : ProcResource<1>;
54
55// Many micro-ops are capable of issuing on multiple ports.
Quentin Colombet0bc907e2014-08-18 17:55:26 +000056def HWPort01 : ProcResGroup<[HWPort0, HWPort1]>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000057def HWPort23 : ProcResGroup<[HWPort2, HWPort3]>;
58def HWPort237 : ProcResGroup<[HWPort2, HWPort3, HWPort7]>;
Quentin Colombetf68e0942014-08-18 17:55:36 +000059def HWPort04 : ProcResGroup<[HWPort0, HWPort4]>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000060def HWPort05 : ProcResGroup<[HWPort0, HWPort5]>;
Quentin Colombet7e939fb42014-08-18 17:56:01 +000061def HWPort06 : ProcResGroup<[HWPort0, HWPort6]>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000062def HWPort15 : ProcResGroup<[HWPort1, HWPort5]>;
Quentin Colombetca498512014-02-24 19:33:51 +000063def HWPort16 : ProcResGroup<[HWPort1, HWPort6]>;
Quentin Colombet7e939fb42014-08-18 17:56:01 +000064def HWPort56 : ProcResGroup<[HWPort5, HWPort6]>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000065def HWPort015 : ProcResGroup<[HWPort0, HWPort1, HWPort5]>;
Quentin Colombet7e939fb42014-08-18 17:56:01 +000066def HWPort056 : ProcResGroup<[HWPort0, HWPort5, HWPort6]>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000067def HWPort0156: ProcResGroup<[HWPort0, HWPort1, HWPort5, HWPort6]>;
68
Andrew Trick40c4f382013-06-15 04:50:06 +000069// 60 Entry Unified Scheduler
70def HWPortAny : ProcResGroup<[HWPort0, HWPort1, HWPort2, HWPort3, HWPort4,
71 HWPort5, HWPort6, HWPort7]> {
72 let BufferSize=60;
73}
74
Andrew Tricke1d88cf2013-04-02 01:58:47 +000075// Integer division issued on port 0.
76def HWDivider : ProcResource<1>;
Craig Topper8104f262018-04-02 05:33:28 +000077// FP division and sqrt on port 0.
78def HWFPDivider : ProcResource<1>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000079
Gadi Haber2cf601f2017-12-08 09:48:44 +000080// Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000081// cycles after the memory operand.
Gadi Haber2cf601f2017-12-08 09:48:44 +000082def : ReadAdvance<ReadAfterLd, 5>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000083
84// Many SchedWrites are defined in pairs with and without a folded load.
85// Instructions with folded loads are usually micro-fused, so they only appear
86// as two micro-ops when queued in the reservation station.
87// This multiclass defines the resource usage for variants with and without
88// folded loads.
89multiclass HWWriteResPair<X86FoldableSchedWrite SchedRW,
Simon Pilgrim30c38c32018-03-19 14:46:07 +000090 list<ProcResourceKind> ExePorts,
Simon Pilgrime3547af2018-03-25 10:21:19 +000091 int Lat, list<int> Res = [1], int UOps = 1,
Simon Pilgrimb56be792018-09-25 13:01:26 +000092 int LoadLat = 5> {
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000093 // Register variant is using a single cycle on ExePort.
Simon Pilgrim30c38c32018-03-19 14:46:07 +000094 def : WriteRes<SchedRW, ExePorts> {
95 let Latency = Lat;
96 let ResourceCycles = Res;
97 let NumMicroOps = UOps;
98 }
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000099
Simon Pilgrime3547af2018-03-25 10:21:19 +0000100 // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to
101 // the latency (default = 5).
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000102 def : WriteRes<SchedRW.Folded, !listconcat([HWPort23], ExePorts)> {
Simon Pilgrime3547af2018-03-25 10:21:19 +0000103 let Latency = !add(Lat, LoadLat);
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000104 let ResourceCycles = !listconcat([1], Res);
Simon Pilgrimb56be792018-09-25 13:01:26 +0000105 let NumMicroOps = !add(UOps, 1);
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000106 }
107}
108
Craig Topperf131b602018-04-06 16:16:46 +0000109// A folded store needs a cycle on port 4 for the store data, and an extra port
110// 2/3/7 cycle to recompute the address.
111def : WriteRes<WriteRMW, [HWPort237,HWPort4]>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000112
Quentin Colombet9e16c8a2014-01-29 18:26:59 +0000113// Store_addr on 237.
114// Store_data on 4.
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000115defm : X86WriteRes<WriteStore, [HWPort237, HWPort4], 1, [1,1], 1>;
116defm : X86WriteRes<WriteStoreNT, [HWPort237, HWPort4], 1, [1,1], 2>;
117defm : X86WriteRes<WriteLoad, [HWPort23], 5, [1], 1>;
118defm : X86WriteRes<WriteMove, [HWPort0156], 1, [1], 1>;
119def : WriteRes<WriteZero, []>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000120
Andrew V. Tischenkoe5640552018-07-31 10:14:43 +0000121// Arithmetic.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000122defm : HWWriteResPair<WriteALU, [HWPort0156], 1>;
Andrew V. Tischenkoe5640552018-07-31 10:14:43 +0000123defm : HWWriteResPair<WriteADC, [HWPort06, HWPort0156], 2, [1,1], 2>;
Simon Pilgrim00865a42018-09-24 15:21:57 +0000124
125// Integer multiplication.
126defm : HWWriteResPair<WriteIMul8, [HWPort1], 3>;
127defm : HWWriteResPair<WriteIMul16, [HWPort1,HWPort06,HWPort0156], 4, [1,1,2], 4>;
128defm : X86WriteRes<WriteIMul16Imm, [HWPort1,HWPort0156], 4, [1,1], 2>;
129defm : X86WriteRes<WriteIMul16ImmLd, [HWPort1,HWPort0156,HWPort23], 8, [1,1,1], 3>;
130defm : HWWriteResPair<WriteIMul16Reg, [HWPort1], 3>;
131defm : HWWriteResPair<WriteIMul32, [HWPort1,HWPort06,HWPort0156], 4, [1,1,1], 3>;
132defm : HWWriteResPair<WriteIMul32Imm, [HWPort1], 3>;
133defm : HWWriteResPair<WriteIMul32Reg, [HWPort1], 3>;
134defm : HWWriteResPair<WriteIMul64, [HWPort1,HWPort6], 4, [1,1], 2>;
135defm : HWWriteResPair<WriteIMul64Imm, [HWPort1], 3>;
136defm : HWWriteResPair<WriteIMul64Reg, [HWPort1], 3>;
137def : WriteRes<WriteIMulH, []> { let Latency = 3; }
Andrew V. Tischenkoee2e3142018-07-20 09:39:14 +0000138
Simon Pilgrim67caf042018-07-31 18:24:24 +0000139defm : X86WriteRes<WriteBSWAP32, [HWPort15], 1, [1], 1>;
140defm : X86WriteRes<WriteBSWAP64, [HWPort06, HWPort15], 2, [1,1], 2>;
Andrew V. Tischenko62f7a322018-08-30 06:26:00 +0000141defm : X86WriteRes<WriteCMPXCHG,[HWPort06, HWPort0156], 5, [2,3], 5>;
142defm : X86WriteRes<WriteCMPXCHGRMW,[HWPort23,HWPort06,HWPort0156,HWPort237,HWPort4], 9, [1,2,1,1,1], 6>;
Andrew V. Tischenko24f63bc2018-08-09 09:23:26 +0000143defm : X86WriteRes<WriteXCHG, [HWPort0156], 2, [3], 3>;
Andrew V. Tischenkoee2e3142018-07-20 09:39:14 +0000144
Andrew V. Tischenkoe5640552018-07-31 10:14:43 +0000145// Integer shifts and rotates.
Simon Pilgrimf3f3dd52018-09-23 21:19:15 +0000146defm : HWWriteResPair<WriteShift, [HWPort06], 1>;
Simon Pilgrimb56be792018-09-25 13:01:26 +0000147defm : HWWriteResPair<WriteShiftCL, [HWPort06, HWPort0156], 3, [2,1], 3>;
Simon Pilgrimf3f3dd52018-09-23 21:19:15 +0000148defm : HWWriteResPair<WriteRotate, [HWPort06], 2, [2], 2>;
Simon Pilgrimb56be792018-09-25 13:01:26 +0000149defm : HWWriteResPair<WriteRotateCL, [HWPort06, HWPort0156], 3, [2,1], 3>;
Andrew V. Tischenkoe5640552018-07-31 10:14:43 +0000150
151// SHLD/SHRD.
152defm : X86WriteRes<WriteSHDrri, [HWPort1], 3, [1], 1>;
153defm : X86WriteRes<WriteSHDrrcl,[HWPort1, HWPort06, HWPort0156], 6, [1, 1, 2], 4>;
154defm : X86WriteRes<WriteSHDmri, [HWPort1, HWPort23, HWPort237, HWPort0156], 10, [1, 1, 1, 1], 4>;
155defm : X86WriteRes<WriteSHDmrcl,[HWPort1, HWPort23, HWPort237, HWPort06, HWPort0156], 12, [1, 1, 1, 1, 2], 6>;
156
Simon Pilgrim2864b462018-05-08 14:55:16 +0000157defm : HWWriteResPair<WriteJump, [HWPort06], 1>;
158defm : HWWriteResPair<WriteCRC32, [HWPort1], 3>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000159
Craig Topperb7baa352018-04-08 17:53:18 +0000160defm : HWWriteResPair<WriteCMOV, [HWPort06,HWPort0156], 2, [1,1], 2>; // Conditional move.
Simon Pilgrim2782a192018-05-17 16:47:30 +0000161defm : HWWriteResPair<WriteCMOV2, [HWPort06,HWPort0156], 3, [1,2], 3>; // Conditional (CF + ZF flag) move.
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000162defm : X86WriteRes<WriteFCMOV, [HWPort1], 3, [1], 1>; // x87 conditional move.
Craig Topperb7baa352018-04-08 17:53:18 +0000163def : WriteRes<WriteSETCC, [HWPort06]>; // Setcc.
164def : WriteRes<WriteSETCCStore, [HWPort06,HWPort4,HWPort237]> {
165 let Latency = 2;
166 let NumMicroOps = 3;
167}
Simon Pilgrim43737a32018-10-01 14:23:37 +0000168
Simon Pilgrim683e3552018-10-01 16:12:44 +0000169defm : X86WriteRes<WriteLAHFSAHF, [HWPort06], 1, [1], 1>;
170defm : X86WriteRes<WriteBitTest, [HWPort06], 1, [1], 1>;
171defm : X86WriteRes<WriteBitTestImmLd, [HWPort06,HWPort23], 6, [1,1], 2>;
172defm : X86WriteRes<WriteBitTestRegLd, [], 1, [], 10>;
173defm : X86WriteRes<WriteBitTestSet, [HWPort06], 1, [1], 1>;
174defm : X86WriteRes<WriteBitTestSetImmLd, [HWPort06,HWPort23], 6, [1,1], 2>;
175defm : X86WriteRes<WriteBitTestSetRegLd, [], 1, [], 11>;
Craig Topperb7baa352018-04-08 17:53:18 +0000176
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000177// This is for simple LEAs with one or two input operands.
178// The complex ones can only execute on port 1, and they require two cycles on
179// the port to read all inputs. We don't model that.
180def : WriteRes<WriteLEA, [HWPort15]>;
181
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000182// Bit counts.
Roman Lebedevfa988852018-07-08 09:50:25 +0000183defm : HWWriteResPair<WriteBSF, [HWPort1], 3>;
184defm : HWWriteResPair<WriteBSR, [HWPort1], 3>;
185defm : HWWriteResPair<WriteLZCNT, [HWPort1], 3>;
186defm : HWWriteResPair<WriteTZCNT, [HWPort1], 3>;
187defm : HWWriteResPair<WritePOPCNT, [HWPort1], 3>;
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000188
Simon Pilgrim6a47cdb2018-09-14 13:09:56 +0000189// BMI1 BEXTR/BLS, BMI2 BZHI
Craig Topper89310f52018-03-29 20:41:39 +0000190defm : HWWriteResPair<WriteBEXTR, [HWPort06,HWPort15], 2, [1,1], 2>;
Simon Pilgrim6a47cdb2018-09-14 13:09:56 +0000191defm : HWWriteResPair<WriteBLS, [HWPort15], 1>;
192defm : HWWriteResPair<WriteBZHI, [HWPort15], 1>;
Craig Topper89310f52018-03-29 20:41:39 +0000193
Simon Pilgrima8b4e272018-09-24 16:58:26 +0000194// TODO: Why isn't the HWDivider used?
195defm : X86WriteRes<WriteDiv8, [HWPort0,HWPort1,HWPort5,HWPort6], 22, [], 9>;
196defm : X86WriteRes<WriteDiv16, [HWPort0,HWPort1,HWPort5,HWPort6,HWPort01,HWPort0156], 98, [7,7,3,3,1,11], 32>;
197defm : X86WriteRes<WriteDiv32, [HWPort0,HWPort1,HWPort5,HWPort6,HWPort01,HWPort0156], 98, [7,7,3,3,1,11], 32>;
198defm : X86WriteRes<WriteDiv64, [HWPort0,HWPort1,HWPort5,HWPort6,HWPort01,HWPort0156], 98, [7,7,3,3,1,11], 32>;
199defm : X86WriteRes<WriteDiv8Ld, [HWPort0,HWPort23,HWDivider], 29, [1,1,10], 2>;
200defm : X86WriteRes<WriteDiv16Ld, [HWPort0,HWPort23,HWDivider], 29, [1,1,10], 2>;
201defm : X86WriteRes<WriteDiv32Ld, [HWPort0,HWPort23,HWDivider], 29, [1,1,10], 2>;
202defm : X86WriteRes<WriteDiv64Ld, [HWPort0,HWPort23,HWDivider], 29, [1,1,10], 2>;
203
204defm : X86WriteRes<WriteIDiv8, [HWPort0,HWPort1,HWPort5,HWPort6], 23, [], 9>;
205defm : X86WriteRes<WriteIDiv16, [HWPort0,HWPort1,HWPort5,HWPort6,HWPort06,HWPort0156], 112, [4,2,4,8,14,34], 66>;
206defm : X86WriteRes<WriteIDiv32, [HWPort0,HWPort1,HWPort5,HWPort6,HWPort06,HWPort0156], 112, [4,2,4,8,14,34], 66>;
207defm : X86WriteRes<WriteIDiv64, [HWPort0,HWPort1,HWPort5,HWPort6,HWPort06,HWPort0156], 112, [4,2,4,8,14,34], 66>;
208defm : X86WriteRes<WriteIDiv8Ld, [HWPort0,HWPort23,HWDivider], 29, [1,1,10], 2>;
209defm : X86WriteRes<WriteIDiv16Ld, [HWPort0,HWPort23,HWDivider], 29, [1,1,10], 2>;
210defm : X86WriteRes<WriteIDiv32Ld, [HWPort0,HWPort23,HWDivider], 29, [1,1,10], 2>;
211defm : X86WriteRes<WriteIDiv64Ld, [HWPort0,HWPort23,HWDivider], 29, [1,1,10], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000212
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000213// Scalar and vector floating point.
Clement Courbetb78ab502018-05-31 11:41:27 +0000214defm : X86WriteRes<WriteFLD0, [HWPort01], 1, [1], 1>;
215defm : X86WriteRes<WriteFLD1, [HWPort01], 1, [2], 2>;
Clement Courbet2e41c5a2018-05-31 14:22:01 +0000216defm : X86WriteRes<WriteFLDC, [HWPort01], 1, [2], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000217defm : X86WriteRes<WriteFLoad, [HWPort23], 5, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000218defm : X86WriteRes<WriteFLoadX, [HWPort23], 6, [1], 1>;
219defm : X86WriteRes<WriteFLoadY, [HWPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000220defm : X86WriteRes<WriteFMaskedLoad, [HWPort23,HWPort5], 8, [1,2], 3>;
221defm : X86WriteRes<WriteFMaskedLoadY, [HWPort23,HWPort5], 9, [1,2], 3>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000222defm : X86WriteRes<WriteFStore, [HWPort237,HWPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000223defm : X86WriteRes<WriteFStoreX, [HWPort237,HWPort4], 1, [1,1], 2>;
224defm : X86WriteRes<WriteFStoreY, [HWPort237,HWPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000225defm : X86WriteRes<WriteFStoreNT, [HWPort237,HWPort4], 1, [1,1], 2>;
226defm : X86WriteRes<WriteFStoreNTX, [HWPort237,HWPort4], 1, [1,1], 2>;
227defm : X86WriteRes<WriteFStoreNTY, [HWPort237,HWPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000228defm : X86WriteRes<WriteFMaskedStore, [HWPort0,HWPort4,HWPort237,HWPort15], 5, [1,1,1,1], 4>;
229defm : X86WriteRes<WriteFMaskedStoreY, [HWPort0,HWPort4,HWPort237,HWPort15], 5, [1,1,1,1], 4>;
230defm : X86WriteRes<WriteFMove, [HWPort5], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000231defm : X86WriteRes<WriteFMoveX, [HWPort5], 1, [1], 1>;
232defm : X86WriteRes<WriteFMoveY, [HWPort5], 1, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000233defm : X86WriteRes<WriteEMMS, [HWPort01,HWPort15,HWPort015,HWPort0156], 31, [8,1,21,1], 31>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000234
Simon Pilgrim1233e122018-05-07 20:52:53 +0000235defm : HWWriteResPair<WriteFAdd, [HWPort1], 3, [1], 1, 5>;
236defm : HWWriteResPair<WriteFAddX, [HWPort1], 3, [1], 1, 6>;
237defm : HWWriteResPair<WriteFAddY, [HWPort1], 3, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000238defm : HWWriteResPair<WriteFAddZ, [HWPort1], 3, [1], 1, 7>; // Unsupported = 1
Simon Pilgrim1233e122018-05-07 20:52:53 +0000239defm : HWWriteResPair<WriteFAdd64, [HWPort1], 3, [1], 1, 5>;
240defm : HWWriteResPair<WriteFAdd64X, [HWPort1], 3, [1], 1, 6>;
241defm : HWWriteResPair<WriteFAdd64Y, [HWPort1], 3, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000242defm : HWWriteResPair<WriteFAdd64Z, [HWPort1], 3, [1], 1, 7>; // Unsupported = 1
Simon Pilgrim1233e122018-05-07 20:52:53 +0000243
244defm : HWWriteResPair<WriteFCmp, [HWPort1], 3, [1], 1, 5>;
245defm : HWWriteResPair<WriteFCmpX, [HWPort1], 3, [1], 1, 6>;
246defm : HWWriteResPair<WriteFCmpY, [HWPort1], 3, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000247defm : HWWriteResPair<WriteFCmpZ, [HWPort1], 3, [1], 1, 7>; // Unsupported = 1
Simon Pilgrim1233e122018-05-07 20:52:53 +0000248defm : HWWriteResPair<WriteFCmp64, [HWPort1], 3, [1], 1, 5>;
249defm : HWWriteResPair<WriteFCmp64X, [HWPort1], 3, [1], 1, 6>;
250defm : HWWriteResPair<WriteFCmp64Y, [HWPort1], 3, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000251defm : HWWriteResPair<WriteFCmp64Z, [HWPort1], 3, [1], 1, 7>; // Unsupported = 1
Simon Pilgrim1233e122018-05-07 20:52:53 +0000252
253defm : HWWriteResPair<WriteFCom, [HWPort1], 3>;
254
255defm : HWWriteResPair<WriteFMul, [HWPort01], 5, [1], 1, 5>;
256defm : HWWriteResPair<WriteFMulX, [HWPort01], 5, [1], 1, 6>;
257defm : HWWriteResPair<WriteFMulY, [HWPort01], 5, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000258defm : HWWriteResPair<WriteFMulZ, [HWPort01], 5, [1], 1, 7>; // Unsupported = 1
Simon Pilgrim1233e122018-05-07 20:52:53 +0000259defm : HWWriteResPair<WriteFMul64, [HWPort01], 5, [1], 1, 5>;
260defm : HWWriteResPair<WriteFMul64X, [HWPort01], 5, [1], 1, 6>;
261defm : HWWriteResPair<WriteFMul64Y, [HWPort01], 5, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000262defm : HWWriteResPair<WriteFMul64Z, [HWPort01], 5, [1], 1, 7>; // Unsupported = 1
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000263
264defm : HWWriteResPair<WriteFDiv, [HWPort0,HWFPDivider], 13, [1,7], 1, 5>;
265defm : HWWriteResPair<WriteFDivX, [HWPort0,HWFPDivider], 13, [1,7], 1, 6>;
266defm : HWWriteResPair<WriteFDivY, [HWPort0,HWPort15,HWFPDivider], 21, [2,1,14], 3, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000267defm : HWWriteResPair<WriteFDivZ, [HWPort0,HWPort15,HWFPDivider], 21, [2,1,14], 3, 7>; // Unsupported = 1
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000268defm : HWWriteResPair<WriteFDiv64, [HWPort0,HWFPDivider], 20, [1,14], 1, 5>;
269defm : HWWriteResPair<WriteFDiv64X, [HWPort0,HWFPDivider], 20, [1,14], 1, 6>;
270defm : HWWriteResPair<WriteFDiv64Y, [HWPort0,HWPort15,HWFPDivider], 35, [2,1,28], 3, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000271defm : HWWriteResPair<WriteFDiv64Z, [HWPort0,HWPort15,HWFPDivider], 35, [2,1,28], 3, 7>; // Unsupported = 1
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000272
Simon Pilgrimc7088682018-05-01 18:06:07 +0000273defm : HWWriteResPair<WriteFRcp, [HWPort0], 5, [1], 1, 5>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000274defm : HWWriteResPair<WriteFRcpX, [HWPort0], 5, [1], 1, 6>;
275defm : HWWriteResPair<WriteFRcpY, [HWPort0,HWPort015], 11, [2,1], 3, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000276defm : HWWriteResPair<WriteFRcpZ, [HWPort0,HWPort015], 11, [2,1], 3, 7>; // Unsupported = 1
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000277
Simon Pilgrimc7088682018-05-01 18:06:07 +0000278defm : HWWriteResPair<WriteFRsqrt, [HWPort0], 5, [1], 1, 5>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000279defm : HWWriteResPair<WriteFRsqrtX,[HWPort0], 5, [1], 1, 6>;
280defm : HWWriteResPair<WriteFRsqrtY,[HWPort0,HWPort015], 11, [2,1], 3, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000281defm : HWWriteResPair<WriteFRsqrtZ,[HWPort0,HWPort015], 11, [2,1], 3, 7>; // Unsupported = 1
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000282
283defm : HWWriteResPair<WriteFSqrt, [HWPort0,HWFPDivider], 11, [1,7], 1, 5>;
284defm : HWWriteResPair<WriteFSqrtX, [HWPort0,HWFPDivider], 11, [1,7], 1, 6>;
285defm : HWWriteResPair<WriteFSqrtY, [HWPort0,HWPort15,HWFPDivider], 21, [2,1,14], 3, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000286defm : HWWriteResPair<WriteFSqrtZ, [HWPort0,HWPort15,HWFPDivider], 21, [2,1,14], 3, 7>; // Unsupported = 1
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000287defm : HWWriteResPair<WriteFSqrt64, [HWPort0,HWFPDivider], 16, [1,14], 1, 5>;
288defm : HWWriteResPair<WriteFSqrt64X, [HWPort0,HWFPDivider], 16, [1,14], 1, 6>;
289defm : HWWriteResPair<WriteFSqrt64Y, [HWPort0,HWPort15,HWFPDivider], 35, [2,1,28], 3, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000290defm : HWWriteResPair<WriteFSqrt64Z, [HWPort0,HWPort15,HWFPDivider], 35, [2,1,28], 3, 7>; // Unsupported = 1
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000291defm : HWWriteResPair<WriteFSqrt80, [HWPort0,HWFPDivider], 23, [1,17]>;
292
Simon Pilgrim67cc2462018-05-04 15:20:18 +0000293defm : HWWriteResPair<WriteFMA, [HWPort01], 5, [1], 1, 5>;
294defm : HWWriteResPair<WriteFMAX, [HWPort01], 5, [1], 1, 6>;
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +0000295defm : HWWriteResPair<WriteFMAY, [HWPort01], 5, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000296defm : HWWriteResPair<WriteFMAZ, [HWPort01], 5, [1], 1, 7>; // Unsupported = 1
Simon Pilgrim542b20d2018-05-03 22:31:19 +0000297defm : HWWriteResPair<WriteDPPD, [HWPort0,HWPort1,HWPort5], 9, [1,1,1], 3, 6>;
298defm : HWWriteResPair<WriteDPPS, [HWPort0,HWPort1,HWPort5], 14, [2,1,1], 4, 6>;
299defm : HWWriteResPair<WriteDPPSY, [HWPort0,HWPort1,HWPort5], 14, [2,1,1], 4, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000300defm : HWWriteResPair<WriteDPPSZ, [HWPort0,HWPort1,HWPort5], 14, [2,1,1], 4, 7>; // Unsupported = 1
Simon Pilgrimd14d2e72018-04-20 21:16:05 +0000301defm : HWWriteResPair<WriteFSign, [HWPort0], 1>;
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000302defm : X86WriteRes<WriteFRnd, [HWPort23], 6, [1], 1>;
303defm : X86WriteRes<WriteFRndY, [HWPort23], 6, [1], 1>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000304defm : X86WriteRes<WriteFRndZ, [HWPort23], 6, [1], 1>; // Unsupported = 1
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000305defm : X86WriteRes<WriteFRndLd, [HWPort1,HWPort23], 12, [2,1], 3>;
306defm : X86WriteRes<WriteFRndYLd, [HWPort1,HWPort23], 13, [2,1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000307defm : X86WriteRes<WriteFRndZLd, [HWPort1,HWPort23], 13, [2,1], 3>; // Unsupported = 1
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +0000308defm : HWWriteResPair<WriteFLogic, [HWPort5], 1, [1], 1, 6>;
309defm : HWWriteResPair<WriteFLogicY, [HWPort5], 1, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000310defm : HWWriteResPair<WriteFLogicZ, [HWPort5], 1, [1], 1, 7>; // Unsupported = 1
Simon Pilgrim210286e2018-05-08 10:28:03 +0000311defm : HWWriteResPair<WriteFTest, [HWPort0], 1, [1], 1, 6>;
312defm : HWWriteResPair<WriteFTestY, [HWPort0], 1, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000313defm : HWWriteResPair<WriteFTestZ, [HWPort0], 1, [1], 1, 7>; // Unsupported = 1
Simon Pilgrim819f2182018-05-02 17:58:50 +0000314defm : HWWriteResPair<WriteFShuffle, [HWPort5], 1, [1], 1, 6>;
Simon Pilgrimdd8eae12018-05-01 14:25:01 +0000315defm : HWWriteResPair<WriteFShuffleY, [HWPort5], 1, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000316defm : HWWriteResPair<WriteFShuffleZ, [HWPort5], 1, [1], 1, 7>; // Unsupported = 1
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000317defm : HWWriteResPair<WriteFVarShuffle, [HWPort5], 1, [1], 1, 6>;
318defm : HWWriteResPair<WriteFVarShuffleY, [HWPort5], 1, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000319defm : HWWriteResPair<WriteFVarShuffleZ, [HWPort5], 1, [1], 1, 7>; // Unsupported = 1
Simon Pilgrim06e16542018-04-22 18:35:53 +0000320defm : HWWriteResPair<WriteFBlend, [HWPort015], 1, [1], 1, 6>;
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000321defm : HWWriteResPair<WriteFBlendY, [HWPort015], 1, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000322defm : HWWriteResPair<WriteFBlendZ, [HWPort015], 1, [1], 1, 7>; // Unsupported = 1
Simon Pilgrim819f2182018-05-02 17:58:50 +0000323defm : HWWriteResPair<WriteFShuffle256, [HWPort5], 3, [1], 1, 7>;
324defm : HWWriteResPair<WriteFVarShuffle256, [HWPort5], 3, [1], 1, 7>;
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000325defm : HWWriteResPair<WriteFVarBlend, [HWPort5], 2, [2], 2, 6>;
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000326defm : HWWriteResPair<WriteFVarBlendY, [HWPort5], 2, [2], 2, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000327defm : HWWriteResPair<WriteFVarBlendZ, [HWPort5], 2, [2], 2, 7>; // Unsupported = 1
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000328
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000329// Conversion between integer and float.
Simon Pilgrim5647e892018-05-16 10:53:45 +0000330defm : HWWriteResPair<WriteCvtSD2I, [HWPort1], 3>;
331defm : HWWriteResPair<WriteCvtPD2I, [HWPort1], 3>;
332defm : HWWriteResPair<WriteCvtPD2IY, [HWPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000333defm : HWWriteResPair<WriteCvtPD2IZ, [HWPort1], 3>; // Unsupported = 1
Simon Pilgrim5647e892018-05-16 10:53:45 +0000334defm : HWWriteResPair<WriteCvtSS2I, [HWPort1], 3>;
335defm : HWWriteResPair<WriteCvtPS2I, [HWPort1], 3>;
336defm : HWWriteResPair<WriteCvtPS2IY, [HWPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000337defm : HWWriteResPair<WriteCvtPS2IZ, [HWPort1], 3>; // Unsupported = 1
Simon Pilgrim5647e892018-05-16 10:53:45 +0000338
339defm : HWWriteResPair<WriteCvtI2SD, [HWPort1], 4>;
340defm : HWWriteResPair<WriteCvtI2PD, [HWPort1], 4>;
341defm : HWWriteResPair<WriteCvtI2PDY, [HWPort1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000342defm : HWWriteResPair<WriteCvtI2PDZ, [HWPort1], 4>; // Unsupported = 1
Simon Pilgrim5647e892018-05-16 10:53:45 +0000343defm : HWWriteResPair<WriteCvtI2SS, [HWPort1], 4>;
344defm : HWWriteResPair<WriteCvtI2PS, [HWPort1], 4>;
345defm : HWWriteResPair<WriteCvtI2PSY, [HWPort1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000346defm : HWWriteResPair<WriteCvtI2PSZ, [HWPort1], 4>; // Unsupported = 1
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000347
348defm : HWWriteResPair<WriteCvtSS2SD, [HWPort1], 3>;
349defm : HWWriteResPair<WriteCvtPS2PD, [HWPort1], 3>;
350defm : HWWriteResPair<WriteCvtPS2PDY, [HWPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000351defm : HWWriteResPair<WriteCvtPS2PDZ, [HWPort1], 3>; // Unsupported = 1
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000352defm : HWWriteResPair<WriteCvtSD2SS, [HWPort1], 3>;
353defm : HWWriteResPair<WriteCvtPD2PS, [HWPort1], 3>;
354defm : HWWriteResPair<WriteCvtPD2PSY, [HWPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000355defm : HWWriteResPair<WriteCvtPD2PSZ, [HWPort1], 3>; // Unsupported = 1
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000356
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000357defm : X86WriteRes<WriteCvtPH2PS, [HWPort0,HWPort5], 2, [1,1], 2>;
358defm : X86WriteRes<WriteCvtPH2PSY, [HWPort0,HWPort5], 2, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000359defm : X86WriteRes<WriteCvtPH2PSZ, [HWPort0,HWPort5], 2, [1,1], 2>; // Unsupported = 1
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000360defm : X86WriteRes<WriteCvtPH2PSLd, [HWPort0,HWPort23], 6, [1,1], 2>;
361defm : X86WriteRes<WriteCvtPH2PSYLd, [HWPort0,HWPort23], 7, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000362defm : X86WriteRes<WriteCvtPH2PSZLd, [HWPort0,HWPort23], 7, [1,1], 2>; // Unsupported = 1
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000363
364defm : X86WriteRes<WriteCvtPS2PH, [HWPort1,HWPort5], 4, [1,1], 2>;
365defm : X86WriteRes<WriteCvtPS2PHY, [HWPort1,HWPort5], 6, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000366defm : X86WriteRes<WriteCvtPS2PHZ, [HWPort1,HWPort5], 6, [1,1], 2>; // Unsupported = 1
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000367defm : X86WriteRes<WriteCvtPS2PHSt, [HWPort1,HWPort4,HWPort5,HWPort237], 5, [1,1,1,1], 4>;
368defm : X86WriteRes<WriteCvtPS2PHYSt, [HWPort1,HWPort4,HWPort5,HWPort237], 7, [1,1,1,1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000369defm : X86WriteRes<WriteCvtPS2PHZSt, [HWPort1,HWPort4,HWPort5,HWPort237], 7, [1,1,1,1], 4>; // Unsupported = 1
Simon Pilgrimf0945aa2018-04-24 16:43:07 +0000370
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000371// Vector integer operations.
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000372defm : X86WriteRes<WriteVecLoad, [HWPort23], 5, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000373defm : X86WriteRes<WriteVecLoadX, [HWPort23], 6, [1], 1>;
374defm : X86WriteRes<WriteVecLoadY, [HWPort23], 7, [1], 1>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000375defm : X86WriteRes<WriteVecLoadNT, [HWPort23], 6, [1], 1>;
376defm : X86WriteRes<WriteVecLoadNTY, [HWPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000377defm : X86WriteRes<WriteVecMaskedLoad, [HWPort23,HWPort5], 8, [1,2], 3>;
378defm : X86WriteRes<WriteVecMaskedLoadY, [HWPort23,HWPort5], 9, [1,2], 3>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000379defm : X86WriteRes<WriteVecStore, [HWPort237,HWPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000380defm : X86WriteRes<WriteVecStoreX, [HWPort237,HWPort4], 1, [1,1], 2>;
381defm : X86WriteRes<WriteVecStoreY, [HWPort237,HWPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000382defm : X86WriteRes<WriteVecStoreNT, [HWPort237,HWPort4], 1, [1,1], 2>;
383defm : X86WriteRes<WriteVecStoreNTY, [HWPort237,HWPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000384defm : X86WriteRes<WriteVecMaskedStore, [HWPort0,HWPort4,HWPort237,HWPort15], 5, [1,1,1,1], 4>;
385defm : X86WriteRes<WriteVecMaskedStoreY, [HWPort0,HWPort4,HWPort237,HWPort15], 5, [1,1,1,1], 4>;
386defm : X86WriteRes<WriteVecMove, [HWPort015], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000387defm : X86WriteRes<WriteVecMoveX, [HWPort015], 1, [1], 1>;
388defm : X86WriteRes<WriteVecMoveY, [HWPort015], 1, [1], 1>;
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000389defm : X86WriteRes<WriteVecMoveToGpr, [HWPort0], 1, [1], 1>;
390defm : X86WriteRes<WriteVecMoveFromGpr, [HWPort5], 1, [1], 1>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000391
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000392defm : HWWriteResPair<WriteVecLogic, [HWPort015], 1, [1], 1, 5>;
393defm : HWWriteResPair<WriteVecLogicX,[HWPort015], 1, [1], 1, 6>;
Simon Pilgrim57f2b182018-05-01 12:39:17 +0000394defm : HWWriteResPair<WriteVecLogicY,[HWPort015], 1, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000395defm : HWWriteResPair<WriteVecLogicZ,[HWPort015], 1, [1], 1, 7>; // Unsupported = 1
Simon Pilgrim210286e2018-05-08 10:28:03 +0000396defm : HWWriteResPair<WriteVecTest, [HWPort0,HWPort5], 2, [1,1], 2, 6>;
397defm : HWWriteResPair<WriteVecTestY, [HWPort0,HWPort5], 4, [1,1], 2, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000398defm : HWWriteResPair<WriteVecTestZ, [HWPort0,HWPort5], 4, [1,1], 2, 7>; // Unsupported = 1
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000399defm : HWWriteResPair<WriteVecALU, [HWPort15], 1, [1], 1, 5>;
400defm : HWWriteResPair<WriteVecALUX, [HWPort15], 1, [1], 1, 6>;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000401defm : HWWriteResPair<WriteVecALUY, [HWPort15], 1, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000402defm : HWWriteResPair<WriteVecALUZ, [HWPort15], 1, [1], 1, 7>; // Unsupported = 1
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000403defm : HWWriteResPair<WriteVecIMul, [HWPort0], 5, [1], 1, 5>;
404defm : HWWriteResPair<WriteVecIMulX, [HWPort0], 5, [1], 1, 6>;
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000405defm : HWWriteResPair<WriteVecIMulY, [HWPort0], 5, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000406defm : HWWriteResPair<WriteVecIMulZ, [HWPort0], 5, [1], 1, 7>; // Unsupported = 1
Craig Topper13a0f832018-03-31 04:54:32 +0000407defm : HWWriteResPair<WritePMULLD, [HWPort0], 10, [2], 2, 6>;
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000408defm : HWWriteResPair<WritePMULLDY, [HWPort0], 10, [2], 2, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000409defm : HWWriteResPair<WritePMULLDZ, [HWPort0], 10, [2], 2, 7>; // Unsupported = 1
Simon Pilgrim819f2182018-05-02 17:58:50 +0000410defm : HWWriteResPair<WriteShuffle, [HWPort5], 1, [1], 1, 5>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000411defm : HWWriteResPair<WriteShuffleX, [HWPort5], 1, [1], 1, 6>;
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000412defm : HWWriteResPair<WriteShuffleY, [HWPort5], 1, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000413defm : HWWriteResPair<WriteShuffleZ, [HWPort5], 1, [1], 1, 7>; // Unsupported = 1
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000414defm : HWWriteResPair<WriteVarShuffle, [HWPort5], 1, [1], 1, 5>;
415defm : HWWriteResPair<WriteVarShuffleX,[HWPort5], 1, [1], 1, 6>;
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000416defm : HWWriteResPair<WriteVarShuffleY,[HWPort5], 1, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000417defm : HWWriteResPair<WriteVarShuffleZ,[HWPort5], 1, [1], 1, 7>; // Unsupported = 1
Simon Pilgrim06e16542018-04-22 18:35:53 +0000418defm : HWWriteResPair<WriteBlend, [HWPort5], 1, [1], 1, 6>;
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000419defm : HWWriteResPair<WriteBlendY, [HWPort5], 1, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000420defm : HWWriteResPair<WriteBlendZ, [HWPort5], 1, [1], 1, 7>; // Unsupported = 1
Simon Pilgrim819f2182018-05-02 17:58:50 +0000421defm : HWWriteResPair<WriteShuffle256, [HWPort5], 3, [1], 1, 7>;
422defm : HWWriteResPair<WriteVarShuffle256, [HWPort5], 3, [1], 1, 7>;
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000423defm : HWWriteResPair<WriteVarBlend, [HWPort5], 2, [2], 2, 6>;
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000424defm : HWWriteResPair<WriteVarBlendY, [HWPort5], 2, [2], 2, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000425defm : HWWriteResPair<WriteVarBlendZ, [HWPort5], 2, [2], 2, 7>; // Unsupported = 1
Simon Pilgrima41ae2f2018-04-22 10:39:16 +0000426defm : HWWriteResPair<WriteMPSAD, [HWPort0, HWPort5], 7, [1, 2], 3, 6>;
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000427defm : HWWriteResPair<WriteMPSADY, [HWPort0, HWPort5], 7, [1, 2], 3, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000428defm : HWWriteResPair<WriteMPSADZ, [HWPort0, HWPort5], 7, [1, 2], 3, 7>; // Unsupported = 1
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000429defm : HWWriteResPair<WritePSADBW, [HWPort0], 5, [1], 1, 5>;
430defm : HWWriteResPair<WritePSADBWX, [HWPort0], 5, [1], 1, 6>;
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000431defm : HWWriteResPair<WritePSADBWY, [HWPort0], 5, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000432defm : HWWriteResPair<WritePSADBWZ, [HWPort0], 5, [1], 1, 7>; // Unsupported = 1
Simon Pilgrim27bc83e2018-04-24 18:49:25 +0000433defm : HWWriteResPair<WritePHMINPOS, [HWPort0], 5, [1], 1, 6>;
Quentin Colombetca498512014-02-24 19:33:51 +0000434
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000435// Vector integer shifts.
436defm : HWWriteResPair<WriteVecShift, [HWPort0], 1, [1], 1, 5>;
437defm : HWWriteResPair<WriteVecShiftX, [HWPort0,HWPort5], 2, [1,1], 2, 6>;
438defm : X86WriteRes<WriteVecShiftY, [HWPort0,HWPort5], 4, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000439defm : X86WriteRes<WriteVecShiftZ, [HWPort0,HWPort5], 4, [1,1], 2>; // Unsupported = 1
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000440defm : X86WriteRes<WriteVecShiftYLd, [HWPort0,HWPort23], 8, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000441defm : X86WriteRes<WriteVecShiftZLd, [HWPort0,HWPort23], 8, [1,1], 2>; // Unsupported = 1
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000442
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000443defm : HWWriteResPair<WriteVecShiftImm, [HWPort0], 1, [1], 1, 5>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000444defm : HWWriteResPair<WriteVecShiftImmX, [HWPort0], 1, [1], 1, 6>;
445defm : HWWriteResPair<WriteVecShiftImmY, [HWPort0], 1, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000446defm : HWWriteResPair<WriteVecShiftImmZ, [HWPort0], 1, [1], 1, 7>; // Unsupported = 1
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000447defm : HWWriteResPair<WriteVarVecShift, [HWPort0, HWPort5], 3, [2,1], 3, 6>;
448defm : HWWriteResPair<WriteVarVecShiftY, [HWPort0, HWPort5], 3, [2,1], 3, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000449defm : HWWriteResPair<WriteVarVecShiftZ, [HWPort0, HWPort5], 3, [2,1], 3, 7>; // Unsupported = 1
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000450
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000451// Vector insert/extract operations.
452def : WriteRes<WriteVecInsert, [HWPort5]> {
453 let Latency = 2;
454 let NumMicroOps = 2;
455 let ResourceCycles = [2];
456}
457def : WriteRes<WriteVecInsertLd, [HWPort5,HWPort23]> {
458 let Latency = 6;
459 let NumMicroOps = 2;
460}
Simon Pilgrim819f2182018-05-02 17:58:50 +0000461def: InstRW<[WriteVecInsertLd], (instregex "(V?)MOV(H|L)(PD|PS)rm")>;
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000462
463def : WriteRes<WriteVecExtract, [HWPort0,HWPort5]> {
464 let Latency = 2;
465 let NumMicroOps = 2;
466}
467def : WriteRes<WriteVecExtractSt, [HWPort4,HWPort5,HWPort237]> {
468 let Latency = 2;
469 let NumMicroOps = 3;
470}
471
Quentin Colombetca498512014-02-24 19:33:51 +0000472// String instructions.
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000473
Quentin Colombetca498512014-02-24 19:33:51 +0000474// Packed Compare Implicit Length Strings, Return Mask
475def : WriteRes<WritePCmpIStrM, [HWPort0]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000476 let Latency = 11;
477 let NumMicroOps = 3;
Quentin Colombetca498512014-02-24 19:33:51 +0000478 let ResourceCycles = [3];
479}
480def : WriteRes<WritePCmpIStrMLd, [HWPort0, HWPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000481 let Latency = 17;
482 let NumMicroOps = 4;
483 let ResourceCycles = [3,1];
Quentin Colombetca498512014-02-24 19:33:51 +0000484}
485
486// Packed Compare Explicit Length Strings, Return Mask
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000487def : WriteRes<WritePCmpEStrM, [HWPort0, HWPort5, HWPort015, HWPort0156]> {
488 let Latency = 19;
489 let NumMicroOps = 9;
490 let ResourceCycles = [4,3,1,1];
Quentin Colombetca498512014-02-24 19:33:51 +0000491}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000492def : WriteRes<WritePCmpEStrMLd, [HWPort0, HWPort5, HWPort23, HWPort015, HWPort0156]> {
493 let Latency = 25;
494 let NumMicroOps = 10;
495 let ResourceCycles = [4,3,1,1,1];
Quentin Colombetca498512014-02-24 19:33:51 +0000496}
497
498// Packed Compare Implicit Length Strings, Return Index
499def : WriteRes<WritePCmpIStrI, [HWPort0]> {
500 let Latency = 11;
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000501 let NumMicroOps = 3;
Quentin Colombetca498512014-02-24 19:33:51 +0000502 let ResourceCycles = [3];
503}
504def : WriteRes<WritePCmpIStrILd, [HWPort0, HWPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000505 let Latency = 17;
506 let NumMicroOps = 4;
507 let ResourceCycles = [3,1];
Quentin Colombetca498512014-02-24 19:33:51 +0000508}
509
510// Packed Compare Explicit Length Strings, Return Index
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000511def : WriteRes<WritePCmpEStrI, [HWPort0, HWPort5, HWPort0156]> {
512 let Latency = 18;
513 let NumMicroOps = 8;
514 let ResourceCycles = [4,3,1];
Quentin Colombetca498512014-02-24 19:33:51 +0000515}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000516def : WriteRes<WritePCmpEStrILd, [HWPort0, HWPort5, HWPort23, HWPort0156]> {
517 let Latency = 24;
518 let NumMicroOps = 9;
519 let ResourceCycles = [4,3,1,1];
Quentin Colombetca498512014-02-24 19:33:51 +0000520}
521
Simon Pilgrima2f26782018-03-27 20:38:54 +0000522// MOVMSK Instructions.
Simon Pilgrimbf4c8c02018-05-04 14:54:33 +0000523def : WriteRes<WriteFMOVMSK, [HWPort0]> { let Latency = 3; }
524def : WriteRes<WriteVecMOVMSK, [HWPort0]> { let Latency = 3; }
525def : WriteRes<WriteVecMOVMSKY, [HWPort0]> { let Latency = 3; }
526def : WriteRes<WriteMMXMOVMSK, [HWPort0]> { let Latency = 1; }
Simon Pilgrima2f26782018-03-27 20:38:54 +0000527
Quentin Colombetca498512014-02-24 19:33:51 +0000528// AES Instructions.
529def : WriteRes<WriteAESDecEnc, [HWPort5]> {
530 let Latency = 7;
Simon Pilgrim7684e052018-03-22 13:18:08 +0000531 let NumMicroOps = 1;
Quentin Colombetca498512014-02-24 19:33:51 +0000532 let ResourceCycles = [1];
533}
534def : WriteRes<WriteAESDecEncLd, [HWPort5, HWPort23]> {
Simon Pilgrim7684e052018-03-22 13:18:08 +0000535 let Latency = 13;
536 let NumMicroOps = 2;
537 let ResourceCycles = [1,1];
Quentin Colombetca498512014-02-24 19:33:51 +0000538}
539
540def : WriteRes<WriteAESIMC, [HWPort5]> {
541 let Latency = 14;
Simon Pilgrim7684e052018-03-22 13:18:08 +0000542 let NumMicroOps = 2;
Quentin Colombetca498512014-02-24 19:33:51 +0000543 let ResourceCycles = [2];
544}
545def : WriteRes<WriteAESIMCLd, [HWPort5, HWPort23]> {
Simon Pilgrim7684e052018-03-22 13:18:08 +0000546 let Latency = 20;
547 let NumMicroOps = 3;
548 let ResourceCycles = [2,1];
Quentin Colombetca498512014-02-24 19:33:51 +0000549}
550
Simon Pilgrim7684e052018-03-22 13:18:08 +0000551def : WriteRes<WriteAESKeyGen, [HWPort0,HWPort5,HWPort015]> {
552 let Latency = 29;
553 let NumMicroOps = 11;
554 let ResourceCycles = [2,7,2];
Quentin Colombetca498512014-02-24 19:33:51 +0000555}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000556def : WriteRes<WriteAESKeyGenLd, [HWPort0,HWPort5,HWPort23,HWPort015]> {
557 let Latency = 34;
558 let NumMicroOps = 11;
559 let ResourceCycles = [2,7,1,1];
Quentin Colombetca498512014-02-24 19:33:51 +0000560}
561
562// Carry-less multiplication instructions.
563def : WriteRes<WriteCLMul, [HWPort0, HWPort5]> {
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000564 let Latency = 11;
565 let NumMicroOps = 3;
566 let ResourceCycles = [2,1];
Quentin Colombetca498512014-02-24 19:33:51 +0000567}
568def : WriteRes<WriteCLMulLd, [HWPort0, HWPort5, HWPort23]> {
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000569 let Latency = 17;
570 let NumMicroOps = 4;
571 let ResourceCycles = [2,1,1];
Quentin Colombetca498512014-02-24 19:33:51 +0000572}
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000573
Craig Topper05242bf2018-04-21 18:07:36 +0000574// Load/store MXCSR.
575def : WriteRes<WriteLDMXCSR, [HWPort0,HWPort23,HWPort0156]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
576def : WriteRes<WriteSTMXCSR, [HWPort4,HWPort5,HWPort237]> { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
577
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000578def : WriteRes<WriteSystem, [HWPort0156]> { let Latency = 100; }
579def : WriteRes<WriteMicrocoded, [HWPort0156]> { let Latency = 100; }
Quentin Colombetca498512014-02-24 19:33:51 +0000580def : WriteRes<WriteFence, [HWPort23, HWPort4]>;
581def : WriteRes<WriteNop, []>;
Quentin Colombet35d37b72014-08-18 17:55:08 +0000582
Michael Zuckermanf6684002017-06-28 11:23:31 +0000583//================ Exceptions ================//
584
585//-- Specific Scheduling Models --//
586
587// Starting with P0.
Craig Topper02daec02018-04-02 01:12:32 +0000588def HWWriteP0 : SchedWriteRes<[HWPort0]>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000589
Craig Topper02daec02018-04-02 01:12:32 +0000590def HWWriteP01 : SchedWriteRes<[HWPort01]>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000591
Craig Topper02daec02018-04-02 01:12:32 +0000592def HWWrite2P01 : SchedWriteRes<[HWPort01]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000593 let NumMicroOps = 2;
594}
Craig Topper02daec02018-04-02 01:12:32 +0000595def HWWrite3P01 : SchedWriteRes<[HWPort01]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000596 let NumMicroOps = 3;
597}
598
Craig Topper02daec02018-04-02 01:12:32 +0000599def HWWriteP0156_P23 : SchedWriteRes<[HWPort0156, HWPort23]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000600 let NumMicroOps = 2;
601}
602
Craig Topper02daec02018-04-02 01:12:32 +0000603def HWWrite2P0156_P23 : SchedWriteRes<[HWPort0156, HWPort23]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000604 let NumMicroOps = 3;
605 let ResourceCycles = [2, 1];
606}
607
Michael Zuckermanf6684002017-06-28 11:23:31 +0000608// Starting with P1.
Craig Topper02daec02018-04-02 01:12:32 +0000609def HWWriteP1 : SchedWriteRes<[HWPort1]>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000610
Michael Zuckermanf6684002017-06-28 11:23:31 +0000611
Craig Topper02daec02018-04-02 01:12:32 +0000612def HWWrite2P1 : SchedWriteRes<[HWPort1]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000613 let NumMicroOps = 2;
614 let ResourceCycles = [2];
615}
Michael Zuckermanf6684002017-06-28 11:23:31 +0000616
617// Notation:
618// - r: register.
619// - mm: 64 bit mmx register.
620// - x = 128 bit xmm register.
621// - (x)mm = mmx or xmm register.
622// - y = 256 bit ymm register.
623// - v = any vector register.
624// - m = memory.
625
626//=== Integer Instructions ===//
627//-- Move instructions --//
628
Michael Zuckermanf6684002017-06-28 11:23:31 +0000629// XLAT.
Craig Topper02daec02018-04-02 01:12:32 +0000630def HWWriteXLAT : SchedWriteRes<[]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000631 let Latency = 7;
632 let NumMicroOps = 3;
633}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000634def : InstRW<[HWWriteXLAT], (instrs XLAT)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000635
Michael Zuckermanf6684002017-06-28 11:23:31 +0000636// PUSHA.
Craig Topper02daec02018-04-02 01:12:32 +0000637def HWWritePushA : SchedWriteRes<[]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000638 let NumMicroOps = 19;
639}
Craig Topper02daec02018-04-02 01:12:32 +0000640def : InstRW<[HWWritePushA], (instregex "PUSHA(16|32)")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000641
Michael Zuckermanf6684002017-06-28 11:23:31 +0000642// POPA.
Craig Topper02daec02018-04-02 01:12:32 +0000643def HWWritePopA : SchedWriteRes<[]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000644 let NumMicroOps = 18;
645}
Craig Topper02daec02018-04-02 01:12:32 +0000646def : InstRW<[HWWritePopA], (instregex "POPA(16|32)")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000647
Michael Zuckermanf6684002017-06-28 11:23:31 +0000648//-- Arithmetic instructions --//
649
Michael Zuckermanf6684002017-06-28 11:23:31 +0000650// BTR BTS BTC.
Michael Zuckermanf6684002017-06-28 11:23:31 +0000651// m,r.
Craig Topper02daec02018-04-02 01:12:32 +0000652def HWWriteBTRSCmr : SchedWriteRes<[]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000653 let NumMicroOps = 11;
654}
Craig Topper02daec02018-04-02 01:12:32 +0000655def : InstRW<[HWWriteBTRSCmr], (instregex "BT(R|S|C)(16|32|64)mr")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000656
Michael Zuckermanf6684002017-06-28 11:23:31 +0000657//-- Control transfer instructions --//
658
Michael Zuckermanf6684002017-06-28 11:23:31 +0000659// CALL.
Michael Zuckermanf6684002017-06-28 11:23:31 +0000660// i.
Craig Topper02daec02018-04-02 01:12:32 +0000661def HWWriteRETI : SchedWriteRes<[HWPort23, HWPort6, HWPort015]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000662 let NumMicroOps = 4;
663 let ResourceCycles = [1, 2, 1];
664}
Craig Topper02daec02018-04-02 01:12:32 +0000665def : InstRW<[HWWriteRETI], (instregex "RETI(L|Q|W)", "LRETI(L|Q|W)")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000666
667// BOUND.
668// r,m.
Craig Topper02daec02018-04-02 01:12:32 +0000669def HWWriteBOUND : SchedWriteRes<[]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000670 let NumMicroOps = 15;
671}
Craig Topper02daec02018-04-02 01:12:32 +0000672def : InstRW<[HWWriteBOUND], (instregex "BOUNDS(16|32)rm")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000673
674// INTO.
Craig Topper02daec02018-04-02 01:12:32 +0000675def HWWriteINTO : SchedWriteRes<[]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000676 let NumMicroOps = 4;
677}
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000678def : InstRW<[HWWriteINTO], (instrs INTO)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000679
680//-- String instructions --//
681
682// LODSB/W.
Craig Topper02daec02018-04-02 01:12:32 +0000683def : InstRW<[HWWrite2P0156_P23], (instregex "LODS(B|W)")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000684
685// LODSD/Q.
Craig Topper02daec02018-04-02 01:12:32 +0000686def : InstRW<[HWWriteP0156_P23], (instregex "LODS(L|Q)")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000687
Michael Zuckermanf6684002017-06-28 11:23:31 +0000688// MOVS.
Craig Topper02daec02018-04-02 01:12:32 +0000689def HWWriteMOVS : SchedWriteRes<[HWPort23, HWPort4, HWPort0156]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000690 let Latency = 4;
691 let NumMicroOps = 5;
692 let ResourceCycles = [2, 1, 2];
693}
Craig Topper02daec02018-04-02 01:12:32 +0000694def : InstRW<[HWWriteMOVS], (instrs MOVSB, MOVSL, MOVSQ, MOVSW)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000695
Michael Zuckermanf6684002017-06-28 11:23:31 +0000696// CMPS.
Craig Topper02daec02018-04-02 01:12:32 +0000697def HWWriteCMPS : SchedWriteRes<[HWPort23, HWPort0156]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000698 let Latency = 4;
699 let NumMicroOps = 5;
700 let ResourceCycles = [2, 3];
701}
Craig Topper02daec02018-04-02 01:12:32 +0000702def : InstRW<[HWWriteCMPS], (instregex "CMPS(B|L|Q|W)")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000703
Michael Zuckermanf6684002017-06-28 11:23:31 +0000704//-- Other --//
705
Gadi Haberd76f7b82017-08-28 10:04:16 +0000706// RDPMC.f
Craig Topper02daec02018-04-02 01:12:32 +0000707def HWWriteRDPMC : SchedWriteRes<[]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000708 let NumMicroOps = 34;
709}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000710def : InstRW<[HWWriteRDPMC], (instrs RDPMC)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000711
712// RDRAND.
Craig Topper02daec02018-04-02 01:12:32 +0000713def HWWriteRDRAND : SchedWriteRes<[HWPort23, HWPort015]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000714 let NumMicroOps = 17;
715 let ResourceCycles = [1, 16];
716}
Craig Topper02daec02018-04-02 01:12:32 +0000717def : InstRW<[HWWriteRDRAND], (instregex "RDRAND(16|32|64)r")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000718
719//=== Floating Point x87 Instructions ===//
720//-- Move instructions --//
721
722// FLD.
723// m80.
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000724def : InstRW<[HWWriteP01], (instrs LD_Frr)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000725
Michael Zuckermanf6684002017-06-28 11:23:31 +0000726// FBLD.
727// m80.
Craig Topper02daec02018-04-02 01:12:32 +0000728def HWWriteFBLD : SchedWriteRes<[]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000729 let Latency = 47;
730 let NumMicroOps = 43;
731}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000732def : InstRW<[HWWriteFBLD], (instrs FBLDm)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000733
734// FST(P).
735// r.
Craig Topper02daec02018-04-02 01:12:32 +0000736def : InstRW<[HWWriteP01], (instregex "ST_(F|FP)rr")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000737
Michael Zuckermanf6684002017-06-28 11:23:31 +0000738// FFREE.
Craig Topper02daec02018-04-02 01:12:32 +0000739def : InstRW<[HWWriteP01], (instregex "FFREE")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000740
741// FNSAVE.
Craig Topper02daec02018-04-02 01:12:32 +0000742def HWWriteFNSAVE : SchedWriteRes<[]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000743 let NumMicroOps = 147;
744}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000745def : InstRW<[HWWriteFNSAVE], (instrs FSAVEm)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000746
747// FRSTOR.
Craig Topper02daec02018-04-02 01:12:32 +0000748def HWWriteFRSTOR : SchedWriteRes<[]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000749 let NumMicroOps = 90;
750}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000751def : InstRW<[HWWriteFRSTOR], (instrs FRSTORm)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000752
753//-- Arithmetic instructions --//
754
Michael Zuckermanf6684002017-06-28 11:23:31 +0000755// FCOMPP FUCOMPP.
756// r.
Simon Pilgrima3686c92018-05-10 19:08:06 +0000757def : InstRW<[HWWrite2P01], (instrs FCOMPP, UCOM_FPPr)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000758
759// FCOMI(P) FUCOMI(P).
760// m.
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000761def : InstRW<[HWWrite3P01], (instrs COM_FIPr, COM_FIr, UCOM_FIPr, UCOM_FIr)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000762
Michael Zuckermanf6684002017-06-28 11:23:31 +0000763// FTST.
Craig Topper02daec02018-04-02 01:12:32 +0000764def : InstRW<[HWWriteP1], (instregex "TST_F")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000765
766// FXAM.
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000767def : InstRW<[HWWrite2P1], (instrs FXAM)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000768
769// FPREM.
Craig Topper02daec02018-04-02 01:12:32 +0000770def HWWriteFPREM : SchedWriteRes<[]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000771 let Latency = 19;
772 let NumMicroOps = 28;
773}
Craig Topper02daec02018-04-02 01:12:32 +0000774def : InstRW<[HWWriteFPREM], (instrs FPREM)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000775
776// FPREM1.
Craig Topper02daec02018-04-02 01:12:32 +0000777def HWWriteFPREM1 : SchedWriteRes<[]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000778 let Latency = 27;
779 let NumMicroOps = 41;
780}
Craig Topper02daec02018-04-02 01:12:32 +0000781def : InstRW<[HWWriteFPREM1], (instrs FPREM1)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000782
783// FRNDINT.
Craig Topper02daec02018-04-02 01:12:32 +0000784def HWWriteFRNDINT : SchedWriteRes<[]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000785 let Latency = 11;
786 let NumMicroOps = 17;
787}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000788def : InstRW<[HWWriteFRNDINT], (instrs FRNDINT)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000789
790//-- Math instructions --//
791
792// FSCALE.
Craig Topper02daec02018-04-02 01:12:32 +0000793def HWWriteFSCALE : SchedWriteRes<[]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000794 let Latency = 75; // 49-125
795 let NumMicroOps = 50; // 25-75
796}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000797def : InstRW<[HWWriteFSCALE], (instrs FSCALE)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000798
799// FXTRACT.
Craig Topper02daec02018-04-02 01:12:32 +0000800def HWWriteFXTRACT : SchedWriteRes<[]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000801 let Latency = 15;
802 let NumMicroOps = 17;
803}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000804def : InstRW<[HWWriteFXTRACT], (instrs FXTRACT)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000805
Andrew V. Tischenko8cb1d092017-06-08 16:44:13 +0000806////////////////////////////////////////////////////////////////////////////////
807// Horizontal add/sub instructions.
808////////////////////////////////////////////////////////////////////////////////
809
Simon Pilgrimef8d3ae2018-04-22 15:25:59 +0000810defm : HWWriteResPair<WriteFHAdd, [HWPort1, HWPort5], 5, [1,2], 3, 6>;
Simon Pilgrimc3c767b2018-04-27 16:11:57 +0000811defm : HWWriteResPair<WriteFHAddY, [HWPort1, HWPort5], 5, [1,2], 3, 7>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000812defm : HWWriteResPair<WritePHAdd, [HWPort5, HWPort15], 3, [2,1], 3, 5>;
813defm : HWWriteResPair<WritePHAddX, [HWPort5, HWPort15], 3, [2,1], 3, 6>;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000814defm : HWWriteResPair<WritePHAddY, [HWPort5, HWPort15], 3, [2,1], 3, 7>;
Andrew V. Tischenko8cb1d092017-06-08 16:44:13 +0000815
Michael Zuckermanf6684002017-06-28 11:23:31 +0000816//=== Floating Point XMM and YMM Instructions ===//
Gadi Haber13759a72017-06-27 15:05:13 +0000817
Gadi Haberd76f7b82017-08-28 10:04:16 +0000818// Remaining instrs.
Michael Zuckermanf6684002017-06-28 11:23:31 +0000819
Gadi Haberd76f7b82017-08-28 10:04:16 +0000820def HWWriteResGroup0 : SchedWriteRes<[HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +0000821 let Latency = 6;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000822 let NumMicroOps = 1;
823 let ResourceCycles = [1];
824}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000825def: InstRW<[HWWriteResGroup0], (instrs VBROADCASTSSrm)>;
826def: InstRW<[HWWriteResGroup0], (instregex "(V?)MOVSHDUPrm",
Simon Pilgrimec2f8782018-03-21 16:19:03 +0000827 "(V?)MOVSLDUPrm",
Simon Pilgrima3686c92018-05-10 19:08:06 +0000828 "VPBROADCAST(D|Q)rm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +0000829
830def HWWriteResGroup0_1 : SchedWriteRes<[HWPort23]> {
831 let Latency = 7;
832 let NumMicroOps = 1;
833 let ResourceCycles = [1];
834}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000835def: InstRW<[HWWriteResGroup0_1], (instrs VBROADCASTF128,
836 VBROADCASTI128,
837 VBROADCASTSDYrm,
838 VBROADCASTSSYrm,
839 VMOVDDUPYrm,
840 VMOVSHDUPYrm,
841 VMOVSLDUPYrm)>;
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000842def: InstRW<[HWWriteResGroup0_1], (instregex "LD_F(32|64|80)m",
Simon Pilgrima3686c92018-05-10 19:08:06 +0000843 "VPBROADCAST(D|Q)Yrm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +0000844
845def HWWriteResGroup0_2 : SchedWriteRes<[HWPort23]> {
846 let Latency = 5;
847 let NumMicroOps = 1;
848 let ResourceCycles = [1];
849}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000850def: InstRW<[HWWriteResGroup0_2], (instregex "MOVSX(16|32|64)rm(8|16|32)",
851 "MOVZX(16|32|64)rm(8|16)",
Simon Pilgrim37334ea2018-04-21 21:59:36 +0000852 "(V?)MOVDDUPrm")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000853
Gadi Haberd76f7b82017-08-28 10:04:16 +0000854def HWWriteResGroup1 : SchedWriteRes<[HWPort4,HWPort237]> {
855 let Latency = 1;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000856 let NumMicroOps = 2;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000857 let ResourceCycles = [1,1];
Michael Zuckermanf6684002017-06-28 11:23:31 +0000858}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000859def: InstRW<[HWWriteResGroup1], (instrs FBSTPm, VMPTRSTm)>;
860def: InstRW<[HWWriteResGroup1], (instregex "ST_FP(32|64|80)m")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000861
Gadi Haberd76f7b82017-08-28 10:04:16 +0000862def HWWriteResGroup2 : SchedWriteRes<[HWPort0]> {
863 let Latency = 1;
864 let NumMicroOps = 1;
865 let ResourceCycles = [1];
866}
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000867def: InstRW<[HWWriteResGroup2], (instregex "VPSLLVQ(Y?)rr",
Simon Pilgrim210286e2018-05-08 10:28:03 +0000868 "VPSRLVQ(Y?)rr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000869
870def HWWriteResGroup3 : SchedWriteRes<[HWPort1]> {
871 let Latency = 1;
872 let NumMicroOps = 1;
873 let ResourceCycles = [1];
874}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000875def: InstRW<[HWWriteResGroup3], (instregex "COM(P?)_FST0r",
876 "UCOM_F(P?)r")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000877
878def HWWriteResGroup4 : SchedWriteRes<[HWPort5]> {
879 let Latency = 1;
880 let NumMicroOps = 1;
881 let ResourceCycles = [1];
882}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000883def: InstRW<[HWWriteResGroup4], (instrs MMX_MOVQ2DQrr)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000884
885def HWWriteResGroup5 : SchedWriteRes<[HWPort6]> {
886 let Latency = 1;
887 let NumMicroOps = 1;
888 let ResourceCycles = [1];
889}
890def: InstRW<[HWWriteResGroup5], (instregex "JMP(16|32|64)r")>;
891
892def HWWriteResGroup6 : SchedWriteRes<[HWPort01]> {
893 let Latency = 1;
894 let NumMicroOps = 1;
895 let ResourceCycles = [1];
896}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000897def: InstRW<[HWWriteResGroup6], (instrs FINCSTP, FNOP)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000898
899def HWWriteResGroup7 : SchedWriteRes<[HWPort06]> {
900 let Latency = 1;
901 let NumMicroOps = 1;
902 let ResourceCycles = [1];
903}
Craig Topperfbe31322018-04-05 21:56:19 +0000904def: InstRW<[HWWriteResGroup7], (instrs CDQ, CQO)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000905
906def HWWriteResGroup8 : SchedWriteRes<[HWPort15]> {
907 let Latency = 1;
908 let NumMicroOps = 1;
909 let ResourceCycles = [1];
910}
Simon Pilgrim6a47cdb2018-09-14 13:09:56 +0000911def: InstRW<[HWWriteResGroup8], (instregex "ANDN(32|64)rr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000912
913def HWWriteResGroup9 : SchedWriteRes<[HWPort015]> {
914 let Latency = 1;
915 let NumMicroOps = 1;
916 let ResourceCycles = [1];
917}
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000918def: InstRW<[HWWriteResGroup9], (instregex "VPBLENDD(Y?)rri")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000919
920def HWWriteResGroup10 : SchedWriteRes<[HWPort0156]> {
921 let Latency = 1;
922 let NumMicroOps = 1;
923 let ResourceCycles = [1];
924}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000925def: InstRW<[HWWriteResGroup10], (instrs CBW, CWDE, CDQE,
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000926 CMC, STC,
927 SGDT64m,
928 SIDT64m,
929 SMSW16m,
930 STRm,
931 SYSCALL)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000932
933def HWWriteResGroup11 : SchedWriteRes<[HWPort0,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +0000934 let Latency = 6;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000935 let NumMicroOps = 2;
936 let ResourceCycles = [1,1];
937}
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000938def: InstRW<[HWWriteResGroup11], (instregex "(V?)CVTPS2PDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000939
Gadi Haber2cf601f2017-12-08 09:48:44 +0000940def HWWriteResGroup11_1 : SchedWriteRes<[HWPort0,HWPort23]> {
941 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000942 let NumMicroOps = 2;
943 let ResourceCycles = [1,1];
944}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000945def: InstRW<[HWWriteResGroup11_1], (instrs VPSLLVQrm, VPSRLVQrm)>;
946def: InstRW<[HWWriteResGroup11_1], (instregex "(V?)CVTSS2SDrm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +0000947
948def HWWriteResGroup11_2 : SchedWriteRes<[HWPort0,HWPort23]> {
949 let Latency = 8;
950 let NumMicroOps = 2;
951 let ResourceCycles = [1,1];
952}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000953def: InstRW<[HWWriteResGroup11_2], (instrs VPSLLVQYrm, VPSRLVQYrm)>;
Gadi Haber2cf601f2017-12-08 09:48:44 +0000954
955def HWWriteResGroup12 : SchedWriteRes<[HWPort1,HWPort23]> {
956 let Latency = 8;
957 let NumMicroOps = 2;
958 let ResourceCycles = [1,1];
959}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000960def: InstRW<[HWWriteResGroup12], (instrs MMX_CVTPI2PSirm)>;
961def: InstRW<[HWWriteResGroup12], (instregex "P(DEP|EXT)(32|64)rm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000962
963def HWWriteResGroup13 : SchedWriteRes<[HWPort5,HWPort23]> {
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000964 let Latency = 6;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000965 let NumMicroOps = 2;
966 let ResourceCycles = [1,1];
967}
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000968def: InstRW<[HWWriteResGroup13], (instregex "(V?)PMOV(SX|ZX)BDrm",
969 "(V?)PMOV(SX|ZX)BQrm",
970 "(V?)PMOV(SX|ZX)BWrm",
971 "(V?)PMOV(SX|ZX)DQrm",
972 "(V?)PMOV(SX|ZX)WDrm",
973 "(V?)PMOV(SX|ZX)WQrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000974
Gadi Haber2cf601f2017-12-08 09:48:44 +0000975def HWWriteResGroup13_1 : SchedWriteRes<[HWPort5,HWPort23]> {
976 let Latency = 8;
977 let NumMicroOps = 2;
978 let ResourceCycles = [1,1];
979}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000980def: InstRW<[HWWriteResGroup13_1], (instrs VPMOVSXBDYrm,
981 VPMOVSXBQYrm,
982 VPMOVSXWQYrm)>;
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000983
Gadi Haberd76f7b82017-08-28 10:04:16 +0000984def HWWriteResGroup14 : SchedWriteRes<[HWPort6,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +0000985 let Latency = 6;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000986 let NumMicroOps = 2;
987 let ResourceCycles = [1,1];
988}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000989def: InstRW<[HWWriteResGroup14], (instrs FARJMP64)>;
990def: InstRW<[HWWriteResGroup14], (instregex "JMP(16|32|64)m")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000991
Gadi Haberd76f7b82017-08-28 10:04:16 +0000992def HWWriteResGroup16 : SchedWriteRes<[HWPort23,HWPort15]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +0000993 let Latency = 6;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000994 let NumMicroOps = 2;
995 let ResourceCycles = [1,1];
996}
Simon Pilgrimec2f8782018-03-21 16:19:03 +0000997def: InstRW<[HWWriteResGroup16], (instregex "ANDN(32|64)rm",
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000998 "MOVBE(16|32|64)rm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000999
1000def HWWriteResGroup17 : SchedWriteRes<[HWPort23,HWPort015]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001001 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001002 let NumMicroOps = 2;
1003 let ResourceCycles = [1,1];
1004}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001005def: InstRW<[HWWriteResGroup17], (instrs VINSERTF128rm,
1006 VINSERTI128rm,
1007 VPBLENDDrmi)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001008
Gadi Haber2cf601f2017-12-08 09:48:44 +00001009def HWWriteResGroup17_2 : SchedWriteRes<[HWPort23,HWPort015]> {
1010 let Latency = 8;
1011 let NumMicroOps = 2;
1012 let ResourceCycles = [1,1];
1013}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001014def: InstRW<[HWWriteResGroup17_2], (instrs VPBLENDDYrmi)>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001015
Gadi Haberd76f7b82017-08-28 10:04:16 +00001016def HWWriteResGroup18 : SchedWriteRes<[HWPort23,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001017 let Latency = 6;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001018 let NumMicroOps = 2;
1019 let ResourceCycles = [1,1];
1020}
Craig Topper2d451e72018-03-18 08:38:06 +00001021def: InstRW<[HWWriteResGroup18], (instrs POP16r, POP32r, POP64r)>;
Craig Topperf0d04262018-04-06 16:16:48 +00001022def: InstRW<[HWWriteResGroup18], (instregex "POP(16|32|64)rmr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001023
1024def HWWriteResGroup19 : SchedWriteRes<[HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001025 let Latency = 2;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001026 let NumMicroOps = 2;
1027 let ResourceCycles = [1,1];
1028}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001029def: InstRW<[HWWriteResGroup19], (instrs SFENCE)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001030
Gadi Haberd76f7b82017-08-28 10:04:16 +00001031def HWWriteResGroup21 : SchedWriteRes<[HWPort4,HWPort6,HWPort237]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001032 let Latency = 2;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001033 let NumMicroOps = 3;
1034 let ResourceCycles = [1,1,1];
1035}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001036def: InstRW<[HWWriteResGroup21], (instrs FNSTCW16m)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00001037
Gadi Haberd76f7b82017-08-28 10:04:16 +00001038def HWWriteResGroup23 : SchedWriteRes<[HWPort4,HWPort237,HWPort15]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001039 let Latency = 2;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001040 let NumMicroOps = 3;
1041 let ResourceCycles = [1,1,1];
1042}
1043def: InstRW<[HWWriteResGroup23], (instregex "MOVBE(32|64)mr")>;
1044
1045def HWWriteResGroup23_16 : SchedWriteRes<[HWPort06, HWPort237, HWPort4]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001046 let Latency = 2;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001047 let NumMicroOps = 3;
1048 let ResourceCycles = [1,1,1];
1049}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001050def: InstRW<[HWWriteResGroup23_16], (instrs MOVBE16mr)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001051
1052def HWWriteResGroup24 : SchedWriteRes<[HWPort4,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001053 let Latency = 2;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001054 let NumMicroOps = 3;
1055 let ResourceCycles = [1,1,1];
1056}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001057def: InstRW<[HWWriteResGroup24], (instrs PUSH16r, PUSH32r, PUSH64r, PUSH64i8,
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001058 STOSB, STOSL, STOSQ, STOSW)>;
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001059def: InstRW<[HWWriteResGroup24], (instregex "PUSH(16|32|64)rmr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001060
1061def HWWriteResGroup25 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort06]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001062 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001063 let NumMicroOps = 4;
1064 let ResourceCycles = [1,1,1,1];
1065}
Simon Pilgrimec2f8782018-03-21 16:19:03 +00001066def: InstRW<[HWWriteResGroup25], (instregex "BTC(16|32|64)mi8",
1067 "BTR(16|32|64)mi8",
1068 "BTS(16|32|64)mi8",
Simon Pilgrimebfd6eb2018-08-18 15:58:19 +00001069 "SAR(8|16|32|64)m(1|i)",
1070 "SHL(8|16|32|64)m(1|i)",
1071 "SHR(8|16|32|64)m(1|i)")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001072
1073def HWWriteResGroup26 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001074 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001075 let NumMicroOps = 4;
1076 let ResourceCycles = [1,1,1,1];
1077}
Craig Topperf0d04262018-04-06 16:16:48 +00001078def: InstRW<[HWWriteResGroup26], (instregex "POP(16|32|64)rmm",
1079 "PUSH(16|32|64)rmm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001080
Gadi Haberd76f7b82017-08-28 10:04:16 +00001081def HWWriteResGroup28 : SchedWriteRes<[HWPort01]> {
1082 let Latency = 2;
1083 let NumMicroOps = 2;
1084 let ResourceCycles = [2];
1085}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +00001086def: InstRW<[HWWriteResGroup28], (instrs FDECSTP)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001087
Gadi Haberd76f7b82017-08-28 10:04:16 +00001088def HWWriteResGroup30 : SchedWriteRes<[HWPort0156]> {
1089 let Latency = 2;
1090 let NumMicroOps = 2;
1091 let ResourceCycles = [2];
1092}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001093def: InstRW<[HWWriteResGroup30], (instrs LFENCE,
1094 MFENCE,
1095 WAIT,
1096 XGETBV)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001097
1098def HWWriteResGroup31 : SchedWriteRes<[HWPort0,HWPort5]> {
1099 let Latency = 2;
1100 let NumMicroOps = 2;
1101 let ResourceCycles = [1,1];
1102}
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00001103def: InstRW<[HWWriteResGroup31], (instregex "(V?)CVTPS2PDrr",
Simon Pilgrim210286e2018-05-08 10:28:03 +00001104 "(V?)CVTSS2SDrr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001105
1106def HWWriteResGroup32 : SchedWriteRes<[HWPort6,HWPort0156]> {
1107 let Latency = 2;
1108 let NumMicroOps = 2;
1109 let ResourceCycles = [1,1];
1110}
1111def: InstRW<[HWWriteResGroup32], (instregex "CLFLUSH")>;
1112
1113def HWWriteResGroup33 : SchedWriteRes<[HWPort01,HWPort015]> {
1114 let Latency = 2;
1115 let NumMicroOps = 2;
1116 let ResourceCycles = [1,1];
1117}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001118def: InstRW<[HWWriteResGroup33], (instrs MMX_MOVDQ2Qrr)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001119
Gadi Haberd76f7b82017-08-28 10:04:16 +00001120def HWWriteResGroup35 : SchedWriteRes<[HWPort06,HWPort0156]> {
1121 let Latency = 2;
1122 let NumMicroOps = 2;
1123 let ResourceCycles = [1,1];
1124}
Simon Pilgrimec2f8782018-03-21 16:19:03 +00001125def: InstRW<[HWWriteResGroup35], (instrs CWD, JCXZ, JECXZ, JRCXZ)>;
Simon Pilgrim0c0336e2018-05-17 12:43:42 +00001126def: InstRW<[HWWriteResGroup35], (instregex "SET(A|BE)r")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001127
Gadi Haber2cf601f2017-12-08 09:48:44 +00001128def HWWriteResGroup36_2 : SchedWriteRes<[HWPort5,HWPort23]> {
1129 let Latency = 7;
1130 let NumMicroOps = 3;
1131 let ResourceCycles = [2,1];
1132}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001133def: InstRW<[HWWriteResGroup36_2], (instrs MMX_PACKSSDWirm,
1134 MMX_PACKSSWBirm,
1135 MMX_PACKUSWBirm)>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001136
Gadi Haberd76f7b82017-08-28 10:04:16 +00001137def HWWriteResGroup37 : SchedWriteRes<[HWPort23,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001138 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001139 let NumMicroOps = 3;
1140 let ResourceCycles = [1,2];
1141}
Craig Topper3b0b96c2018-04-05 21:16:26 +00001142def: InstRW<[HWWriteResGroup37], (instrs LEAVE, LEAVE64,
1143 SCASB, SCASL, SCASQ, SCASW)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001144
Gadi Haberd76f7b82017-08-28 10:04:16 +00001145def HWWriteResGroup39 : SchedWriteRes<[HWPort0,HWPort01,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001146 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001147 let NumMicroOps = 3;
1148 let ResourceCycles = [1,1,1];
1149}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001150def: InstRW<[HWWriteResGroup39], (instrs FLDCW16m)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001151
Gadi Haberd76f7b82017-08-28 10:04:16 +00001152def HWWriteResGroup41 : SchedWriteRes<[HWPort6,HWPort23,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001153 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001154 let NumMicroOps = 3;
1155 let ResourceCycles = [1,1,1];
1156}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001157def: InstRW<[HWWriteResGroup41], (instrs LRETQ, RETL, RETQ)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001158
Gadi Haberd76f7b82017-08-28 10:04:16 +00001159def HWWriteResGroup44 : SchedWriteRes<[HWPort4,HWPort6,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001160 let Latency = 3;
Michael Zuckermanf6684002017-06-28 11:23:31 +00001161 let NumMicroOps = 4;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001162 let ResourceCycles = [1,1,1,1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00001163}
Gadi Haberd76f7b82017-08-28 10:04:16 +00001164def: InstRW<[HWWriteResGroup44], (instregex "CALL(16|32|64)r")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00001165
Gadi Haberd76f7b82017-08-28 10:04:16 +00001166def HWWriteResGroup45 : SchedWriteRes<[HWPort4,HWPort237,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001167 let Latency = 3;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001168 let NumMicroOps = 4;
1169 let ResourceCycles = [1,1,1,1];
1170}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001171def: InstRW<[HWWriteResGroup45], (instrs CALL64pcrel32)>;
1172def: InstRW<[HWWriteResGroup45], (instregex "SET(A|BE)m")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001173
1174def HWWriteResGroup46 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort06]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001175 let Latency = 8;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001176 let NumMicroOps = 5;
1177 let ResourceCycles = [1,1,1,2];
1178}
Simon Pilgrimebfd6eb2018-08-18 15:58:19 +00001179def: InstRW<[HWWriteResGroup46], (instregex "ROL(8|16|32|64)m(1|i)",
1180 "ROR(8|16|32|64)m(1|i)")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001181
1182def HWWriteResGroup47 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001183 let Latency = 8;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001184 let NumMicroOps = 5;
1185 let ResourceCycles = [1,1,1,2];
1186}
Craig Topper13a16502018-03-19 00:56:09 +00001187def: InstRW<[HWWriteResGroup47], (instregex "XADD(8|16|32|64)rm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001188
1189def HWWriteResGroup48 : SchedWriteRes<[HWPort4,HWPort6,HWPort23,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001190 let Latency = 8;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001191 let NumMicroOps = 5;
1192 let ResourceCycles = [1,1,1,1,1];
1193}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001194def: InstRW<[HWWriteResGroup48], (instregex "CALL(16|32|64)m")>;
1195def: InstRW<[HWWriteResGroup48], (instrs FARCALL64)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001196
Gadi Haberd76f7b82017-08-28 10:04:16 +00001197def HWWriteResGroup50 : SchedWriteRes<[HWPort1]> {
1198 let Latency = 3;
1199 let NumMicroOps = 1;
1200 let ResourceCycles = [1];
1201}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001202def: InstRW<[HWWriteResGroup50], (instrs MMX_CVTPI2PSirr)>;
1203def: InstRW<[HWWriteResGroup50], (instregex "P(DEP|EXT)(32|64)rr",
Simon Pilgrim920802c2018-04-21 21:16:44 +00001204 "(V?)CVTDQ2PS(Y?)rr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001205
Gadi Haberd76f7b82017-08-28 10:04:16 +00001206def HWWriteResGroup51 : SchedWriteRes<[HWPort5]> {
1207 let Latency = 3;
1208 let NumMicroOps = 1;
1209 let ResourceCycles = [1];
1210}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001211def: InstRW<[HWWriteResGroup51], (instregex "VPBROADCAST(B|W)rr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001212
1213def HWWriteResGroup52 : SchedWriteRes<[HWPort1,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001214 let Latency = 9;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001215 let NumMicroOps = 2;
1216 let ResourceCycles = [1,1];
1217}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +00001218def: InstRW<[HWWriteResGroup52], (instregex "(V?)CVTPS2DQrm",
1219 "(V?)CVTTPS2DQrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001220
Gadi Haber2cf601f2017-12-08 09:48:44 +00001221def HWWriteResGroup52_1 : SchedWriteRes<[HWPort1,HWPort23]> {
1222 let Latency = 10;
1223 let NumMicroOps = 2;
1224 let ResourceCycles = [1,1];
Gadi Haberd76f7b82017-08-28 10:04:16 +00001225}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001226def: InstRW<[HWWriteResGroup52_1], (instregex "(ADD|SUB|SUBR)_F(32|64)m",
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001227 "ILD_F(16|32|64)m")>;
1228def: InstRW<[HWWriteResGroup52_1], (instrs VCVTDQ2PSYrm,
1229 VCVTPS2DQYrm,
1230 VCVTTPS2DQYrm)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001231
Gadi Haber2cf601f2017-12-08 09:48:44 +00001232def HWWriteResGroup53_1 : SchedWriteRes<[HWPort5,HWPort23]> {
1233 let Latency = 9;
1234 let NumMicroOps = 2;
1235 let ResourceCycles = [1,1];
1236}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001237def: InstRW<[HWWriteResGroup53_1], (instrs VPMOVSXBWYrm,
1238 VPMOVSXDQYrm,
1239 VPMOVSXWDYrm,
1240 VPMOVZXWDYrm)>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001241
Gadi Haberd76f7b82017-08-28 10:04:16 +00001242def HWWriteResGroup57 : SchedWriteRes<[HWPort5,HWPort0156]> {
1243 let Latency = 3;
1244 let NumMicroOps = 3;
1245 let ResourceCycles = [2,1];
1246}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001247def: InstRW<[HWWriteResGroup57], (instrs MMX_PACKSSDWirr,
1248 MMX_PACKSSWBirr,
1249 MMX_PACKUSWBirr)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001250
1251def HWWriteResGroup58 : SchedWriteRes<[HWPort6,HWPort0156]> {
1252 let Latency = 3;
1253 let NumMicroOps = 3;
1254 let ResourceCycles = [1,2];
1255}
1256def: InstRW<[HWWriteResGroup58], (instregex "CLD")>;
1257
1258def HWWriteResGroup59 : SchedWriteRes<[HWPort06,HWPort0156]> {
1259 let Latency = 3;
1260 let NumMicroOps = 3;
1261 let ResourceCycles = [1,2];
1262}
Simon Pilgrimebfd6eb2018-08-18 15:58:19 +00001263def: InstRW<[HWWriteResGroup59], (instregex "RCL(8|16|32|64)r(1|i)",
1264 "RCR(8|16|32|64)r(1|i)")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001265
Gadi Haberd76f7b82017-08-28 10:04:16 +00001266def HWWriteResGroup61 : SchedWriteRes<[HWPort0,HWPort4,HWPort237]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001267 let Latency = 4;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001268 let NumMicroOps = 3;
1269 let ResourceCycles = [1,1,1];
1270}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001271def: InstRW<[HWWriteResGroup61], (instrs FNSTSWm)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001272
1273def HWWriteResGroup62 : SchedWriteRes<[HWPort1,HWPort4,HWPort237]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001274 let Latency = 4;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001275 let NumMicroOps = 3;
1276 let ResourceCycles = [1,1,1];
1277}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001278def: InstRW<[HWWriteResGroup62], (instregex "IST(T?)_FP(16|32|64)m",
1279 "IST_F(16|32)m")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001280
Gadi Haberd76f7b82017-08-28 10:04:16 +00001281def HWWriteResGroup66 : SchedWriteRes<[HWPort23,HWPort237,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001282 let Latency = 9;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001283 let NumMicroOps = 5;
1284 let ResourceCycles = [1,1,1,2];
1285}
Simon Pilgrimebfd6eb2018-08-18 15:58:19 +00001286def: InstRW<[HWWriteResGroup66], (instregex "RCL(8|16|32|64)m(1|i)",
1287 "RCR(8|16|32|64)m(1|i)")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001288
Gadi Haberd76f7b82017-08-28 10:04:16 +00001289def HWWriteResGroup68 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001290 let Latency = 9;
Michael Zuckermanf6684002017-06-28 11:23:31 +00001291 let NumMicroOps = 6;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001292 let ResourceCycles = [1,1,1,3];
Michael Zuckermanf6684002017-06-28 11:23:31 +00001293}
Craig Topper9f834812018-04-01 21:54:24 +00001294def: InstRW<[HWWriteResGroup68], (instregex "XCHG(8|16|32|64)rm")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00001295
Gadi Haberd76f7b82017-08-28 10:04:16 +00001296def HWWriteResGroup69 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001297 let Latency = 9;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001298 let NumMicroOps = 6;
1299 let ResourceCycles = [1,1,1,2,1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00001300}
Simon Pilgrimb56be792018-09-25 13:01:26 +00001301def: InstRW<[HWWriteResGroup69], (instregex "ROL(8|16|32|64)mCL",
1302 "ROR(8|16|32|64)mCL",
1303 "SAR(8|16|32|64)mCL",
1304 "SHL(8|16|32|64)mCL",
1305 "SHR(8|16|32|64)mCL")>;
Simon Pilgrim0c0336e2018-05-17 12:43:42 +00001306def: SchedAlias<WriteADCRMW, HWWriteResGroup69>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00001307
Gadi Haberd76f7b82017-08-28 10:04:16 +00001308def HWWriteResGroup70 : SchedWriteRes<[HWPort0,HWPort1]> {
1309 let Latency = 4;
1310 let NumMicroOps = 2;
1311 let ResourceCycles = [1,1];
1312}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001313def: InstRW<[HWWriteResGroup70], (instregex "(V?)CVT(T?)SD2SI(64)?rr",
1314 "(V?)CVT(T?)SS2SI(64)?rr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001315
1316def HWWriteResGroup71 : SchedWriteRes<[HWPort0,HWPort5]> {
1317 let Latency = 4;
1318 let NumMicroOps = 2;
1319 let ResourceCycles = [1,1];
1320}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001321def: InstRW<[HWWriteResGroup71], (instrs VCVTPS2PDYrr)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001322
1323def HWWriteResGroup72 : SchedWriteRes<[HWPort0,HWPort0156]> {
1324 let Latency = 4;
1325 let NumMicroOps = 2;
1326 let ResourceCycles = [1,1];
1327}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001328def: InstRW<[HWWriteResGroup72], (instrs FNSTSW16r)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001329
1330def HWWriteResGroup73 : SchedWriteRes<[HWPort1,HWPort5]> {
1331 let Latency = 4;
1332 let NumMicroOps = 2;
1333 let ResourceCycles = [1,1];
1334}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001335def: InstRW<[HWWriteResGroup73], (instrs MMX_CVTPI2PDirr,
1336 MMX_CVTPD2PIirr,
1337 MMX_CVTPS2PIirr,
1338 MMX_CVTTPD2PIirr,
1339 MMX_CVTTPS2PIirr)>;
1340def: InstRW<[HWWriteResGroup73], (instregex "(V?)CVTDQ2PDrr",
Simon Pilgrimec2f8782018-03-21 16:19:03 +00001341 "(V?)CVTPD2PSrr",
Simon Pilgrimec2f8782018-03-21 16:19:03 +00001342 "(V?)CVTSD2SSrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001343 "(V?)CVTSI(64)?2SDrr",
Simon Pilgrimec2f8782018-03-21 16:19:03 +00001344 "(V?)CVTSI2SSrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001345 "(V?)CVT(T?)PD2DQrr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001346
Gadi Haberd76f7b82017-08-28 10:04:16 +00001347def HWWriteResGroup75 : SchedWriteRes<[HWPort1,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001348 let Latency = 11;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001349 let NumMicroOps = 3;
1350 let ResourceCycles = [2,1];
1351}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001352def: InstRW<[HWWriteResGroup75], (instregex "FICOM(P?)(16|32)m")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001353
1354def HWWriteResGroup76 : SchedWriteRes<[HWPort0,HWPort1,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001355 let Latency = 9;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001356 let NumMicroOps = 3;
1357 let ResourceCycles = [1,1,1];
1358}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001359def: InstRW<[HWWriteResGroup76], (instregex "(V?)CVTSD2SI(64)?rm",
1360 "(V?)CVTSS2SI(64)?rm",
1361 "(V?)CVTTSD2SI(64)?rm",
Simon Pilgrimec2f8782018-03-21 16:19:03 +00001362 "VCVTTSS2SI64rm",
1363 "(V?)CVTTSS2SIrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001364
1365def HWWriteResGroup77 : SchedWriteRes<[HWPort0,HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001366 let Latency = 10;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001367 let NumMicroOps = 3;
1368 let ResourceCycles = [1,1,1];
1369}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001370def: InstRW<[HWWriteResGroup77], (instrs VCVTPS2PDYrm)>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001371
Gadi Haberd76f7b82017-08-28 10:04:16 +00001372def HWWriteResGroup78 : SchedWriteRes<[HWPort1,HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001373 let Latency = 10;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001374 let NumMicroOps = 3;
1375 let ResourceCycles = [1,1,1];
1376}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001377def: InstRW<[HWWriteResGroup78], (instrs CVTPD2PSrm,
1378 CVTPD2DQrm,
1379 CVTTPD2DQrm,
1380 MMX_CVTPD2PIirm,
1381 MMX_CVTTPD2PIirm,
1382 CVTDQ2PDrm,
1383 VCVTDQ2PDrm)>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001384
1385def HWWriteResGroup78_1 : SchedWriteRes<[HWPort1,HWPort5,HWPort23]> {
1386 let Latency = 9;
1387 let NumMicroOps = 3;
1388 let ResourceCycles = [1,1,1];
1389}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001390def: InstRW<[HWWriteResGroup78_1], (instrs MMX_CVTPI2PDirm,
1391 CVTSD2SSrm,
1392 VCVTSD2SSrm)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001393
Gadi Haberd76f7b82017-08-28 10:04:16 +00001394def HWWriteResGroup80 : SchedWriteRes<[HWPort5,HWPort23,HWPort015]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001395 let Latency = 9;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001396 let NumMicroOps = 3;
1397 let ResourceCycles = [1,1,1];
1398}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001399def: InstRW<[HWWriteResGroup80], (instregex "VPBROADCAST(B|W)(Y?)rm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001400
1401def HWWriteResGroup81 : SchedWriteRes<[HWPort0156]> {
1402 let Latency = 4;
1403 let NumMicroOps = 4;
1404 let ResourceCycles = [4];
1405}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +00001406def: InstRW<[HWWriteResGroup81], (instrs FNCLEX)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001407
1408def HWWriteResGroup82 : SchedWriteRes<[HWPort015,HWPort0156]> {
1409 let Latency = 4;
1410 let NumMicroOps = 4;
1411 let ResourceCycles = [1,3];
1412}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001413def: InstRW<[HWWriteResGroup82], (instrs VZEROUPPER)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001414
1415def HWWriteResGroup83 : SchedWriteRes<[HWPort1,HWPort6,HWPort0156]> {
1416 let Latency = 4;
1417 let NumMicroOps = 4;
1418 let ResourceCycles = [1,1,2];
1419}
1420def: InstRW<[HWWriteResGroup83], (instregex "LAR(16|32|64)rr")>;
1421
Gadi Haberd76f7b82017-08-28 10:04:16 +00001422def HWWriteResGroup87 : SchedWriteRes<[HWPort1,HWPort6,HWPort23,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001423 let Latency = 9;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001424 let NumMicroOps = 5;
1425 let ResourceCycles = [1,2,1,1];
1426}
Simon Pilgrimec2f8782018-03-21 16:19:03 +00001427def: InstRW<[HWWriteResGroup87], (instregex "LAR(16|32|64)rm",
1428 "LSL(16|32|64)rm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001429
1430def HWWriteResGroup88 : SchedWriteRes<[HWPort4,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001431 let Latency = 5;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001432 let NumMicroOps = 6;
1433 let ResourceCycles = [1,1,4];
1434}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001435def: InstRW<[HWWriteResGroup88], (instregex "PUSHF(16|64)")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001436
1437def HWWriteResGroup89 : SchedWriteRes<[HWPort0]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +00001438 let Latency = 5;
1439 let NumMicroOps = 1;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001440 let ResourceCycles = [1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00001441}
Simon Pilgrim86d9f232018-05-02 14:25:32 +00001442def: InstRW<[HWWriteResGroup89], (instregex "(V?)PCMPGTQ(Y?)rr",
Simon Pilgrima3686c92018-05-10 19:08:06 +00001443 "MUL_(FPrST0|FST0r|FrST0)")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00001444
Gadi Haber2cf601f2017-12-08 09:48:44 +00001445def HWWriteResGroup91_2 : SchedWriteRes<[HWPort0,HWPort23]> {
1446 let Latency = 11;
1447 let NumMicroOps = 2;
1448 let ResourceCycles = [1,1];
1449}
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00001450def: InstRW<[HWWriteResGroup91_2], (instregex "(V?)PCMPGTQrm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001451
1452def HWWriteResGroup91_3 : SchedWriteRes<[HWPort0,HWPort23]> {
1453 let Latency = 12;
1454 let NumMicroOps = 2;
1455 let ResourceCycles = [1,1];
1456}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001457def: InstRW<[HWWriteResGroup91_3], (instregex "MUL_F(32|64)m")>;
1458def: InstRW<[HWWriteResGroup91_3], (instrs VPCMPGTQYrm)>;
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001459
Gadi Haberd76f7b82017-08-28 10:04:16 +00001460def HWWriteResGroup93 : SchedWriteRes<[HWPort1,HWPort5]> {
1461 let Latency = 5;
Michael Zuckermanf6684002017-06-28 11:23:31 +00001462 let NumMicroOps = 3;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001463 let ResourceCycles = [1,2];
Michael Zuckermanf6684002017-06-28 11:23:31 +00001464}
Simon Pilgrim44278f62018-04-21 16:20:28 +00001465def: InstRW<[HWWriteResGroup93], (instregex "(V?)CVTSI642SSrr")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00001466
Gadi Haberd76f7b82017-08-28 10:04:16 +00001467def HWWriteResGroup94 : SchedWriteRes<[HWPort1,HWPort6,HWPort06]> {
1468 let Latency = 5;
1469 let NumMicroOps = 3;
1470 let ResourceCycles = [1,1,1];
1471}
1472def: InstRW<[HWWriteResGroup94], (instregex "STR(16|32|64)r")>;
1473
Gadi Haberd76f7b82017-08-28 10:04:16 +00001474def HWWriteResGroup97 : SchedWriteRes<[HWPort0,HWPort1,HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001475 let Latency = 10;
Michael Zuckermanf6684002017-06-28 11:23:31 +00001476 let NumMicroOps = 4;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001477 let ResourceCycles = [1,1,1,1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00001478}
Gadi Haberd76f7b82017-08-28 10:04:16 +00001479def: InstRW<[HWWriteResGroup97], (instregex "CVTTSS2SI64rm")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00001480
Gadi Haberd76f7b82017-08-28 10:04:16 +00001481def HWWriteResGroup99 : SchedWriteRes<[HWPort6,HWPort0156]> {
1482 let Latency = 5;
1483 let NumMicroOps = 5;
1484 let ResourceCycles = [1,4];
1485}
Simon Pilgrimd5ada492018-04-29 15:33:15 +00001486def: InstRW<[HWWriteResGroup99], (instrs PAUSE)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001487
1488def HWWriteResGroup100 : SchedWriteRes<[HWPort06,HWPort0156]> {
1489 let Latency = 5;
1490 let NumMicroOps = 5;
1491 let ResourceCycles = [1,4];
1492}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001493def: InstRW<[HWWriteResGroup100], (instrs XSETBV)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001494
Gadi Haberd76f7b82017-08-28 10:04:16 +00001495def HWWriteResGroup102 : SchedWriteRes<[HWPort1,HWPort5]> {
1496 let Latency = 6;
1497 let NumMicroOps = 2;
1498 let ResourceCycles = [1,1];
1499}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001500def: InstRW<[HWWriteResGroup102], (instrs VCVTDQ2PDYrr,
1501 VCVTPD2PSYrr,
1502 VCVTPD2DQYrr,
1503 VCVTTPD2DQYrr)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001504
1505def HWWriteResGroup103 : SchedWriteRes<[HWPort1,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001506 let Latency = 13;
Michael Zuckermanf6684002017-06-28 11:23:31 +00001507 let NumMicroOps = 3;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001508 let ResourceCycles = [2,1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00001509}
Simon Pilgrimbe51b202018-05-04 12:59:24 +00001510def: InstRW<[HWWriteResGroup103], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001511
Gadi Haberd76f7b82017-08-28 10:04:16 +00001512def HWWriteResGroup104 : SchedWriteRes<[HWPort1,HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001513 let Latency = 12;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001514 let NumMicroOps = 3;
1515 let ResourceCycles = [1,1,1];
1516}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001517def: InstRW<[HWWriteResGroup104], (instrs VCVTDQ2PDYrm)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001518
Gadi Haberd76f7b82017-08-28 10:04:16 +00001519def HWWriteResGroup107 : SchedWriteRes<[HWPort1,HWPort6,HWPort06,HWPort0156]> {
1520 let Latency = 6;
1521 let NumMicroOps = 4;
1522 let ResourceCycles = [1,1,1,1];
1523}
1524def: InstRW<[HWWriteResGroup107], (instregex "SLDT(16|32|64)r")>;
1525
1526def HWWriteResGroup108 : SchedWriteRes<[HWPort6,HWPort0156]> {
1527 let Latency = 6;
1528 let NumMicroOps = 6;
1529 let ResourceCycles = [1,5];
1530}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001531def: InstRW<[HWWriteResGroup108], (instrs STD)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001532
Gadi Haberd76f7b82017-08-28 10:04:16 +00001533def HWWriteResGroup114 : SchedWriteRes<[HWPort6,HWPort06,HWPort15,HWPort0156]> {
1534 let Latency = 7;
1535 let NumMicroOps = 7;
1536 let ResourceCycles = [2,2,1,2];
1537}
Craig Topper2d451e72018-03-18 08:38:06 +00001538def: InstRW<[HWWriteResGroup114], (instrs LOOP)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001539
1540def HWWriteResGroup115 : SchedWriteRes<[HWPort0,HWPort1,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001541 let Latency = 15;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001542 let NumMicroOps = 3;
1543 let ResourceCycles = [1,1,1];
1544}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001545def: InstRW<[HWWriteResGroup115], (instregex "MUL_FI(16|32)m")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001546
Gadi Haberd76f7b82017-08-28 10:04:16 +00001547def HWWriteResGroup120 : SchedWriteRes<[HWPort1,HWPort23,HWPort237,HWPort06,HWPort15,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001548 let Latency = 16;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001549 let NumMicroOps = 10;
1550 let ResourceCycles = [1,1,1,4,1,2];
1551}
Craig Topper13a16502018-03-19 00:56:09 +00001552def: InstRW<[HWWriteResGroup120], (instregex "RCL(8|16|32|64)mCL")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001553
Gadi Haberd76f7b82017-08-28 10:04:16 +00001554def HWWriteResGroup129 : SchedWriteRes<[HWPort1,HWPort06,HWPort0156]> {
1555 let Latency = 11;
1556 let NumMicroOps = 7;
1557 let ResourceCycles = [2,2,3];
1558}
Simon Pilgrimec2f8782018-03-21 16:19:03 +00001559def: InstRW<[HWWriteResGroup129], (instregex "RCL(16|32|64)rCL",
1560 "RCR(16|32|64)rCL")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001561
1562def HWWriteResGroup130 : SchedWriteRes<[HWPort1,HWPort06,HWPort15,HWPort0156]> {
1563 let Latency = 11;
1564 let NumMicroOps = 9;
1565 let ResourceCycles = [1,4,1,3];
1566}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001567def: InstRW<[HWWriteResGroup130], (instrs RCL8rCL)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001568
1569def HWWriteResGroup131 : SchedWriteRes<[HWPort06,HWPort0156]> {
1570 let Latency = 11;
1571 let NumMicroOps = 11;
1572 let ResourceCycles = [2,9];
1573}
Simon Pilgrimec2f8782018-03-21 16:19:03 +00001574def: InstRW<[HWWriteResGroup131], (instrs LOOPE, LOOPNE)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001575
1576def HWWriteResGroup132 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort06,HWPort15,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001577 let Latency = 17;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001578 let NumMicroOps = 14;
1579 let ResourceCycles = [1,1,1,4,2,5];
1580}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001581def: InstRW<[HWWriteResGroup132], (instrs CMPXCHG8B)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001582
Gadi Haberd76f7b82017-08-28 10:04:16 +00001583def HWWriteResGroup135 : SchedWriteRes<[HWPort1,HWPort23,HWPort237,HWPort06,HWPort15,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001584 let Latency = 19;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001585 let NumMicroOps = 11;
1586 let ResourceCycles = [2,1,1,3,1,3];
1587}
Craig Topper13a16502018-03-19 00:56:09 +00001588def: InstRW<[HWWriteResGroup135], (instregex "RCR(8|16|32|64)mCL")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001589
Gadi Haberd76f7b82017-08-28 10:04:16 +00001590def HWWriteResGroup142 : SchedWriteRes<[HWPort1,HWPort06,HWPort15,HWPort0156]> {
1591 let Latency = 14;
1592 let NumMicroOps = 10;
1593 let ResourceCycles = [2,3,1,4];
1594}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001595def: InstRW<[HWWriteResGroup142], (instrs RCR8rCL)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001596
1597def HWWriteResGroup143 : SchedWriteRes<[HWPort23,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001598 let Latency = 19;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001599 let NumMicroOps = 15;
1600 let ResourceCycles = [1,14];
1601}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001602def: InstRW<[HWWriteResGroup143], (instrs POPF16)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001603
1604def HWWriteResGroup144 : SchedWriteRes<[HWPort4,HWPort5,HWPort6,HWPort23,HWPort237,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001605 let Latency = 21;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001606 let NumMicroOps = 8;
1607 let ResourceCycles = [1,1,1,1,1,1,2];
1608}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001609def: InstRW<[HWWriteResGroup144], (instrs INSB, INSL, INSW)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001610
Clement Courbeta933fb22018-10-01 08:37:48 +00001611def HWWriteResGroup145 : SchedWriteRes<[HWPort5, HWPort6]> {
1612 let Latency = 8;
1613 let NumMicroOps = 20;
1614 let ResourceCycles = [1,1];
Gadi Haberd76f7b82017-08-28 10:04:16 +00001615}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001616def: InstRW<[HWWriteResGroup145], (instrs VZEROALL)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001617
1618def HWWriteResGroup146 : SchedWriteRes<[HWPort0,HWPort4,HWPort5,HWPort23,HWPort237,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001619 let Latency = 22;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001620 let NumMicroOps = 19;
1621 let ResourceCycles = [2,1,4,1,1,4,6];
1622}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001623def: InstRW<[HWWriteResGroup146], (instrs CMPXCHG16B)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001624
1625def HWWriteResGroup147 : SchedWriteRes<[HWPort0,HWPort1,HWPort5,HWPort6,HWPort01,HWPort0156]> {
1626 let Latency = 17;
1627 let NumMicroOps = 15;
1628 let ResourceCycles = [2,1,2,4,2,4];
1629}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001630def: InstRW<[HWWriteResGroup147], (instrs XCH_F)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001631
Gadi Haberd76f7b82017-08-28 10:04:16 +00001632def HWWriteResGroup149 : SchedWriteRes<[HWPort5,HWPort6,HWPort06,HWPort0156]> {
1633 let Latency = 18;
1634 let NumMicroOps = 8;
1635 let ResourceCycles = [1,1,1,5];
1636}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001637def: InstRW<[HWWriteResGroup149], (instrs CPUID, RDTSC)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001638
Gadi Haberd76f7b82017-08-28 10:04:16 +00001639def HWWriteResGroup151 : SchedWriteRes<[HWPort6,HWPort23,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001640 let Latency = 23;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001641 let NumMicroOps = 19;
1642 let ResourceCycles = [3,1,15];
1643}
Craig Topper391c6f92017-12-10 01:24:08 +00001644def: InstRW<[HWWriteResGroup151], (instregex "XRSTOR(64)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001645
Gadi Haberd76f7b82017-08-28 10:04:16 +00001646def HWWriteResGroup154 : SchedWriteRes<[HWPort0]> {
1647 let Latency = 20;
1648 let NumMicroOps = 1;
1649 let ResourceCycles = [1];
1650}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001651def: InstRW<[HWWriteResGroup154], (instregex "DIV_(FPrST0|FST0r|FrST0)")>;
Craig Topper8104f262018-04-02 05:33:28 +00001652
Gadi Haberd76f7b82017-08-28 10:04:16 +00001653def HWWriteResGroup155 : SchedWriteRes<[HWPort0,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001654 let Latency = 27;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001655 let NumMicroOps = 2;
1656 let ResourceCycles = [1,1];
1657}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001658def: InstRW<[HWWriteResGroup155], (instregex "DIVR_F(32|64)m")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001659
Gadi Haberd76f7b82017-08-28 10:04:16 +00001660def HWWriteResGroup156 : SchedWriteRes<[HWPort5,HWPort6,HWPort0156]> {
1661 let Latency = 20;
1662 let NumMicroOps = 10;
1663 let ResourceCycles = [1,2,7];
1664}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001665def: InstRW<[HWWriteResGroup156], (instrs MWAITrr)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001666
Gadi Haberd76f7b82017-08-28 10:04:16 +00001667def HWWriteResGroup161 : SchedWriteRes<[HWPort0,HWPort1,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001668 let Latency = 30;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001669 let NumMicroOps = 3;
1670 let ResourceCycles = [1,1,1];
1671}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001672def: InstRW<[HWWriteResGroup161], (instregex "DIVR_FI(16|32)m")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001673
1674def HWWriteResGroup162 : SchedWriteRes<[HWPort0]> {
1675 let Latency = 24;
1676 let NumMicroOps = 1;
1677 let ResourceCycles = [1];
1678}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001679def: InstRW<[HWWriteResGroup162], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001680
1681def HWWriteResGroup163 : SchedWriteRes<[HWPort0,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001682 let Latency = 31;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001683 let NumMicroOps = 2;
1684 let ResourceCycles = [1,1];
1685}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001686def: InstRW<[HWWriteResGroup163], (instregex "DIV_F(32|64)m")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001687
1688def HWWriteResGroup164 : SchedWriteRes<[HWPort4,HWPort6,HWPort23,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001689 let Latency = 30;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001690 let NumMicroOps = 27;
1691 let ResourceCycles = [1,5,1,1,19];
1692}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001693def: InstRW<[HWWriteResGroup164], (instrs XSAVE64)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001694
1695def HWWriteResGroup165 : SchedWriteRes<[HWPort4,HWPort6,HWPort23,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001696 let Latency = 31;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001697 let NumMicroOps = 28;
1698 let ResourceCycles = [1,6,1,1,19];
1699}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001700def: InstRW<[HWWriteResGroup165], (instrs XSAVE)>;
1701def: InstRW<[HWWriteResGroup165], (instregex "XSAVEC", "XSAVES", "XSAVEOPT")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001702
1703def HWWriteResGroup166 : SchedWriteRes<[HWPort0,HWPort1,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001704 let Latency = 34;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001705 let NumMicroOps = 3;
1706 let ResourceCycles = [1,1,1];
1707}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001708def: InstRW<[HWWriteResGroup166], (instregex "DIV_FI(16|32)m")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001709
Gadi Haberd76f7b82017-08-28 10:04:16 +00001710def HWWriteResGroup170 : SchedWriteRes<[HWPort5,HWPort6,HWPort23,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001711 let Latency = 35;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001712 let NumMicroOps = 23;
1713 let ResourceCycles = [1,5,3,4,10];
1714}
Simon Pilgrimec2f8782018-03-21 16:19:03 +00001715def: InstRW<[HWWriteResGroup170], (instregex "IN(8|16|32)ri",
1716 "IN(8|16|32)rr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001717
1718def HWWriteResGroup171 : SchedWriteRes<[HWPort5,HWPort6,HWPort23,HWPort237,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001719 let Latency = 36;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001720 let NumMicroOps = 23;
1721 let ResourceCycles = [1,5,2,1,4,10];
1722}
Simon Pilgrimec2f8782018-03-21 16:19:03 +00001723def: InstRW<[HWWriteResGroup171], (instregex "OUT(8|16|32)ir",
1724 "OUT(8|16|32)rr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001725
Gadi Haberd76f7b82017-08-28 10:04:16 +00001726def HWWriteResGroup175 : SchedWriteRes<[HWPort1,HWPort4,HWPort5,HWPort6,HWPort23,HWPort237,HWPort15,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001727 let Latency = 41;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001728 let NumMicroOps = 18;
1729 let ResourceCycles = [1,1,2,3,1,1,1,8];
1730}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001731def: InstRW<[HWWriteResGroup175], (instrs VMCLEARm)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001732
1733def HWWriteResGroup176 : SchedWriteRes<[HWPort5,HWPort0156]> {
1734 let Latency = 42;
1735 let NumMicroOps = 22;
1736 let ResourceCycles = [2,20];
1737}
Craig Topper2d451e72018-03-18 08:38:06 +00001738def: InstRW<[HWWriteResGroup176], (instrs RDTSCP)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001739
1740def HWWriteResGroup177 : SchedWriteRes<[HWPort0,HWPort01,HWPort23,HWPort05,HWPort06,HWPort015,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001741 let Latency = 61;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001742 let NumMicroOps = 64;
1743 let ResourceCycles = [2,2,8,1,10,2,39];
1744}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001745def: InstRW<[HWWriteResGroup177], (instrs FLDENVm)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001746
1747def HWWriteResGroup178 : SchedWriteRes<[HWPort0,HWPort6,HWPort23,HWPort05,HWPort06,HWPort15,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001748 let Latency = 64;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001749 let NumMicroOps = 88;
1750 let ResourceCycles = [4,4,31,1,2,1,45];
1751}
Craig Topper2d451e72018-03-18 08:38:06 +00001752def: InstRW<[HWWriteResGroup178], (instrs FXRSTOR64)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001753
1754def HWWriteResGroup179 : SchedWriteRes<[HWPort0,HWPort6,HWPort23,HWPort05,HWPort06,HWPort15,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001755 let Latency = 64;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001756 let NumMicroOps = 90;
1757 let ResourceCycles = [4,2,33,1,2,1,47];
1758}
Craig Topper2d451e72018-03-18 08:38:06 +00001759def: InstRW<[HWWriteResGroup179], (instrs FXRSTOR)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001760
1761def HWWriteResGroup180 : SchedWriteRes<[HWPort5,HWPort01,HWPort0156]> {
1762 let Latency = 75;
1763 let NumMicroOps = 15;
1764 let ResourceCycles = [6,3,6];
1765}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +00001766def: InstRW<[HWWriteResGroup180], (instrs FNINIT)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001767
Gadi Haberd76f7b82017-08-28 10:04:16 +00001768def HWWriteResGroup183 : SchedWriteRes<[HWPort0,HWPort1,HWPort4,HWPort5,HWPort6,HWPort237,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001769 let Latency = 115;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001770 let NumMicroOps = 100;
1771 let ResourceCycles = [9,9,11,8,1,11,21,30];
1772}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001773def: InstRW<[HWWriteResGroup183], (instrs FSTENVm)>;
Quentin Colombet95e05312014-08-18 17:55:59 +00001774
Gadi Haber2cf601f2017-12-08 09:48:44 +00001775def HWWriteResGroup184 : SchedWriteRes<[HWPort0, HWPort5, HWPort15, HWPort015, HWPort06, HWPort23]> {
1776 let Latency = 26;
1777 let NumMicroOps = 12;
1778 let ResourceCycles = [2,2,1,3,2,2];
1779}
Craig Topper17a31182017-12-16 18:35:29 +00001780def: InstRW<[HWWriteResGroup184], (instrs VGATHERDPDrm,
1781 VPGATHERDQrm,
1782 VPGATHERDDrm)>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001783
1784def HWWriteResGroup185 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> {
1785 let Latency = 24;
1786 let NumMicroOps = 22;
1787 let ResourceCycles = [5,3,4,1,5,4];
1788}
Craig Topper17a31182017-12-16 18:35:29 +00001789def: InstRW<[HWWriteResGroup185], (instrs VGATHERQPDYrm,
1790 VPGATHERQQYrm)>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001791
1792def HWWriteResGroup186 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> {
1793 let Latency = 28;
1794 let NumMicroOps = 22;
1795 let ResourceCycles = [5,3,4,1,5,4];
1796}
Craig Topper17a31182017-12-16 18:35:29 +00001797def: InstRW<[HWWriteResGroup186], (instrs VPGATHERQDYrm)>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001798
1799def HWWriteResGroup187 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> {
1800 let Latency = 25;
1801 let NumMicroOps = 22;
1802 let ResourceCycles = [5,3,4,1,5,4];
1803}
Craig Topper17a31182017-12-16 18:35:29 +00001804def: InstRW<[HWWriteResGroup187], (instrs VPGATHERQDrm)>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001805
1806def HWWriteResGroup188 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> {
1807 let Latency = 27;
1808 let NumMicroOps = 20;
1809 let ResourceCycles = [3,3,4,1,5,4];
1810}
Craig Topper17a31182017-12-16 18:35:29 +00001811def: InstRW<[HWWriteResGroup188], (instrs VGATHERDPDYrm,
1812 VPGATHERDQYrm)>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001813
1814def HWWriteResGroup189 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> {
1815 let Latency = 27;
1816 let NumMicroOps = 34;
1817 let ResourceCycles = [5,3,8,1,9,8];
1818}
Craig Topper17a31182017-12-16 18:35:29 +00001819def: InstRW<[HWWriteResGroup189], (instrs VGATHERDPSYrm,
1820 VPGATHERDDYrm)>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001821
1822def HWWriteResGroup190 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> {
1823 let Latency = 23;
1824 let NumMicroOps = 14;
1825 let ResourceCycles = [3,3,2,1,3,2];
1826}
Craig Topper17a31182017-12-16 18:35:29 +00001827def: InstRW<[HWWriteResGroup190], (instrs VGATHERQPDrm,
1828 VPGATHERQQrm)>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001829
1830def HWWriteResGroup191 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> {
1831 let Latency = 28;
1832 let NumMicroOps = 15;
1833 let ResourceCycles = [3,3,2,1,4,2];
1834}
Craig Topper17a31182017-12-16 18:35:29 +00001835def: InstRW<[HWWriteResGroup191], (instrs VGATHERQPSYrm)>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001836
1837def HWWriteResGroup192 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> {
1838 let Latency = 25;
1839 let NumMicroOps = 15;
1840 let ResourceCycles = [3,3,2,1,4,2];
1841}
Craig Topper17a31182017-12-16 18:35:29 +00001842def: InstRW<[HWWriteResGroup192], (instrs VGATHERQPSrm,
1843 VGATHERDPSrm)>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001844
Clement Courbet07c9ec62018-05-29 06:19:39 +00001845def: InstRW<[WriteZero], (instrs CLC)>;
1846
Nadav Roteme7b6a8a2013-03-28 22:34:46 +00001847} // SchedModel