blob: 692189ce6c77837d872e963a73eccc764c182586 [file] [log] [blame]
Evan Cheng1be453b2009-08-08 03:21:23 +00001//===-- Thumb2SizeReduction.cpp - Thumb2 code size reduction pass -*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#define DEBUG_TYPE "t2-reduce-size"
11#include "ARM.h"
Evan Chengcc9ca352009-08-11 21:11:32 +000012#include "ARMAddressingModes.h"
Evan Cheng1be453b2009-08-08 03:21:23 +000013#include "ARMBaseRegisterInfo.h"
14#include "ARMBaseInstrInfo.h"
Bob Wilsona2881ee2011-04-19 18:11:49 +000015#include "ARMSubtarget.h"
Evan Cheng1be453b2009-08-08 03:21:23 +000016#include "Thumb2InstrInfo.h"
17#include "llvm/CodeGen/MachineInstr.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
19#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chengf16a1d52009-08-10 07:20:37 +000020#include "llvm/Support/CommandLine.h"
Evan Cheng1be453b2009-08-08 03:21:23 +000021#include "llvm/Support/Debug.h"
Chris Lattnera6f074f2009-08-23 03:41:05 +000022#include "llvm/Support/raw_ostream.h"
Evan Cheng1be453b2009-08-08 03:21:23 +000023#include "llvm/ADT/DenseMap.h"
24#include "llvm/ADT/Statistic.h"
25using namespace llvm;
26
Evan Cheng1f5bee12009-08-10 06:57:42 +000027STATISTIC(NumNarrows, "Number of 32-bit instrs reduced to 16-bit ones");
28STATISTIC(Num2Addrs, "Number of 32-bit instrs reduced to 2addr 16-bit ones");
Evan Cheng36064672009-08-11 08:52:18 +000029STATISTIC(NumLdSts, "Number of 32-bit load / store reduced to 16-bit ones");
Evan Cheng1be453b2009-08-08 03:21:23 +000030
Evan Chengcc9ca352009-08-11 21:11:32 +000031static cl::opt<int> ReduceLimit("t2-reduce-limit",
32 cl::init(-1), cl::Hidden);
33static cl::opt<int> ReduceLimit2Addr("t2-reduce-limit2",
34 cl::init(-1), cl::Hidden);
35static cl::opt<int> ReduceLimitLdSt("t2-reduce-limit3",
36 cl::init(-1), cl::Hidden);
Evan Chengf16a1d52009-08-10 07:20:37 +000037
Evan Cheng1be453b2009-08-08 03:21:23 +000038namespace {
39 /// ReduceTable - A static table with information on mapping from wide
40 /// opcodes to narrow
41 struct ReduceEntry {
42 unsigned WideOpc; // Wide opcode
43 unsigned NarrowOpc1; // Narrow opcode to transform to
44 unsigned NarrowOpc2; // Narrow opcode when it's two-address
45 uint8_t Imm1Limit; // Limit of immediate field (bits)
46 uint8_t Imm2Limit; // Limit of immediate field when it's two-address
47 unsigned LowRegs1 : 1; // Only possible if low-registers are used
48 unsigned LowRegs2 : 1; // Only possible if low-registers are used (2addr)
Evan Cheng1e6c2a12009-08-12 01:49:45 +000049 unsigned PredCC1 : 2; // 0 - If predicated, cc is on and vice versa.
Evan Cheng1be453b2009-08-08 03:21:23 +000050 // 1 - No cc field.
Evan Cheng1e6c2a12009-08-12 01:49:45 +000051 // 2 - Always set CPSR.
Evan Chengaee7e492009-08-12 18:35:50 +000052 unsigned PredCC2 : 2;
Bob Wilsona2881ee2011-04-19 18:11:49 +000053 unsigned PartFlag : 1; // 16-bit instruction does partial flag update
Evan Cheng1be453b2009-08-08 03:21:23 +000054 unsigned Special : 1; // Needs to be dealt with specially
55 };
56
57 static const ReduceEntry ReduceTable[] = {
Bob Wilsona2881ee2011-04-19 18:11:49 +000058 // Wide, Narrow1, Narrow2, imm1,imm2, lo1, lo2, P/C, PF, S
59 { ARM::t2ADCrr, 0, ARM::tADC, 0, 0, 0, 1, 0,0, 0,0 },
Jim Grosbacha8a80672011-06-29 23:25:04 +000060 { ARM::t2ADDri, ARM::tADDi3, ARM::tADDi8, 3, 8, 1, 1, 0,0, 0,1 },
Bob Wilsona2881ee2011-04-19 18:11:49 +000061 { ARM::t2ADDrr, ARM::tADDrr, ARM::tADDhirr, 0, 0, 1, 0, 0,1, 0,0 },
Bob Wilsona2881ee2011-04-19 18:11:49 +000062 { ARM::t2ADDSri,ARM::tADDi3, ARM::tADDi8, 3, 8, 1, 1, 2,2, 0,1 },
63 { ARM::t2ADDSrr,ARM::tADDrr, 0, 0, 0, 1, 0, 2,0, 0,1 },
64 { ARM::t2ANDrr, 0, ARM::tAND, 0, 0, 0, 1, 0,0, 1,0 },
65 { ARM::t2ASRri, ARM::tASRri, 0, 5, 0, 1, 0, 0,0, 1,0 },
66 { ARM::t2ASRrr, 0, ARM::tASRrr, 0, 0, 0, 1, 0,0, 1,0 },
67 { ARM::t2BICrr, 0, ARM::tBIC, 0, 0, 0, 1, 0,0, 1,0 },
Jim Grosbach267430f2010-01-22 00:08:13 +000068 //FIXME: Disable CMN, as CCodes are backwards from compare expectations
Bob Wilsona2881ee2011-04-19 18:11:49 +000069 //{ ARM::t2CMNrr, ARM::tCMN, 0, 0, 0, 1, 0, 2,0, 0,0 },
70 { ARM::t2CMPri, ARM::tCMPi8, 0, 8, 0, 1, 0, 2,0, 0,0 },
71 { ARM::t2CMPrr, ARM::tCMPhir, 0, 0, 0, 0, 0, 2,0, 0,1 },
72 { ARM::t2EORrr, 0, ARM::tEOR, 0, 0, 0, 1, 0,0, 1,0 },
Evan Chengdb73d682009-08-14 00:32:16 +000073 // FIXME: adr.n immediate offset must be multiple of 4.
Bob Wilsona2881ee2011-04-19 18:11:49 +000074 //{ ARM::t2LEApcrelJT,ARM::tLEApcrelJT, 0, 0, 0, 1, 0, 1,0, 0,0 },
75 { ARM::t2LSLri, ARM::tLSLri, 0, 5, 0, 1, 0, 0,0, 1,0 },
76 { ARM::t2LSLrr, 0, ARM::tLSLrr, 0, 0, 0, 1, 0,0, 1,0 },
77 { ARM::t2LSRri, ARM::tLSRri, 0, 5, 0, 1, 0, 0,0, 1,0 },
78 { ARM::t2LSRrr, 0, ARM::tLSRrr, 0, 0, 0, 1, 0,0, 1,0 },
79 // FIXME: tMOVi8 and tMVN also partially update CPSR but they are less
80 // likely to cause issue in the loop. As a size / performance workaround,
81 // they are not marked as such.
82 { ARM::t2MOVi, ARM::tMOVi8, 0, 8, 0, 1, 0, 0,0, 0,0 },
83 { ARM::t2MOVi16,ARM::tMOVi8, 0, 8, 0, 1, 0, 0,0, 0,1 },
Evan Cheng51cbd2d2009-08-10 02:37:24 +000084 // FIXME: Do we need the 16-bit 'S' variant?
Jim Grosbache9cc9012011-06-30 23:38:17 +000085 { ARM::t2MOVr,ARM::tMOVr, 0, 0, 0, 0, 0, 1,0, 0,0 },
Bob Wilsona2881ee2011-04-19 18:11:49 +000086 { ARM::t2MUL, 0, ARM::tMUL, 0, 0, 0, 1, 0,0, 1,0 },
87 { ARM::t2MVNr, ARM::tMVN, 0, 0, 0, 1, 0, 0,0, 0,0 },
88 { ARM::t2ORRrr, 0, ARM::tORR, 0, 0, 0, 1, 0,0, 1,0 },
89 { ARM::t2REV, ARM::tREV, 0, 0, 0, 1, 0, 1,0, 0,0 },
90 { ARM::t2REV16, ARM::tREV16, 0, 0, 0, 1, 0, 1,0, 0,0 },
91 { ARM::t2REVSH, ARM::tREVSH, 0, 0, 0, 1, 0, 1,0, 0,0 },
92 { ARM::t2RORrr, 0, ARM::tROR, 0, 0, 0, 1, 0,0, 1,0 },
93 { ARM::t2RSBri, ARM::tRSB, 0, 0, 0, 1, 0, 0,0, 0,1 },
94 { ARM::t2RSBSri,ARM::tRSB, 0, 0, 0, 1, 0, 2,0, 0,1 },
95 { ARM::t2SBCrr, 0, ARM::tSBC, 0, 0, 0, 1, 0,0, 0,0 },
96 { ARM::t2SUBri, ARM::tSUBi3, ARM::tSUBi8, 3, 8, 1, 1, 0,0, 0,0 },
97 { ARM::t2SUBrr, ARM::tSUBrr, 0, 0, 0, 1, 0, 0,0, 0,0 },
98 { ARM::t2SUBSri,ARM::tSUBi3, ARM::tSUBi8, 3, 8, 1, 1, 2,2, 0,0 },
99 { ARM::t2SUBSrr,ARM::tSUBrr, 0, 0, 0, 1, 0, 2,0, 0,0 },
100 { ARM::t2SXTBr, ARM::tSXTB, 0, 0, 0, 1, 0, 1,0, 0,0 },
101 { ARM::t2SXTHr, ARM::tSXTH, 0, 0, 0, 1, 0, 1,0, 0,0 },
102 { ARM::t2TSTrr, ARM::tTST, 0, 0, 0, 1, 0, 2,0, 0,0 },
103 { ARM::t2UXTBr, ARM::tUXTB, 0, 0, 0, 1, 0, 1,0, 0,0 },
104 { ARM::t2UXTHr, ARM::tUXTH, 0, 0, 0, 1, 0, 1,0, 0,0 },
Evan Cheng36064672009-08-11 08:52:18 +0000105
106 // FIXME: Clean this up after splitting each Thumb load / store opcode
107 // into multiple ones.
Bob Wilsona2881ee2011-04-19 18:11:49 +0000108 { ARM::t2LDRi12,ARM::tLDRi, ARM::tLDRspi, 5, 8, 1, 0, 0,0, 0,1 },
109 { ARM::t2LDRs, ARM::tLDRr, 0, 0, 0, 1, 0, 0,0, 0,1 },
110 { ARM::t2LDRBi12,ARM::tLDRBi, 0, 5, 0, 1, 0, 0,0, 0,1 },
111 { ARM::t2LDRBs, ARM::tLDRBr, 0, 0, 0, 1, 0, 0,0, 0,1 },
112 { ARM::t2LDRHi12,ARM::tLDRHi, 0, 5, 0, 1, 0, 0,0, 0,1 },
113 { ARM::t2LDRHs, ARM::tLDRHr, 0, 0, 0, 1, 0, 0,0, 0,1 },
114 { ARM::t2LDRSBs,ARM::tLDRSB, 0, 0, 0, 1, 0, 0,0, 0,1 },
115 { ARM::t2LDRSHs,ARM::tLDRSH, 0, 0, 0, 1, 0, 0,0, 0,1 },
116 { ARM::t2STRi12,ARM::tSTRi, ARM::tSTRspi, 5, 8, 1, 0, 0,0, 0,1 },
117 { ARM::t2STRs, ARM::tSTRr, 0, 0, 0, 1, 0, 0,0, 0,1 },
118 { ARM::t2STRBi12,ARM::tSTRBi, 0, 5, 0, 1, 0, 0,0, 0,1 },
119 { ARM::t2STRBs, ARM::tSTRBr, 0, 0, 0, 1, 0, 0,0, 0,1 },
120 { ARM::t2STRHi12,ARM::tSTRHi, 0, 5, 0, 1, 0, 0,0, 0,1 },
121 { ARM::t2STRHs, ARM::tSTRHr, 0, 0, 0, 1, 0, 0,0, 0,1 },
Evan Chengcc9ca352009-08-11 21:11:32 +0000122
Bob Wilsona2881ee2011-04-19 18:11:49 +0000123 { ARM::t2LDMIA, ARM::tLDMIA, 0, 0, 0, 1, 1, 1,1, 0,1 },
124 { ARM::t2LDMIA_RET,0, ARM::tPOP_RET, 0, 0, 1, 1, 1,1, 0,1 },
125 { ARM::t2LDMIA_UPD,ARM::tLDMIA_UPD,ARM::tPOP,0, 0, 1, 1, 1,1, 0,1 },
Bob Wilson947f04b2010-03-13 01:08:20 +0000126 // ARM::t2STM (with no basereg writeback) has no Thumb1 equivalent
Bob Wilsona2881ee2011-04-19 18:11:49 +0000127 { ARM::t2STMIA_UPD,ARM::tSTMIA_UPD, 0, 0, 0, 1, 1, 1,1, 0,1 },
128 { ARM::t2STMDB_UPD, 0, ARM::tPUSH, 0, 0, 1, 1, 1,1, 0,1 },
Evan Cheng1be453b2009-08-08 03:21:23 +0000129 };
130
Nick Lewycky02d5f772009-10-25 06:33:48 +0000131 class Thumb2SizeReduce : public MachineFunctionPass {
Evan Cheng1be453b2009-08-08 03:21:23 +0000132 public:
133 static char ID;
134 Thumb2SizeReduce();
135
Evan Cheng6ddd7bc2009-08-15 07:59:10 +0000136 const Thumb2InstrInfo *TII;
Bob Wilsona2881ee2011-04-19 18:11:49 +0000137 const ARMSubtarget *STI;
Evan Cheng1be453b2009-08-08 03:21:23 +0000138
139 virtual bool runOnMachineFunction(MachineFunction &MF);
140
141 virtual const char *getPassName() const {
142 return "Thumb2 instruction size reduction pass";
143 }
144
145 private:
146 /// ReduceOpcodeMap - Maps wide opcode to index of entry in ReduceTable.
147 DenseMap<unsigned, unsigned> ReduceOpcodeMap;
148
Bob Wilsona2881ee2011-04-19 18:11:49 +0000149 bool canAddPseudoFlagDep(MachineInstr *Def, MachineInstr *Use);
150
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000151 bool VerifyPredAndCC(MachineInstr *MI, const ReduceEntry &Entry,
152 bool is2Addr, ARMCC::CondCodes Pred,
153 bool LiveCPSR, bool &HasCC, bool &CCDead);
154
Evan Cheng36064672009-08-11 08:52:18 +0000155 bool ReduceLoadStore(MachineBasicBlock &MBB, MachineInstr *MI,
156 const ReduceEntry &Entry);
157
158 bool ReduceSpecial(MachineBasicBlock &MBB, MachineInstr *MI,
Bob Wilsona2881ee2011-04-19 18:11:49 +0000159 const ReduceEntry &Entry, bool LiveCPSR,
160 MachineInstr *CPSRDef);
Evan Cheng36064672009-08-11 08:52:18 +0000161
Evan Cheng1be453b2009-08-08 03:21:23 +0000162 /// ReduceTo2Addr - Reduce a 32-bit instruction to a 16-bit two-address
163 /// instruction.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000164 bool ReduceTo2Addr(MachineBasicBlock &MBB, MachineInstr *MI,
165 const ReduceEntry &Entry,
Bob Wilsona2881ee2011-04-19 18:11:49 +0000166 bool LiveCPSR, MachineInstr *CPSRDef);
Evan Cheng1be453b2009-08-08 03:21:23 +0000167
168 /// ReduceToNarrow - Reduce a 32-bit instruction to a 16-bit
169 /// non-two-address instruction.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000170 bool ReduceToNarrow(MachineBasicBlock &MBB, MachineInstr *MI,
171 const ReduceEntry &Entry,
Bob Wilsona2881ee2011-04-19 18:11:49 +0000172 bool LiveCPSR, MachineInstr *CPSRDef);
Evan Cheng1be453b2009-08-08 03:21:23 +0000173
174 /// ReduceMBB - Reduce width of instructions in the specified basic block.
175 bool ReduceMBB(MachineBasicBlock &MBB);
176 };
177 char Thumb2SizeReduce::ID = 0;
178}
179
Owen Andersona7aed182010-08-06 18:33:48 +0000180Thumb2SizeReduce::Thumb2SizeReduce() : MachineFunctionPass(ID) {
Evan Cheng1be453b2009-08-08 03:21:23 +0000181 for (unsigned i = 0, e = array_lengthof(ReduceTable); i != e; ++i) {
182 unsigned FromOpc = ReduceTable[i].WideOpc;
183 if (!ReduceOpcodeMap.insert(std::make_pair(FromOpc, i)).second)
184 assert(false && "Duplicated entries?");
185 }
186}
187
Evan Cheng6cc775f2011-06-28 19:10:37 +0000188static bool HasImplicitCPSRDef(const MCInstrDesc &MCID) {
189 for (const unsigned *Regs = MCID.ImplicitDefs; *Regs; ++Regs)
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000190 if (*Regs == ARM::CPSR)
191 return true;
192 return false;
193}
194
Bob Wilsona2881ee2011-04-19 18:11:49 +0000195/// canAddPseudoFlagDep - For A9 (and other out-of-order) implementations,
196/// the 's' 16-bit instruction partially update CPSR. Abort the
197/// transformation to avoid adding false dependency on last CPSR setting
198/// instruction which hurts the ability for out-of-order execution engine
199/// to do register renaming magic.
200/// This function checks if there is a read-of-write dependency between the
201/// last instruction that defines the CPSR and the current instruction. If there
202/// is, then there is no harm done since the instruction cannot be retired
203/// before the CPSR setting instruction anyway.
204/// Note, we are not doing full dependency analysis here for the sake of compile
205/// time. We're not looking for cases like:
206/// r0 = muls ...
207/// r1 = add.w r0, ...
208/// ...
209/// = mul.w r1
210/// In this case it would have been ok to narrow the mul.w to muls since there
211/// are indirect RAW dependency between the muls and the mul.w
212bool
213Thumb2SizeReduce::canAddPseudoFlagDep(MachineInstr *Def, MachineInstr *Use) {
214 if (!Def || !STI->avoidCPSRPartialUpdate())
215 return false;
216
217 SmallSet<unsigned, 2> Defs;
218 for (unsigned i = 0, e = Def->getNumOperands(); i != e; ++i) {
219 const MachineOperand &MO = Def->getOperand(i);
220 if (!MO.isReg() || MO.isUndef() || MO.isUse())
221 continue;
222 unsigned Reg = MO.getReg();
223 if (Reg == 0 || Reg == ARM::CPSR)
224 continue;
225 Defs.insert(Reg);
226 }
227
228 for (unsigned i = 0, e = Use->getNumOperands(); i != e; ++i) {
229 const MachineOperand &MO = Use->getOperand(i);
230 if (!MO.isReg() || MO.isUndef() || MO.isDef())
231 continue;
232 unsigned Reg = MO.getReg();
233 if (Defs.count(Reg))
234 return false;
235 }
236
237 // No read-after-write dependency. The narrowing will add false dependency.
238 return true;
239}
240
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000241bool
242Thumb2SizeReduce::VerifyPredAndCC(MachineInstr *MI, const ReduceEntry &Entry,
243 bool is2Addr, ARMCC::CondCodes Pred,
244 bool LiveCPSR, bool &HasCC, bool &CCDead) {
Evan Chengd461c1c2009-08-09 19:17:19 +0000245 if ((is2Addr && Entry.PredCC2 == 0) ||
246 (!is2Addr && Entry.PredCC1 == 0)) {
247 if (Pred == ARMCC::AL) {
248 // Not predicated, must set CPSR.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000249 if (!HasCC) {
250 // Original instruction was not setting CPSR, but CPSR is not
251 // currently live anyway. It's ok to set it. The CPSR def is
252 // dead though.
253 if (!LiveCPSR) {
254 HasCC = true;
255 CCDead = true;
256 return true;
257 }
258 return false;
259 }
Evan Chengd461c1c2009-08-09 19:17:19 +0000260 } else {
261 // Predicated, must not set CPSR.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000262 if (HasCC)
263 return false;
Evan Chengd461c1c2009-08-09 19:17:19 +0000264 }
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000265 } else if ((is2Addr && Entry.PredCC2 == 2) ||
266 (!is2Addr && Entry.PredCC1 == 2)) {
267 /// Old opcode has an optional def of CPSR.
268 if (HasCC)
269 return true;
Jim Grosbachbc7eeaf2010-09-14 20:35:46 +0000270 // If old opcode does not implicitly define CPSR, then it's not ok since
271 // these new opcodes' CPSR def is not meant to be thrown away. e.g. CMP.
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000272 if (!HasImplicitCPSRDef(MI->getDesc()))
273 return false;
274 HasCC = true;
Evan Chengd461c1c2009-08-09 19:17:19 +0000275 } else {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000276 // 16-bit instruction does not set CPSR.
277 if (HasCC)
278 return false;
Evan Chengd461c1c2009-08-09 19:17:19 +0000279 }
280
281 return true;
282}
283
Evan Chengcc9ca352009-08-11 21:11:32 +0000284static bool VerifyLowRegs(MachineInstr *MI) {
285 unsigned Opc = MI->getOpcode();
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000286 bool isPCOk = (Opc == ARM::t2LDMIA_RET || Opc == ARM::t2LDMIA ||
287 Opc == ARM::t2LDMDB || Opc == ARM::t2LDMIA_UPD ||
Owen Anderson4ebf4712011-02-08 22:39:40 +0000288 Opc == ARM::t2LDMDB_UPD);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000289 bool isLROk = (Opc == ARM::t2STMIA_UPD || Opc == ARM::t2STMDB_UPD);
Jim Grosbacha8a80672011-06-29 23:25:04 +0000290 bool isSPOk = isPCOk || isLROk;
Evan Chengcc9ca352009-08-11 21:11:32 +0000291 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
292 const MachineOperand &MO = MI->getOperand(i);
293 if (!MO.isReg() || MO.isImplicit())
294 continue;
295 unsigned Reg = MO.getReg();
296 if (Reg == 0 || Reg == ARM::CPSR)
297 continue;
298 if (isPCOk && Reg == ARM::PC)
299 continue;
300 if (isLROk && Reg == ARM::LR)
301 continue;
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000302 if (Reg == ARM::SP) {
303 if (isSPOk)
304 continue;
305 if (i == 1 && (Opc == ARM::t2LDRi12 || Opc == ARM::t2STRi12))
306 // Special case for these ldr / str with sp as base register.
307 continue;
308 }
Evan Chengcc9ca352009-08-11 21:11:32 +0000309 if (!isARMLowRegister(Reg))
310 return false;
311 }
312 return true;
313}
314
Evan Cheng1be453b2009-08-08 03:21:23 +0000315bool
Evan Cheng36064672009-08-11 08:52:18 +0000316Thumb2SizeReduce::ReduceLoadStore(MachineBasicBlock &MBB, MachineInstr *MI,
317 const ReduceEntry &Entry) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000318 if (ReduceLimitLdSt != -1 && ((int)NumLdSts >= ReduceLimitLdSt))
319 return false;
320
Evan Cheng36064672009-08-11 08:52:18 +0000321 unsigned Scale = 1;
322 bool HasImmOffset = false;
323 bool HasShift = false;
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000324 bool HasOffReg = true;
Evan Chengcc9ca352009-08-11 21:11:32 +0000325 bool isLdStMul = false;
Evan Chengcc9ca352009-08-11 21:11:32 +0000326 unsigned Opc = Entry.NarrowOpc1;
327 unsigned OpNum = 3; // First 'rest' of operands.
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000328 uint8_t ImmLimit = Entry.Imm1Limit;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000329
Evan Cheng36064672009-08-11 08:52:18 +0000330 switch (Entry.WideOpc) {
331 default:
332 llvm_unreachable("Unexpected Thumb2 load / store opcode!");
333 case ARM::t2LDRi12:
Bill Wendling092a7bd2010-12-14 03:36:38 +0000334 case ARM::t2STRi12:
335 if (MI->getOperand(1).getReg() == ARM::SP) {
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000336 Opc = Entry.NarrowOpc2;
337 ImmLimit = Entry.Imm2Limit;
338 HasOffReg = false;
339 }
Bill Wendling092a7bd2010-12-14 03:36:38 +0000340
Evan Cheng36064672009-08-11 08:52:18 +0000341 Scale = 4;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000342 HasImmOffset = true;
343 HasOffReg = false;
Evan Cheng36064672009-08-11 08:52:18 +0000344 break;
345 case ARM::t2LDRBi12:
346 case ARM::t2STRBi12:
Owen Anderson4ebf4712011-02-08 22:39:40 +0000347 HasImmOffset = true;
348 HasOffReg = false;
Evan Cheng36064672009-08-11 08:52:18 +0000349 break;
350 case ARM::t2LDRHi12:
351 case ARM::t2STRHi12:
352 Scale = 2;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000353 HasImmOffset = true;
354 HasOffReg = false;
Evan Cheng36064672009-08-11 08:52:18 +0000355 break;
356 case ARM::t2LDRs:
357 case ARM::t2LDRBs:
358 case ARM::t2LDRHs:
359 case ARM::t2LDRSBs:
360 case ARM::t2LDRSHs:
361 case ARM::t2STRs:
362 case ARM::t2STRBs:
363 case ARM::t2STRHs:
364 HasShift = true;
Evan Chengcc9ca352009-08-11 21:11:32 +0000365 OpNum = 4;
Evan Cheng36064672009-08-11 08:52:18 +0000366 break;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000367 case ARM::t2LDMIA:
368 case ARM::t2LDMDB: {
Evan Chengcc9ca352009-08-11 21:11:32 +0000369 unsigned BaseReg = MI->getOperand(0).getReg();
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000370 if (!isARMLowRegister(BaseReg) || Entry.WideOpc != ARM::t2LDMIA)
Bob Wilson947f04b2010-03-13 01:08:20 +0000371 return false;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000372
Jim Grosbach88628e92010-09-07 22:30:53 +0000373 // For the non-writeback version (this one), the base register must be
374 // one of the registers being loaded.
375 bool isOK = false;
376 for (unsigned i = 4; i < MI->getNumOperands(); ++i) {
377 if (MI->getOperand(i).getReg() == BaseReg) {
378 isOK = true;
379 break;
380 }
381 }
Bill Wendling092a7bd2010-12-14 03:36:38 +0000382
Jim Grosbach88628e92010-09-07 22:30:53 +0000383 if (!isOK)
384 return false;
385
Bob Wilson947f04b2010-03-13 01:08:20 +0000386 OpNum = 0;
387 isLdStMul = true;
388 break;
389 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000390 case ARM::t2LDMIA_RET: {
Bob Wilson947f04b2010-03-13 01:08:20 +0000391 unsigned BaseReg = MI->getOperand(1).getReg();
392 if (BaseReg != ARM::SP)
393 return false;
394 Opc = Entry.NarrowOpc2; // tPOP_RET
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000395 OpNum = 2;
Bob Wilson947f04b2010-03-13 01:08:20 +0000396 isLdStMul = true;
397 break;
398 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000399 case ARM::t2LDMIA_UPD:
400 case ARM::t2LDMDB_UPD:
401 case ARM::t2STMIA_UPD:
402 case ARM::t2STMDB_UPD: {
Bob Wilson947f04b2010-03-13 01:08:20 +0000403 OpNum = 0;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000404
Bob Wilson947f04b2010-03-13 01:08:20 +0000405 unsigned BaseReg = MI->getOperand(1).getReg();
Bob Wilson947f04b2010-03-13 01:08:20 +0000406 if (BaseReg == ARM::SP &&
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000407 (Entry.WideOpc == ARM::t2LDMIA_UPD ||
408 Entry.WideOpc == ARM::t2STMDB_UPD)) {
Bob Wilson947f04b2010-03-13 01:08:20 +0000409 Opc = Entry.NarrowOpc2; // tPOP or tPUSH
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000410 OpNum = 2;
411 } else if (!isARMLowRegister(BaseReg) ||
412 (Entry.WideOpc != ARM::t2LDMIA_UPD &&
413 Entry.WideOpc != ARM::t2STMIA_UPD)) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000414 return false;
415 }
Bill Wendling092a7bd2010-12-14 03:36:38 +0000416
Evan Chengcc9ca352009-08-11 21:11:32 +0000417 isLdStMul = true;
418 break;
419 }
Evan Cheng36064672009-08-11 08:52:18 +0000420 }
421
422 unsigned OffsetReg = 0;
423 bool OffsetKill = false;
424 if (HasShift) {
425 OffsetReg = MI->getOperand(2).getReg();
426 OffsetKill = MI->getOperand(2).isKill();
Bill Wendling092a7bd2010-12-14 03:36:38 +0000427
Evan Cheng36064672009-08-11 08:52:18 +0000428 if (MI->getOperand(3).getImm())
429 // Thumb1 addressing mode doesn't support shift.
430 return false;
431 }
432
433 unsigned OffsetImm = 0;
434 if (HasImmOffset) {
435 OffsetImm = MI->getOperand(2).getImm();
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000436 unsigned MaxOffset = ((1 << ImmLimit) - 1) * Scale;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000437
438 if ((OffsetImm & (Scale - 1)) || OffsetImm > MaxOffset)
Evan Cheng36064672009-08-11 08:52:18 +0000439 // Make sure the immediate field fits.
440 return false;
441 }
442
443 // Add the 16-bit load / store instruction.
Evan Cheng36064672009-08-11 08:52:18 +0000444 DebugLoc dl = MI->getDebugLoc();
Evan Chengcc9ca352009-08-11 21:11:32 +0000445 MachineInstrBuilder MIB = BuildMI(MBB, *MI, dl, TII->get(Opc));
446 if (!isLdStMul) {
Owen Anderson99ea8a32010-12-07 00:45:21 +0000447 MIB.addOperand(MI->getOperand(0));
Owen Anderson4ebf4712011-02-08 22:39:40 +0000448 MIB.addOperand(MI->getOperand(1));
Bill Wendling092a7bd2010-12-14 03:36:38 +0000449
450 if (HasImmOffset)
451 MIB.addImm(OffsetImm / Scale);
452
Evan Chengcc9ca352009-08-11 21:11:32 +0000453 assert((!HasShift || OffsetReg) && "Invalid so_reg load / store address!");
454
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000455 if (HasOffReg)
456 MIB.addReg(OffsetReg, getKillRegState(OffsetKill));
Evan Cheng36064672009-08-11 08:52:18 +0000457 }
Evan Cheng806845d2009-08-11 09:37:40 +0000458
Evan Cheng36064672009-08-11 08:52:18 +0000459 // Transfer the rest of operands.
Evan Cheng36064672009-08-11 08:52:18 +0000460 for (unsigned e = MI->getNumOperands(); OpNum != e; ++OpNum)
461 MIB.addOperand(MI->getOperand(OpNum));
462
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000463 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000464 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000465
Anton Korobeynikovacca7ad2011-03-05 18:43:38 +0000466 // Transfer MI flags.
467 MIB.setMIFlags(MI->getFlags());
468
Chris Lattnera6f074f2009-08-23 03:41:05 +0000469 DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB);
Evan Cheng36064672009-08-11 08:52:18 +0000470
471 MBB.erase(MI);
472 ++NumLdSts;
473 return true;
474}
475
Evan Cheng36064672009-08-11 08:52:18 +0000476bool
477Thumb2SizeReduce::ReduceSpecial(MachineBasicBlock &MBB, MachineInstr *MI,
478 const ReduceEntry &Entry,
Bob Wilsona2881ee2011-04-19 18:11:49 +0000479 bool LiveCPSR, MachineInstr *CPSRDef) {
Jim Grosbacha8a80672011-06-29 23:25:04 +0000480 unsigned Opc = MI->getOpcode();
481 if (Opc == ARM::t2ADDri) {
482 // If the source register is SP, try to reduce to tADDrSPi, otherwise
483 // it's a normal reduce.
484 if (MI->getOperand(1).getReg() != ARM::SP) {
485 if (ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, CPSRDef))
486 return true;
487 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef);
488 }
489 // Try to reduce to tADDrSPi.
490 unsigned Imm = MI->getOperand(2).getImm();
491 // The immediate must be in range, the destination register must be a low
Jim Grosbached5134a2011-06-30 02:22:49 +0000492 // reg, the predicate must be "always" and the condition flags must not
493 // be being set.
Jim Grosbacha8a80672011-06-29 23:25:04 +0000494 if (Imm & 3 || Imm > 1024)
495 return false;
496 if (!isARMLowRegister(MI->getOperand(0).getReg()))
497 return false;
Jim Grosbached5134a2011-06-30 02:22:49 +0000498 if (MI->getOperand(3).getImm() != ARMCC::AL)
499 return false;
Jim Grosbacha8a80672011-06-29 23:25:04 +0000500 const MCInstrDesc &MCID = MI->getDesc();
501 if (MCID.hasOptionalDef() &&
502 MI->getOperand(MCID.getNumOperands()-1).getReg() == ARM::CPSR)
503 return false;
504
505 MachineInstrBuilder MIB = BuildMI(MBB, *MI, MI->getDebugLoc(),
506 TII->get(ARM::tADDrSPi))
507 .addOperand(MI->getOperand(0))
508 .addOperand(MI->getOperand(1))
509 .addImm(Imm / 4); // The tADDrSPi has an implied scale by four.
510
511 // Transfer MI flags.
512 MIB.setMIFlags(MI->getFlags());
513
514 DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " <<*MIB);
515
516 MBB.erase(MI);
517 ++NumNarrows;
518 return true;
519 }
520
Evan Chengcc9ca352009-08-11 21:11:32 +0000521 if (Entry.LowRegs1 && !VerifyLowRegs(MI))
Evan Cheng36064672009-08-11 08:52:18 +0000522 return false;
523
Evan Cheng6cc775f2011-06-28 19:10:37 +0000524 const MCInstrDesc &MCID = MI->getDesc();
525 if (MCID.mayLoad() || MCID.mayStore())
Evan Cheng36064672009-08-11 08:52:18 +0000526 return ReduceLoadStore(MBB, MI, Entry);
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000527
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000528 switch (Opc) {
529 default: break;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000530 case ARM::t2ADDSri:
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000531 case ARM::t2ADDSrr: {
532 unsigned PredReg = 0;
533 if (getInstrPredicate(MI, PredReg) == ARMCC::AL) {
534 switch (Opc) {
535 default: break;
536 case ARM::t2ADDSri: {
Bob Wilsona2881ee2011-04-19 18:11:49 +0000537 if (ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, CPSRDef))
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000538 return true;
539 // fallthrough
540 }
541 case ARM::t2ADDSrr:
Bob Wilsona2881ee2011-04-19 18:11:49 +0000542 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef);
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000543 }
544 }
545 break;
546 }
547 case ARM::t2RSBri:
548 case ARM::t2RSBSri:
549 if (MI->getOperand(2).getImm() == 0)
Bob Wilsona2881ee2011-04-19 18:11:49 +0000550 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef);
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000551 break;
Anton Korobeynikov25229082009-11-24 00:44:37 +0000552 case ARM::t2MOVi16:
553 // Can convert only 'pure' immediate operands, not immediates obtained as
554 // globals' addresses.
555 if (MI->getOperand(1).isImm())
Bob Wilsona2881ee2011-04-19 18:11:49 +0000556 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000557 break;
Jim Grosbach327cf8e2010-12-07 20:41:06 +0000558 case ARM::t2CMPrr: {
Jim Grosbach5bae0542010-12-03 23:54:18 +0000559 // Try to reduce to the lo-reg only version first. Why there are two
560 // versions of the instruction is a mystery.
561 // It would be nice to just have two entries in the master table that
562 // are prioritized, but the table assumes a unique entry for each
563 // source insn opcode. So for now, we hack a local entry record to use.
564 static const ReduceEntry NarrowEntry =
Bob Wilsona2881ee2011-04-19 18:11:49 +0000565 { ARM::t2CMPrr,ARM::tCMPr, 0, 0, 0, 1, 1,2, 0, 0,1 };
566 if (ReduceToNarrow(MBB, MI, NarrowEntry, LiveCPSR, CPSRDef))
Jim Grosbach5bae0542010-12-03 23:54:18 +0000567 return true;
Bob Wilsona2881ee2011-04-19 18:11:49 +0000568 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef);
Jim Grosbach5bae0542010-12-03 23:54:18 +0000569 }
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000570 }
Evan Cheng36064672009-08-11 08:52:18 +0000571 return false;
572}
573
574bool
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000575Thumb2SizeReduce::ReduceTo2Addr(MachineBasicBlock &MBB, MachineInstr *MI,
576 const ReduceEntry &Entry,
Bob Wilsona2881ee2011-04-19 18:11:49 +0000577 bool LiveCPSR, MachineInstr *CPSRDef) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000578
579 if (ReduceLimit2Addr != -1 && ((int)Num2Addrs >= ReduceLimit2Addr))
580 return false;
581
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000582 unsigned Reg0 = MI->getOperand(0).getReg();
583 unsigned Reg1 = MI->getOperand(1).getReg();
Bob Wilson279e55f2010-06-24 16:50:20 +0000584 if (Reg0 != Reg1) {
585 // Try to commute the operands to make it a 2-address instruction.
586 unsigned CommOpIdx1, CommOpIdx2;
587 if (!TII->findCommutedOpIndices(MI, CommOpIdx1, CommOpIdx2) ||
588 CommOpIdx1 != 1 || MI->getOperand(CommOpIdx2).getReg() != Reg0)
589 return false;
590 MachineInstr *CommutedMI = TII->commuteInstruction(MI);
591 if (!CommutedMI)
592 return false;
593 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000594 if (Entry.LowRegs2 && !isARMLowRegister(Reg0))
595 return false;
596 if (Entry.Imm2Limit) {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000597 unsigned Imm = MI->getOperand(2).getImm();
Evan Cheng1be453b2009-08-08 03:21:23 +0000598 unsigned Limit = (1 << Entry.Imm2Limit) - 1;
599 if (Imm > Limit)
600 return false;
601 } else {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000602 unsigned Reg2 = MI->getOperand(2).getReg();
Evan Cheng1be453b2009-08-08 03:21:23 +0000603 if (Entry.LowRegs2 && !isARMLowRegister(Reg2))
604 return false;
605 }
606
Evan Cheng1f5bee12009-08-10 06:57:42 +0000607 // Check if it's possible / necessary to transfer the predicate.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000608 const MCInstrDesc &NewMCID = TII->get(Entry.NarrowOpc2);
Evan Cheng1f5bee12009-08-10 06:57:42 +0000609 unsigned PredReg = 0;
610 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
611 bool SkipPred = false;
612 if (Pred != ARMCC::AL) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000613 if (!NewMCID.isPredicable())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000614 // Can't transfer predicate, fail.
615 return false;
616 } else {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000617 SkipPred = !NewMCID.isPredicable();
Evan Cheng1f5bee12009-08-10 06:57:42 +0000618 }
619
Evan Cheng1be453b2009-08-08 03:21:23 +0000620 bool HasCC = false;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000621 bool CCDead = false;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000622 const MCInstrDesc &MCID = MI->getDesc();
623 if (MCID.hasOptionalDef()) {
624 unsigned NumOps = MCID.getNumOperands();
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000625 HasCC = (MI->getOperand(NumOps-1).getReg() == ARM::CPSR);
626 if (HasCC && MI->getOperand(NumOps-1).isDead())
627 CCDead = true;
628 }
Evan Cheng1f5bee12009-08-10 06:57:42 +0000629 if (!VerifyPredAndCC(MI, Entry, true, Pred, LiveCPSR, HasCC, CCDead))
Evan Chengd461c1c2009-08-09 19:17:19 +0000630 return false;
Evan Cheng1be453b2009-08-08 03:21:23 +0000631
Bob Wilsona2881ee2011-04-19 18:11:49 +0000632 // Avoid adding a false dependency on partial flag update by some 16-bit
633 // instructions which has the 's' bit set.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000634 if (Entry.PartFlag && NewMCID.hasOptionalDef() && HasCC &&
Bob Wilsona2881ee2011-04-19 18:11:49 +0000635 canAddPseudoFlagDep(CPSRDef, MI))
636 return false;
637
Evan Cheng1be453b2009-08-08 03:21:23 +0000638 // Add the 16-bit instruction.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000639 DebugLoc dl = MI->getDebugLoc();
Evan Cheng6cc775f2011-06-28 19:10:37 +0000640 MachineInstrBuilder MIB = BuildMI(MBB, *MI, dl, NewMCID);
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000641 MIB.addOperand(MI->getOperand(0));
Evan Cheng6cc775f2011-06-28 19:10:37 +0000642 if (NewMCID.hasOptionalDef()) {
Evan Cheng6ddd7bc2009-08-15 07:59:10 +0000643 if (HasCC)
644 AddDefaultT1CC(MIB, CCDead);
645 else
646 AddNoT1CC(MIB);
647 }
Evan Chengd461c1c2009-08-09 19:17:19 +0000648
649 // Transfer the rest of operands.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000650 unsigned NumOps = MCID.getNumOperands();
Evan Cheng1f5bee12009-08-10 06:57:42 +0000651 for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000652 if (i < NumOps && MCID.OpInfo[i].isOptionalDef())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000653 continue;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000654 if (SkipPred && MCID.OpInfo[i].isPredicate())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000655 continue;
656 MIB.addOperand(MI->getOperand(i));
657 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000658
Anton Korobeynikovacca7ad2011-03-05 18:43:38 +0000659 // Transfer MI flags.
660 MIB.setMIFlags(MI->getFlags());
661
Chris Lattnera6f074f2009-08-23 03:41:05 +0000662 DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB);
Evan Cheng1be453b2009-08-08 03:21:23 +0000663
664 MBB.erase(MI);
665 ++Num2Addrs;
Evan Cheng1be453b2009-08-08 03:21:23 +0000666 return true;
667}
668
669bool
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000670Thumb2SizeReduce::ReduceToNarrow(MachineBasicBlock &MBB, MachineInstr *MI,
671 const ReduceEntry &Entry,
Bob Wilsona2881ee2011-04-19 18:11:49 +0000672 bool LiveCPSR, MachineInstr *CPSRDef) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000673 if (ReduceLimit != -1 && ((int)NumNarrows >= ReduceLimit))
674 return false;
675
Evan Chengd461c1c2009-08-09 19:17:19 +0000676 unsigned Limit = ~0U;
677 if (Entry.Imm1Limit)
Jim Grosbacha8a80672011-06-29 23:25:04 +0000678 Limit = (1 << Entry.Imm1Limit) - 1;
Evan Chengd461c1c2009-08-09 19:17:19 +0000679
Evan Cheng6cc775f2011-06-28 19:10:37 +0000680 const MCInstrDesc &MCID = MI->getDesc();
681 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) {
682 if (MCID.OpInfo[i].isPredicate())
Evan Chengd461c1c2009-08-09 19:17:19 +0000683 continue;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000684 const MachineOperand &MO = MI->getOperand(i);
Evan Chengd461c1c2009-08-09 19:17:19 +0000685 if (MO.isReg()) {
686 unsigned Reg = MO.getReg();
687 if (!Reg || Reg == ARM::CPSR)
688 continue;
689 if (Entry.LowRegs1 && !isARMLowRegister(Reg))
690 return false;
Evan Chengf6a9d062009-08-11 23:00:31 +0000691 } else if (MO.isImm() &&
Evan Cheng6cc775f2011-06-28 19:10:37 +0000692 !MCID.OpInfo[i].isPredicate()) {
Jim Grosbacha8a80672011-06-29 23:25:04 +0000693 if (((unsigned)MO.getImm()) > Limit)
Evan Chengd461c1c2009-08-09 19:17:19 +0000694 return false;
695 }
696 }
697
Evan Cheng1f5bee12009-08-10 06:57:42 +0000698 // Check if it's possible / necessary to transfer the predicate.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000699 const MCInstrDesc &NewMCID = TII->get(Entry.NarrowOpc1);
Evan Cheng1f5bee12009-08-10 06:57:42 +0000700 unsigned PredReg = 0;
701 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
702 bool SkipPred = false;
703 if (Pred != ARMCC::AL) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000704 if (!NewMCID.isPredicable())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000705 // Can't transfer predicate, fail.
706 return false;
707 } else {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000708 SkipPred = !NewMCID.isPredicable();
Evan Cheng1f5bee12009-08-10 06:57:42 +0000709 }
710
Evan Chengd461c1c2009-08-09 19:17:19 +0000711 bool HasCC = false;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000712 bool CCDead = false;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000713 if (MCID.hasOptionalDef()) {
714 unsigned NumOps = MCID.getNumOperands();
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000715 HasCC = (MI->getOperand(NumOps-1).getReg() == ARM::CPSR);
716 if (HasCC && MI->getOperand(NumOps-1).isDead())
717 CCDead = true;
718 }
Evan Cheng1f5bee12009-08-10 06:57:42 +0000719 if (!VerifyPredAndCC(MI, Entry, false, Pred, LiveCPSR, HasCC, CCDead))
Evan Chengd461c1c2009-08-09 19:17:19 +0000720 return false;
721
Bob Wilsona2881ee2011-04-19 18:11:49 +0000722 // Avoid adding a false dependency on partial flag update by some 16-bit
723 // instructions which has the 's' bit set.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000724 if (Entry.PartFlag && NewMCID.hasOptionalDef() && HasCC &&
Bob Wilsona2881ee2011-04-19 18:11:49 +0000725 canAddPseudoFlagDep(CPSRDef, MI))
726 return false;
727
Evan Chengd461c1c2009-08-09 19:17:19 +0000728 // Add the 16-bit instruction.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000729 DebugLoc dl = MI->getDebugLoc();
Evan Cheng6cc775f2011-06-28 19:10:37 +0000730 MachineInstrBuilder MIB = BuildMI(MBB, *MI, dl, NewMCID);
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000731 MIB.addOperand(MI->getOperand(0));
Evan Cheng6cc775f2011-06-28 19:10:37 +0000732 if (NewMCID.hasOptionalDef()) {
Evan Cheng6ddd7bc2009-08-15 07:59:10 +0000733 if (HasCC)
734 AddDefaultT1CC(MIB, CCDead);
735 else
736 AddNoT1CC(MIB);
737 }
Evan Chengd461c1c2009-08-09 19:17:19 +0000738
739 // Transfer the rest of operands.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000740 unsigned NumOps = MCID.getNumOperands();
Evan Cheng1f5bee12009-08-10 06:57:42 +0000741 for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000742 if (i < NumOps && MCID.OpInfo[i].isOptionalDef())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000743 continue;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000744 if ((MCID.getOpcode() == ARM::t2RSBSri ||
745 MCID.getOpcode() == ARM::t2RSBri) && i == 2)
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000746 // Skip the zero immediate operand, it's now implicit.
747 continue;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000748 bool isPred = (i < NumOps && MCID.OpInfo[i].isPredicate());
Evan Chengf6a9d062009-08-11 23:00:31 +0000749 if (SkipPred && isPred)
750 continue;
751 const MachineOperand &MO = MI->getOperand(i);
Jim Grosbacha8a80672011-06-29 23:25:04 +0000752 if (MO.isReg() && MO.isImplicit() && MO.getReg() == ARM::CPSR)
753 // Skip implicit def of CPSR. Either it's modeled as an optional
754 // def now or it's already an implicit def on the new instruction.
755 continue;
756 MIB.addOperand(MO);
Evan Cheng1f5bee12009-08-10 06:57:42 +0000757 }
Evan Cheng6cc775f2011-06-28 19:10:37 +0000758 if (!MCID.isPredicable() && NewMCID.isPredicable())
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000759 AddDefaultPred(MIB);
Evan Chengd461c1c2009-08-09 19:17:19 +0000760
Anton Korobeynikovacca7ad2011-03-05 18:43:38 +0000761 // Transfer MI flags.
762 MIB.setMIFlags(MI->getFlags());
763
Chris Lattnera6f074f2009-08-23 03:41:05 +0000764 DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB);
Evan Chengd461c1c2009-08-09 19:17:19 +0000765
766 MBB.erase(MI);
Evan Chengd461c1c2009-08-09 19:17:19 +0000767 ++NumNarrows;
768 return true;
Evan Cheng1be453b2009-08-08 03:21:23 +0000769}
770
Bob Wilsona2881ee2011-04-19 18:11:49 +0000771static bool UpdateCPSRDef(MachineInstr &MI, bool LiveCPSR, bool &DefCPSR) {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000772 bool HasDef = false;
773 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
774 const MachineOperand &MO = MI.getOperand(i);
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000775 if (!MO.isReg() || MO.isUndef() || MO.isUse())
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000776 continue;
777 if (MO.getReg() != ARM::CPSR)
778 continue;
Bob Wilsona2881ee2011-04-19 18:11:49 +0000779
780 DefCPSR = true;
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000781 if (!MO.isDead())
782 HasDef = true;
783 }
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000784
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000785 return HasDef || LiveCPSR;
786}
787
788static bool UpdateCPSRUse(MachineInstr &MI, bool LiveCPSR) {
789 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
790 const MachineOperand &MO = MI.getOperand(i);
791 if (!MO.isReg() || MO.isUndef() || MO.isDef())
792 continue;
793 if (MO.getReg() != ARM::CPSR)
794 continue;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000795 assert(LiveCPSR && "CPSR liveness tracking is wrong!");
796 if (MO.isKill()) {
797 LiveCPSR = false;
798 break;
799 }
800 }
801
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000802 return LiveCPSR;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000803}
804
Evan Cheng1be453b2009-08-08 03:21:23 +0000805bool Thumb2SizeReduce::ReduceMBB(MachineBasicBlock &MBB) {
806 bool Modified = false;
807
Evan Cheng1f5bee12009-08-10 06:57:42 +0000808 // Yes, CPSR could be livein.
Dan Gohmana1cf9fe2010-04-13 16:53:51 +0000809 bool LiveCPSR = MBB.isLiveIn(ARM::CPSR);
Bob Wilsona2881ee2011-04-19 18:11:49 +0000810 MachineInstr *CPSRDef = 0;
Evan Cheng1f5bee12009-08-10 06:57:42 +0000811
Evan Cheng1be453b2009-08-08 03:21:23 +0000812 MachineBasicBlock::iterator MII = MBB.begin(), E = MBB.end();
Evan Cheng5bb93ce2009-08-10 08:10:13 +0000813 MachineBasicBlock::iterator NextMII;
Evan Cheng1be453b2009-08-08 03:21:23 +0000814 for (; MII != E; MII = NextMII) {
Chris Lattnera48f44d2009-12-03 00:50:42 +0000815 NextMII = llvm::next(MII);
Evan Cheng1be453b2009-08-08 03:21:23 +0000816
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000817 MachineInstr *MI = &*MII;
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000818 LiveCPSR = UpdateCPSRUse(*MI, LiveCPSR);
819
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000820 unsigned Opcode = MI->getOpcode();
Evan Cheng1be453b2009-08-08 03:21:23 +0000821 DenseMap<unsigned, unsigned>::iterator OPI = ReduceOpcodeMap.find(Opcode);
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000822 if (OPI != ReduceOpcodeMap.end()) {
823 const ReduceEntry &Entry = ReduceTable[OPI->second];
824 // Ignore "special" cases for now.
Evan Cheng36064672009-08-11 08:52:18 +0000825 if (Entry.Special) {
Bob Wilsona2881ee2011-04-19 18:11:49 +0000826 if (ReduceSpecial(MBB, MI, Entry, LiveCPSR, CPSRDef)) {
Evan Cheng36064672009-08-11 08:52:18 +0000827 Modified = true;
828 MachineBasicBlock::iterator I = prior(NextMII);
829 MI = &*I;
830 }
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000831 goto ProcessNext;
Evan Cheng36064672009-08-11 08:52:18 +0000832 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000833
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000834 // Try to transform to a 16-bit two-address instruction.
Bob Wilsona2881ee2011-04-19 18:11:49 +0000835 if (Entry.NarrowOpc2 &&
836 ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, CPSRDef)) {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000837 Modified = true;
838 MachineBasicBlock::iterator I = prior(NextMII);
839 MI = &*I;
840 goto ProcessNext;
841 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000842
Jim Grosbach57c6fd42010-06-08 20:06:55 +0000843 // Try to transform to a 16-bit non-two-address instruction.
Bob Wilsona2881ee2011-04-19 18:11:49 +0000844 if (Entry.NarrowOpc1 &&
845 ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef)) {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000846 Modified = true;
Benjamin Kramer2c641302009-08-16 11:56:42 +0000847 MachineBasicBlock::iterator I = prior(NextMII);
848 MI = &*I;
849 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000850 }
851
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000852 ProcessNext:
Bob Wilsona2881ee2011-04-19 18:11:49 +0000853 bool DefCPSR = false;
854 LiveCPSR = UpdateCPSRDef(*MI, LiveCPSR, DefCPSR);
855 if (MI->getDesc().isCall())
856 // Calls don't really set CPSR.
857 CPSRDef = 0;
858 else if (DefCPSR)
859 // This is the last CPSR defining instruction.
860 CPSRDef = MI;
Evan Cheng1be453b2009-08-08 03:21:23 +0000861 }
862
863 return Modified;
864}
865
866bool Thumb2SizeReduce::runOnMachineFunction(MachineFunction &MF) {
867 const TargetMachine &TM = MF.getTarget();
Evan Cheng6ddd7bc2009-08-15 07:59:10 +0000868 TII = static_cast<const Thumb2InstrInfo*>(TM.getInstrInfo());
Bob Wilsona2881ee2011-04-19 18:11:49 +0000869 STI = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng1be453b2009-08-08 03:21:23 +0000870
871 bool Modified = false;
872 for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I)
873 Modified |= ReduceMBB(*I);
874 return Modified;
875}
876
877/// createThumb2SizeReductionPass - Returns an instance of the Thumb2 size
878/// reduction pass.
879FunctionPass *llvm::createThumb2SizeReductionPass() {
880 return new Thumb2SizeReduce();
881}