Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 1 | //===-- Thumb2SizeReduction.cpp - Thumb2 code size reduction pass -*- C++ -*-=// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
| 10 | #define DEBUG_TYPE "t2-reduce-size" |
| 11 | #include "ARM.h" |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 12 | #include "ARMAddressingModes.h" |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 13 | #include "ARMBaseRegisterInfo.h" |
| 14 | #include "ARMBaseInstrInfo.h" |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 15 | #include "ARMSubtarget.h" |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 16 | #include "Thumb2InstrInfo.h" |
| 17 | #include "llvm/CodeGen/MachineInstr.h" |
| 18 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 19 | #include "llvm/CodeGen/MachineFunctionPass.h" |
Evan Cheng | f16a1d5 | 2009-08-10 07:20:37 +0000 | [diff] [blame] | 20 | #include "llvm/Support/CommandLine.h" |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 21 | #include "llvm/Support/Debug.h" |
Chris Lattner | a6f074f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 22 | #include "llvm/Support/raw_ostream.h" |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 23 | #include "llvm/ADT/DenseMap.h" |
| 24 | #include "llvm/ADT/Statistic.h" |
| 25 | using namespace llvm; |
| 26 | |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 27 | STATISTIC(NumNarrows, "Number of 32-bit instrs reduced to 16-bit ones"); |
| 28 | STATISTIC(Num2Addrs, "Number of 32-bit instrs reduced to 2addr 16-bit ones"); |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 29 | STATISTIC(NumLdSts, "Number of 32-bit load / store reduced to 16-bit ones"); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 30 | |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 31 | static cl::opt<int> ReduceLimit("t2-reduce-limit", |
| 32 | cl::init(-1), cl::Hidden); |
| 33 | static cl::opt<int> ReduceLimit2Addr("t2-reduce-limit2", |
| 34 | cl::init(-1), cl::Hidden); |
| 35 | static cl::opt<int> ReduceLimitLdSt("t2-reduce-limit3", |
| 36 | cl::init(-1), cl::Hidden); |
Evan Cheng | f16a1d5 | 2009-08-10 07:20:37 +0000 | [diff] [blame] | 37 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 38 | namespace { |
| 39 | /// ReduceTable - A static table with information on mapping from wide |
| 40 | /// opcodes to narrow |
| 41 | struct ReduceEntry { |
| 42 | unsigned WideOpc; // Wide opcode |
| 43 | unsigned NarrowOpc1; // Narrow opcode to transform to |
| 44 | unsigned NarrowOpc2; // Narrow opcode when it's two-address |
| 45 | uint8_t Imm1Limit; // Limit of immediate field (bits) |
| 46 | uint8_t Imm2Limit; // Limit of immediate field when it's two-address |
| 47 | unsigned LowRegs1 : 1; // Only possible if low-registers are used |
| 48 | unsigned LowRegs2 : 1; // Only possible if low-registers are used (2addr) |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 49 | unsigned PredCC1 : 2; // 0 - If predicated, cc is on and vice versa. |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 50 | // 1 - No cc field. |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 51 | // 2 - Always set CPSR. |
Evan Cheng | aee7e49 | 2009-08-12 18:35:50 +0000 | [diff] [blame] | 52 | unsigned PredCC2 : 2; |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 53 | unsigned PartFlag : 1; // 16-bit instruction does partial flag update |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 54 | unsigned Special : 1; // Needs to be dealt with specially |
| 55 | }; |
| 56 | |
| 57 | static const ReduceEntry ReduceTable[] = { |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 58 | // Wide, Narrow1, Narrow2, imm1,imm2, lo1, lo2, P/C, PF, S |
| 59 | { ARM::t2ADCrr, 0, ARM::tADC, 0, 0, 0, 1, 0,0, 0,0 }, |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame^] | 60 | { ARM::t2ADDri, ARM::tADDi3, ARM::tADDi8, 3, 8, 1, 1, 0,0, 0,1 }, |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 61 | { ARM::t2ADDrr, ARM::tADDrr, ARM::tADDhirr, 0, 0, 1, 0, 0,1, 0,0 }, |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 62 | { ARM::t2ADDSri,ARM::tADDi3, ARM::tADDi8, 3, 8, 1, 1, 2,2, 0,1 }, |
| 63 | { ARM::t2ADDSrr,ARM::tADDrr, 0, 0, 0, 1, 0, 2,0, 0,1 }, |
| 64 | { ARM::t2ANDrr, 0, ARM::tAND, 0, 0, 0, 1, 0,0, 1,0 }, |
| 65 | { ARM::t2ASRri, ARM::tASRri, 0, 5, 0, 1, 0, 0,0, 1,0 }, |
| 66 | { ARM::t2ASRrr, 0, ARM::tASRrr, 0, 0, 0, 1, 0,0, 1,0 }, |
| 67 | { ARM::t2BICrr, 0, ARM::tBIC, 0, 0, 0, 1, 0,0, 1,0 }, |
Jim Grosbach | 267430f | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 68 | //FIXME: Disable CMN, as CCodes are backwards from compare expectations |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 69 | //{ ARM::t2CMNrr, ARM::tCMN, 0, 0, 0, 1, 0, 2,0, 0,0 }, |
| 70 | { ARM::t2CMPri, ARM::tCMPi8, 0, 8, 0, 1, 0, 2,0, 0,0 }, |
| 71 | { ARM::t2CMPrr, ARM::tCMPhir, 0, 0, 0, 0, 0, 2,0, 0,1 }, |
| 72 | { ARM::t2EORrr, 0, ARM::tEOR, 0, 0, 0, 1, 0,0, 1,0 }, |
Evan Cheng | db73d68 | 2009-08-14 00:32:16 +0000 | [diff] [blame] | 73 | // FIXME: adr.n immediate offset must be multiple of 4. |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 74 | //{ ARM::t2LEApcrelJT,ARM::tLEApcrelJT, 0, 0, 0, 1, 0, 1,0, 0,0 }, |
| 75 | { ARM::t2LSLri, ARM::tLSLri, 0, 5, 0, 1, 0, 0,0, 1,0 }, |
| 76 | { ARM::t2LSLrr, 0, ARM::tLSLrr, 0, 0, 0, 1, 0,0, 1,0 }, |
| 77 | { ARM::t2LSRri, ARM::tLSRri, 0, 5, 0, 1, 0, 0,0, 1,0 }, |
| 78 | { ARM::t2LSRrr, 0, ARM::tLSRrr, 0, 0, 0, 1, 0,0, 1,0 }, |
| 79 | // FIXME: tMOVi8 and tMVN also partially update CPSR but they are less |
| 80 | // likely to cause issue in the loop. As a size / performance workaround, |
| 81 | // they are not marked as such. |
| 82 | { ARM::t2MOVi, ARM::tMOVi8, 0, 8, 0, 1, 0, 0,0, 0,0 }, |
| 83 | { ARM::t2MOVi16,ARM::tMOVi8, 0, 8, 0, 1, 0, 0,0, 0,1 }, |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 84 | // FIXME: Do we need the 16-bit 'S' variant? |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 85 | { ARM::t2MOVr,ARM::tMOVgpr2gpr,0, 0, 0, 0, 0, 1,0, 0,0 }, |
| 86 | { ARM::t2MOVCCr,0, ARM::tMOVCCr, 0, 0, 0, 0, 0,1, 0,0 }, |
| 87 | { ARM::t2MOVCCi,0, ARM::tMOVCCi, 0, 8, 0, 1, 0,1, 0,0 }, |
| 88 | { ARM::t2MUL, 0, ARM::tMUL, 0, 0, 0, 1, 0,0, 1,0 }, |
| 89 | { ARM::t2MVNr, ARM::tMVN, 0, 0, 0, 1, 0, 0,0, 0,0 }, |
| 90 | { ARM::t2ORRrr, 0, ARM::tORR, 0, 0, 0, 1, 0,0, 1,0 }, |
| 91 | { ARM::t2REV, ARM::tREV, 0, 0, 0, 1, 0, 1,0, 0,0 }, |
| 92 | { ARM::t2REV16, ARM::tREV16, 0, 0, 0, 1, 0, 1,0, 0,0 }, |
| 93 | { ARM::t2REVSH, ARM::tREVSH, 0, 0, 0, 1, 0, 1,0, 0,0 }, |
| 94 | { ARM::t2RORrr, 0, ARM::tROR, 0, 0, 0, 1, 0,0, 1,0 }, |
| 95 | { ARM::t2RSBri, ARM::tRSB, 0, 0, 0, 1, 0, 0,0, 0,1 }, |
| 96 | { ARM::t2RSBSri,ARM::tRSB, 0, 0, 0, 1, 0, 2,0, 0,1 }, |
| 97 | { ARM::t2SBCrr, 0, ARM::tSBC, 0, 0, 0, 1, 0,0, 0,0 }, |
| 98 | { ARM::t2SUBri, ARM::tSUBi3, ARM::tSUBi8, 3, 8, 1, 1, 0,0, 0,0 }, |
| 99 | { ARM::t2SUBrr, ARM::tSUBrr, 0, 0, 0, 1, 0, 0,0, 0,0 }, |
| 100 | { ARM::t2SUBSri,ARM::tSUBi3, ARM::tSUBi8, 3, 8, 1, 1, 2,2, 0,0 }, |
| 101 | { ARM::t2SUBSrr,ARM::tSUBrr, 0, 0, 0, 1, 0, 2,0, 0,0 }, |
| 102 | { ARM::t2SXTBr, ARM::tSXTB, 0, 0, 0, 1, 0, 1,0, 0,0 }, |
| 103 | { ARM::t2SXTHr, ARM::tSXTH, 0, 0, 0, 1, 0, 1,0, 0,0 }, |
| 104 | { ARM::t2TSTrr, ARM::tTST, 0, 0, 0, 1, 0, 2,0, 0,0 }, |
| 105 | { ARM::t2UXTBr, ARM::tUXTB, 0, 0, 0, 1, 0, 1,0, 0,0 }, |
| 106 | { ARM::t2UXTHr, ARM::tUXTH, 0, 0, 0, 1, 0, 1,0, 0,0 }, |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 107 | |
| 108 | // FIXME: Clean this up after splitting each Thumb load / store opcode |
| 109 | // into multiple ones. |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 110 | { ARM::t2LDRi12,ARM::tLDRi, ARM::tLDRspi, 5, 8, 1, 0, 0,0, 0,1 }, |
| 111 | { ARM::t2LDRs, ARM::tLDRr, 0, 0, 0, 1, 0, 0,0, 0,1 }, |
| 112 | { ARM::t2LDRBi12,ARM::tLDRBi, 0, 5, 0, 1, 0, 0,0, 0,1 }, |
| 113 | { ARM::t2LDRBs, ARM::tLDRBr, 0, 0, 0, 1, 0, 0,0, 0,1 }, |
| 114 | { ARM::t2LDRHi12,ARM::tLDRHi, 0, 5, 0, 1, 0, 0,0, 0,1 }, |
| 115 | { ARM::t2LDRHs, ARM::tLDRHr, 0, 0, 0, 1, 0, 0,0, 0,1 }, |
| 116 | { ARM::t2LDRSBs,ARM::tLDRSB, 0, 0, 0, 1, 0, 0,0, 0,1 }, |
| 117 | { ARM::t2LDRSHs,ARM::tLDRSH, 0, 0, 0, 1, 0, 0,0, 0,1 }, |
| 118 | { ARM::t2STRi12,ARM::tSTRi, ARM::tSTRspi, 5, 8, 1, 0, 0,0, 0,1 }, |
| 119 | { ARM::t2STRs, ARM::tSTRr, 0, 0, 0, 1, 0, 0,0, 0,1 }, |
| 120 | { ARM::t2STRBi12,ARM::tSTRBi, 0, 5, 0, 1, 0, 0,0, 0,1 }, |
| 121 | { ARM::t2STRBs, ARM::tSTRBr, 0, 0, 0, 1, 0, 0,0, 0,1 }, |
| 122 | { ARM::t2STRHi12,ARM::tSTRHi, 0, 5, 0, 1, 0, 0,0, 0,1 }, |
| 123 | { ARM::t2STRHs, ARM::tSTRHr, 0, 0, 0, 1, 0, 0,0, 0,1 }, |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 124 | |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 125 | { ARM::t2LDMIA, ARM::tLDMIA, 0, 0, 0, 1, 1, 1,1, 0,1 }, |
| 126 | { ARM::t2LDMIA_RET,0, ARM::tPOP_RET, 0, 0, 1, 1, 1,1, 0,1 }, |
| 127 | { ARM::t2LDMIA_UPD,ARM::tLDMIA_UPD,ARM::tPOP,0, 0, 1, 1, 1,1, 0,1 }, |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 128 | // ARM::t2STM (with no basereg writeback) has no Thumb1 equivalent |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 129 | { ARM::t2STMIA_UPD,ARM::tSTMIA_UPD, 0, 0, 0, 1, 1, 1,1, 0,1 }, |
| 130 | { ARM::t2STMDB_UPD, 0, ARM::tPUSH, 0, 0, 1, 1, 1,1, 0,1 }, |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 131 | }; |
| 132 | |
Nick Lewycky | 02d5f77 | 2009-10-25 06:33:48 +0000 | [diff] [blame] | 133 | class Thumb2SizeReduce : public MachineFunctionPass { |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 134 | public: |
| 135 | static char ID; |
| 136 | Thumb2SizeReduce(); |
| 137 | |
Evan Cheng | 6ddd7bc | 2009-08-15 07:59:10 +0000 | [diff] [blame] | 138 | const Thumb2InstrInfo *TII; |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 139 | const ARMSubtarget *STI; |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 140 | |
| 141 | virtual bool runOnMachineFunction(MachineFunction &MF); |
| 142 | |
| 143 | virtual const char *getPassName() const { |
| 144 | return "Thumb2 instruction size reduction pass"; |
| 145 | } |
| 146 | |
| 147 | private: |
| 148 | /// ReduceOpcodeMap - Maps wide opcode to index of entry in ReduceTable. |
| 149 | DenseMap<unsigned, unsigned> ReduceOpcodeMap; |
| 150 | |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 151 | bool canAddPseudoFlagDep(MachineInstr *Def, MachineInstr *Use); |
| 152 | |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 153 | bool VerifyPredAndCC(MachineInstr *MI, const ReduceEntry &Entry, |
| 154 | bool is2Addr, ARMCC::CondCodes Pred, |
| 155 | bool LiveCPSR, bool &HasCC, bool &CCDead); |
| 156 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 157 | bool ReduceLoadStore(MachineBasicBlock &MBB, MachineInstr *MI, |
| 158 | const ReduceEntry &Entry); |
| 159 | |
| 160 | bool ReduceSpecial(MachineBasicBlock &MBB, MachineInstr *MI, |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 161 | const ReduceEntry &Entry, bool LiveCPSR, |
| 162 | MachineInstr *CPSRDef); |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 163 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 164 | /// ReduceTo2Addr - Reduce a 32-bit instruction to a 16-bit two-address |
| 165 | /// instruction. |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 166 | bool ReduceTo2Addr(MachineBasicBlock &MBB, MachineInstr *MI, |
| 167 | const ReduceEntry &Entry, |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 168 | bool LiveCPSR, MachineInstr *CPSRDef); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 169 | |
| 170 | /// ReduceToNarrow - Reduce a 32-bit instruction to a 16-bit |
| 171 | /// non-two-address instruction. |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 172 | bool ReduceToNarrow(MachineBasicBlock &MBB, MachineInstr *MI, |
| 173 | const ReduceEntry &Entry, |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 174 | bool LiveCPSR, MachineInstr *CPSRDef); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 175 | |
| 176 | /// ReduceMBB - Reduce width of instructions in the specified basic block. |
| 177 | bool ReduceMBB(MachineBasicBlock &MBB); |
| 178 | }; |
| 179 | char Thumb2SizeReduce::ID = 0; |
| 180 | } |
| 181 | |
Owen Anderson | a7aed18 | 2010-08-06 18:33:48 +0000 | [diff] [blame] | 182 | Thumb2SizeReduce::Thumb2SizeReduce() : MachineFunctionPass(ID) { |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 183 | for (unsigned i = 0, e = array_lengthof(ReduceTable); i != e; ++i) { |
| 184 | unsigned FromOpc = ReduceTable[i].WideOpc; |
| 185 | if (!ReduceOpcodeMap.insert(std::make_pair(FromOpc, i)).second) |
| 186 | assert(false && "Duplicated entries?"); |
| 187 | } |
| 188 | } |
| 189 | |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 190 | static bool HasImplicitCPSRDef(const MCInstrDesc &MCID) { |
| 191 | for (const unsigned *Regs = MCID.ImplicitDefs; *Regs; ++Regs) |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 192 | if (*Regs == ARM::CPSR) |
| 193 | return true; |
| 194 | return false; |
| 195 | } |
| 196 | |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 197 | /// canAddPseudoFlagDep - For A9 (and other out-of-order) implementations, |
| 198 | /// the 's' 16-bit instruction partially update CPSR. Abort the |
| 199 | /// transformation to avoid adding false dependency on last CPSR setting |
| 200 | /// instruction which hurts the ability for out-of-order execution engine |
| 201 | /// to do register renaming magic. |
| 202 | /// This function checks if there is a read-of-write dependency between the |
| 203 | /// last instruction that defines the CPSR and the current instruction. If there |
| 204 | /// is, then there is no harm done since the instruction cannot be retired |
| 205 | /// before the CPSR setting instruction anyway. |
| 206 | /// Note, we are not doing full dependency analysis here for the sake of compile |
| 207 | /// time. We're not looking for cases like: |
| 208 | /// r0 = muls ... |
| 209 | /// r1 = add.w r0, ... |
| 210 | /// ... |
| 211 | /// = mul.w r1 |
| 212 | /// In this case it would have been ok to narrow the mul.w to muls since there |
| 213 | /// are indirect RAW dependency between the muls and the mul.w |
| 214 | bool |
| 215 | Thumb2SizeReduce::canAddPseudoFlagDep(MachineInstr *Def, MachineInstr *Use) { |
| 216 | if (!Def || !STI->avoidCPSRPartialUpdate()) |
| 217 | return false; |
| 218 | |
| 219 | SmallSet<unsigned, 2> Defs; |
| 220 | for (unsigned i = 0, e = Def->getNumOperands(); i != e; ++i) { |
| 221 | const MachineOperand &MO = Def->getOperand(i); |
| 222 | if (!MO.isReg() || MO.isUndef() || MO.isUse()) |
| 223 | continue; |
| 224 | unsigned Reg = MO.getReg(); |
| 225 | if (Reg == 0 || Reg == ARM::CPSR) |
| 226 | continue; |
| 227 | Defs.insert(Reg); |
| 228 | } |
| 229 | |
| 230 | for (unsigned i = 0, e = Use->getNumOperands(); i != e; ++i) { |
| 231 | const MachineOperand &MO = Use->getOperand(i); |
| 232 | if (!MO.isReg() || MO.isUndef() || MO.isDef()) |
| 233 | continue; |
| 234 | unsigned Reg = MO.getReg(); |
| 235 | if (Defs.count(Reg)) |
| 236 | return false; |
| 237 | } |
| 238 | |
| 239 | // No read-after-write dependency. The narrowing will add false dependency. |
| 240 | return true; |
| 241 | } |
| 242 | |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 243 | bool |
| 244 | Thumb2SizeReduce::VerifyPredAndCC(MachineInstr *MI, const ReduceEntry &Entry, |
| 245 | bool is2Addr, ARMCC::CondCodes Pred, |
| 246 | bool LiveCPSR, bool &HasCC, bool &CCDead) { |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 247 | if ((is2Addr && Entry.PredCC2 == 0) || |
| 248 | (!is2Addr && Entry.PredCC1 == 0)) { |
| 249 | if (Pred == ARMCC::AL) { |
| 250 | // Not predicated, must set CPSR. |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 251 | if (!HasCC) { |
| 252 | // Original instruction was not setting CPSR, but CPSR is not |
| 253 | // currently live anyway. It's ok to set it. The CPSR def is |
| 254 | // dead though. |
| 255 | if (!LiveCPSR) { |
| 256 | HasCC = true; |
| 257 | CCDead = true; |
| 258 | return true; |
| 259 | } |
| 260 | return false; |
| 261 | } |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 262 | } else { |
| 263 | // Predicated, must not set CPSR. |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 264 | if (HasCC) |
| 265 | return false; |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 266 | } |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 267 | } else if ((is2Addr && Entry.PredCC2 == 2) || |
| 268 | (!is2Addr && Entry.PredCC1 == 2)) { |
| 269 | /// Old opcode has an optional def of CPSR. |
| 270 | if (HasCC) |
| 271 | return true; |
Jim Grosbach | bc7eeaf | 2010-09-14 20:35:46 +0000 | [diff] [blame] | 272 | // If old opcode does not implicitly define CPSR, then it's not ok since |
| 273 | // these new opcodes' CPSR def is not meant to be thrown away. e.g. CMP. |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 274 | if (!HasImplicitCPSRDef(MI->getDesc())) |
| 275 | return false; |
| 276 | HasCC = true; |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 277 | } else { |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 278 | // 16-bit instruction does not set CPSR. |
| 279 | if (HasCC) |
| 280 | return false; |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 281 | } |
| 282 | |
| 283 | return true; |
| 284 | } |
| 285 | |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 286 | static bool VerifyLowRegs(MachineInstr *MI) { |
| 287 | unsigned Opc = MI->getOpcode(); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 288 | bool isPCOk = (Opc == ARM::t2LDMIA_RET || Opc == ARM::t2LDMIA || |
| 289 | Opc == ARM::t2LDMDB || Opc == ARM::t2LDMIA_UPD || |
Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 290 | Opc == ARM::t2LDMDB_UPD); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 291 | bool isLROk = (Opc == ARM::t2STMIA_UPD || Opc == ARM::t2STMDB_UPD); |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame^] | 292 | bool isSPOk = isPCOk || isLROk; |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 293 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 294 | const MachineOperand &MO = MI->getOperand(i); |
| 295 | if (!MO.isReg() || MO.isImplicit()) |
| 296 | continue; |
| 297 | unsigned Reg = MO.getReg(); |
| 298 | if (Reg == 0 || Reg == ARM::CPSR) |
| 299 | continue; |
| 300 | if (isPCOk && Reg == ARM::PC) |
| 301 | continue; |
| 302 | if (isLROk && Reg == ARM::LR) |
| 303 | continue; |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 304 | if (Reg == ARM::SP) { |
| 305 | if (isSPOk) |
| 306 | continue; |
| 307 | if (i == 1 && (Opc == ARM::t2LDRi12 || Opc == ARM::t2STRi12)) |
| 308 | // Special case for these ldr / str with sp as base register. |
| 309 | continue; |
| 310 | } |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 311 | if (!isARMLowRegister(Reg)) |
| 312 | return false; |
| 313 | } |
| 314 | return true; |
| 315 | } |
| 316 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 317 | bool |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 318 | Thumb2SizeReduce::ReduceLoadStore(MachineBasicBlock &MBB, MachineInstr *MI, |
| 319 | const ReduceEntry &Entry) { |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 320 | if (ReduceLimitLdSt != -1 && ((int)NumLdSts >= ReduceLimitLdSt)) |
| 321 | return false; |
| 322 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 323 | unsigned Scale = 1; |
| 324 | bool HasImmOffset = false; |
| 325 | bool HasShift = false; |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 326 | bool HasOffReg = true; |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 327 | bool isLdStMul = false; |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 328 | unsigned Opc = Entry.NarrowOpc1; |
| 329 | unsigned OpNum = 3; // First 'rest' of operands. |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 330 | uint8_t ImmLimit = Entry.Imm1Limit; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 331 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 332 | switch (Entry.WideOpc) { |
| 333 | default: |
| 334 | llvm_unreachable("Unexpected Thumb2 load / store opcode!"); |
| 335 | case ARM::t2LDRi12: |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 336 | case ARM::t2STRi12: |
| 337 | if (MI->getOperand(1).getReg() == ARM::SP) { |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 338 | Opc = Entry.NarrowOpc2; |
| 339 | ImmLimit = Entry.Imm2Limit; |
| 340 | HasOffReg = false; |
| 341 | } |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 342 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 343 | Scale = 4; |
Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 344 | HasImmOffset = true; |
| 345 | HasOffReg = false; |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 346 | break; |
| 347 | case ARM::t2LDRBi12: |
| 348 | case ARM::t2STRBi12: |
Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 349 | HasImmOffset = true; |
| 350 | HasOffReg = false; |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 351 | break; |
| 352 | case ARM::t2LDRHi12: |
| 353 | case ARM::t2STRHi12: |
| 354 | Scale = 2; |
Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 355 | HasImmOffset = true; |
| 356 | HasOffReg = false; |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 357 | break; |
| 358 | case ARM::t2LDRs: |
| 359 | case ARM::t2LDRBs: |
| 360 | case ARM::t2LDRHs: |
| 361 | case ARM::t2LDRSBs: |
| 362 | case ARM::t2LDRSHs: |
| 363 | case ARM::t2STRs: |
| 364 | case ARM::t2STRBs: |
| 365 | case ARM::t2STRHs: |
| 366 | HasShift = true; |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 367 | OpNum = 4; |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 368 | break; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 369 | case ARM::t2LDMIA: |
| 370 | case ARM::t2LDMDB: { |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 371 | unsigned BaseReg = MI->getOperand(0).getReg(); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 372 | if (!isARMLowRegister(BaseReg) || Entry.WideOpc != ARM::t2LDMIA) |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 373 | return false; |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 374 | |
Jim Grosbach | 88628e9 | 2010-09-07 22:30:53 +0000 | [diff] [blame] | 375 | // For the non-writeback version (this one), the base register must be |
| 376 | // one of the registers being loaded. |
| 377 | bool isOK = false; |
| 378 | for (unsigned i = 4; i < MI->getNumOperands(); ++i) { |
| 379 | if (MI->getOperand(i).getReg() == BaseReg) { |
| 380 | isOK = true; |
| 381 | break; |
| 382 | } |
| 383 | } |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 384 | |
Jim Grosbach | 88628e9 | 2010-09-07 22:30:53 +0000 | [diff] [blame] | 385 | if (!isOK) |
| 386 | return false; |
| 387 | |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 388 | OpNum = 0; |
| 389 | isLdStMul = true; |
| 390 | break; |
| 391 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 392 | case ARM::t2LDMIA_RET: { |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 393 | unsigned BaseReg = MI->getOperand(1).getReg(); |
| 394 | if (BaseReg != ARM::SP) |
| 395 | return false; |
| 396 | Opc = Entry.NarrowOpc2; // tPOP_RET |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 397 | OpNum = 2; |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 398 | isLdStMul = true; |
| 399 | break; |
| 400 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 401 | case ARM::t2LDMIA_UPD: |
| 402 | case ARM::t2LDMDB_UPD: |
| 403 | case ARM::t2STMIA_UPD: |
| 404 | case ARM::t2STMDB_UPD: { |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 405 | OpNum = 0; |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 406 | |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 407 | unsigned BaseReg = MI->getOperand(1).getReg(); |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 408 | if (BaseReg == ARM::SP && |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 409 | (Entry.WideOpc == ARM::t2LDMIA_UPD || |
| 410 | Entry.WideOpc == ARM::t2STMDB_UPD)) { |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 411 | Opc = Entry.NarrowOpc2; // tPOP or tPUSH |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 412 | OpNum = 2; |
| 413 | } else if (!isARMLowRegister(BaseReg) || |
| 414 | (Entry.WideOpc != ARM::t2LDMIA_UPD && |
| 415 | Entry.WideOpc != ARM::t2STMIA_UPD)) { |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 416 | return false; |
| 417 | } |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 418 | |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 419 | isLdStMul = true; |
| 420 | break; |
| 421 | } |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 422 | } |
| 423 | |
| 424 | unsigned OffsetReg = 0; |
| 425 | bool OffsetKill = false; |
| 426 | if (HasShift) { |
| 427 | OffsetReg = MI->getOperand(2).getReg(); |
| 428 | OffsetKill = MI->getOperand(2).isKill(); |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 429 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 430 | if (MI->getOperand(3).getImm()) |
| 431 | // Thumb1 addressing mode doesn't support shift. |
| 432 | return false; |
| 433 | } |
| 434 | |
| 435 | unsigned OffsetImm = 0; |
| 436 | if (HasImmOffset) { |
| 437 | OffsetImm = MI->getOperand(2).getImm(); |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 438 | unsigned MaxOffset = ((1 << ImmLimit) - 1) * Scale; |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 439 | |
| 440 | if ((OffsetImm & (Scale - 1)) || OffsetImm > MaxOffset) |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 441 | // Make sure the immediate field fits. |
| 442 | return false; |
| 443 | } |
| 444 | |
| 445 | // Add the 16-bit load / store instruction. |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 446 | DebugLoc dl = MI->getDebugLoc(); |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 447 | MachineInstrBuilder MIB = BuildMI(MBB, *MI, dl, TII->get(Opc)); |
| 448 | if (!isLdStMul) { |
Owen Anderson | 99ea8a3 | 2010-12-07 00:45:21 +0000 | [diff] [blame] | 449 | MIB.addOperand(MI->getOperand(0)); |
Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 450 | MIB.addOperand(MI->getOperand(1)); |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 451 | |
| 452 | if (HasImmOffset) |
| 453 | MIB.addImm(OffsetImm / Scale); |
| 454 | |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 455 | assert((!HasShift || OffsetReg) && "Invalid so_reg load / store address!"); |
| 456 | |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 457 | if (HasOffReg) |
| 458 | MIB.addReg(OffsetReg, getKillRegState(OffsetKill)); |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 459 | } |
Evan Cheng | 806845d | 2009-08-11 09:37:40 +0000 | [diff] [blame] | 460 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 461 | // Transfer the rest of operands. |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 462 | for (unsigned e = MI->getNumOperands(); OpNum != e; ++OpNum) |
| 463 | MIB.addOperand(MI->getOperand(OpNum)); |
| 464 | |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 465 | // Transfer memoperands. |
Chris Lattner | 1d0c257 | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 466 | MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end()); |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 467 | |
Anton Korobeynikov | acca7ad | 2011-03-05 18:43:38 +0000 | [diff] [blame] | 468 | // Transfer MI flags. |
| 469 | MIB.setMIFlags(MI->getFlags()); |
| 470 | |
Chris Lattner | a6f074f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 471 | DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB); |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 472 | |
| 473 | MBB.erase(MI); |
| 474 | ++NumLdSts; |
| 475 | return true; |
| 476 | } |
| 477 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 478 | bool |
| 479 | Thumb2SizeReduce::ReduceSpecial(MachineBasicBlock &MBB, MachineInstr *MI, |
| 480 | const ReduceEntry &Entry, |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 481 | bool LiveCPSR, MachineInstr *CPSRDef) { |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame^] | 482 | unsigned Opc = MI->getOpcode(); |
| 483 | if (Opc == ARM::t2ADDri) { |
| 484 | // If the source register is SP, try to reduce to tADDrSPi, otherwise |
| 485 | // it's a normal reduce. |
| 486 | if (MI->getOperand(1).getReg() != ARM::SP) { |
| 487 | if (ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, CPSRDef)) |
| 488 | return true; |
| 489 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef); |
| 490 | } |
| 491 | // Try to reduce to tADDrSPi. |
| 492 | unsigned Imm = MI->getOperand(2).getImm(); |
| 493 | // The immediate must be in range, the destination register must be a low |
| 494 | // reg, and the condition flags must not be being set. |
| 495 | if (Imm & 3 || Imm > 1024) |
| 496 | return false; |
| 497 | if (!isARMLowRegister(MI->getOperand(0).getReg())) |
| 498 | return false; |
| 499 | const MCInstrDesc &MCID = MI->getDesc(); |
| 500 | if (MCID.hasOptionalDef() && |
| 501 | MI->getOperand(MCID.getNumOperands()-1).getReg() == ARM::CPSR) |
| 502 | return false; |
| 503 | |
| 504 | MachineInstrBuilder MIB = BuildMI(MBB, *MI, MI->getDebugLoc(), |
| 505 | TII->get(ARM::tADDrSPi)) |
| 506 | .addOperand(MI->getOperand(0)) |
| 507 | .addOperand(MI->getOperand(1)) |
| 508 | .addImm(Imm / 4); // The tADDrSPi has an implied scale by four. |
| 509 | |
| 510 | // Transfer MI flags. |
| 511 | MIB.setMIFlags(MI->getFlags()); |
| 512 | |
| 513 | DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " <<*MIB); |
| 514 | |
| 515 | MBB.erase(MI); |
| 516 | ++NumNarrows; |
| 517 | return true; |
| 518 | } |
| 519 | |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 520 | if (Entry.LowRegs1 && !VerifyLowRegs(MI)) |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 521 | return false; |
| 522 | |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 523 | const MCInstrDesc &MCID = MI->getDesc(); |
| 524 | if (MCID.mayLoad() || MCID.mayStore()) |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 525 | return ReduceLoadStore(MBB, MI, Entry); |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 526 | |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 527 | switch (Opc) { |
| 528 | default: break; |
Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 529 | case ARM::t2ADDSri: |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 530 | case ARM::t2ADDSrr: { |
| 531 | unsigned PredReg = 0; |
| 532 | if (getInstrPredicate(MI, PredReg) == ARMCC::AL) { |
| 533 | switch (Opc) { |
| 534 | default: break; |
| 535 | case ARM::t2ADDSri: { |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 536 | if (ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, CPSRDef)) |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 537 | return true; |
| 538 | // fallthrough |
| 539 | } |
| 540 | case ARM::t2ADDSrr: |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 541 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef); |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 542 | } |
| 543 | } |
| 544 | break; |
| 545 | } |
| 546 | case ARM::t2RSBri: |
| 547 | case ARM::t2RSBSri: |
| 548 | if (MI->getOperand(2).getImm() == 0) |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 549 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef); |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 550 | break; |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 551 | case ARM::t2MOVi16: |
| 552 | // Can convert only 'pure' immediate operands, not immediates obtained as |
| 553 | // globals' addresses. |
| 554 | if (MI->getOperand(1).isImm()) |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 555 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef); |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 556 | break; |
Jim Grosbach | 327cf8e | 2010-12-07 20:41:06 +0000 | [diff] [blame] | 557 | case ARM::t2CMPrr: { |
Jim Grosbach | 5bae054 | 2010-12-03 23:54:18 +0000 | [diff] [blame] | 558 | // Try to reduce to the lo-reg only version first. Why there are two |
| 559 | // versions of the instruction is a mystery. |
| 560 | // It would be nice to just have two entries in the master table that |
| 561 | // are prioritized, but the table assumes a unique entry for each |
| 562 | // source insn opcode. So for now, we hack a local entry record to use. |
| 563 | static const ReduceEntry NarrowEntry = |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 564 | { ARM::t2CMPrr,ARM::tCMPr, 0, 0, 0, 1, 1,2, 0, 0,1 }; |
| 565 | if (ReduceToNarrow(MBB, MI, NarrowEntry, LiveCPSR, CPSRDef)) |
Jim Grosbach | 5bae054 | 2010-12-03 23:54:18 +0000 | [diff] [blame] | 566 | return true; |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 567 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef); |
Jim Grosbach | 5bae054 | 2010-12-03 23:54:18 +0000 | [diff] [blame] | 568 | } |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 569 | } |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 570 | return false; |
| 571 | } |
| 572 | |
| 573 | bool |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 574 | Thumb2SizeReduce::ReduceTo2Addr(MachineBasicBlock &MBB, MachineInstr *MI, |
| 575 | const ReduceEntry &Entry, |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 576 | bool LiveCPSR, MachineInstr *CPSRDef) { |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 577 | |
| 578 | if (ReduceLimit2Addr != -1 && ((int)Num2Addrs >= ReduceLimit2Addr)) |
| 579 | return false; |
| 580 | |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 581 | unsigned Reg0 = MI->getOperand(0).getReg(); |
| 582 | unsigned Reg1 = MI->getOperand(1).getReg(); |
Bob Wilson | 279e55f | 2010-06-24 16:50:20 +0000 | [diff] [blame] | 583 | if (Reg0 != Reg1) { |
| 584 | // Try to commute the operands to make it a 2-address instruction. |
| 585 | unsigned CommOpIdx1, CommOpIdx2; |
| 586 | if (!TII->findCommutedOpIndices(MI, CommOpIdx1, CommOpIdx2) || |
| 587 | CommOpIdx1 != 1 || MI->getOperand(CommOpIdx2).getReg() != Reg0) |
| 588 | return false; |
| 589 | MachineInstr *CommutedMI = TII->commuteInstruction(MI); |
| 590 | if (!CommutedMI) |
| 591 | return false; |
| 592 | } |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 593 | if (Entry.LowRegs2 && !isARMLowRegister(Reg0)) |
| 594 | return false; |
| 595 | if (Entry.Imm2Limit) { |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 596 | unsigned Imm = MI->getOperand(2).getImm(); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 597 | unsigned Limit = (1 << Entry.Imm2Limit) - 1; |
| 598 | if (Imm > Limit) |
| 599 | return false; |
| 600 | } else { |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 601 | unsigned Reg2 = MI->getOperand(2).getReg(); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 602 | if (Entry.LowRegs2 && !isARMLowRegister(Reg2)) |
| 603 | return false; |
| 604 | } |
| 605 | |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 606 | // Check if it's possible / necessary to transfer the predicate. |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 607 | const MCInstrDesc &NewMCID = TII->get(Entry.NarrowOpc2); |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 608 | unsigned PredReg = 0; |
| 609 | ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg); |
| 610 | bool SkipPred = false; |
| 611 | if (Pred != ARMCC::AL) { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 612 | if (!NewMCID.isPredicable()) |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 613 | // Can't transfer predicate, fail. |
| 614 | return false; |
| 615 | } else { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 616 | SkipPred = !NewMCID.isPredicable(); |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 617 | } |
| 618 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 619 | bool HasCC = false; |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 620 | bool CCDead = false; |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 621 | const MCInstrDesc &MCID = MI->getDesc(); |
| 622 | if (MCID.hasOptionalDef()) { |
| 623 | unsigned NumOps = MCID.getNumOperands(); |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 624 | HasCC = (MI->getOperand(NumOps-1).getReg() == ARM::CPSR); |
| 625 | if (HasCC && MI->getOperand(NumOps-1).isDead()) |
| 626 | CCDead = true; |
| 627 | } |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 628 | if (!VerifyPredAndCC(MI, Entry, true, Pred, LiveCPSR, HasCC, CCDead)) |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 629 | return false; |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 630 | |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 631 | // Avoid adding a false dependency on partial flag update by some 16-bit |
| 632 | // instructions which has the 's' bit set. |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 633 | if (Entry.PartFlag && NewMCID.hasOptionalDef() && HasCC && |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 634 | canAddPseudoFlagDep(CPSRDef, MI)) |
| 635 | return false; |
| 636 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 637 | // Add the 16-bit instruction. |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 638 | DebugLoc dl = MI->getDebugLoc(); |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 639 | MachineInstrBuilder MIB = BuildMI(MBB, *MI, dl, NewMCID); |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 640 | MIB.addOperand(MI->getOperand(0)); |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 641 | if (NewMCID.hasOptionalDef()) { |
Evan Cheng | 6ddd7bc | 2009-08-15 07:59:10 +0000 | [diff] [blame] | 642 | if (HasCC) |
| 643 | AddDefaultT1CC(MIB, CCDead); |
| 644 | else |
| 645 | AddNoT1CC(MIB); |
| 646 | } |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 647 | |
| 648 | // Transfer the rest of operands. |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 649 | unsigned NumOps = MCID.getNumOperands(); |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 650 | for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 651 | if (i < NumOps && MCID.OpInfo[i].isOptionalDef()) |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 652 | continue; |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 653 | if (SkipPred && MCID.OpInfo[i].isPredicate()) |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 654 | continue; |
| 655 | MIB.addOperand(MI->getOperand(i)); |
| 656 | } |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 657 | |
Anton Korobeynikov | acca7ad | 2011-03-05 18:43:38 +0000 | [diff] [blame] | 658 | // Transfer MI flags. |
| 659 | MIB.setMIFlags(MI->getFlags()); |
| 660 | |
Chris Lattner | a6f074f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 661 | DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 662 | |
| 663 | MBB.erase(MI); |
| 664 | ++Num2Addrs; |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 665 | return true; |
| 666 | } |
| 667 | |
| 668 | bool |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 669 | Thumb2SizeReduce::ReduceToNarrow(MachineBasicBlock &MBB, MachineInstr *MI, |
| 670 | const ReduceEntry &Entry, |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 671 | bool LiveCPSR, MachineInstr *CPSRDef) { |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 672 | if (ReduceLimit != -1 && ((int)NumNarrows >= ReduceLimit)) |
| 673 | return false; |
| 674 | |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 675 | unsigned Limit = ~0U; |
| 676 | if (Entry.Imm1Limit) |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame^] | 677 | Limit = (1 << Entry.Imm1Limit) - 1; |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 678 | |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 679 | const MCInstrDesc &MCID = MI->getDesc(); |
| 680 | for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) { |
| 681 | if (MCID.OpInfo[i].isPredicate()) |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 682 | continue; |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 683 | const MachineOperand &MO = MI->getOperand(i); |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 684 | if (MO.isReg()) { |
| 685 | unsigned Reg = MO.getReg(); |
| 686 | if (!Reg || Reg == ARM::CPSR) |
| 687 | continue; |
| 688 | if (Entry.LowRegs1 && !isARMLowRegister(Reg)) |
| 689 | return false; |
Evan Cheng | f6a9d06 | 2009-08-11 23:00:31 +0000 | [diff] [blame] | 690 | } else if (MO.isImm() && |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 691 | !MCID.OpInfo[i].isPredicate()) { |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame^] | 692 | if (((unsigned)MO.getImm()) > Limit) |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 693 | return false; |
| 694 | } |
| 695 | } |
| 696 | |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 697 | // Check if it's possible / necessary to transfer the predicate. |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 698 | const MCInstrDesc &NewMCID = TII->get(Entry.NarrowOpc1); |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 699 | unsigned PredReg = 0; |
| 700 | ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg); |
| 701 | bool SkipPred = false; |
| 702 | if (Pred != ARMCC::AL) { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 703 | if (!NewMCID.isPredicable()) |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 704 | // Can't transfer predicate, fail. |
| 705 | return false; |
| 706 | } else { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 707 | SkipPred = !NewMCID.isPredicable(); |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 708 | } |
| 709 | |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 710 | bool HasCC = false; |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 711 | bool CCDead = false; |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 712 | if (MCID.hasOptionalDef()) { |
| 713 | unsigned NumOps = MCID.getNumOperands(); |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 714 | HasCC = (MI->getOperand(NumOps-1).getReg() == ARM::CPSR); |
| 715 | if (HasCC && MI->getOperand(NumOps-1).isDead()) |
| 716 | CCDead = true; |
| 717 | } |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 718 | if (!VerifyPredAndCC(MI, Entry, false, Pred, LiveCPSR, HasCC, CCDead)) |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 719 | return false; |
| 720 | |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 721 | // Avoid adding a false dependency on partial flag update by some 16-bit |
| 722 | // instructions which has the 's' bit set. |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 723 | if (Entry.PartFlag && NewMCID.hasOptionalDef() && HasCC && |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 724 | canAddPseudoFlagDep(CPSRDef, MI)) |
| 725 | return false; |
| 726 | |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 727 | // Add the 16-bit instruction. |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 728 | DebugLoc dl = MI->getDebugLoc(); |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 729 | MachineInstrBuilder MIB = BuildMI(MBB, *MI, dl, NewMCID); |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 730 | MIB.addOperand(MI->getOperand(0)); |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 731 | if (NewMCID.hasOptionalDef()) { |
Evan Cheng | 6ddd7bc | 2009-08-15 07:59:10 +0000 | [diff] [blame] | 732 | if (HasCC) |
| 733 | AddDefaultT1CC(MIB, CCDead); |
| 734 | else |
| 735 | AddNoT1CC(MIB); |
| 736 | } |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 737 | |
| 738 | // Transfer the rest of operands. |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 739 | unsigned NumOps = MCID.getNumOperands(); |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 740 | for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 741 | if (i < NumOps && MCID.OpInfo[i].isOptionalDef()) |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 742 | continue; |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 743 | if ((MCID.getOpcode() == ARM::t2RSBSri || |
| 744 | MCID.getOpcode() == ARM::t2RSBri) && i == 2) |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 745 | // Skip the zero immediate operand, it's now implicit. |
| 746 | continue; |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 747 | bool isPred = (i < NumOps && MCID.OpInfo[i].isPredicate()); |
Evan Cheng | f6a9d06 | 2009-08-11 23:00:31 +0000 | [diff] [blame] | 748 | if (SkipPred && isPred) |
| 749 | continue; |
| 750 | const MachineOperand &MO = MI->getOperand(i); |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame^] | 751 | if (MO.isReg() && MO.isImplicit() && MO.getReg() == ARM::CPSR) |
| 752 | // Skip implicit def of CPSR. Either it's modeled as an optional |
| 753 | // def now or it's already an implicit def on the new instruction. |
| 754 | continue; |
| 755 | MIB.addOperand(MO); |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 756 | } |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 757 | if (!MCID.isPredicable() && NewMCID.isPredicable()) |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 758 | AddDefaultPred(MIB); |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 759 | |
Anton Korobeynikov | acca7ad | 2011-03-05 18:43:38 +0000 | [diff] [blame] | 760 | // Transfer MI flags. |
| 761 | MIB.setMIFlags(MI->getFlags()); |
| 762 | |
Chris Lattner | a6f074f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 763 | DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB); |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 764 | |
| 765 | MBB.erase(MI); |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 766 | ++NumNarrows; |
| 767 | return true; |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 768 | } |
| 769 | |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 770 | static bool UpdateCPSRDef(MachineInstr &MI, bool LiveCPSR, bool &DefCPSR) { |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 771 | bool HasDef = false; |
| 772 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { |
| 773 | const MachineOperand &MO = MI.getOperand(i); |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 774 | if (!MO.isReg() || MO.isUndef() || MO.isUse()) |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 775 | continue; |
| 776 | if (MO.getReg() != ARM::CPSR) |
| 777 | continue; |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 778 | |
| 779 | DefCPSR = true; |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 780 | if (!MO.isDead()) |
| 781 | HasDef = true; |
| 782 | } |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 783 | |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 784 | return HasDef || LiveCPSR; |
| 785 | } |
| 786 | |
| 787 | static bool UpdateCPSRUse(MachineInstr &MI, bool LiveCPSR) { |
| 788 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { |
| 789 | const MachineOperand &MO = MI.getOperand(i); |
| 790 | if (!MO.isReg() || MO.isUndef() || MO.isDef()) |
| 791 | continue; |
| 792 | if (MO.getReg() != ARM::CPSR) |
| 793 | continue; |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 794 | assert(LiveCPSR && "CPSR liveness tracking is wrong!"); |
| 795 | if (MO.isKill()) { |
| 796 | LiveCPSR = false; |
| 797 | break; |
| 798 | } |
| 799 | } |
| 800 | |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 801 | return LiveCPSR; |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 802 | } |
| 803 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 804 | bool Thumb2SizeReduce::ReduceMBB(MachineBasicBlock &MBB) { |
| 805 | bool Modified = false; |
| 806 | |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 807 | // Yes, CPSR could be livein. |
Dan Gohman | a1cf9fe | 2010-04-13 16:53:51 +0000 | [diff] [blame] | 808 | bool LiveCPSR = MBB.isLiveIn(ARM::CPSR); |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 809 | MachineInstr *CPSRDef = 0; |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 810 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 811 | MachineBasicBlock::iterator MII = MBB.begin(), E = MBB.end(); |
Evan Cheng | 5bb93ce | 2009-08-10 08:10:13 +0000 | [diff] [blame] | 812 | MachineBasicBlock::iterator NextMII; |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 813 | for (; MII != E; MII = NextMII) { |
Chris Lattner | a48f44d | 2009-12-03 00:50:42 +0000 | [diff] [blame] | 814 | NextMII = llvm::next(MII); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 815 | |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 816 | MachineInstr *MI = &*MII; |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 817 | LiveCPSR = UpdateCPSRUse(*MI, LiveCPSR); |
| 818 | |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 819 | unsigned Opcode = MI->getOpcode(); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 820 | DenseMap<unsigned, unsigned>::iterator OPI = ReduceOpcodeMap.find(Opcode); |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 821 | if (OPI != ReduceOpcodeMap.end()) { |
| 822 | const ReduceEntry &Entry = ReduceTable[OPI->second]; |
| 823 | // Ignore "special" cases for now. |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 824 | if (Entry.Special) { |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 825 | if (ReduceSpecial(MBB, MI, Entry, LiveCPSR, CPSRDef)) { |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 826 | Modified = true; |
| 827 | MachineBasicBlock::iterator I = prior(NextMII); |
| 828 | MI = &*I; |
| 829 | } |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 830 | goto ProcessNext; |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 831 | } |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 832 | |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 833 | // Try to transform to a 16-bit two-address instruction. |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 834 | if (Entry.NarrowOpc2 && |
| 835 | ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, CPSRDef)) { |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 836 | Modified = true; |
| 837 | MachineBasicBlock::iterator I = prior(NextMII); |
| 838 | MI = &*I; |
| 839 | goto ProcessNext; |
| 840 | } |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 841 | |
Jim Grosbach | 57c6fd4 | 2010-06-08 20:06:55 +0000 | [diff] [blame] | 842 | // Try to transform to a 16-bit non-two-address instruction. |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 843 | if (Entry.NarrowOpc1 && |
| 844 | ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef)) { |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 845 | Modified = true; |
Benjamin Kramer | 2c64130 | 2009-08-16 11:56:42 +0000 | [diff] [blame] | 846 | MachineBasicBlock::iterator I = prior(NextMII); |
| 847 | MI = &*I; |
| 848 | } |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 849 | } |
| 850 | |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 851 | ProcessNext: |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 852 | bool DefCPSR = false; |
| 853 | LiveCPSR = UpdateCPSRDef(*MI, LiveCPSR, DefCPSR); |
| 854 | if (MI->getDesc().isCall()) |
| 855 | // Calls don't really set CPSR. |
| 856 | CPSRDef = 0; |
| 857 | else if (DefCPSR) |
| 858 | // This is the last CPSR defining instruction. |
| 859 | CPSRDef = MI; |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 860 | } |
| 861 | |
| 862 | return Modified; |
| 863 | } |
| 864 | |
| 865 | bool Thumb2SizeReduce::runOnMachineFunction(MachineFunction &MF) { |
| 866 | const TargetMachine &TM = MF.getTarget(); |
Evan Cheng | 6ddd7bc | 2009-08-15 07:59:10 +0000 | [diff] [blame] | 867 | TII = static_cast<const Thumb2InstrInfo*>(TM.getInstrInfo()); |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 868 | STI = &TM.getSubtarget<ARMSubtarget>(); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 869 | |
| 870 | bool Modified = false; |
| 871 | for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I) |
| 872 | Modified |= ReduceMBB(*I); |
| 873 | return Modified; |
| 874 | } |
| 875 | |
| 876 | /// createThumb2SizeReductionPass - Returns an instance of the Thumb2 size |
| 877 | /// reduction pass. |
| 878 | FunctionPass *llvm::createThumb2SizeReductionPass() { |
| 879 | return new Thumb2SizeReduce(); |
| 880 | } |