blob: 65846b242215aa2a2995ef45d1d23123e221ddfa [file] [log] [blame]
Evan Cheng1be453b2009-08-08 03:21:23 +00001//===-- Thumb2SizeReduction.cpp - Thumb2 code size reduction pass -*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#define DEBUG_TYPE "t2-reduce-size"
11#include "ARM.h"
Evan Chengcc9ca352009-08-11 21:11:32 +000012#include "ARMAddressingModes.h"
Evan Cheng1be453b2009-08-08 03:21:23 +000013#include "ARMBaseRegisterInfo.h"
14#include "ARMBaseInstrInfo.h"
Bob Wilsona2881ee2011-04-19 18:11:49 +000015#include "ARMSubtarget.h"
Evan Cheng1be453b2009-08-08 03:21:23 +000016#include "Thumb2InstrInfo.h"
17#include "llvm/CodeGen/MachineInstr.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
19#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chengf16a1d52009-08-10 07:20:37 +000020#include "llvm/Support/CommandLine.h"
Evan Cheng1be453b2009-08-08 03:21:23 +000021#include "llvm/Support/Debug.h"
Chris Lattnera6f074f2009-08-23 03:41:05 +000022#include "llvm/Support/raw_ostream.h"
Evan Cheng1be453b2009-08-08 03:21:23 +000023#include "llvm/ADT/DenseMap.h"
24#include "llvm/ADT/Statistic.h"
25using namespace llvm;
26
Evan Cheng1f5bee12009-08-10 06:57:42 +000027STATISTIC(NumNarrows, "Number of 32-bit instrs reduced to 16-bit ones");
28STATISTIC(Num2Addrs, "Number of 32-bit instrs reduced to 2addr 16-bit ones");
Evan Cheng36064672009-08-11 08:52:18 +000029STATISTIC(NumLdSts, "Number of 32-bit load / store reduced to 16-bit ones");
Evan Cheng1be453b2009-08-08 03:21:23 +000030
Evan Chengcc9ca352009-08-11 21:11:32 +000031static cl::opt<int> ReduceLimit("t2-reduce-limit",
32 cl::init(-1), cl::Hidden);
33static cl::opt<int> ReduceLimit2Addr("t2-reduce-limit2",
34 cl::init(-1), cl::Hidden);
35static cl::opt<int> ReduceLimitLdSt("t2-reduce-limit3",
36 cl::init(-1), cl::Hidden);
Evan Chengf16a1d52009-08-10 07:20:37 +000037
Evan Cheng1be453b2009-08-08 03:21:23 +000038namespace {
39 /// ReduceTable - A static table with information on mapping from wide
40 /// opcodes to narrow
41 struct ReduceEntry {
42 unsigned WideOpc; // Wide opcode
43 unsigned NarrowOpc1; // Narrow opcode to transform to
44 unsigned NarrowOpc2; // Narrow opcode when it's two-address
45 uint8_t Imm1Limit; // Limit of immediate field (bits)
46 uint8_t Imm2Limit; // Limit of immediate field when it's two-address
47 unsigned LowRegs1 : 1; // Only possible if low-registers are used
48 unsigned LowRegs2 : 1; // Only possible if low-registers are used (2addr)
Evan Cheng1e6c2a12009-08-12 01:49:45 +000049 unsigned PredCC1 : 2; // 0 - If predicated, cc is on and vice versa.
Evan Cheng1be453b2009-08-08 03:21:23 +000050 // 1 - No cc field.
Evan Cheng1e6c2a12009-08-12 01:49:45 +000051 // 2 - Always set CPSR.
Evan Chengaee7e492009-08-12 18:35:50 +000052 unsigned PredCC2 : 2;
Bob Wilsona2881ee2011-04-19 18:11:49 +000053 unsigned PartFlag : 1; // 16-bit instruction does partial flag update
Evan Cheng1be453b2009-08-08 03:21:23 +000054 unsigned Special : 1; // Needs to be dealt with specially
55 };
56
57 static const ReduceEntry ReduceTable[] = {
Bob Wilsona2881ee2011-04-19 18:11:49 +000058 // Wide, Narrow1, Narrow2, imm1,imm2, lo1, lo2, P/C, PF, S
59 { ARM::t2ADCrr, 0, ARM::tADC, 0, 0, 0, 1, 0,0, 0,0 },
Jim Grosbacha8a80672011-06-29 23:25:04 +000060 { ARM::t2ADDri, ARM::tADDi3, ARM::tADDi8, 3, 8, 1, 1, 0,0, 0,1 },
Bob Wilsona2881ee2011-04-19 18:11:49 +000061 { ARM::t2ADDrr, ARM::tADDrr, ARM::tADDhirr, 0, 0, 1, 0, 0,1, 0,0 },
Bob Wilsona2881ee2011-04-19 18:11:49 +000062 { ARM::t2ADDSri,ARM::tADDi3, ARM::tADDi8, 3, 8, 1, 1, 2,2, 0,1 },
63 { ARM::t2ADDSrr,ARM::tADDrr, 0, 0, 0, 1, 0, 2,0, 0,1 },
64 { ARM::t2ANDrr, 0, ARM::tAND, 0, 0, 0, 1, 0,0, 1,0 },
65 { ARM::t2ASRri, ARM::tASRri, 0, 5, 0, 1, 0, 0,0, 1,0 },
66 { ARM::t2ASRrr, 0, ARM::tASRrr, 0, 0, 0, 1, 0,0, 1,0 },
67 { ARM::t2BICrr, 0, ARM::tBIC, 0, 0, 0, 1, 0,0, 1,0 },
Jim Grosbach267430f2010-01-22 00:08:13 +000068 //FIXME: Disable CMN, as CCodes are backwards from compare expectations
Bob Wilsona2881ee2011-04-19 18:11:49 +000069 //{ ARM::t2CMNrr, ARM::tCMN, 0, 0, 0, 1, 0, 2,0, 0,0 },
70 { ARM::t2CMPri, ARM::tCMPi8, 0, 8, 0, 1, 0, 2,0, 0,0 },
71 { ARM::t2CMPrr, ARM::tCMPhir, 0, 0, 0, 0, 0, 2,0, 0,1 },
72 { ARM::t2EORrr, 0, ARM::tEOR, 0, 0, 0, 1, 0,0, 1,0 },
Evan Chengdb73d682009-08-14 00:32:16 +000073 // FIXME: adr.n immediate offset must be multiple of 4.
Bob Wilsona2881ee2011-04-19 18:11:49 +000074 //{ ARM::t2LEApcrelJT,ARM::tLEApcrelJT, 0, 0, 0, 1, 0, 1,0, 0,0 },
75 { ARM::t2LSLri, ARM::tLSLri, 0, 5, 0, 1, 0, 0,0, 1,0 },
76 { ARM::t2LSLrr, 0, ARM::tLSLrr, 0, 0, 0, 1, 0,0, 1,0 },
77 { ARM::t2LSRri, ARM::tLSRri, 0, 5, 0, 1, 0, 0,0, 1,0 },
78 { ARM::t2LSRrr, 0, ARM::tLSRrr, 0, 0, 0, 1, 0,0, 1,0 },
79 // FIXME: tMOVi8 and tMVN also partially update CPSR but they are less
80 // likely to cause issue in the loop. As a size / performance workaround,
81 // they are not marked as such.
82 { ARM::t2MOVi, ARM::tMOVi8, 0, 8, 0, 1, 0, 0,0, 0,0 },
83 { ARM::t2MOVi16,ARM::tMOVi8, 0, 8, 0, 1, 0, 0,0, 0,1 },
Evan Cheng51cbd2d2009-08-10 02:37:24 +000084 // FIXME: Do we need the 16-bit 'S' variant?
Bob Wilsona2881ee2011-04-19 18:11:49 +000085 { ARM::t2MOVr,ARM::tMOVgpr2gpr,0, 0, 0, 0, 0, 1,0, 0,0 },
86 { ARM::t2MOVCCr,0, ARM::tMOVCCr, 0, 0, 0, 0, 0,1, 0,0 },
87 { ARM::t2MOVCCi,0, ARM::tMOVCCi, 0, 8, 0, 1, 0,1, 0,0 },
88 { ARM::t2MUL, 0, ARM::tMUL, 0, 0, 0, 1, 0,0, 1,0 },
89 { ARM::t2MVNr, ARM::tMVN, 0, 0, 0, 1, 0, 0,0, 0,0 },
90 { ARM::t2ORRrr, 0, ARM::tORR, 0, 0, 0, 1, 0,0, 1,0 },
91 { ARM::t2REV, ARM::tREV, 0, 0, 0, 1, 0, 1,0, 0,0 },
92 { ARM::t2REV16, ARM::tREV16, 0, 0, 0, 1, 0, 1,0, 0,0 },
93 { ARM::t2REVSH, ARM::tREVSH, 0, 0, 0, 1, 0, 1,0, 0,0 },
94 { ARM::t2RORrr, 0, ARM::tROR, 0, 0, 0, 1, 0,0, 1,0 },
95 { ARM::t2RSBri, ARM::tRSB, 0, 0, 0, 1, 0, 0,0, 0,1 },
96 { ARM::t2RSBSri,ARM::tRSB, 0, 0, 0, 1, 0, 2,0, 0,1 },
97 { ARM::t2SBCrr, 0, ARM::tSBC, 0, 0, 0, 1, 0,0, 0,0 },
98 { ARM::t2SUBri, ARM::tSUBi3, ARM::tSUBi8, 3, 8, 1, 1, 0,0, 0,0 },
99 { ARM::t2SUBrr, ARM::tSUBrr, 0, 0, 0, 1, 0, 0,0, 0,0 },
100 { ARM::t2SUBSri,ARM::tSUBi3, ARM::tSUBi8, 3, 8, 1, 1, 2,2, 0,0 },
101 { ARM::t2SUBSrr,ARM::tSUBrr, 0, 0, 0, 1, 0, 2,0, 0,0 },
102 { ARM::t2SXTBr, ARM::tSXTB, 0, 0, 0, 1, 0, 1,0, 0,0 },
103 { ARM::t2SXTHr, ARM::tSXTH, 0, 0, 0, 1, 0, 1,0, 0,0 },
104 { ARM::t2TSTrr, ARM::tTST, 0, 0, 0, 1, 0, 2,0, 0,0 },
105 { ARM::t2UXTBr, ARM::tUXTB, 0, 0, 0, 1, 0, 1,0, 0,0 },
106 { ARM::t2UXTHr, ARM::tUXTH, 0, 0, 0, 1, 0, 1,0, 0,0 },
Evan Cheng36064672009-08-11 08:52:18 +0000107
108 // FIXME: Clean this up after splitting each Thumb load / store opcode
109 // into multiple ones.
Bob Wilsona2881ee2011-04-19 18:11:49 +0000110 { ARM::t2LDRi12,ARM::tLDRi, ARM::tLDRspi, 5, 8, 1, 0, 0,0, 0,1 },
111 { ARM::t2LDRs, ARM::tLDRr, 0, 0, 0, 1, 0, 0,0, 0,1 },
112 { ARM::t2LDRBi12,ARM::tLDRBi, 0, 5, 0, 1, 0, 0,0, 0,1 },
113 { ARM::t2LDRBs, ARM::tLDRBr, 0, 0, 0, 1, 0, 0,0, 0,1 },
114 { ARM::t2LDRHi12,ARM::tLDRHi, 0, 5, 0, 1, 0, 0,0, 0,1 },
115 { ARM::t2LDRHs, ARM::tLDRHr, 0, 0, 0, 1, 0, 0,0, 0,1 },
116 { ARM::t2LDRSBs,ARM::tLDRSB, 0, 0, 0, 1, 0, 0,0, 0,1 },
117 { ARM::t2LDRSHs,ARM::tLDRSH, 0, 0, 0, 1, 0, 0,0, 0,1 },
118 { ARM::t2STRi12,ARM::tSTRi, ARM::tSTRspi, 5, 8, 1, 0, 0,0, 0,1 },
119 { ARM::t2STRs, ARM::tSTRr, 0, 0, 0, 1, 0, 0,0, 0,1 },
120 { ARM::t2STRBi12,ARM::tSTRBi, 0, 5, 0, 1, 0, 0,0, 0,1 },
121 { ARM::t2STRBs, ARM::tSTRBr, 0, 0, 0, 1, 0, 0,0, 0,1 },
122 { ARM::t2STRHi12,ARM::tSTRHi, 0, 5, 0, 1, 0, 0,0, 0,1 },
123 { ARM::t2STRHs, ARM::tSTRHr, 0, 0, 0, 1, 0, 0,0, 0,1 },
Evan Chengcc9ca352009-08-11 21:11:32 +0000124
Bob Wilsona2881ee2011-04-19 18:11:49 +0000125 { ARM::t2LDMIA, ARM::tLDMIA, 0, 0, 0, 1, 1, 1,1, 0,1 },
126 { ARM::t2LDMIA_RET,0, ARM::tPOP_RET, 0, 0, 1, 1, 1,1, 0,1 },
127 { ARM::t2LDMIA_UPD,ARM::tLDMIA_UPD,ARM::tPOP,0, 0, 1, 1, 1,1, 0,1 },
Bob Wilson947f04b2010-03-13 01:08:20 +0000128 // ARM::t2STM (with no basereg writeback) has no Thumb1 equivalent
Bob Wilsona2881ee2011-04-19 18:11:49 +0000129 { ARM::t2STMIA_UPD,ARM::tSTMIA_UPD, 0, 0, 0, 1, 1, 1,1, 0,1 },
130 { ARM::t2STMDB_UPD, 0, ARM::tPUSH, 0, 0, 1, 1, 1,1, 0,1 },
Evan Cheng1be453b2009-08-08 03:21:23 +0000131 };
132
Nick Lewycky02d5f772009-10-25 06:33:48 +0000133 class Thumb2SizeReduce : public MachineFunctionPass {
Evan Cheng1be453b2009-08-08 03:21:23 +0000134 public:
135 static char ID;
136 Thumb2SizeReduce();
137
Evan Cheng6ddd7bc2009-08-15 07:59:10 +0000138 const Thumb2InstrInfo *TII;
Bob Wilsona2881ee2011-04-19 18:11:49 +0000139 const ARMSubtarget *STI;
Evan Cheng1be453b2009-08-08 03:21:23 +0000140
141 virtual bool runOnMachineFunction(MachineFunction &MF);
142
143 virtual const char *getPassName() const {
144 return "Thumb2 instruction size reduction pass";
145 }
146
147 private:
148 /// ReduceOpcodeMap - Maps wide opcode to index of entry in ReduceTable.
149 DenseMap<unsigned, unsigned> ReduceOpcodeMap;
150
Bob Wilsona2881ee2011-04-19 18:11:49 +0000151 bool canAddPseudoFlagDep(MachineInstr *Def, MachineInstr *Use);
152
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000153 bool VerifyPredAndCC(MachineInstr *MI, const ReduceEntry &Entry,
154 bool is2Addr, ARMCC::CondCodes Pred,
155 bool LiveCPSR, bool &HasCC, bool &CCDead);
156
Evan Cheng36064672009-08-11 08:52:18 +0000157 bool ReduceLoadStore(MachineBasicBlock &MBB, MachineInstr *MI,
158 const ReduceEntry &Entry);
159
160 bool ReduceSpecial(MachineBasicBlock &MBB, MachineInstr *MI,
Bob Wilsona2881ee2011-04-19 18:11:49 +0000161 const ReduceEntry &Entry, bool LiveCPSR,
162 MachineInstr *CPSRDef);
Evan Cheng36064672009-08-11 08:52:18 +0000163
Evan Cheng1be453b2009-08-08 03:21:23 +0000164 /// ReduceTo2Addr - Reduce a 32-bit instruction to a 16-bit two-address
165 /// instruction.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000166 bool ReduceTo2Addr(MachineBasicBlock &MBB, MachineInstr *MI,
167 const ReduceEntry &Entry,
Bob Wilsona2881ee2011-04-19 18:11:49 +0000168 bool LiveCPSR, MachineInstr *CPSRDef);
Evan Cheng1be453b2009-08-08 03:21:23 +0000169
170 /// ReduceToNarrow - Reduce a 32-bit instruction to a 16-bit
171 /// non-two-address instruction.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000172 bool ReduceToNarrow(MachineBasicBlock &MBB, MachineInstr *MI,
173 const ReduceEntry &Entry,
Bob Wilsona2881ee2011-04-19 18:11:49 +0000174 bool LiveCPSR, MachineInstr *CPSRDef);
Evan Cheng1be453b2009-08-08 03:21:23 +0000175
176 /// ReduceMBB - Reduce width of instructions in the specified basic block.
177 bool ReduceMBB(MachineBasicBlock &MBB);
178 };
179 char Thumb2SizeReduce::ID = 0;
180}
181
Owen Andersona7aed182010-08-06 18:33:48 +0000182Thumb2SizeReduce::Thumb2SizeReduce() : MachineFunctionPass(ID) {
Evan Cheng1be453b2009-08-08 03:21:23 +0000183 for (unsigned i = 0, e = array_lengthof(ReduceTable); i != e; ++i) {
184 unsigned FromOpc = ReduceTable[i].WideOpc;
185 if (!ReduceOpcodeMap.insert(std::make_pair(FromOpc, i)).second)
186 assert(false && "Duplicated entries?");
187 }
188}
189
Evan Cheng6cc775f2011-06-28 19:10:37 +0000190static bool HasImplicitCPSRDef(const MCInstrDesc &MCID) {
191 for (const unsigned *Regs = MCID.ImplicitDefs; *Regs; ++Regs)
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000192 if (*Regs == ARM::CPSR)
193 return true;
194 return false;
195}
196
Bob Wilsona2881ee2011-04-19 18:11:49 +0000197/// canAddPseudoFlagDep - For A9 (and other out-of-order) implementations,
198/// the 's' 16-bit instruction partially update CPSR. Abort the
199/// transformation to avoid adding false dependency on last CPSR setting
200/// instruction which hurts the ability for out-of-order execution engine
201/// to do register renaming magic.
202/// This function checks if there is a read-of-write dependency between the
203/// last instruction that defines the CPSR and the current instruction. If there
204/// is, then there is no harm done since the instruction cannot be retired
205/// before the CPSR setting instruction anyway.
206/// Note, we are not doing full dependency analysis here for the sake of compile
207/// time. We're not looking for cases like:
208/// r0 = muls ...
209/// r1 = add.w r0, ...
210/// ...
211/// = mul.w r1
212/// In this case it would have been ok to narrow the mul.w to muls since there
213/// are indirect RAW dependency between the muls and the mul.w
214bool
215Thumb2SizeReduce::canAddPseudoFlagDep(MachineInstr *Def, MachineInstr *Use) {
216 if (!Def || !STI->avoidCPSRPartialUpdate())
217 return false;
218
219 SmallSet<unsigned, 2> Defs;
220 for (unsigned i = 0, e = Def->getNumOperands(); i != e; ++i) {
221 const MachineOperand &MO = Def->getOperand(i);
222 if (!MO.isReg() || MO.isUndef() || MO.isUse())
223 continue;
224 unsigned Reg = MO.getReg();
225 if (Reg == 0 || Reg == ARM::CPSR)
226 continue;
227 Defs.insert(Reg);
228 }
229
230 for (unsigned i = 0, e = Use->getNumOperands(); i != e; ++i) {
231 const MachineOperand &MO = Use->getOperand(i);
232 if (!MO.isReg() || MO.isUndef() || MO.isDef())
233 continue;
234 unsigned Reg = MO.getReg();
235 if (Defs.count(Reg))
236 return false;
237 }
238
239 // No read-after-write dependency. The narrowing will add false dependency.
240 return true;
241}
242
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000243bool
244Thumb2SizeReduce::VerifyPredAndCC(MachineInstr *MI, const ReduceEntry &Entry,
245 bool is2Addr, ARMCC::CondCodes Pred,
246 bool LiveCPSR, bool &HasCC, bool &CCDead) {
Evan Chengd461c1c2009-08-09 19:17:19 +0000247 if ((is2Addr && Entry.PredCC2 == 0) ||
248 (!is2Addr && Entry.PredCC1 == 0)) {
249 if (Pred == ARMCC::AL) {
250 // Not predicated, must set CPSR.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000251 if (!HasCC) {
252 // Original instruction was not setting CPSR, but CPSR is not
253 // currently live anyway. It's ok to set it. The CPSR def is
254 // dead though.
255 if (!LiveCPSR) {
256 HasCC = true;
257 CCDead = true;
258 return true;
259 }
260 return false;
261 }
Evan Chengd461c1c2009-08-09 19:17:19 +0000262 } else {
263 // Predicated, must not set CPSR.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000264 if (HasCC)
265 return false;
Evan Chengd461c1c2009-08-09 19:17:19 +0000266 }
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000267 } else if ((is2Addr && Entry.PredCC2 == 2) ||
268 (!is2Addr && Entry.PredCC1 == 2)) {
269 /// Old opcode has an optional def of CPSR.
270 if (HasCC)
271 return true;
Jim Grosbachbc7eeaf2010-09-14 20:35:46 +0000272 // If old opcode does not implicitly define CPSR, then it's not ok since
273 // these new opcodes' CPSR def is not meant to be thrown away. e.g. CMP.
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000274 if (!HasImplicitCPSRDef(MI->getDesc()))
275 return false;
276 HasCC = true;
Evan Chengd461c1c2009-08-09 19:17:19 +0000277 } else {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000278 // 16-bit instruction does not set CPSR.
279 if (HasCC)
280 return false;
Evan Chengd461c1c2009-08-09 19:17:19 +0000281 }
282
283 return true;
284}
285
Evan Chengcc9ca352009-08-11 21:11:32 +0000286static bool VerifyLowRegs(MachineInstr *MI) {
287 unsigned Opc = MI->getOpcode();
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000288 bool isPCOk = (Opc == ARM::t2LDMIA_RET || Opc == ARM::t2LDMIA ||
289 Opc == ARM::t2LDMDB || Opc == ARM::t2LDMIA_UPD ||
Owen Anderson4ebf4712011-02-08 22:39:40 +0000290 Opc == ARM::t2LDMDB_UPD);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000291 bool isLROk = (Opc == ARM::t2STMIA_UPD || Opc == ARM::t2STMDB_UPD);
Jim Grosbacha8a80672011-06-29 23:25:04 +0000292 bool isSPOk = isPCOk || isLROk;
Evan Chengcc9ca352009-08-11 21:11:32 +0000293 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
294 const MachineOperand &MO = MI->getOperand(i);
295 if (!MO.isReg() || MO.isImplicit())
296 continue;
297 unsigned Reg = MO.getReg();
298 if (Reg == 0 || Reg == ARM::CPSR)
299 continue;
300 if (isPCOk && Reg == ARM::PC)
301 continue;
302 if (isLROk && Reg == ARM::LR)
303 continue;
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000304 if (Reg == ARM::SP) {
305 if (isSPOk)
306 continue;
307 if (i == 1 && (Opc == ARM::t2LDRi12 || Opc == ARM::t2STRi12))
308 // Special case for these ldr / str with sp as base register.
309 continue;
310 }
Evan Chengcc9ca352009-08-11 21:11:32 +0000311 if (!isARMLowRegister(Reg))
312 return false;
313 }
314 return true;
315}
316
Evan Cheng1be453b2009-08-08 03:21:23 +0000317bool
Evan Cheng36064672009-08-11 08:52:18 +0000318Thumb2SizeReduce::ReduceLoadStore(MachineBasicBlock &MBB, MachineInstr *MI,
319 const ReduceEntry &Entry) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000320 if (ReduceLimitLdSt != -1 && ((int)NumLdSts >= ReduceLimitLdSt))
321 return false;
322
Evan Cheng36064672009-08-11 08:52:18 +0000323 unsigned Scale = 1;
324 bool HasImmOffset = false;
325 bool HasShift = false;
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000326 bool HasOffReg = true;
Evan Chengcc9ca352009-08-11 21:11:32 +0000327 bool isLdStMul = false;
Evan Chengcc9ca352009-08-11 21:11:32 +0000328 unsigned Opc = Entry.NarrowOpc1;
329 unsigned OpNum = 3; // First 'rest' of operands.
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000330 uint8_t ImmLimit = Entry.Imm1Limit;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000331
Evan Cheng36064672009-08-11 08:52:18 +0000332 switch (Entry.WideOpc) {
333 default:
334 llvm_unreachable("Unexpected Thumb2 load / store opcode!");
335 case ARM::t2LDRi12:
Bill Wendling092a7bd2010-12-14 03:36:38 +0000336 case ARM::t2STRi12:
337 if (MI->getOperand(1).getReg() == ARM::SP) {
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000338 Opc = Entry.NarrowOpc2;
339 ImmLimit = Entry.Imm2Limit;
340 HasOffReg = false;
341 }
Bill Wendling092a7bd2010-12-14 03:36:38 +0000342
Evan Cheng36064672009-08-11 08:52:18 +0000343 Scale = 4;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000344 HasImmOffset = true;
345 HasOffReg = false;
Evan Cheng36064672009-08-11 08:52:18 +0000346 break;
347 case ARM::t2LDRBi12:
348 case ARM::t2STRBi12:
Owen Anderson4ebf4712011-02-08 22:39:40 +0000349 HasImmOffset = true;
350 HasOffReg = false;
Evan Cheng36064672009-08-11 08:52:18 +0000351 break;
352 case ARM::t2LDRHi12:
353 case ARM::t2STRHi12:
354 Scale = 2;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000355 HasImmOffset = true;
356 HasOffReg = false;
Evan Cheng36064672009-08-11 08:52:18 +0000357 break;
358 case ARM::t2LDRs:
359 case ARM::t2LDRBs:
360 case ARM::t2LDRHs:
361 case ARM::t2LDRSBs:
362 case ARM::t2LDRSHs:
363 case ARM::t2STRs:
364 case ARM::t2STRBs:
365 case ARM::t2STRHs:
366 HasShift = true;
Evan Chengcc9ca352009-08-11 21:11:32 +0000367 OpNum = 4;
Evan Cheng36064672009-08-11 08:52:18 +0000368 break;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000369 case ARM::t2LDMIA:
370 case ARM::t2LDMDB: {
Evan Chengcc9ca352009-08-11 21:11:32 +0000371 unsigned BaseReg = MI->getOperand(0).getReg();
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000372 if (!isARMLowRegister(BaseReg) || Entry.WideOpc != ARM::t2LDMIA)
Bob Wilson947f04b2010-03-13 01:08:20 +0000373 return false;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000374
Jim Grosbach88628e92010-09-07 22:30:53 +0000375 // For the non-writeback version (this one), the base register must be
376 // one of the registers being loaded.
377 bool isOK = false;
378 for (unsigned i = 4; i < MI->getNumOperands(); ++i) {
379 if (MI->getOperand(i).getReg() == BaseReg) {
380 isOK = true;
381 break;
382 }
383 }
Bill Wendling092a7bd2010-12-14 03:36:38 +0000384
Jim Grosbach88628e92010-09-07 22:30:53 +0000385 if (!isOK)
386 return false;
387
Bob Wilson947f04b2010-03-13 01:08:20 +0000388 OpNum = 0;
389 isLdStMul = true;
390 break;
391 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000392 case ARM::t2LDMIA_RET: {
Bob Wilson947f04b2010-03-13 01:08:20 +0000393 unsigned BaseReg = MI->getOperand(1).getReg();
394 if (BaseReg != ARM::SP)
395 return false;
396 Opc = Entry.NarrowOpc2; // tPOP_RET
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000397 OpNum = 2;
Bob Wilson947f04b2010-03-13 01:08:20 +0000398 isLdStMul = true;
399 break;
400 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000401 case ARM::t2LDMIA_UPD:
402 case ARM::t2LDMDB_UPD:
403 case ARM::t2STMIA_UPD:
404 case ARM::t2STMDB_UPD: {
Bob Wilson947f04b2010-03-13 01:08:20 +0000405 OpNum = 0;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000406
Bob Wilson947f04b2010-03-13 01:08:20 +0000407 unsigned BaseReg = MI->getOperand(1).getReg();
Bob Wilson947f04b2010-03-13 01:08:20 +0000408 if (BaseReg == ARM::SP &&
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000409 (Entry.WideOpc == ARM::t2LDMIA_UPD ||
410 Entry.WideOpc == ARM::t2STMDB_UPD)) {
Bob Wilson947f04b2010-03-13 01:08:20 +0000411 Opc = Entry.NarrowOpc2; // tPOP or tPUSH
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000412 OpNum = 2;
413 } else if (!isARMLowRegister(BaseReg) ||
414 (Entry.WideOpc != ARM::t2LDMIA_UPD &&
415 Entry.WideOpc != ARM::t2STMIA_UPD)) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000416 return false;
417 }
Bill Wendling092a7bd2010-12-14 03:36:38 +0000418
Evan Chengcc9ca352009-08-11 21:11:32 +0000419 isLdStMul = true;
420 break;
421 }
Evan Cheng36064672009-08-11 08:52:18 +0000422 }
423
424 unsigned OffsetReg = 0;
425 bool OffsetKill = false;
426 if (HasShift) {
427 OffsetReg = MI->getOperand(2).getReg();
428 OffsetKill = MI->getOperand(2).isKill();
Bill Wendling092a7bd2010-12-14 03:36:38 +0000429
Evan Cheng36064672009-08-11 08:52:18 +0000430 if (MI->getOperand(3).getImm())
431 // Thumb1 addressing mode doesn't support shift.
432 return false;
433 }
434
435 unsigned OffsetImm = 0;
436 if (HasImmOffset) {
437 OffsetImm = MI->getOperand(2).getImm();
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000438 unsigned MaxOffset = ((1 << ImmLimit) - 1) * Scale;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000439
440 if ((OffsetImm & (Scale - 1)) || OffsetImm > MaxOffset)
Evan Cheng36064672009-08-11 08:52:18 +0000441 // Make sure the immediate field fits.
442 return false;
443 }
444
445 // Add the 16-bit load / store instruction.
Evan Cheng36064672009-08-11 08:52:18 +0000446 DebugLoc dl = MI->getDebugLoc();
Evan Chengcc9ca352009-08-11 21:11:32 +0000447 MachineInstrBuilder MIB = BuildMI(MBB, *MI, dl, TII->get(Opc));
448 if (!isLdStMul) {
Owen Anderson99ea8a32010-12-07 00:45:21 +0000449 MIB.addOperand(MI->getOperand(0));
Owen Anderson4ebf4712011-02-08 22:39:40 +0000450 MIB.addOperand(MI->getOperand(1));
Bill Wendling092a7bd2010-12-14 03:36:38 +0000451
452 if (HasImmOffset)
453 MIB.addImm(OffsetImm / Scale);
454
Evan Chengcc9ca352009-08-11 21:11:32 +0000455 assert((!HasShift || OffsetReg) && "Invalid so_reg load / store address!");
456
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000457 if (HasOffReg)
458 MIB.addReg(OffsetReg, getKillRegState(OffsetKill));
Evan Cheng36064672009-08-11 08:52:18 +0000459 }
Evan Cheng806845d2009-08-11 09:37:40 +0000460
Evan Cheng36064672009-08-11 08:52:18 +0000461 // Transfer the rest of operands.
Evan Cheng36064672009-08-11 08:52:18 +0000462 for (unsigned e = MI->getNumOperands(); OpNum != e; ++OpNum)
463 MIB.addOperand(MI->getOperand(OpNum));
464
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000465 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000466 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000467
Anton Korobeynikovacca7ad2011-03-05 18:43:38 +0000468 // Transfer MI flags.
469 MIB.setMIFlags(MI->getFlags());
470
Chris Lattnera6f074f2009-08-23 03:41:05 +0000471 DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB);
Evan Cheng36064672009-08-11 08:52:18 +0000472
473 MBB.erase(MI);
474 ++NumLdSts;
475 return true;
476}
477
Evan Cheng36064672009-08-11 08:52:18 +0000478bool
479Thumb2SizeReduce::ReduceSpecial(MachineBasicBlock &MBB, MachineInstr *MI,
480 const ReduceEntry &Entry,
Bob Wilsona2881ee2011-04-19 18:11:49 +0000481 bool LiveCPSR, MachineInstr *CPSRDef) {
Jim Grosbacha8a80672011-06-29 23:25:04 +0000482 unsigned Opc = MI->getOpcode();
483 if (Opc == ARM::t2ADDri) {
484 // If the source register is SP, try to reduce to tADDrSPi, otherwise
485 // it's a normal reduce.
486 if (MI->getOperand(1).getReg() != ARM::SP) {
487 if (ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, CPSRDef))
488 return true;
489 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef);
490 }
491 // Try to reduce to tADDrSPi.
492 unsigned Imm = MI->getOperand(2).getImm();
493 // The immediate must be in range, the destination register must be a low
494 // reg, and the condition flags must not be being set.
495 if (Imm & 3 || Imm > 1024)
496 return false;
497 if (!isARMLowRegister(MI->getOperand(0).getReg()))
498 return false;
499 const MCInstrDesc &MCID = MI->getDesc();
500 if (MCID.hasOptionalDef() &&
501 MI->getOperand(MCID.getNumOperands()-1).getReg() == ARM::CPSR)
502 return false;
503
504 MachineInstrBuilder MIB = BuildMI(MBB, *MI, MI->getDebugLoc(),
505 TII->get(ARM::tADDrSPi))
506 .addOperand(MI->getOperand(0))
507 .addOperand(MI->getOperand(1))
508 .addImm(Imm / 4); // The tADDrSPi has an implied scale by four.
509
510 // Transfer MI flags.
511 MIB.setMIFlags(MI->getFlags());
512
513 DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " <<*MIB);
514
515 MBB.erase(MI);
516 ++NumNarrows;
517 return true;
518 }
519
Evan Chengcc9ca352009-08-11 21:11:32 +0000520 if (Entry.LowRegs1 && !VerifyLowRegs(MI))
Evan Cheng36064672009-08-11 08:52:18 +0000521 return false;
522
Evan Cheng6cc775f2011-06-28 19:10:37 +0000523 const MCInstrDesc &MCID = MI->getDesc();
524 if (MCID.mayLoad() || MCID.mayStore())
Evan Cheng36064672009-08-11 08:52:18 +0000525 return ReduceLoadStore(MBB, MI, Entry);
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000526
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000527 switch (Opc) {
528 default: break;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000529 case ARM::t2ADDSri:
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000530 case ARM::t2ADDSrr: {
531 unsigned PredReg = 0;
532 if (getInstrPredicate(MI, PredReg) == ARMCC::AL) {
533 switch (Opc) {
534 default: break;
535 case ARM::t2ADDSri: {
Bob Wilsona2881ee2011-04-19 18:11:49 +0000536 if (ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, CPSRDef))
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000537 return true;
538 // fallthrough
539 }
540 case ARM::t2ADDSrr:
Bob Wilsona2881ee2011-04-19 18:11:49 +0000541 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef);
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000542 }
543 }
544 break;
545 }
546 case ARM::t2RSBri:
547 case ARM::t2RSBSri:
548 if (MI->getOperand(2).getImm() == 0)
Bob Wilsona2881ee2011-04-19 18:11:49 +0000549 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef);
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000550 break;
Anton Korobeynikov25229082009-11-24 00:44:37 +0000551 case ARM::t2MOVi16:
552 // Can convert only 'pure' immediate operands, not immediates obtained as
553 // globals' addresses.
554 if (MI->getOperand(1).isImm())
Bob Wilsona2881ee2011-04-19 18:11:49 +0000555 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000556 break;
Jim Grosbach327cf8e2010-12-07 20:41:06 +0000557 case ARM::t2CMPrr: {
Jim Grosbach5bae0542010-12-03 23:54:18 +0000558 // Try to reduce to the lo-reg only version first. Why there are two
559 // versions of the instruction is a mystery.
560 // It would be nice to just have two entries in the master table that
561 // are prioritized, but the table assumes a unique entry for each
562 // source insn opcode. So for now, we hack a local entry record to use.
563 static const ReduceEntry NarrowEntry =
Bob Wilsona2881ee2011-04-19 18:11:49 +0000564 { ARM::t2CMPrr,ARM::tCMPr, 0, 0, 0, 1, 1,2, 0, 0,1 };
565 if (ReduceToNarrow(MBB, MI, NarrowEntry, LiveCPSR, CPSRDef))
Jim Grosbach5bae0542010-12-03 23:54:18 +0000566 return true;
Bob Wilsona2881ee2011-04-19 18:11:49 +0000567 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef);
Jim Grosbach5bae0542010-12-03 23:54:18 +0000568 }
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000569 }
Evan Cheng36064672009-08-11 08:52:18 +0000570 return false;
571}
572
573bool
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000574Thumb2SizeReduce::ReduceTo2Addr(MachineBasicBlock &MBB, MachineInstr *MI,
575 const ReduceEntry &Entry,
Bob Wilsona2881ee2011-04-19 18:11:49 +0000576 bool LiveCPSR, MachineInstr *CPSRDef) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000577
578 if (ReduceLimit2Addr != -1 && ((int)Num2Addrs >= ReduceLimit2Addr))
579 return false;
580
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000581 unsigned Reg0 = MI->getOperand(0).getReg();
582 unsigned Reg1 = MI->getOperand(1).getReg();
Bob Wilson279e55f2010-06-24 16:50:20 +0000583 if (Reg0 != Reg1) {
584 // Try to commute the operands to make it a 2-address instruction.
585 unsigned CommOpIdx1, CommOpIdx2;
586 if (!TII->findCommutedOpIndices(MI, CommOpIdx1, CommOpIdx2) ||
587 CommOpIdx1 != 1 || MI->getOperand(CommOpIdx2).getReg() != Reg0)
588 return false;
589 MachineInstr *CommutedMI = TII->commuteInstruction(MI);
590 if (!CommutedMI)
591 return false;
592 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000593 if (Entry.LowRegs2 && !isARMLowRegister(Reg0))
594 return false;
595 if (Entry.Imm2Limit) {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000596 unsigned Imm = MI->getOperand(2).getImm();
Evan Cheng1be453b2009-08-08 03:21:23 +0000597 unsigned Limit = (1 << Entry.Imm2Limit) - 1;
598 if (Imm > Limit)
599 return false;
600 } else {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000601 unsigned Reg2 = MI->getOperand(2).getReg();
Evan Cheng1be453b2009-08-08 03:21:23 +0000602 if (Entry.LowRegs2 && !isARMLowRegister(Reg2))
603 return false;
604 }
605
Evan Cheng1f5bee12009-08-10 06:57:42 +0000606 // Check if it's possible / necessary to transfer the predicate.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000607 const MCInstrDesc &NewMCID = TII->get(Entry.NarrowOpc2);
Evan Cheng1f5bee12009-08-10 06:57:42 +0000608 unsigned PredReg = 0;
609 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
610 bool SkipPred = false;
611 if (Pred != ARMCC::AL) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000612 if (!NewMCID.isPredicable())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000613 // Can't transfer predicate, fail.
614 return false;
615 } else {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000616 SkipPred = !NewMCID.isPredicable();
Evan Cheng1f5bee12009-08-10 06:57:42 +0000617 }
618
Evan Cheng1be453b2009-08-08 03:21:23 +0000619 bool HasCC = false;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000620 bool CCDead = false;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000621 const MCInstrDesc &MCID = MI->getDesc();
622 if (MCID.hasOptionalDef()) {
623 unsigned NumOps = MCID.getNumOperands();
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000624 HasCC = (MI->getOperand(NumOps-1).getReg() == ARM::CPSR);
625 if (HasCC && MI->getOperand(NumOps-1).isDead())
626 CCDead = true;
627 }
Evan Cheng1f5bee12009-08-10 06:57:42 +0000628 if (!VerifyPredAndCC(MI, Entry, true, Pred, LiveCPSR, HasCC, CCDead))
Evan Chengd461c1c2009-08-09 19:17:19 +0000629 return false;
Evan Cheng1be453b2009-08-08 03:21:23 +0000630
Bob Wilsona2881ee2011-04-19 18:11:49 +0000631 // Avoid adding a false dependency on partial flag update by some 16-bit
632 // instructions which has the 's' bit set.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000633 if (Entry.PartFlag && NewMCID.hasOptionalDef() && HasCC &&
Bob Wilsona2881ee2011-04-19 18:11:49 +0000634 canAddPseudoFlagDep(CPSRDef, MI))
635 return false;
636
Evan Cheng1be453b2009-08-08 03:21:23 +0000637 // Add the 16-bit instruction.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000638 DebugLoc dl = MI->getDebugLoc();
Evan Cheng6cc775f2011-06-28 19:10:37 +0000639 MachineInstrBuilder MIB = BuildMI(MBB, *MI, dl, NewMCID);
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000640 MIB.addOperand(MI->getOperand(0));
Evan Cheng6cc775f2011-06-28 19:10:37 +0000641 if (NewMCID.hasOptionalDef()) {
Evan Cheng6ddd7bc2009-08-15 07:59:10 +0000642 if (HasCC)
643 AddDefaultT1CC(MIB, CCDead);
644 else
645 AddNoT1CC(MIB);
646 }
Evan Chengd461c1c2009-08-09 19:17:19 +0000647
648 // Transfer the rest of operands.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000649 unsigned NumOps = MCID.getNumOperands();
Evan Cheng1f5bee12009-08-10 06:57:42 +0000650 for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000651 if (i < NumOps && MCID.OpInfo[i].isOptionalDef())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000652 continue;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000653 if (SkipPred && MCID.OpInfo[i].isPredicate())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000654 continue;
655 MIB.addOperand(MI->getOperand(i));
656 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000657
Anton Korobeynikovacca7ad2011-03-05 18:43:38 +0000658 // Transfer MI flags.
659 MIB.setMIFlags(MI->getFlags());
660
Chris Lattnera6f074f2009-08-23 03:41:05 +0000661 DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB);
Evan Cheng1be453b2009-08-08 03:21:23 +0000662
663 MBB.erase(MI);
664 ++Num2Addrs;
Evan Cheng1be453b2009-08-08 03:21:23 +0000665 return true;
666}
667
668bool
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000669Thumb2SizeReduce::ReduceToNarrow(MachineBasicBlock &MBB, MachineInstr *MI,
670 const ReduceEntry &Entry,
Bob Wilsona2881ee2011-04-19 18:11:49 +0000671 bool LiveCPSR, MachineInstr *CPSRDef) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000672 if (ReduceLimit != -1 && ((int)NumNarrows >= ReduceLimit))
673 return false;
674
Evan Chengd461c1c2009-08-09 19:17:19 +0000675 unsigned Limit = ~0U;
676 if (Entry.Imm1Limit)
Jim Grosbacha8a80672011-06-29 23:25:04 +0000677 Limit = (1 << Entry.Imm1Limit) - 1;
Evan Chengd461c1c2009-08-09 19:17:19 +0000678
Evan Cheng6cc775f2011-06-28 19:10:37 +0000679 const MCInstrDesc &MCID = MI->getDesc();
680 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) {
681 if (MCID.OpInfo[i].isPredicate())
Evan Chengd461c1c2009-08-09 19:17:19 +0000682 continue;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000683 const MachineOperand &MO = MI->getOperand(i);
Evan Chengd461c1c2009-08-09 19:17:19 +0000684 if (MO.isReg()) {
685 unsigned Reg = MO.getReg();
686 if (!Reg || Reg == ARM::CPSR)
687 continue;
688 if (Entry.LowRegs1 && !isARMLowRegister(Reg))
689 return false;
Evan Chengf6a9d062009-08-11 23:00:31 +0000690 } else if (MO.isImm() &&
Evan Cheng6cc775f2011-06-28 19:10:37 +0000691 !MCID.OpInfo[i].isPredicate()) {
Jim Grosbacha8a80672011-06-29 23:25:04 +0000692 if (((unsigned)MO.getImm()) > Limit)
Evan Chengd461c1c2009-08-09 19:17:19 +0000693 return false;
694 }
695 }
696
Evan Cheng1f5bee12009-08-10 06:57:42 +0000697 // Check if it's possible / necessary to transfer the predicate.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000698 const MCInstrDesc &NewMCID = TII->get(Entry.NarrowOpc1);
Evan Cheng1f5bee12009-08-10 06:57:42 +0000699 unsigned PredReg = 0;
700 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
701 bool SkipPred = false;
702 if (Pred != ARMCC::AL) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000703 if (!NewMCID.isPredicable())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000704 // Can't transfer predicate, fail.
705 return false;
706 } else {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000707 SkipPred = !NewMCID.isPredicable();
Evan Cheng1f5bee12009-08-10 06:57:42 +0000708 }
709
Evan Chengd461c1c2009-08-09 19:17:19 +0000710 bool HasCC = false;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000711 bool CCDead = false;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000712 if (MCID.hasOptionalDef()) {
713 unsigned NumOps = MCID.getNumOperands();
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000714 HasCC = (MI->getOperand(NumOps-1).getReg() == ARM::CPSR);
715 if (HasCC && MI->getOperand(NumOps-1).isDead())
716 CCDead = true;
717 }
Evan Cheng1f5bee12009-08-10 06:57:42 +0000718 if (!VerifyPredAndCC(MI, Entry, false, Pred, LiveCPSR, HasCC, CCDead))
Evan Chengd461c1c2009-08-09 19:17:19 +0000719 return false;
720
Bob Wilsona2881ee2011-04-19 18:11:49 +0000721 // Avoid adding a false dependency on partial flag update by some 16-bit
722 // instructions which has the 's' bit set.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000723 if (Entry.PartFlag && NewMCID.hasOptionalDef() && HasCC &&
Bob Wilsona2881ee2011-04-19 18:11:49 +0000724 canAddPseudoFlagDep(CPSRDef, MI))
725 return false;
726
Evan Chengd461c1c2009-08-09 19:17:19 +0000727 // Add the 16-bit instruction.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000728 DebugLoc dl = MI->getDebugLoc();
Evan Cheng6cc775f2011-06-28 19:10:37 +0000729 MachineInstrBuilder MIB = BuildMI(MBB, *MI, dl, NewMCID);
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000730 MIB.addOperand(MI->getOperand(0));
Evan Cheng6cc775f2011-06-28 19:10:37 +0000731 if (NewMCID.hasOptionalDef()) {
Evan Cheng6ddd7bc2009-08-15 07:59:10 +0000732 if (HasCC)
733 AddDefaultT1CC(MIB, CCDead);
734 else
735 AddNoT1CC(MIB);
736 }
Evan Chengd461c1c2009-08-09 19:17:19 +0000737
738 // Transfer the rest of operands.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000739 unsigned NumOps = MCID.getNumOperands();
Evan Cheng1f5bee12009-08-10 06:57:42 +0000740 for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000741 if (i < NumOps && MCID.OpInfo[i].isOptionalDef())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000742 continue;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000743 if ((MCID.getOpcode() == ARM::t2RSBSri ||
744 MCID.getOpcode() == ARM::t2RSBri) && i == 2)
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000745 // Skip the zero immediate operand, it's now implicit.
746 continue;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000747 bool isPred = (i < NumOps && MCID.OpInfo[i].isPredicate());
Evan Chengf6a9d062009-08-11 23:00:31 +0000748 if (SkipPred && isPred)
749 continue;
750 const MachineOperand &MO = MI->getOperand(i);
Jim Grosbacha8a80672011-06-29 23:25:04 +0000751 if (MO.isReg() && MO.isImplicit() && MO.getReg() == ARM::CPSR)
752 // Skip implicit def of CPSR. Either it's modeled as an optional
753 // def now or it's already an implicit def on the new instruction.
754 continue;
755 MIB.addOperand(MO);
Evan Cheng1f5bee12009-08-10 06:57:42 +0000756 }
Evan Cheng6cc775f2011-06-28 19:10:37 +0000757 if (!MCID.isPredicable() && NewMCID.isPredicable())
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000758 AddDefaultPred(MIB);
Evan Chengd461c1c2009-08-09 19:17:19 +0000759
Anton Korobeynikovacca7ad2011-03-05 18:43:38 +0000760 // Transfer MI flags.
761 MIB.setMIFlags(MI->getFlags());
762
Chris Lattnera6f074f2009-08-23 03:41:05 +0000763 DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB);
Evan Chengd461c1c2009-08-09 19:17:19 +0000764
765 MBB.erase(MI);
Evan Chengd461c1c2009-08-09 19:17:19 +0000766 ++NumNarrows;
767 return true;
Evan Cheng1be453b2009-08-08 03:21:23 +0000768}
769
Bob Wilsona2881ee2011-04-19 18:11:49 +0000770static bool UpdateCPSRDef(MachineInstr &MI, bool LiveCPSR, bool &DefCPSR) {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000771 bool HasDef = false;
772 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
773 const MachineOperand &MO = MI.getOperand(i);
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000774 if (!MO.isReg() || MO.isUndef() || MO.isUse())
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000775 continue;
776 if (MO.getReg() != ARM::CPSR)
777 continue;
Bob Wilsona2881ee2011-04-19 18:11:49 +0000778
779 DefCPSR = true;
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000780 if (!MO.isDead())
781 HasDef = true;
782 }
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000783
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000784 return HasDef || LiveCPSR;
785}
786
787static bool UpdateCPSRUse(MachineInstr &MI, bool LiveCPSR) {
788 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
789 const MachineOperand &MO = MI.getOperand(i);
790 if (!MO.isReg() || MO.isUndef() || MO.isDef())
791 continue;
792 if (MO.getReg() != ARM::CPSR)
793 continue;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000794 assert(LiveCPSR && "CPSR liveness tracking is wrong!");
795 if (MO.isKill()) {
796 LiveCPSR = false;
797 break;
798 }
799 }
800
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000801 return LiveCPSR;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000802}
803
Evan Cheng1be453b2009-08-08 03:21:23 +0000804bool Thumb2SizeReduce::ReduceMBB(MachineBasicBlock &MBB) {
805 bool Modified = false;
806
Evan Cheng1f5bee12009-08-10 06:57:42 +0000807 // Yes, CPSR could be livein.
Dan Gohmana1cf9fe2010-04-13 16:53:51 +0000808 bool LiveCPSR = MBB.isLiveIn(ARM::CPSR);
Bob Wilsona2881ee2011-04-19 18:11:49 +0000809 MachineInstr *CPSRDef = 0;
Evan Cheng1f5bee12009-08-10 06:57:42 +0000810
Evan Cheng1be453b2009-08-08 03:21:23 +0000811 MachineBasicBlock::iterator MII = MBB.begin(), E = MBB.end();
Evan Cheng5bb93ce2009-08-10 08:10:13 +0000812 MachineBasicBlock::iterator NextMII;
Evan Cheng1be453b2009-08-08 03:21:23 +0000813 for (; MII != E; MII = NextMII) {
Chris Lattnera48f44d2009-12-03 00:50:42 +0000814 NextMII = llvm::next(MII);
Evan Cheng1be453b2009-08-08 03:21:23 +0000815
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000816 MachineInstr *MI = &*MII;
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000817 LiveCPSR = UpdateCPSRUse(*MI, LiveCPSR);
818
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000819 unsigned Opcode = MI->getOpcode();
Evan Cheng1be453b2009-08-08 03:21:23 +0000820 DenseMap<unsigned, unsigned>::iterator OPI = ReduceOpcodeMap.find(Opcode);
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000821 if (OPI != ReduceOpcodeMap.end()) {
822 const ReduceEntry &Entry = ReduceTable[OPI->second];
823 // Ignore "special" cases for now.
Evan Cheng36064672009-08-11 08:52:18 +0000824 if (Entry.Special) {
Bob Wilsona2881ee2011-04-19 18:11:49 +0000825 if (ReduceSpecial(MBB, MI, Entry, LiveCPSR, CPSRDef)) {
Evan Cheng36064672009-08-11 08:52:18 +0000826 Modified = true;
827 MachineBasicBlock::iterator I = prior(NextMII);
828 MI = &*I;
829 }
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000830 goto ProcessNext;
Evan Cheng36064672009-08-11 08:52:18 +0000831 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000832
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000833 // Try to transform to a 16-bit two-address instruction.
Bob Wilsona2881ee2011-04-19 18:11:49 +0000834 if (Entry.NarrowOpc2 &&
835 ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, CPSRDef)) {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000836 Modified = true;
837 MachineBasicBlock::iterator I = prior(NextMII);
838 MI = &*I;
839 goto ProcessNext;
840 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000841
Jim Grosbach57c6fd42010-06-08 20:06:55 +0000842 // Try to transform to a 16-bit non-two-address instruction.
Bob Wilsona2881ee2011-04-19 18:11:49 +0000843 if (Entry.NarrowOpc1 &&
844 ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef)) {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000845 Modified = true;
Benjamin Kramer2c641302009-08-16 11:56:42 +0000846 MachineBasicBlock::iterator I = prior(NextMII);
847 MI = &*I;
848 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000849 }
850
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000851 ProcessNext:
Bob Wilsona2881ee2011-04-19 18:11:49 +0000852 bool DefCPSR = false;
853 LiveCPSR = UpdateCPSRDef(*MI, LiveCPSR, DefCPSR);
854 if (MI->getDesc().isCall())
855 // Calls don't really set CPSR.
856 CPSRDef = 0;
857 else if (DefCPSR)
858 // This is the last CPSR defining instruction.
859 CPSRDef = MI;
Evan Cheng1be453b2009-08-08 03:21:23 +0000860 }
861
862 return Modified;
863}
864
865bool Thumb2SizeReduce::runOnMachineFunction(MachineFunction &MF) {
866 const TargetMachine &TM = MF.getTarget();
Evan Cheng6ddd7bc2009-08-15 07:59:10 +0000867 TII = static_cast<const Thumb2InstrInfo*>(TM.getInstrInfo());
Bob Wilsona2881ee2011-04-19 18:11:49 +0000868 STI = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng1be453b2009-08-08 03:21:23 +0000869
870 bool Modified = false;
871 for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I)
872 Modified |= ReduceMBB(*I);
873 return Modified;
874}
875
876/// createThumb2SizeReductionPass - Returns an instance of the Thumb2 size
877/// reduction pass.
878FunctionPass *llvm::createThumb2SizeReductionPass() {
879 return new Thumb2SizeReduce();
880}