blob: 54a74533eb3a3fc37054786303f0cb03ea08b387 [file] [log] [blame]
Chris Lattner76ac0682005-11-15 00:40:23 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner76ac0682005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef X86ISELLOWERING_H
16#define X86ISELLOWERING_H
17
Evan Chengcde9e302006-01-27 08:10:46 +000018#include "X86Subtarget.h"
Anton Korobeynikov383a3242007-07-14 14:06:15 +000019#include "X86RegisterInfo.h"
Gordon Henriksen92319582008-01-05 16:56:59 +000020#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000021#include "llvm/Target/TargetLowering.h"
Ted Kremenek2175b552008-09-03 02:54:11 +000022#include "llvm/CodeGen/FastISel.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000023#include "llvm/CodeGen/SelectionDAG.h"
Rafael Espindolae636fc02007-08-31 15:06:30 +000024#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000025
26namespace llvm {
Chris Lattner76ac0682005-11-15 00:40:23 +000027 namespace X86ISD {
Evan Cheng172fce72006-01-06 00:43:03 +000028 // X86 Specific DAG Nodes
Chris Lattner76ac0682005-11-15 00:40:23 +000029 enum NodeType {
30 // Start the numbering where the builtin ops leave off.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000031 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattner76ac0682005-11-15 00:40:23 +000032
Evan Chenge9fbc3f2007-12-14 02:13:44 +000033 /// BSF - Bit scan forward.
34 /// BSR - Bit scan reverse.
35 BSF,
36 BSR,
37
Evan Cheng9c249c32006-01-09 18:33:28 +000038 /// SHLD, SHRD - Double shift instructions. These correspond to
39 /// X86::SHLDxx and X86::SHRDxx instructions.
40 SHLD,
41 SHRD,
42
Evan Cheng2dd217b2006-01-31 03:14:29 +000043 /// FAND - Bitwise logical AND of floating point values. This corresponds
44 /// to X86::ANDPS or X86::ANDPD.
45 FAND,
46
Evan Cheng4363e882007-01-05 07:55:56 +000047 /// FOR - Bitwise logical OR of floating point values. This corresponds
48 /// to X86::ORPS or X86::ORPD.
49 FOR,
50
Evan Cheng72d5c252006-01-31 22:28:30 +000051 /// FXOR - Bitwise logical XOR of floating point values. This corresponds
52 /// to X86::XORPS or X86::XORPD.
53 FXOR,
54
Evan Cheng82241c82007-01-05 21:37:56 +000055 /// FSRL - Bitwise logical right shift of floating point values. These
56 /// corresponds to X86::PSRLDQ.
Evan Cheng4363e882007-01-05 07:55:56 +000057 FSRL,
58
Evan Cheng11613a52006-02-04 02:20:30 +000059 /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the
60 /// integer source in memory and FP reg result. This corresponds to the
61 /// X86::FILD*m instructions. It has three inputs (token chain, address,
62 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
63 /// also produces a flag).
Evan Cheng6305e502006-01-12 22:54:21 +000064 FILD,
Evan Cheng11613a52006-02-04 02:20:30 +000065 FILD_FLAG,
Chris Lattner76ac0682005-11-15 00:40:23 +000066
67 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
68 /// integer destination in memory and a FP reg source. This corresponds
69 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
Chris Lattnerf4aeff02006-10-18 18:26:48 +000070 /// has two inputs (token chain and address) and two outputs (int value
71 /// and token chain).
Chris Lattner76ac0682005-11-15 00:40:23 +000072 FP_TO_INT16_IN_MEM,
73 FP_TO_INT32_IN_MEM,
74 FP_TO_INT64_IN_MEM,
75
Evan Chenga74ce622005-12-21 02:39:21 +000076 /// FLD - This instruction implements an extending load to FP stack slots.
77 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
Evan Cheng5c59d492005-12-23 07:31:11 +000078 /// operand, ptr to load from, and a ValueType node indicating the type
79 /// to load to.
Evan Chenga74ce622005-12-21 02:39:21 +000080 FLD,
81
Evan Cheng45e190982006-01-05 00:27:02 +000082 /// FST - This instruction implements a truncating store to FP stack
83 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
84 /// chain operand, value to store, address, and a ValueType to store it
85 /// as.
86 FST,
87
Chris Lattner76ac0682005-11-15 00:40:23 +000088 /// CALL/TAILCALL - These operations represent an abstract X86 call
89 /// instruction, which includes a bunch of information. In particular the
90 /// operands of these node are:
91 ///
92 /// #0 - The incoming token chain
93 /// #1 - The callee
94 /// #2 - The number of arg bytes the caller pushes on the stack.
95 /// #3 - The number of arg bytes the callee pops off the stack.
96 /// #4 - The value to pass in AL/AX/EAX (optional)
97 /// #5 - The value to pass in DL/DX/EDX (optional)
98 ///
99 /// The result values of these nodes are:
100 ///
101 /// #0 - The outgoing token chain
102 /// #1 - The first register result value (optional)
103 /// #2 - The second register result value (optional)
104 ///
105 /// The CALL vs TAILCALL distinction boils down to whether the callee is
106 /// known not to modify the caller's stack frame, as is standard with
107 /// LLVM.
108 CALL,
109 TAILCALL,
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000110
111 /// RDTSC_DAG - This operation implements the lowering for
112 /// readcyclecounter
113 RDTSC_DAG,
Evan Cheng225a4d02005-12-17 01:21:05 +0000114
115 /// X86 compare and logical compare instructions.
Evan Cheng80700992007-09-17 17:42:53 +0000116 CMP, COMI, UCOMI,
Evan Cheng225a4d02005-12-17 01:21:05 +0000117
Evan Chengc1583db2005-12-21 20:21:51 +0000118 /// X86 SetCC. Operand 1 is condition code, and operand 2 is the flag
119 /// operand produced by a CMP instruction.
120 SETCC,
121
122 /// X86 conditional moves. Operand 1 and operand 2 are the two values
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000123 /// to select from (operand 1 is a R/W operand). Operand 3 is the
124 /// condition code, and operand 4 is the flag operand produced by a CMP
125 /// or TEST instruction. It also writes a flag result.
Evan Cheng225a4d02005-12-17 01:21:05 +0000126 CMOV,
Evan Cheng6fc31042005-12-19 23:12:38 +0000127
Evan Chengc1583db2005-12-21 20:21:51 +0000128 /// X86 conditional branches. Operand 1 is the chain operand, operand 2
129 /// is the block to branch if condition is true, operand 3 is the
130 /// condition code, and operand 4 is the flag operand produced by a CMP
131 /// or TEST instruction.
Evan Cheng6fc31042005-12-19 23:12:38 +0000132 BRCOND,
Evan Chenga74ce622005-12-21 02:39:21 +0000133
Evan Chengae986f12006-01-11 22:15:48 +0000134 /// Return with a flag operand. Operand 1 is the chain operand, operand
135 /// 2 is the number of bytes of stack to pop.
Evan Chenga74ce622005-12-21 02:39:21 +0000136 RET_FLAG,
Evan Chengae986f12006-01-11 22:15:48 +0000137
138 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
139 REP_STOS,
140
141 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
142 REP_MOVS,
Evan Cheng72d5c252006-01-31 22:28:30 +0000143
Evan Cheng5588de92006-02-18 00:15:05 +0000144 /// GlobalBaseReg - On Darwin, this node represents the result of the popl
145 /// at function entry, used for PIC code.
146 GlobalBaseReg,
Evan Cheng1f342c22006-02-23 02:43:52 +0000147
Bill Wendling24c79f22008-09-16 21:48:12 +0000148 /// Wrapper - A wrapper node for TargetConstantPool,
149 /// TargetExternalSymbol, and TargetGlobalAddress.
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000150 Wrapper,
Evan Chengd5e905d2006-03-21 23:01:21 +0000151
Evan Chengae1cd752006-11-30 21:55:46 +0000152 /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP
153 /// relative displacements.
154 WrapperRIP,
155
Nate Begeman2d77e8e42008-02-11 04:19:36 +0000156 /// PEXTRB - Extract an 8-bit value from a vector and zero extend it to
157 /// i32, corresponds to X86::PEXTRB.
158 PEXTRB,
159
Evan Chengcbffa462006-03-31 19:22:53 +0000160 /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to
Evan Cheng5fd7c692006-03-31 21:55:24 +0000161 /// i32, corresponds to X86::PEXTRW.
Evan Chengcbffa462006-03-31 19:22:53 +0000162 PEXTRW,
Evan Cheng5fd7c692006-03-31 21:55:24 +0000163
Nate Begeman2d77e8e42008-02-11 04:19:36 +0000164 /// INSERTPS - Insert any element of a 4 x float vector into any element
165 /// of a destination 4 x floatvector.
166 INSERTPS,
167
168 /// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector,
169 /// corresponds to X86::PINSRB.
170 PINSRB,
171
Evan Cheng5fd7c692006-03-31 21:55:24 +0000172 /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector,
173 /// corresponds to X86::PINSRW.
Evan Cheng49683ba2006-11-10 21:43:37 +0000174 PINSRW,
175
176 /// FMAX, FMIN - Floating point max and min.
177 ///
Lauro Ramos Venancio25188892007-04-20 21:38:10 +0000178 FMAX, FMIN,
Dan Gohman57111e72007-07-10 00:05:58 +0000179
180 /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal
181 /// approximation. Note that these typically require refinement
182 /// in order to obtain suitable precision.
183 FRSQRT, FRCP,
184
Evan Cheng78af38c2008-05-08 00:57:18 +0000185 // TLSADDR, THREAThread - Thread Local Storage.
Anton Korobeynikov383a3242007-07-14 14:06:15 +0000186 TLSADDR, THREAD_POINTER,
187
Evan Cheng78af38c2008-05-08 00:57:18 +0000188 // EH_RETURN - Exception Handling helpers.
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000189 EH_RETURN,
190
Arnold Schwaighofer7da2bce2008-03-19 16:39:45 +0000191 /// TC_RETURN - Tail call return.
192 /// operand #0 chain
193 /// operand #1 callee (register or absolute)
194 /// operand #2 stack adjustment
195 /// operand #3 optional in flag
Anton Korobeynikov91460e42007-11-16 01:31:51 +0000196 TC_RETURN,
197
Evan Cheng78af38c2008-05-08 00:57:18 +0000198 // LCMPXCHG_DAG, LCMPXCHG8_DAG - Compare and swap.
Andrew Lenharthd032c332008-03-01 21:52:34 +0000199 LCMPXCHG_DAG,
Andrew Lenharth357061a2008-03-05 01:15:49 +0000200 LCMPXCHG8_DAG,
Andrew Lenharthd032c332008-03-01 21:52:34 +0000201
Evan Cheng78af38c2008-05-08 00:57:18 +0000202 // FNSTCW16m - Store FP control world into i16 memory.
203 FNSTCW16m,
204
Evan Cheng961339b2008-05-09 21:53:03 +0000205 // VZEXT_MOVL - Vector move low and zero extend.
206 VZEXT_MOVL,
207
208 // VZEXT_LOAD - Load, scalar_to_vector, and zero extend.
Evan Cheng5e28227d2008-05-29 08:22:04 +0000209 VZEXT_LOAD,
210
211 // VSHL, VSRL - Vector logical left / right shift.
Nate Begeman55b7bec2008-07-17 16:51:19 +0000212 VSHL, VSRL,
213
214 // CMPPD, CMPPS - Vector double/float comparison.
215 CMPPD, CMPPS,
216
217 // PCMP* - Vector integer comparisons.
218 PCMPEQB, PCMPEQW, PCMPEQD, PCMPEQQ,
219 PCMPGTB, PCMPGTW, PCMPGTD, PCMPGTQ
Chris Lattner76ac0682005-11-15 00:40:23 +0000220 };
221 }
222
Evan Cheng084a1cd2008-01-29 19:34:22 +0000223 /// Define some predicates that are used for node matching.
224 namespace X86 {
225 /// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
226 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
227 bool isPSHUFDMask(SDNode *N);
Evan Cheng68ad48b2006-03-22 18:59:22 +0000228
Evan Cheng084a1cd2008-01-29 19:34:22 +0000229 /// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
230 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
231 bool isPSHUFHWMask(SDNode *N);
Evan Chengb7fedff2006-03-29 23:07:14 +0000232
Evan Cheng084a1cd2008-01-29 19:34:22 +0000233 /// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
234 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
235 bool isPSHUFLWMask(SDNode *N);
Evan Chengb7fedff2006-03-29 23:07:14 +0000236
Evan Cheng084a1cd2008-01-29 19:34:22 +0000237 /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
238 /// specifies a shuffle of elements that is suitable for input to SHUFP*.
239 bool isSHUFPMask(SDNode *N);
Evan Chengd27fb3e2006-03-24 01:18:28 +0000240
Evan Cheng084a1cd2008-01-29 19:34:22 +0000241 /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
242 /// specifies a shuffle of elements that is suitable for input to MOVHLPS.
243 bool isMOVHLPSMask(SDNode *N);
Evan Cheng2595a682006-03-24 02:58:06 +0000244
Evan Cheng084a1cd2008-01-29 19:34:22 +0000245 /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
246 /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
247 /// <2, 3, 2, 3>
248 bool isMOVHLPS_v_undef_Mask(SDNode *N);
Evan Cheng922e1912006-11-07 22:14:24 +0000249
Evan Cheng084a1cd2008-01-29 19:34:22 +0000250 /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
251 /// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
252 bool isMOVLPMask(SDNode *N);
Evan Chengc995b452006-04-06 23:23:56 +0000253
Evan Cheng084a1cd2008-01-29 19:34:22 +0000254 /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
255 /// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
256 /// as well as MOVLHPS.
257 bool isMOVHPMask(SDNode *N);
Evan Chengc995b452006-04-06 23:23:56 +0000258
Evan Cheng084a1cd2008-01-29 19:34:22 +0000259 /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
260 /// specifies a shuffle of elements that is suitable for input to UNPCKL.
261 bool isUNPCKLMask(SDNode *N, bool V2IsSplat = false);
Evan Cheng5df75882006-03-28 00:39:58 +0000262
Evan Cheng084a1cd2008-01-29 19:34:22 +0000263 /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
264 /// specifies a shuffle of elements that is suitable for input to UNPCKH.
265 bool isUNPCKHMask(SDNode *N, bool V2IsSplat = false);
Evan Cheng2bc32802006-03-28 02:43:26 +0000266
Evan Cheng084a1cd2008-01-29 19:34:22 +0000267 /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
268 /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
269 /// <0, 0, 1, 1>
270 bool isUNPCKL_v_undef_Mask(SDNode *N);
Evan Chengf3b52c82006-04-05 07:20:06 +0000271
Evan Cheng084a1cd2008-01-29 19:34:22 +0000272 /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
273 /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
274 /// <2, 2, 3, 3>
275 bool isUNPCKH_v_undef_Mask(SDNode *N);
Bill Wendling591eab82007-04-24 21:16:55 +0000276
Evan Cheng084a1cd2008-01-29 19:34:22 +0000277 /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
278 /// specifies a shuffle of elements that is suitable for input to MOVSS,
279 /// MOVSD, and MOVD, i.e. setting the lowest element.
280 bool isMOVLMask(SDNode *N);
Evan Cheng12ba3e22006-04-11 00:19:04 +0000281
Evan Cheng084a1cd2008-01-29 19:34:22 +0000282 /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
283 /// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
284 bool isMOVSHDUPMask(SDNode *N);
Evan Cheng5d247f82006-04-14 21:59:03 +0000285
Evan Cheng084a1cd2008-01-29 19:34:22 +0000286 /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
287 /// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
288 bool isMOVSLDUPMask(SDNode *N);
Evan Cheng5d247f82006-04-14 21:59:03 +0000289
Evan Cheng084a1cd2008-01-29 19:34:22 +0000290 /// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand
291 /// specifies a splat of a single element.
292 bool isSplatMask(SDNode *N);
Evan Chengd097e672006-03-22 02:53:00 +0000293
Evan Cheng084a1cd2008-01-29 19:34:22 +0000294 /// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
295 /// specifies a splat of zero element.
296 bool isSplatLoMask(SDNode *N);
Evan Chenge056dd52006-10-27 21:08:32 +0000297
Evan Cheng74c9ed92008-09-25 20:50:48 +0000298 /// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
299 /// specifies a shuffle of elements that is suitable for input to MOVDDUP.
300 bool isMOVDDUPMask(SDNode *N);
301
Evan Cheng084a1cd2008-01-29 19:34:22 +0000302 /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
303 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
304 /// instructions.
305 unsigned getShuffleSHUFImmediate(SDNode *N);
Evan Chengb7fedff2006-03-29 23:07:14 +0000306
Evan Cheng084a1cd2008-01-29 19:34:22 +0000307 /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
308 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
309 /// instructions.
310 unsigned getShufflePSHUFHWImmediate(SDNode *N);
Evan Chengb7fedff2006-03-29 23:07:14 +0000311
Evan Cheng084a1cd2008-01-29 19:34:22 +0000312 /// getShufflePSHUFKWImmediate - Return the appropriate immediate to shuffle
313 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
314 /// instructions.
315 unsigned getShufflePSHUFLWImmediate(SDNode *N);
316 }
317
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000318 //===--------------------------------------------------------------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +0000319 // X86TargetLowering - X86 Implementation of the TargetLowering interface
320 class X86TargetLowering : public TargetLowering {
321 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000322 int RegSaveFrameIndex; // X86-64 vararg func register save area.
323 unsigned VarArgsGPOffset; // X86-64 vararg func int reg offset.
324 unsigned VarArgsFPOffset; // X86-64 vararg func fp reg offset.
Chris Lattner76ac0682005-11-15 00:40:23 +0000325 int BytesToPopOnReturn; // Number of arg bytes ret should pop.
326 int BytesCallerReserves; // Number of arg bytes caller makes.
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000327
Chris Lattner76ac0682005-11-15 00:40:23 +0000328 public:
Dan Gohmaneabd6472008-05-14 01:58:56 +0000329 explicit X86TargetLowering(X86TargetMachine &TM);
Chris Lattner76ac0682005-11-15 00:40:23 +0000330
Evan Cheng797d56f2007-11-09 01:32:10 +0000331 /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
332 /// jumptable.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000333 SDValue getPICJumpTableRelocBase(SDValue Table,
Evan Cheng797d56f2007-11-09 01:32:10 +0000334 SelectionDAG &DAG) const;
335
Chris Lattner76ac0682005-11-15 00:40:23 +0000336 // Return the number of bytes that a function should pop when it returns (in
337 // addition to the space used by the return address).
338 //
339 unsigned getBytesToPopOnReturn() const { return BytesToPopOnReturn; }
340
341 // Return the number of bytes that the caller reserves for arguments passed
342 // to this function.
343 unsigned getBytesCallerReserves() const { return BytesCallerReserves; }
344
Chris Lattner74f5bcf2007-02-26 04:01:25 +0000345 /// getStackPtrReg - Return the stack pointer register we are using: either
346 /// ESP or RSP.
347 unsigned getStackPtrReg() const { return X86StackPtr; }
Evan Cheng35abd842008-01-23 23:17:41 +0000348
349 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
350 /// function arguments in the caller parameter area. For X86, aggregates
351 /// that contains are placed at 16-byte boundaries while the rest are at
352 /// 4-byte boundaries.
353 virtual unsigned getByValTypeAlignment(const Type *Ty) const;
Evan Chengef377ad2008-05-15 08:39:06 +0000354
355 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng29e59ad2008-05-15 22:13:02 +0000356 /// and store operations as a result of memset, memcpy, and memmove
357 /// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengef377ad2008-05-15 08:39:06 +0000358 /// determining it.
359 virtual
Duncan Sands13237ac2008-06-06 12:08:01 +0000360 MVT getOptimalMemOpType(uint64_t Size, unsigned Align,
361 bool isSrcConst, bool isSrcStr) const;
Chris Lattner74f5bcf2007-02-26 04:01:25 +0000362
Chris Lattner76ac0682005-11-15 00:40:23 +0000363 /// LowerOperation - Provide custom lowering hooks for some operations.
364 ///
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000365 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG);
Chris Lattner76ac0682005-11-15 00:40:23 +0000366
Duncan Sands93e180342008-07-04 11:47:58 +0000367 /// ReplaceNodeResults - Replace a node with an illegal result type
368 /// with a new node built out of custom code.
Chris Lattnerf81d5882007-11-24 07:07:01 +0000369 ///
Duncan Sands93e180342008-07-04 11:47:58 +0000370 virtual SDNode *ReplaceNodeResults(SDNode *N, SelectionDAG &DAG);
Chris Lattnerf81d5882007-11-24 07:07:01 +0000371
372
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000373 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Evan Cheng5987cfb2006-07-07 08:33:52 +0000374
Evan Cheng29cfb672008-01-30 18:18:23 +0000375 virtual MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI,
376 MachineBasicBlock *MBB);
Evan Cheng339edad2006-01-11 00:33:36 +0000377
Mon P Wang3e583932008-05-05 19:05:59 +0000378
Evan Cheng6af02632005-12-20 06:22:03 +0000379 /// getTargetNodeName - This method returns the name of a target specific
380 /// DAG node.
381 virtual const char *getTargetNodeName(unsigned Opcode) const;
382
Scott Michela6729e82008-03-10 15:42:14 +0000383 /// getSetCCResultType - Return the ISD::SETCC ValueType
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000384 virtual MVT getSetCCResultType(const SDValue &) const;
Scott Michela6729e82008-03-10 15:42:14 +0000385
Nate Begeman8a77efe2006-02-16 21:11:51 +0000386 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
387 /// in Mask are known to be either zero or one and return them in the
388 /// KnownZero/KnownOne bitsets.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000389 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmane1d9ee62008-02-13 22:28:48 +0000390 const APInt &Mask,
Dan Gohmanf990faf2008-02-13 00:35:47 +0000391 APInt &KnownZero,
392 APInt &KnownOne,
Dan Gohman309d3d52007-06-22 14:59:07 +0000393 const SelectionDAG &DAG,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000394 unsigned Depth = 0) const;
Evan Cheng2609d5e2008-05-12 19:56:52 +0000395
396 virtual bool
397 isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) const;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000398
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000399 SDValue getReturnAddressFrameIndex(SelectionDAG &DAG);
Chris Lattner76ac0682005-11-15 00:40:23 +0000400
Chris Lattnerd6855142007-03-25 02:14:49 +0000401 ConstraintType getConstraintType(const std::string &Constraint) const;
Chris Lattner298ef372006-07-11 02:54:03 +0000402
Chris Lattnerc642aa52006-01-31 19:43:35 +0000403 std::vector<unsigned>
Chris Lattner7ad77df2006-02-22 00:56:39 +0000404 getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands13237ac2008-06-06 12:08:01 +0000405 MVT VT) const;
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000406
Duncan Sands13237ac2008-06-06 12:08:01 +0000407 virtual const char *LowerXConstraint(MVT ConstraintVT) const;
Dale Johannesen2b3bc302008-01-29 02:21:21 +0000408
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000409 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chenge0add202008-09-24 00:05:32 +0000410 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
411 /// true it means one of the asm constraint of the inline asm instruction
412 /// being processed is 'm'.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000413 virtual void LowerAsmOperandForConstraint(SDValue Op,
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000414 char ConstraintLetter,
Evan Chenge0add202008-09-24 00:05:32 +0000415 bool hasMemory,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000416 std::vector<SDValue> &Ops,
Chris Lattner724539c2008-04-26 23:02:14 +0000417 SelectionDAG &DAG) const;
Chris Lattner44daa502006-10-31 20:13:11 +0000418
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000419 /// getRegForInlineAsmConstraint - Given a physical register constraint
420 /// (e.g. {edx}), return the register number and the register class for the
421 /// register. This should only be used for C_Register constraints. On
422 /// error, this returns a register number of 0.
Chris Lattner524129d2006-07-31 23:26:50 +0000423 std::pair<unsigned, const TargetRegisterClass*>
424 getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands13237ac2008-06-06 12:08:01 +0000425 MVT VT) const;
Chris Lattner524129d2006-07-31 23:26:50 +0000426
Chris Lattner1eb94d92007-03-30 23:15:24 +0000427 /// isLegalAddressingMode - Return true if the addressing mode represented
428 /// by AM is legal for this target, for a load/store of the specified type.
429 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
430
Evan Cheng7f3d0242007-10-26 01:56:11 +0000431 /// isTruncateFree - Return true if it's free to truncate a value of
432 /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in
433 /// register EAX to i16 by referencing its sub-register AX.
434 virtual bool isTruncateFree(const Type *Ty1, const Type *Ty2) const;
Duncan Sands13237ac2008-06-06 12:08:01 +0000435 virtual bool isTruncateFree(MVT VT1, MVT VT2) const;
Evan Cheng7f3d0242007-10-26 01:56:11 +0000436
Evan Cheng68ad48b2006-03-22 18:59:22 +0000437 /// isShuffleMaskLegal - Targets can use this to indicate that they only
438 /// support *some* VECTOR_SHUFFLE operations, those with specific masks.
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000439 /// By default, if a target supports the VECTOR_SHUFFLE node, all mask
440 /// values are assumed to be legal.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000441 virtual bool isShuffleMaskLegal(SDValue Mask, MVT VT) const;
Evan Cheng60f0b892006-04-20 08:58:49 +0000442
443 /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is
444 /// used by Targets can use this to indicate if there is a suitable
445 /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant
446 /// pool entry.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000447 virtual bool isVectorClearMaskLegal(const std::vector<SDValue> &BVOps,
Duncan Sands13237ac2008-06-06 12:08:01 +0000448 MVT EVT, SelectionDAG &DAG) const;
Evan Cheng0a62cb42008-03-05 01:30:59 +0000449
450 /// ShouldShrinkFPConstant - If true, then instruction selection should
451 /// seek to shrink the FP constant of the specified type to a smaller type
452 /// in order to save space and / or reduce runtime.
Duncan Sands13237ac2008-06-06 12:08:01 +0000453 virtual bool ShouldShrinkFPConstant(MVT VT) const {
Evan Cheng0a62cb42008-03-05 01:30:59 +0000454 // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more
455 // expensive than a straight movsd. On the other hand, it's important to
456 // shrink long double fp constant since fldt is very slow.
457 return !X86ScalarSSEf64 || VT == MVT::f80;
458 }
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000459
460 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
461 /// for tail call optimization. Target which want to do tail call
462 /// optimization should implement this function.
Dan Gohmand3fe1742008-09-13 01:54:27 +0000463 virtual bool IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000464 SDValue Ret,
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000465 SelectionDAG &DAG) const;
466
Dan Gohman544ab2c2008-04-12 04:36:06 +0000467 virtual const X86Subtarget* getSubtarget() {
468 return Subtarget;
Rafael Espindolafa0df552007-11-05 23:12:20 +0000469 }
470
Chris Lattner7dc00e82008-01-18 06:52:41 +0000471 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
472 /// computed in an SSE register, not on the X87 floating point stack.
Duncan Sands13237ac2008-06-06 12:08:01 +0000473 bool isScalarFPTypeInSSEReg(MVT VT) const {
Chris Lattner7dc00e82008-01-18 06:52:41 +0000474 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
475 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
476 }
Dan Gohman4619e932008-08-19 21:32:53 +0000477
478 /// createFastISel - This method returns a target specific FastISel object,
479 /// or null if the target does not support "fast" ISel.
Dan Gohman7bda51f2008-09-03 23:12:08 +0000480 virtual FastISel *
481 createFastISel(MachineFunction &mf,
Dan Gohman918fe082008-09-23 21:53:34 +0000482 MachineModuleInfo *mmi,
Dan Gohman7bda51f2008-09-03 23:12:08 +0000483 DenseMap<const Value *, unsigned> &,
Dan Gohman39d82f92008-09-10 20:11:02 +0000484 DenseMap<const BasicBlock *, MachineBasicBlock *> &,
485 DenseMap<const AllocaInst *, int> &);
Chris Lattner7dc00e82008-01-18 06:52:41 +0000486
Chris Lattner76ac0682005-11-15 00:40:23 +0000487 private:
Evan Chenga9467aa2006-04-25 20:13:52 +0000488 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
489 /// make the right decision when generating code for different targets.
490 const X86Subtarget *Subtarget;
Dan Gohmaneabd6472008-05-14 01:58:56 +0000491 const X86RegisterInfo *RegInfo;
Anton Korobeynikov6acb2212008-09-09 18:22:57 +0000492 const TargetData *TD;
Evan Chenga9467aa2006-04-25 20:13:52 +0000493
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000494 /// X86StackPtr - X86 physical register used as stack ptr.
495 unsigned X86StackPtr;
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000496
Dale Johannesene36c4002007-09-23 14:52:20 +0000497 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
498 /// floating point ops.
499 /// When SSE is available, use it for f32 operations.
500 /// When SSE2 is available, use it for f64 operations.
501 bool X86ScalarSSEf32;
502 bool X86ScalarSSEf64;
Evan Cheng084a1cd2008-01-29 19:34:22 +0000503
Dan Gohmand3fe1742008-09-13 01:54:27 +0000504 SDNode *LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Chris Lattner0cd99602007-02-25 08:59:22 +0000505 unsigned CallingConv, SelectionDAG &DAG);
Evan Cheng084a1cd2008-01-29 19:34:22 +0000506
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000507 SDValue LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola272f7302007-09-14 15:48:13 +0000508 const CCValAssign &VA, MachineFrameInfo *MFI,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000509 unsigned CC, SDValue Root, unsigned i);
Rafael Espindola272f7302007-09-14 15:48:13 +0000510
Dan Gohmand3fe1742008-09-13 01:54:27 +0000511 SDValue LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000512 const SDValue &StackPtr,
513 const CCValAssign &VA, SDValue Chain,
Dan Gohmand3fe1742008-09-13 01:54:27 +0000514 SDValue Arg, ISD::ArgFlagsTy Flags);
Rafael Espindolae636fc02007-08-31 15:06:30 +0000515
Gordon Henriksen92319582008-01-05 16:56:59 +0000516 // Call lowering helpers.
Dan Gohmand3fe1742008-09-13 01:54:27 +0000517 bool IsCalleePop(bool isVarArg, unsigned CallingConv);
Arnold Schwaighofer3bfca3e2008-02-26 22:21:54 +0000518 bool CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall);
519 bool CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000520 SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr,
521 SDValue Chain, bool IsTailCall, bool Is64Bit,
Arnold Schwaighofer634fc9a2008-04-12 18:11:06 +0000522 int FPDiff);
Arnold Schwaighofer634fc9a2008-04-12 18:11:06 +0000523
Dan Gohmand3fe1742008-09-13 01:54:27 +0000524 CCAssignFn *CCAssignFnForNode(unsigned CallingConv) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000525 NameDecorationStyle NameDecorationForFORMAL_ARGUMENTS(SDValue Op);
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000526 unsigned GetAlignedArgumentStackSize(unsigned StackSize, SelectionDAG &DAG);
Evan Chengcde9e302006-01-27 08:10:46 +0000527
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000528 std::pair<SDValue,SDValue> FP_TO_SINTHelper(SDValue Op,
Chris Lattnerf81d5882007-11-24 07:07:01 +0000529 SelectionDAG &DAG);
530
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000531 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG);
532 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG);
533 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG);
534 SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG);
535 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG);
536 SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG);
537 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG);
538 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG);
Evan Chenge0add202008-09-24 00:05:32 +0000539 SDValue LowerGlobalAddress(const GlobalValue *GV, SelectionDAG &DAG) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000540 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG);
541 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG);
542 SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG);
543 SDValue LowerShift(SDValue Op, SelectionDAG &DAG);
544 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG);
545 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG);
546 SDValue LowerFABS(SDValue Op, SelectionDAG &DAG);
547 SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG);
548 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG);
549 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG);
550 SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG);
551 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG);
552 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG);
553 SDValue LowerMEMSET(SDValue Op, SelectionDAG &DAG);
554 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG);
555 SDValue LowerCALL(SDValue Op, SelectionDAG &DAG);
556 SDValue LowerRET(SDValue Op, SelectionDAG &DAG);
557 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG);
558 SDValue LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG);
559 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG);
560 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG);
561 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG);
562 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG);
563 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG);
564 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG);
565 SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG);
566 SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG);
567 SDValue LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG);
568 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG);
569 SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG);
570 SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG);
571 SDValue LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG);
Dale Johannesenf61a84e2008-09-29 22:25:26 +0000572 SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG);
Chris Lattnerf81d5882007-11-24 07:07:01 +0000573 SDNode *ExpandFP_TO_SINT(SDNode *N, SelectionDAG &DAG);
574 SDNode *ExpandREADCYCLECOUNTER(SDNode *N, SelectionDAG &DAG);
Mon P Wang6a490372008-06-25 08:15:39 +0000575 SDNode *ExpandATOMIC_CMP_SWAP(SDNode *N, SelectionDAG &DAG);
Mon P Wang3e583932008-05-05 19:05:59 +0000576
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000577 SDValue EmitTargetCodeForMemset(SelectionDAG &DAG,
Bill Wendlingbd092622008-09-30 21:22:07 +0000578 SDValue Chain,
579 SDValue Dst, SDValue Src,
580 SDValue Size, unsigned Align,
Bill Wendling68f12ee2008-10-01 00:59:58 +0000581 const Value *DstSV, uint64_t DstSVOff);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000582 SDValue EmitTargetCodeForMemcpy(SelectionDAG &DAG,
Bill Wendlingbd092622008-09-30 21:22:07 +0000583 SDValue Chain,
584 SDValue Dst, SDValue Src,
585 SDValue Size, unsigned Align,
586 bool AlwaysInline,
587 const Value *DstSV, uint64_t DstSVOff,
588 const Value *SrcSV, uint64_t SrcSVOff);
Mon P Wang3e583932008-05-05 19:05:59 +0000589
590 /// Utility function to emit atomic bitwise operations (and, or, xor).
591 // It takes the bitwise instruction to expand, the associated machine basic
592 // block, and the associated X86 opcodes for reg/reg and reg/imm.
593 MachineBasicBlock *EmitAtomicBitwiseWithCustomInserter(
594 MachineInstr *BInstr,
595 MachineBasicBlock *BB,
596 unsigned regOpc,
Andrew Lenharthf88d50b2008-06-14 05:48:15 +0000597 unsigned immOpc,
Dale Johannesen5afbf512008-08-19 18:47:28 +0000598 unsigned loadOpc,
599 unsigned cxchgOpc,
600 unsigned copyOpc,
601 unsigned notOpc,
602 unsigned EAXreg,
603 TargetRegisterClass *RC,
Andrew Lenharthf88d50b2008-06-14 05:48:15 +0000604 bool invSrc = false);
Mon P Wang3e583932008-05-05 19:05:59 +0000605
606 /// Utility function to emit atomic min and max. It takes the min/max
607 // instruction to expand, the associated basic block, and the associated
608 // cmov opcode for moving the min or max value.
609 MachineBasicBlock *EmitAtomicMinMaxWithCustomInserter(MachineInstr *BInstr,
610 MachineBasicBlock *BB,
611 unsigned cmovOpc);
Chris Lattner76ac0682005-11-15 00:40:23 +0000612 };
Evan Cheng24422d42008-09-03 00:03:49 +0000613
614 namespace X86 {
Dan Gohman7bda51f2008-09-03 23:12:08 +0000615 FastISel *createFastISel(MachineFunction &mf,
Dan Gohman918fe082008-09-23 21:53:34 +0000616 MachineModuleInfo *mmi,
Dan Gohman7bda51f2008-09-03 23:12:08 +0000617 DenseMap<const Value *, unsigned> &,
Dan Gohman39d82f92008-09-10 20:11:02 +0000618 DenseMap<const BasicBlock *, MachineBasicBlock *> &,
619 DenseMap<const AllocaInst *, int> &);
Evan Cheng24422d42008-09-03 00:03:49 +0000620 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000621}
622
Chris Lattner76ac0682005-11-15 00:40:23 +0000623#endif // X86ISELLOWERING_H