blob: 4981deae6af65fc3b0def11a90989246535c57ed [file] [log] [blame]
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +00001//===-- SparcInstPrinter.cpp - Convert Sparc MCInst to assembly syntax -----==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an Sparc MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +000014#include "SparcInstPrinter.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000015#include "Sparc.h"
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +000016#include "llvm/MC/MCExpr.h"
17#include "llvm/MC/MCInst.h"
Tim Northover5896b062014-05-16 09:42:04 +000018#include "llvm/MC/MCRegisterInfo.h"
Reid Kleckner858239d2016-06-22 23:23:08 +000019#include "llvm/MC/MCSubtargetInfo.h"
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +000020#include "llvm/MC/MCSymbol.h"
21#include "llvm/Support/raw_ostream.h"
22using namespace llvm;
23
Chandler Carruth84e68b22014-04-22 02:41:26 +000024#define DEBUG_TYPE "asm-printer"
25
Venkatraman Govindarajuf7eecf82014-03-01 01:04:26 +000026// The generated AsmMatcher SparcGenAsmWriter uses "Sparc" as the target
27// namespace. But SPARC backend uses "SP" as its namespace.
28namespace llvm {
29namespace Sparc {
30 using namespace SP;
31}
32}
33
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +000034#define GET_INSTRUCTION_NAME
Venkatraman Govindaraju0d288d32014-01-10 01:48:17 +000035#define PRINT_ALIAS_INSTR
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000036#include "SparcGenAsmWriter.inc"
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +000037
Akira Hatanaka725657b2015-03-28 04:03:51 +000038bool SparcInstPrinter::isV9(const MCSubtargetInfo &STI) const {
Michael Kupersteindb0712f2015-05-26 10:47:10 +000039 return (STI.getFeatureBits()[Sparc::FeatureV9]) != 0;
Venkatraman Govindaraju81aae572014-03-02 03:39:39 +000040}
41
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +000042void SparcInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const
43{
44 OS << '%' << StringRef(getRegisterName(RegNo)).lower();
45}
46
47void SparcInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
Akira Hatanakab46d0232015-03-27 20:36:02 +000048 StringRef Annot, const MCSubtargetInfo &STI) {
Akira Hatanaka725657b2015-03-28 04:03:51 +000049 if (!printAliasInstr(MI, STI, O) && !printSparcAliasInstr(MI, STI, O))
50 printInstruction(MI, STI, O);
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +000051 printAnnotation(O, Annot);
52}
53
Akira Hatanaka725657b2015-03-28 04:03:51 +000054bool SparcInstPrinter::printSparcAliasInstr(const MCInst *MI,
55 const MCSubtargetInfo &STI,
56 raw_ostream &O) {
Venkatraman Govindaraju0d288d32014-01-10 01:48:17 +000057 switch (MI->getOpcode()) {
58 default: return false;
59 case SP::JMPLrr:
60 case SP::JMPLri: {
61 if (MI->getNumOperands() != 3)
62 return false;
63 if (!MI->getOperand(0).isReg())
64 return false;
65 switch (MI->getOperand(0).getReg()) {
66 default: return false;
Venkatraman Govindaraju4fa2ab22014-03-02 21:17:44 +000067 case SP::G0: // jmp $addr | ret | retl
68 if (MI->getOperand(2).isImm() &&
69 MI->getOperand(2).getImm() == 8) {
70 switch(MI->getOperand(1).getReg()) {
71 default: break;
72 case SP::I7: O << "\tret"; return true;
73 case SP::O7: O << "\tretl"; return true;
74 }
75 }
Akira Hatanaka725657b2015-03-28 04:03:51 +000076 O << "\tjmp "; printMemOperand(MI, 1, STI, O);
Venkatraman Govindaraju0d288d32014-01-10 01:48:17 +000077 return true;
78 case SP::O7: // call $addr
Akira Hatanaka725657b2015-03-28 04:03:51 +000079 O << "\tcall "; printMemOperand(MI, 1, STI, O);
Venkatraman Govindaraju0d288d32014-01-10 01:48:17 +000080 return true;
81 }
82 }
Venkatraman Govindarajuc3084ad2014-03-02 19:56:19 +000083 case SP::V9FCMPS: case SP::V9FCMPD: case SP::V9FCMPQ:
84 case SP::V9FCMPES: case SP::V9FCMPED: case SP::V9FCMPEQ: {
Akira Hatanaka725657b2015-03-28 04:03:51 +000085 if (isV9(STI)
Venkatraman Govindaraju81aae572014-03-02 03:39:39 +000086 || (MI->getNumOperands() != 3)
87 || (!MI->getOperand(0).isReg())
88 || (MI->getOperand(0).getReg() != SP::FCC0))
89 return false;
90 // if V8, skip printing %fcc0.
91 switch(MI->getOpcode()) {
92 default:
Venkatraman Govindarajuc3084ad2014-03-02 19:56:19 +000093 case SP::V9FCMPS: O << "\tfcmps "; break;
94 case SP::V9FCMPD: O << "\tfcmpd "; break;
95 case SP::V9FCMPQ: O << "\tfcmpq "; break;
96 case SP::V9FCMPES: O << "\tfcmpes "; break;
97 case SP::V9FCMPED: O << "\tfcmped "; break;
98 case SP::V9FCMPEQ: O << "\tfcmpeq "; break;
Venkatraman Govindaraju81aae572014-03-02 03:39:39 +000099 }
Akira Hatanaka725657b2015-03-28 04:03:51 +0000100 printOperand(MI, 1, STI, O);
Venkatraman Govindaraju81aae572014-03-02 03:39:39 +0000101 O << ", ";
Akira Hatanaka725657b2015-03-28 04:03:51 +0000102 printOperand(MI, 2, STI, O);
Venkatraman Govindaraju81aae572014-03-02 03:39:39 +0000103 return true;
104 }
Venkatraman Govindaraju0d288d32014-01-10 01:48:17 +0000105 }
106}
107
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +0000108void SparcInstPrinter::printOperand(const MCInst *MI, int opNum,
Akira Hatanaka725657b2015-03-28 04:03:51 +0000109 const MCSubtargetInfo &STI,
110 raw_ostream &O) {
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +0000111 const MCOperand &MO = MI->getOperand (opNum);
112
113 if (MO.isReg()) {
114 printRegName(O, MO.getReg());
115 return ;
116 }
117
118 if (MO.isImm()) {
Chris Dewhurst52adb572016-03-09 18:20:21 +0000119 switch (MI->getOpcode()) {
120 default:
121 O << (int)MO.getImm();
122 return;
123
124 case SP::TICCri: // Fall through
125 case SP::TICCrr: // Fall through
126 case SP::TRAPri: // Fall through
127 case SP::TRAPrr: // Fall through
128 case SP::TXCCri: // Fall through
129 case SP::TXCCrr: // Fall through
130 // Only seven-bit values up to 127.
131 O << ((int) MO.getImm() & 0x7f);
132 return;
133 }
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +0000134 }
135
136 assert(MO.isExpr() && "Unknown operand kind in printOperand");
Matt Arsenault8b643552015-06-09 00:31:39 +0000137 MO.getExpr()->print(O, &MAI);
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +0000138}
139
140void SparcInstPrinter::printMemOperand(const MCInst *MI, int opNum,
Akira Hatanaka725657b2015-03-28 04:03:51 +0000141 const MCSubtargetInfo &STI,
142 raw_ostream &O, const char *Modifier) {
143 printOperand(MI, opNum, STI, O);
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +0000144
145 // If this is an ADD operand, emit it like normal operands.
146 if (Modifier && !strcmp(Modifier, "arith")) {
147 O << ", ";
Akira Hatanaka725657b2015-03-28 04:03:51 +0000148 printOperand(MI, opNum+1, STI, O);
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +0000149 return;
150 }
151 const MCOperand &MO = MI->getOperand(opNum+1);
152
153 if (MO.isReg() && MO.getReg() == SP::G0)
154 return; // don't print "+%g0"
155 if (MO.isImm() && MO.getImm() == 0)
156 return; // don't print "+0"
157
158 O << "+";
159
Akira Hatanaka725657b2015-03-28 04:03:51 +0000160 printOperand(MI, opNum+1, STI, O);
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +0000161}
162
163void SparcInstPrinter::printCCOperand(const MCInst *MI, int opNum,
Akira Hatanaka725657b2015-03-28 04:03:51 +0000164 const MCSubtargetInfo &STI,
165 raw_ostream &O) {
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +0000166 int CC = (int)MI->getOperand(opNum).getImm();
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000167 switch (MI->getOpcode()) {
168 default: break;
169 case SP::FBCOND:
Venkatraman Govindaraju22868742014-03-01 20:08:48 +0000170 case SP::FBCONDA:
Venkatraman Govindarajuc86e0f32014-03-01 22:03:07 +0000171 case SP::BPFCC:
172 case SP::BPFCCA:
173 case SP::BPFCCNT:
174 case SP::BPFCCANT:
Venkatraman Govindaraju600f3902014-03-02 06:28:15 +0000175 case SP::MOVFCCrr: case SP::V9MOVFCCrr:
176 case SP::MOVFCCri: case SP::V9MOVFCCri:
177 case SP::FMOVS_FCC: case SP::V9FMOVS_FCC:
178 case SP::FMOVD_FCC: case SP::V9FMOVD_FCC:
179 case SP::FMOVQ_FCC: case SP::V9FMOVQ_FCC:
180 // Make sure CC is a fp conditional flag.
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000181 CC = (CC < 16) ? (CC + 16) : CC;
182 break;
Chris Dewhurst52adb572016-03-09 18:20:21 +0000183 case SP::CBCOND:
184 case SP::CBCONDA:
185 // Make sure CC is a cp conditional flag.
186 CC = (CC < 32) ? (CC + 32) : CC;
187 break;
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000188 }
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +0000189 O << SPARCCondCodeToString((SPCC::CondCodes)CC);
190}
191
192bool SparcInstPrinter::printGetPCX(const MCInst *MI, unsigned opNum,
Akira Hatanaka725657b2015-03-28 04:03:51 +0000193 const MCSubtargetInfo &STI,
194 raw_ostream &O) {
Craig Topper35b2f752014-06-19 06:10:58 +0000195 llvm_unreachable("FIXME: Implement SparcInstPrinter::printGetPCX.");
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +0000196 return true;
197}