blob: 66b4b519f7efed3967e5501bb621fb9e2791bdde [file] [log] [blame]
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +00001//===-- SparcInstPrinter.cpp - Convert Sparc MCInst to assembly syntax -----==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an Sparc MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
15#include "SparcInstPrinter.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000016#include "Sparc.h"
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +000017#include "llvm/MC/MCExpr.h"
18#include "llvm/MC/MCInst.h"
19#include "llvm/MC/MCSymbol.h"
20#include "llvm/Support/raw_ostream.h"
21using namespace llvm;
22
Venkatraman Govindarajuf7eecf82014-03-01 01:04:26 +000023// The generated AsmMatcher SparcGenAsmWriter uses "Sparc" as the target
24// namespace. But SPARC backend uses "SP" as its namespace.
25namespace llvm {
26namespace Sparc {
27 using namespace SP;
28}
29}
30
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +000031#define GET_INSTRUCTION_NAME
Venkatraman Govindaraju0d288d32014-01-10 01:48:17 +000032#define PRINT_ALIAS_INSTR
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000033#include "SparcGenAsmWriter.inc"
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +000034
Venkatraman Govindaraju81aae572014-03-02 03:39:39 +000035bool SparcInstPrinter::isV9() const {
36 return (STI.getFeatureBits() & Sparc::FeatureV9) != 0;
37}
38
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +000039void SparcInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const
40{
41 OS << '%' << StringRef(getRegisterName(RegNo)).lower();
42}
43
44void SparcInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
45 StringRef Annot)
46{
Venkatraman Govindaraju0d288d32014-01-10 01:48:17 +000047 if (!printAliasInstr(MI, O) && !printSparcAliasInstr(MI, O))
48 printInstruction(MI, O);
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +000049 printAnnotation(O, Annot);
50}
51
Venkatraman Govindaraju0d288d32014-01-10 01:48:17 +000052bool SparcInstPrinter::printSparcAliasInstr(const MCInst *MI, raw_ostream &O)
53{
54 switch (MI->getOpcode()) {
55 default: return false;
56 case SP::JMPLrr:
57 case SP::JMPLri: {
58 if (MI->getNumOperands() != 3)
59 return false;
60 if (!MI->getOperand(0).isReg())
61 return false;
62 switch (MI->getOperand(0).getReg()) {
63 default: return false;
64 case SP::G0: // jmp $addr
65 O << "\tjmp "; printMemOperand(MI, 1, O);
66 return true;
67 case SP::O7: // call $addr
68 O << "\tcall "; printMemOperand(MI, 1, O);
69 return true;
70 }
71 }
Venkatraman Govindaraju81aae572014-03-02 03:39:39 +000072 case SP::V9FCMPS:
73 case SP::V9FCMPD:
74 case SP::V9FCMPQ: {
75 if (isV9()
76 || (MI->getNumOperands() != 3)
77 || (!MI->getOperand(0).isReg())
78 || (MI->getOperand(0).getReg() != SP::FCC0))
79 return false;
80 // if V8, skip printing %fcc0.
81 switch(MI->getOpcode()) {
82 default:
83 case SP::V9FCMPS: O << "\tfcmps "; break;
84 case SP::V9FCMPD: O << "\tfcmpd "; break;
85 case SP::V9FCMPQ: O << "\tfcmpq "; break;
86 }
87 printOperand(MI, 1, O);
88 O << ", ";
89 printOperand(MI, 2, O);
90 return true;
91 }
Venkatraman Govindaraju0d288d32014-01-10 01:48:17 +000092 }
93}
94
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +000095void SparcInstPrinter::printOperand(const MCInst *MI, int opNum,
96 raw_ostream &O)
97{
98 const MCOperand &MO = MI->getOperand (opNum);
99
100 if (MO.isReg()) {
101 printRegName(O, MO.getReg());
102 return ;
103 }
104
105 if (MO.isImm()) {
106 O << (int)MO.getImm();
107 return;
108 }
109
110 assert(MO.isExpr() && "Unknown operand kind in printOperand");
111 MO.getExpr()->print(O);
112}
113
114void SparcInstPrinter::printMemOperand(const MCInst *MI, int opNum,
115 raw_ostream &O, const char *Modifier)
116{
117 printOperand(MI, opNum, O);
118
119 // If this is an ADD operand, emit it like normal operands.
120 if (Modifier && !strcmp(Modifier, "arith")) {
121 O << ", ";
122 printOperand(MI, opNum+1, O);
123 return;
124 }
125 const MCOperand &MO = MI->getOperand(opNum+1);
126
127 if (MO.isReg() && MO.getReg() == SP::G0)
128 return; // don't print "+%g0"
129 if (MO.isImm() && MO.getImm() == 0)
130 return; // don't print "+0"
131
132 O << "+";
133
134 printOperand(MI, opNum+1, O);
135}
136
137void SparcInstPrinter::printCCOperand(const MCInst *MI, int opNum,
138 raw_ostream &O)
139{
140 int CC = (int)MI->getOperand(opNum).getImm();
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000141 switch (MI->getOpcode()) {
142 default: break;
143 case SP::FBCOND:
Venkatraman Govindaraju22868742014-03-01 20:08:48 +0000144 case SP::FBCONDA:
Venkatraman Govindarajuc86e0f32014-03-01 22:03:07 +0000145 case SP::BPFCC:
146 case SP::BPFCCA:
147 case SP::BPFCCNT:
148 case SP::BPFCCANT:
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000149 case SP::MOVFCCrr:
150 case SP::MOVFCCri:
151 case SP::FMOVS_FCC:
152 case SP::FMOVD_FCC:
153 case SP::FMOVQ_FCC: // Make sure CC is a fp conditional flag.
154 CC = (CC < 16) ? (CC + 16) : CC;
155 break;
156 }
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +0000157 O << SPARCCondCodeToString((SPCC::CondCodes)CC);
158}
159
160bool SparcInstPrinter::printGetPCX(const MCInst *MI, unsigned opNum,
161 raw_ostream &O)
162{
163 assert(0 && "FIXME: Implement SparcInstPrinter::printGetPCX.");
164 return true;
165}