blob: a8e6902c252b5fc89fa10441ad3672220af62228 [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUAsmPrinter.cpp - AMDGPU Assebly printer --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11///
12/// The AMDGPUAsmPrinter is used to print both assembly string and also binary
13/// code. When passed an MCAsmStreamer it prints assembly and when passed
14/// an MCObjectStreamer it outputs binary code.
15//
16//===----------------------------------------------------------------------===//
17//
18
19#include "AMDGPUAsmPrinter.h"
Tom Stellard347ac792015-06-26 21:15:07 +000020#include "MCTargetDesc/AMDGPUTargetStreamer.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000021#include "InstPrinter/AMDGPUInstPrinter.h"
Tom Stellard347ac792015-06-26 21:15:07 +000022#include "Utils/AMDGPUBaseInfo.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000023#include "AMDGPU.h"
24#include "AMDKernelCodeT.h"
25#include "AMDGPUSubtarget.h"
26#include "R600Defines.h"
27#include "R600MachineFunctionInfo.h"
28#include "R600RegisterInfo.h"
29#include "SIDefines.h"
30#include "SIMachineFunctionInfo.h"
Matt Arsenaulta9720c62016-06-20 17:51:32 +000031#include "SIInstrInfo.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000032#include "SIRegisterInfo.h"
33#include "llvm/CodeGen/MachineFrameInfo.h"
Matt Arsenaultff982412016-06-20 18:13:04 +000034#include "llvm/IR/DiagnosticInfo.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000035#include "llvm/MC/MCContext.h"
36#include "llvm/MC/MCSectionELF.h"
37#include "llvm/MC/MCStreamer.h"
38#include "llvm/Support/ELF.h"
39#include "llvm/Support/MathExtras.h"
40#include "llvm/Support/TargetRegistry.h"
41#include "llvm/Target/TargetLoweringObjectFile.h"
42
43using namespace llvm;
44
45// TODO: This should get the default rounding mode from the kernel. We just set
46// the default here, but this could change if the OpenCL rounding mode pragmas
47// are used.
48//
49// The denormal mode here should match what is reported by the OpenCL runtime
50// for the CL_FP_DENORM bit from CL_DEVICE_{HALF|SINGLE|DOUBLE}_FP_CONFIG, but
51// can also be override to flush with the -cl-denorms-are-zero compiler flag.
52//
53// AMD OpenCL only sets flush none and reports CL_FP_DENORM for double
54// precision, and leaves single precision to flush all and does not report
55// CL_FP_DENORM for CL_DEVICE_SINGLE_FP_CONFIG. Mesa's OpenCL currently reports
56// CL_FP_DENORM for both.
57//
58// FIXME: It seems some instructions do not support single precision denormals
59// regardless of the mode (exp_*_f32, rcp_*_f32, rsq_*_f32, rsq_*f32, sqrt_f32,
60// and sin_f32, cos_f32 on most parts).
61
62// We want to use these instructions, and using fp32 denormals also causes
63// instructions to run at the double precision rate for the device so it's
64// probably best to just report no single precision denormals.
65static uint32_t getFPMode(const MachineFunction &F) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +000066 const SISubtarget& ST = F.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +000067 // TODO: Is there any real use for the flush in only / flush out only modes?
68
69 uint32_t FP32Denormals =
70 ST.hasFP32Denormals() ? FP_DENORM_FLUSH_NONE : FP_DENORM_FLUSH_IN_FLUSH_OUT;
71
72 uint32_t FP64Denormals =
73 ST.hasFP64Denormals() ? FP_DENORM_FLUSH_NONE : FP_DENORM_FLUSH_IN_FLUSH_OUT;
74
75 return FP_ROUND_MODE_SP(FP_ROUND_ROUND_TO_NEAREST) |
76 FP_ROUND_MODE_DP(FP_ROUND_ROUND_TO_NEAREST) |
77 FP_DENORM_MODE_SP(FP32Denormals) |
78 FP_DENORM_MODE_DP(FP64Denormals);
79}
80
81static AsmPrinter *
82createAMDGPUAsmPrinterPass(TargetMachine &tm,
83 std::unique_ptr<MCStreamer> &&Streamer) {
84 return new AMDGPUAsmPrinter(tm, std::move(Streamer));
85}
86
87extern "C" void LLVMInitializeAMDGPUAsmPrinter() {
Mehdi Aminif42454b2016-10-09 23:00:34 +000088 TargetRegistry::RegisterAsmPrinter(getTheAMDGPUTarget(),
89 createAMDGPUAsmPrinterPass);
90 TargetRegistry::RegisterAsmPrinter(getTheGCNTarget(),
91 createAMDGPUAsmPrinterPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +000092}
93
94AMDGPUAsmPrinter::AMDGPUAsmPrinter(TargetMachine &TM,
95 std::unique_ptr<MCStreamer> Streamer)
Matt Arsenault11f74022016-10-06 17:19:11 +000096 : AsmPrinter(TM, std::move(Streamer)) {}
Tom Stellard45bb48e2015-06-13 03:28:10 +000097
Mehdi Amini117296c2016-10-01 02:56:57 +000098StringRef AMDGPUAsmPrinter::getPassName() const {
Matt Arsenaultf9245b72016-07-22 17:01:25 +000099 return "AMDGPU Assembly Printer";
100}
101
Tom Stellardf4218372016-01-12 17:18:17 +0000102void AMDGPUAsmPrinter::EmitStartOfAsmFile(Module &M) {
103 if (TM.getTargetTriple().getOS() != Triple::AMDHSA)
104 return;
105
106 // Need to construct an MCSubtargetInfo here in case we have no functions
107 // in the module.
108 std::unique_ptr<MCSubtargetInfo> STI(TM.getTarget().createMCSubtargetInfo(
109 TM.getTargetTriple().str(), TM.getTargetCPU(),
110 TM.getTargetFeatureString()));
111
112 AMDGPUTargetStreamer *TS =
113 static_cast<AMDGPUTargetStreamer *>(OutStreamer->getTargetStreamer());
114
Tom Stellard418beb72016-07-13 14:23:33 +0000115 TS->EmitDirectiveHSACodeObjectVersion(2, 1);
Tom Stellardfcfaea42016-05-05 17:03:33 +0000116
Tom Stellardf4218372016-01-12 17:18:17 +0000117 AMDGPU::IsaVersion ISA = AMDGPU::getIsaVersion(STI->getFeatureBits());
118 TS->EmitDirectiveHSACodeObjectISA(ISA.Major, ISA.Minor, ISA.Stepping,
119 "AMD", "AMDGPU");
Yaxun Liud6fbe652016-11-10 21:18:49 +0000120
121 // Emit runtime metadata.
Sam Kolton69c8aa22016-12-19 11:43:15 +0000122 TS->EmitRuntimeMetadata(M);
Tom Stellardf4218372016-01-12 17:18:17 +0000123}
124
Matt Arsenault6bc43d82016-10-06 16:20:41 +0000125bool AMDGPUAsmPrinter::isBlockOnlyReachableByFallthrough(
126 const MachineBasicBlock *MBB) const {
127 if (!AsmPrinter::isBlockOnlyReachableByFallthrough(MBB))
128 return false;
129
130 if (MBB->empty())
131 return true;
132
133 // If this is a block implementing a long branch, an expression relative to
134 // the start of the block is needed. to the start of the block.
135 // XXX - Is there a smarter way to check this?
136 return (MBB->back().getOpcode() != AMDGPU::S_SETPC_B64);
137}
138
139
Tom Stellardf151a452015-06-26 21:14:58 +0000140void AMDGPUAsmPrinter::EmitFunctionBodyStart() {
141 const AMDGPUSubtarget &STM = MF->getSubtarget<AMDGPUSubtarget>();
142 SIProgramInfo KernelInfo;
Tom Stellard0b76fc4c2016-09-16 21:34:26 +0000143 if (STM.isAmdCodeObjectV2()) {
Tom Stellardf151a452015-06-26 21:14:58 +0000144 getSIProgramInfo(KernelInfo, *MF);
145 EmitAmdKernelCodeT(*MF, KernelInfo);
146 }
147}
148
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000149void AMDGPUAsmPrinter::EmitFunctionEntryLabel() {
150 const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
151 const AMDGPUSubtarget &STM = MF->getSubtarget<AMDGPUSubtarget>();
Tom Stellard0b76fc4c2016-09-16 21:34:26 +0000152 if (MFI->isKernel() && STM.isAmdCodeObjectV2()) {
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000153 AMDGPUTargetStreamer *TS =
154 static_cast<AMDGPUTargetStreamer *>(OutStreamer->getTargetStreamer());
Tom Stellard1b9748c2016-09-26 17:29:25 +0000155 SmallString<128> SymbolName;
156 getNameWithPrefix(SymbolName, MF->getFunction()),
157 TS->EmitAMDGPUSymbolType(SymbolName, ELF::STT_AMDGPU_HSA_KERNEL);
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000158 }
159
160 AsmPrinter::EmitFunctionEntryLabel();
161}
162
Tom Stellarde3b5aea2015-12-02 17:00:42 +0000163void AMDGPUAsmPrinter::EmitGlobalVariable(const GlobalVariable *GV) {
164
Tom Stellard00f2f912015-12-02 19:47:57 +0000165 // Group segment variables aren't emitted in HSA.
166 if (AMDGPU::isGroupSegment(GV))
167 return;
168
Tom Stellardfcfaea42016-05-05 17:03:33 +0000169 AsmPrinter::EmitGlobalVariable(GV);
Tom Stellarde3b5aea2015-12-02 17:00:42 +0000170}
171
Tom Stellard45bb48e2015-06-13 03:28:10 +0000172bool AMDGPUAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
173
174 // The starting address of all shader programs must be 256 bytes aligned.
175 MF.setAlignment(8);
176
177 SetupMachineFunction(MF);
178
179 MCContext &Context = getObjFileLowering().getContext();
180 MCSectionELF *ConfigSection =
181 Context.getELFSection(".AMDGPU.config", ELF::SHT_PROGBITS, 0);
182 OutStreamer->SwitchSection(ConfigSection);
183
184 const AMDGPUSubtarget &STM = MF.getSubtarget<AMDGPUSubtarget>();
185 SIProgramInfo KernelInfo;
Tom Stellardf151a452015-06-26 21:14:58 +0000186 if (STM.getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Matt Arsenault297ae312015-08-15 00:12:39 +0000187 getSIProgramInfo(KernelInfo, MF);
Tom Stellardf151a452015-06-26 21:14:58 +0000188 if (!STM.isAmdHsaOS()) {
Tom Stellardf151a452015-06-26 21:14:58 +0000189 EmitProgramInfoSI(MF, KernelInfo);
190 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000191 } else {
192 EmitProgramInfoR600(MF);
193 }
194
195 DisasmLines.clear();
196 HexLines.clear();
197 DisasmLineMaxLen = 0;
198
199 EmitFunctionBody();
200
201 if (isVerbose()) {
202 MCSectionELF *CommentSection =
203 Context.getELFSection(".AMDGPU.csdata", ELF::SHT_PROGBITS, 0);
204 OutStreamer->SwitchSection(CommentSection);
205
206 if (STM.getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
207 OutStreamer->emitRawComment(" Kernel info:", false);
208 OutStreamer->emitRawComment(" codeLenInByte = " + Twine(KernelInfo.CodeLen),
209 false);
210 OutStreamer->emitRawComment(" NumSgprs: " + Twine(KernelInfo.NumSGPR),
211 false);
212 OutStreamer->emitRawComment(" NumVgprs: " + Twine(KernelInfo.NumVGPR),
213 false);
214 OutStreamer->emitRawComment(" FloatMode: " + Twine(KernelInfo.FloatMode),
215 false);
216 OutStreamer->emitRawComment(" IeeeMode: " + Twine(KernelInfo.IEEEMode),
217 false);
218 OutStreamer->emitRawComment(" ScratchSize: " + Twine(KernelInfo.ScratchSize),
219 false);
Matt Arsenaultfd8ab092016-04-14 22:11:51 +0000220 OutStreamer->emitRawComment(" LDSByteSize: " + Twine(KernelInfo.LDSSize) +
221 " bytes/workgroup (compile time only)", false);
Matt Arsenaultd41c0db2015-11-05 05:27:07 +0000222
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000223 OutStreamer->emitRawComment(" SGPRBlocks: " +
224 Twine(KernelInfo.SGPRBlocks), false);
225 OutStreamer->emitRawComment(" VGPRBlocks: " +
226 Twine(KernelInfo.VGPRBlocks), false);
227
228 OutStreamer->emitRawComment(" NumSGPRsForWavesPerEU: " +
229 Twine(KernelInfo.NumSGPRsForWavesPerEU), false);
230 OutStreamer->emitRawComment(" NumVGPRsForWavesPerEU: " +
231 Twine(KernelInfo.NumVGPRsForWavesPerEU), false);
232
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +0000233 OutStreamer->emitRawComment(" ReservedVGPRFirst: " + Twine(KernelInfo.ReservedVGPRFirst),
234 false);
235 OutStreamer->emitRawComment(" ReservedVGPRCount: " + Twine(KernelInfo.ReservedVGPRCount),
236 false);
237
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000238 if (MF.getSubtarget<SISubtarget>().debuggerEmitPrologue()) {
239 OutStreamer->emitRawComment(" DebuggerWavefrontPrivateSegmentOffsetSGPR: s" +
240 Twine(KernelInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR), false);
241 OutStreamer->emitRawComment(" DebuggerPrivateSegmentBufferSGPR: s" +
242 Twine(KernelInfo.DebuggerPrivateSegmentBufferSGPR), false);
243 }
244
Matt Arsenaultd41c0db2015-11-05 05:27:07 +0000245 OutStreamer->emitRawComment(" COMPUTE_PGM_RSRC2:USER_SGPR: " +
Matt Arsenault8246d4a2015-11-11 00:27:46 +0000246 Twine(G_00B84C_USER_SGPR(KernelInfo.ComputePGMRSrc2)),
Matt Arsenaultd41c0db2015-11-05 05:27:07 +0000247 false);
Matt Arsenault8246d4a2015-11-11 00:27:46 +0000248 OutStreamer->emitRawComment(" COMPUTE_PGM_RSRC2:TGID_X_EN: " +
249 Twine(G_00B84C_TGID_X_EN(KernelInfo.ComputePGMRSrc2)),
250 false);
251 OutStreamer->emitRawComment(" COMPUTE_PGM_RSRC2:TGID_Y_EN: " +
252 Twine(G_00B84C_TGID_Y_EN(KernelInfo.ComputePGMRSrc2)),
253 false);
254 OutStreamer->emitRawComment(" COMPUTE_PGM_RSRC2:TGID_Z_EN: " +
255 Twine(G_00B84C_TGID_Z_EN(KernelInfo.ComputePGMRSrc2)),
256 false);
257 OutStreamer->emitRawComment(" COMPUTE_PGM_RSRC2:TIDIG_COMP_CNT: " +
258 Twine(G_00B84C_TIDIG_COMP_CNT(KernelInfo.ComputePGMRSrc2)),
259 false);
260
Tom Stellard45bb48e2015-06-13 03:28:10 +0000261 } else {
262 R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
263 OutStreamer->emitRawComment(
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000264 Twine("SQ_PGM_RESOURCES:STACK_SIZE = " + Twine(MFI->CFStackSize)));
Tom Stellard45bb48e2015-06-13 03:28:10 +0000265 }
266 }
267
268 if (STM.dumpCode()) {
269
270 OutStreamer->SwitchSection(
271 Context.getELFSection(".AMDGPU.disasm", ELF::SHT_NOTE, 0));
272
273 for (size_t i = 0; i < DisasmLines.size(); ++i) {
274 std::string Comment(DisasmLineMaxLen - DisasmLines[i].size(), ' ');
275 Comment += " ; " + HexLines[i] + "\n";
276
277 OutStreamer->EmitBytes(StringRef(DisasmLines[i]));
278 OutStreamer->EmitBytes(StringRef(Comment));
279 }
280 }
281
282 return false;
283}
284
285void AMDGPUAsmPrinter::EmitProgramInfoR600(const MachineFunction &MF) {
286 unsigned MaxGPR = 0;
287 bool killPixel = false;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000288 const R600Subtarget &STM = MF.getSubtarget<R600Subtarget>();
289 const R600RegisterInfo *RI = STM.getRegisterInfo();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000290 const R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
291
292 for (const MachineBasicBlock &MBB : MF) {
293 for (const MachineInstr &MI : MBB) {
294 if (MI.getOpcode() == AMDGPU::KILLGT)
295 killPixel = true;
296 unsigned numOperands = MI.getNumOperands();
297 for (unsigned op_idx = 0; op_idx < numOperands; op_idx++) {
298 const MachineOperand &MO = MI.getOperand(op_idx);
299 if (!MO.isReg())
300 continue;
301 unsigned HWReg = RI->getEncodingValue(MO.getReg()) & 0xff;
302
303 // Register with value > 127 aren't GPR
304 if (HWReg > 127)
305 continue;
306 MaxGPR = std::max(MaxGPR, HWReg);
307 }
308 }
309 }
310
311 unsigned RsrcReg;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000312 if (STM.getGeneration() >= R600Subtarget::EVERGREEN) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000313 // Evergreen / Northern Islands
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000314 switch (MF.getFunction()->getCallingConv()) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000315 default: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000316 case CallingConv::AMDGPU_CS: RsrcReg = R_0288D4_SQ_PGM_RESOURCES_LS; break;
317 case CallingConv::AMDGPU_GS: RsrcReg = R_028878_SQ_PGM_RESOURCES_GS; break;
318 case CallingConv::AMDGPU_PS: RsrcReg = R_028844_SQ_PGM_RESOURCES_PS; break;
319 case CallingConv::AMDGPU_VS: RsrcReg = R_028860_SQ_PGM_RESOURCES_VS; break;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000320 }
321 } else {
322 // R600 / R700
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000323 switch (MF.getFunction()->getCallingConv()) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000324 default: LLVM_FALLTHROUGH;
325 case CallingConv::AMDGPU_GS: LLVM_FALLTHROUGH;
326 case CallingConv::AMDGPU_CS: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000327 case CallingConv::AMDGPU_VS: RsrcReg = R_028868_SQ_PGM_RESOURCES_VS; break;
328 case CallingConv::AMDGPU_PS: RsrcReg = R_028850_SQ_PGM_RESOURCES_PS; break;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000329 }
330 }
331
332 OutStreamer->EmitIntValue(RsrcReg, 4);
333 OutStreamer->EmitIntValue(S_NUM_GPRS(MaxGPR + 1) |
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000334 S_STACK_SIZE(MFI->CFStackSize), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000335 OutStreamer->EmitIntValue(R_02880C_DB_SHADER_CONTROL, 4);
336 OutStreamer->EmitIntValue(S_02880C_KILL_ENABLE(killPixel), 4);
337
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000338 if (AMDGPU::isCompute(MF.getFunction()->getCallingConv())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000339 OutStreamer->EmitIntValue(R_0288E8_SQ_LDS_ALLOC, 4);
Matt Arsenault52ef4012016-07-26 16:45:58 +0000340 OutStreamer->EmitIntValue(alignTo(MFI->getLDSSize(), 4) >> 2, 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000341 }
342}
343
344void AMDGPUAsmPrinter::getSIProgramInfo(SIProgramInfo &ProgInfo,
345 const MachineFunction &MF) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000346 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000347 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
348 uint64_t CodeSize = 0;
349 unsigned MaxSGPR = 0;
350 unsigned MaxVGPR = 0;
351 bool VCCUsed = false;
352 bool FlatUsed = false;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000353 const SIRegisterInfo *RI = STM.getRegisterInfo();
354 const SIInstrInfo *TII = STM.getInstrInfo();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000355
356 for (const MachineBasicBlock &MBB : MF) {
357 for (const MachineInstr &MI : MBB) {
358 // TODO: CodeSize should account for multiple functions.
Matt Arsenaultc5746862015-08-12 09:04:44 +0000359
360 // TODO: Should we count size of debug info?
361 if (MI.isDebugValue())
362 continue;
363
Matt Arsenault10c17ca2016-10-06 10:13:23 +0000364 if (isVerbose())
365 CodeSize += TII->getInstSizeInBytes(MI);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000366
367 unsigned numOperands = MI.getNumOperands();
368 for (unsigned op_idx = 0; op_idx < numOperands; op_idx++) {
369 const MachineOperand &MO = MI.getOperand(op_idx);
370 unsigned width = 0;
371 bool isSGPR = false;
372
Matt Arsenaultd2c75892015-10-01 21:51:59 +0000373 if (!MO.isReg())
Tom Stellard45bb48e2015-06-13 03:28:10 +0000374 continue;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000375
Matt Arsenaultd2c75892015-10-01 21:51:59 +0000376 unsigned reg = MO.getReg();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000377 switch (reg) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000378 case AMDGPU::EXEC:
Nicolai Haehnle74839372016-04-19 21:58:17 +0000379 case AMDGPU::EXEC_LO:
380 case AMDGPU::EXEC_HI:
Matt Arsenaultd2c75892015-10-01 21:51:59 +0000381 case AMDGPU::SCC:
Tom Stellard45bb48e2015-06-13 03:28:10 +0000382 case AMDGPU::M0:
383 continue;
Matt Arsenaultd2c75892015-10-01 21:51:59 +0000384
385 case AMDGPU::VCC:
386 case AMDGPU::VCC_LO:
387 case AMDGPU::VCC_HI:
388 VCCUsed = true;
389 continue;
390
391 case AMDGPU::FLAT_SCR:
392 case AMDGPU::FLAT_SCR_LO:
393 case AMDGPU::FLAT_SCR_HI:
Marek Olsak693e9be2016-12-09 19:49:48 +0000394 // Even if FLAT_SCRATCH is implicitly used, it has no effect if flat
395 // instructions aren't used to access the scratch buffer.
396 if (MFI->hasFlatScratchInit())
397 FlatUsed = true;
Matt Arsenaultd2c75892015-10-01 21:51:59 +0000398 continue;
399
Artem Tamazoveb4d5a92016-04-13 16:18:41 +0000400 case AMDGPU::TBA:
401 case AMDGPU::TBA_LO:
402 case AMDGPU::TBA_HI:
403 case AMDGPU::TMA:
404 case AMDGPU::TMA_LO:
405 case AMDGPU::TMA_HI:
Matt Arsenaultb06db8f2016-07-26 21:03:36 +0000406 llvm_unreachable("trap handler registers should not be used");
Artem Tamazoveb4d5a92016-04-13 16:18:41 +0000407
Matt Arsenaultd2c75892015-10-01 21:51:59 +0000408 default:
409 break;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000410 }
411
412 if (AMDGPU::SReg_32RegClass.contains(reg)) {
Matt Arsenaultb06db8f2016-07-26 21:03:36 +0000413 assert(!AMDGPU::TTMP_32RegClass.contains(reg) &&
414 "trap handler registers should not be used");
Tom Stellard45bb48e2015-06-13 03:28:10 +0000415 isSGPR = true;
416 width = 1;
417 } else if (AMDGPU::VGPR_32RegClass.contains(reg)) {
418 isSGPR = false;
419 width = 1;
420 } else if (AMDGPU::SReg_64RegClass.contains(reg)) {
Matt Arsenaultb06db8f2016-07-26 21:03:36 +0000421 assert(!AMDGPU::TTMP_64RegClass.contains(reg) &&
422 "trap handler registers should not be used");
Tom Stellard45bb48e2015-06-13 03:28:10 +0000423 isSGPR = true;
424 width = 2;
425 } else if (AMDGPU::VReg_64RegClass.contains(reg)) {
426 isSGPR = false;
427 width = 2;
428 } else if (AMDGPU::VReg_96RegClass.contains(reg)) {
429 isSGPR = false;
430 width = 3;
431 } else if (AMDGPU::SReg_128RegClass.contains(reg)) {
432 isSGPR = true;
433 width = 4;
434 } else if (AMDGPU::VReg_128RegClass.contains(reg)) {
435 isSGPR = false;
436 width = 4;
437 } else if (AMDGPU::SReg_256RegClass.contains(reg)) {
438 isSGPR = true;
439 width = 8;
440 } else if (AMDGPU::VReg_256RegClass.contains(reg)) {
441 isSGPR = false;
442 width = 8;
443 } else if (AMDGPU::SReg_512RegClass.contains(reg)) {
444 isSGPR = true;
445 width = 16;
446 } else if (AMDGPU::VReg_512RegClass.contains(reg)) {
447 isSGPR = false;
448 width = 16;
449 } else {
450 llvm_unreachable("Unknown register class");
451 }
452 unsigned hwReg = RI->getEncodingValue(reg) & 0xff;
453 unsigned maxUsed = hwReg + width - 1;
454 if (isSGPR) {
455 MaxSGPR = maxUsed > MaxSGPR ? maxUsed : MaxSGPR;
456 } else {
457 MaxVGPR = maxUsed > MaxVGPR ? maxUsed : MaxVGPR;
458 }
459 }
460 }
461 }
462
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000463 unsigned ExtraSGPRs = 0;
464
465 if (VCCUsed)
466 ExtraSGPRs = 2;
467
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000468 if (STM.getGeneration() < SISubtarget::VOLCANIC_ISLANDS) {
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000469 if (FlatUsed)
470 ExtraSGPRs = 4;
471 } else {
472 if (STM.isXNACKEnabled())
473 ExtraSGPRs = 4;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000474
Nicolai Haehnle5b504972016-01-04 23:35:53 +0000475 if (FlatUsed)
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000476 ExtraSGPRs = 6;
Tom Stellardcaaa3aa2015-12-17 17:05:09 +0000477 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000478
Konstantin Zhuravlyov29ddd2b2016-05-24 18:37:18 +0000479 // Record first reserved register and reserved register count fields, and
480 // update max register counts if "amdgpu-debugger-reserve-regs" attribute was
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000481 // requested.
482 ProgInfo.ReservedVGPRFirst = STM.debuggerReserveRegs() ? MaxVGPR + 1 : 0;
483 ProgInfo.ReservedVGPRCount = RI->getNumDebuggerReservedVGPRs(STM);
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +0000484
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000485 // Update DebuggerWavefrontPrivateSegmentOffsetSGPR and
486 // DebuggerPrivateSegmentBufferSGPR fields if "amdgpu-debugger-emit-prologue"
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000487 // attribute was requested.
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000488 if (STM.debuggerEmitPrologue()) {
489 ProgInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR =
490 RI->getHWRegIndex(MFI->getScratchWaveOffsetReg());
491 ProgInfo.DebuggerPrivateSegmentBufferSGPR =
492 RI->getHWRegIndex(MFI->getScratchRSrcReg());
493 }
494
Marek Olsak91f22fb2016-12-09 19:49:40 +0000495 // Check the addressable register limit before we add ExtraSGPRs.
496 if (STM.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS &&
497 !STM.hasSGPRInitBug()) {
498 unsigned MaxAddressableNumSGPRs = STM.getMaxNumSGPRs();
499 if (MaxSGPR + 1 > MaxAddressableNumSGPRs) {
500 // This can happen due to a compiler bug or when using inline asm.
501 LLVMContext &Ctx = MF.getFunction()->getContext();
502 DiagnosticInfoResourceLimit Diag(*MF.getFunction(),
503 "addressable scalar registers",
504 MaxSGPR + 1, DS_Error,
505 DK_ResourceLimit, MaxAddressableNumSGPRs);
506 Ctx.diagnose(Diag);
507 MaxSGPR = MaxAddressableNumSGPRs - 1;
508 }
509 }
510
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000511 // Account for extra SGPRs and VGPRs reserved for debugger use.
512 MaxSGPR += ExtraSGPRs;
513 MaxVGPR += RI->getNumDebuggerReservedVGPRs(STM);
514
Tom Stellard45bb48e2015-06-13 03:28:10 +0000515 // We found the maximum register index. They start at 0, so add one to get the
516 // number of registers.
517 ProgInfo.NumVGPR = MaxVGPR + 1;
518 ProgInfo.NumSGPR = MaxSGPR + 1;
519
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000520 // Adjust number of registers used to meet default/requested minimum/maximum
521 // number of waves per execution unit request.
522 ProgInfo.NumSGPRsForWavesPerEU = std::max(
523 ProgInfo.NumSGPR, RI->getMinNumSGPRs(STM, MFI->getMaxWavesPerEU()));
524 ProgInfo.NumVGPRsForWavesPerEU = std::max(
525 ProgInfo.NumVGPR, RI->getMinNumVGPRs(MFI->getMaxWavesPerEU()));
526
Marek Olsak91f22fb2016-12-09 19:49:40 +0000527 if (STM.getGeneration() <= AMDGPUSubtarget::SEA_ISLANDS ||
528 STM.hasSGPRInitBug()) {
529 unsigned MaxNumSGPRs = STM.getMaxNumSGPRs();
530 if (ProgInfo.NumSGPR > MaxNumSGPRs) {
531 // This can happen due to a compiler bug or when using inline asm to use the
532 // registers which are usually reserved for vcc etc.
Tom Stellard45bb48e2015-06-13 03:28:10 +0000533
Marek Olsak91f22fb2016-12-09 19:49:40 +0000534 LLVMContext &Ctx = MF.getFunction()->getContext();
535 DiagnosticInfoResourceLimit Diag(*MF.getFunction(),
536 "scalar registers",
537 ProgInfo.NumSGPR, DS_Error,
538 DK_ResourceLimit, MaxNumSGPRs);
539 Ctx.diagnose(Diag);
540 ProgInfo.NumSGPR = MaxNumSGPRs;
541 ProgInfo.NumSGPRsForWavesPerEU = MaxNumSGPRs;
542 }
Matt Arsenault4eae3012016-10-28 20:31:47 +0000543 }
544
545 if (STM.hasSGPRInitBug()) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000546 ProgInfo.NumSGPR = SISubtarget::FIXED_SGPR_COUNT_FOR_INIT_BUG;
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000547 ProgInfo.NumSGPRsForWavesPerEU = SISubtarget::FIXED_SGPR_COUNT_FOR_INIT_BUG;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000548 }
549
Matt Arsenault41003af2015-11-30 21:16:07 +0000550 if (MFI->NumUserSGPRs > STM.getMaxNumUserSGPRs()) {
551 LLVMContext &Ctx = MF.getFunction()->getContext();
Matt Arsenaultff982412016-06-20 18:13:04 +0000552 DiagnosticInfoResourceLimit Diag(*MF.getFunction(), "user SGPRs",
553 MFI->NumUserSGPRs, DS_Error);
554 Ctx.diagnose(Diag);
Matt Arsenault41003af2015-11-30 21:16:07 +0000555 }
556
Matt Arsenault52ef4012016-07-26 16:45:58 +0000557 if (MFI->getLDSSize() > static_cast<unsigned>(STM.getLocalMemorySize())) {
Matt Arsenault1c4d0ef2016-04-28 19:37:35 +0000558 LLVMContext &Ctx = MF.getFunction()->getContext();
Matt Arsenaultff982412016-06-20 18:13:04 +0000559 DiagnosticInfoResourceLimit Diag(*MF.getFunction(), "local memory",
Matt Arsenault52ef4012016-07-26 16:45:58 +0000560 MFI->getLDSSize(), DS_Error);
Matt Arsenaultff982412016-06-20 18:13:04 +0000561 Ctx.diagnose(Diag);
Matt Arsenault1c4d0ef2016-04-28 19:37:35 +0000562 }
563
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000564 // SGPRBlocks is actual number of SGPR blocks minus 1.
565 ProgInfo.SGPRBlocks = alignTo(ProgInfo.NumSGPRsForWavesPerEU,
566 RI->getSGPRAllocGranule());
567 ProgInfo.SGPRBlocks = ProgInfo.SGPRBlocks / RI->getSGPRAllocGranule() - 1;
568
569 // VGPRBlocks is actual number of VGPR blocks minus 1.
570 ProgInfo.VGPRBlocks = alignTo(ProgInfo.NumVGPRsForWavesPerEU,
571 RI->getVGPRAllocGranule());
572 ProgInfo.VGPRBlocks = ProgInfo.VGPRBlocks / RI->getVGPRAllocGranule() - 1;
573
Tom Stellard45bb48e2015-06-13 03:28:10 +0000574 // Set the value to initialize FP_ROUND and FP_DENORM parts of the mode
575 // register.
576 ProgInfo.FloatMode = getFPMode(MF);
577
Wei Ding3cb2a1e2016-10-19 22:34:49 +0000578 ProgInfo.IEEEMode = STM.enableIEEEBit(MF);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000579
Matt Arsenault7293f982016-01-28 20:53:35 +0000580 // Make clamp modifier on NaN input returns 0.
581 ProgInfo.DX10Clamp = 1;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000582
Matthias Braun941a7052016-07-28 18:40:00 +0000583 const MachineFrameInfo &FrameInfo = MF.getFrameInfo();
584 ProgInfo.ScratchSize = FrameInfo.getStackSize();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000585
586 ProgInfo.FlatUsed = FlatUsed;
587 ProgInfo.VCCUsed = VCCUsed;
588 ProgInfo.CodeLen = CodeSize;
589
590 unsigned LDSAlignShift;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000591 if (STM.getGeneration() < SISubtarget::SEA_ISLANDS) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000592 // LDS is allocated in 64 dword blocks.
593 LDSAlignShift = 8;
594 } else {
595 // LDS is allocated in 128 dword blocks.
596 LDSAlignShift = 9;
597 }
598
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000599 unsigned LDSSpillSize =
600 MFI->LDSWaveSpillSize * MFI->getMaxFlatWorkGroupSize();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000601
Matt Arsenault52ef4012016-07-26 16:45:58 +0000602 ProgInfo.LDSSize = MFI->getLDSSize() + LDSSpillSize;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000603 ProgInfo.LDSBlocks =
Aaron Ballmanef0fe1e2016-03-30 21:30:00 +0000604 alignTo(ProgInfo.LDSSize, 1ULL << LDSAlignShift) >> LDSAlignShift;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000605
606 // Scratch is allocated in 256 dword blocks.
607 unsigned ScratchAlignShift = 10;
608 // We need to program the hardware with the amount of scratch memory that
609 // is used by the entire wave. ProgInfo.ScratchSize is the amount of
610 // scratch memory used per thread.
611 ProgInfo.ScratchBlocks =
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000612 alignTo(ProgInfo.ScratchSize * STM.getWavefrontSize(),
Aaron Ballmanef0fe1e2016-03-30 21:30:00 +0000613 1ULL << ScratchAlignShift) >>
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000614 ScratchAlignShift;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000615
616 ProgInfo.ComputePGMRSrc1 =
617 S_00B848_VGPRS(ProgInfo.VGPRBlocks) |
618 S_00B848_SGPRS(ProgInfo.SGPRBlocks) |
619 S_00B848_PRIORITY(ProgInfo.Priority) |
620 S_00B848_FLOAT_MODE(ProgInfo.FloatMode) |
621 S_00B848_PRIV(ProgInfo.Priv) |
622 S_00B848_DX10_CLAMP(ProgInfo.DX10Clamp) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000623 S_00B848_DEBUG_MODE(ProgInfo.DebugMode) |
Tom Stellard45bb48e2015-06-13 03:28:10 +0000624 S_00B848_IEEE_MODE(ProgInfo.IEEEMode);
625
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000626 // 0 = X, 1 = XY, 2 = XYZ
627 unsigned TIDIGCompCnt = 0;
628 if (MFI->hasWorkItemIDZ())
629 TIDIGCompCnt = 2;
630 else if (MFI->hasWorkItemIDY())
631 TIDIGCompCnt = 1;
632
Tom Stellard45bb48e2015-06-13 03:28:10 +0000633 ProgInfo.ComputePGMRSrc2 =
634 S_00B84C_SCRATCH_EN(ProgInfo.ScratchBlocks > 0) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000635 S_00B84C_USER_SGPR(MFI->getNumUserSGPRs()) |
636 S_00B84C_TGID_X_EN(MFI->hasWorkGroupIDX()) |
637 S_00B84C_TGID_Y_EN(MFI->hasWorkGroupIDY()) |
638 S_00B84C_TGID_Z_EN(MFI->hasWorkGroupIDZ()) |
639 S_00B84C_TG_SIZE_EN(MFI->hasWorkGroupInfo()) |
640 S_00B84C_TIDIG_COMP_CNT(TIDIGCompCnt) |
641 S_00B84C_EXCP_EN_MSB(0) |
642 S_00B84C_LDS_SIZE(ProgInfo.LDSBlocks) |
643 S_00B84C_EXCP_EN(0);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000644}
645
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000646static unsigned getRsrcReg(CallingConv::ID CallConv) {
647 switch (CallConv) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000648 default: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000649 case CallingConv::AMDGPU_CS: return R_00B848_COMPUTE_PGM_RSRC1;
650 case CallingConv::AMDGPU_GS: return R_00B228_SPI_SHADER_PGM_RSRC1_GS;
651 case CallingConv::AMDGPU_PS: return R_00B028_SPI_SHADER_PGM_RSRC1_PS;
652 case CallingConv::AMDGPU_VS: return R_00B128_SPI_SHADER_PGM_RSRC1_VS;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000653 }
654}
655
656void AMDGPUAsmPrinter::EmitProgramInfoSI(const MachineFunction &MF,
657 const SIProgramInfo &KernelInfo) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000658 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000659 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000660 unsigned RsrcReg = getRsrcReg(MF.getFunction()->getCallingConv());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000661
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000662 if (AMDGPU::isCompute(MF.getFunction()->getCallingConv())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000663 OutStreamer->EmitIntValue(R_00B848_COMPUTE_PGM_RSRC1, 4);
664
665 OutStreamer->EmitIntValue(KernelInfo.ComputePGMRSrc1, 4);
666
667 OutStreamer->EmitIntValue(R_00B84C_COMPUTE_PGM_RSRC2, 4);
668 OutStreamer->EmitIntValue(KernelInfo.ComputePGMRSrc2, 4);
669
670 OutStreamer->EmitIntValue(R_00B860_COMPUTE_TMPRING_SIZE, 4);
671 OutStreamer->EmitIntValue(S_00B860_WAVESIZE(KernelInfo.ScratchBlocks), 4);
672
673 // TODO: Should probably note flat usage somewhere. SC emits a "FlatPtr32 =
674 // 0" comment but I don't see a corresponding field in the register spec.
675 } else {
676 OutStreamer->EmitIntValue(RsrcReg, 4);
677 OutStreamer->EmitIntValue(S_00B028_VGPRS(KernelInfo.VGPRBlocks) |
678 S_00B028_SGPRS(KernelInfo.SGPRBlocks), 4);
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000679 if (STM.isVGPRSpillingEnabled(*MF.getFunction())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000680 OutStreamer->EmitIntValue(R_0286E8_SPI_TMPRING_SIZE, 4);
681 OutStreamer->EmitIntValue(S_0286E8_WAVESIZE(KernelInfo.ScratchBlocks), 4);
682 }
683 }
684
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000685 if (MF.getFunction()->getCallingConv() == CallingConv::AMDGPU_PS) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000686 OutStreamer->EmitIntValue(R_00B02C_SPI_SHADER_PGM_RSRC2_PS, 4);
687 OutStreamer->EmitIntValue(S_00B02C_EXTRA_LDS_SIZE(KernelInfo.LDSBlocks), 4);
688 OutStreamer->EmitIntValue(R_0286CC_SPI_PS_INPUT_ENA, 4);
Marek Olsakfccabaf2016-01-13 11:45:36 +0000689 OutStreamer->EmitIntValue(MFI->PSInputEna, 4);
690 OutStreamer->EmitIntValue(R_0286D0_SPI_PS_INPUT_ADDR, 4);
691 OutStreamer->EmitIntValue(MFI->getPSInputAddr(), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000692 }
Marek Olsak0532c192016-07-13 17:35:15 +0000693
694 OutStreamer->EmitIntValue(R_SPILLED_SGPRS, 4);
695 OutStreamer->EmitIntValue(MFI->getNumSpilledSGPRs(), 4);
696 OutStreamer->EmitIntValue(R_SPILLED_VGPRS, 4);
697 OutStreamer->EmitIntValue(MFI->getNumSpilledVGPRs(), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000698}
699
Matt Arsenault24ee0782016-02-12 02:40:47 +0000700// This is supposed to be log2(Size)
701static amd_element_byte_size_t getElementByteSizeValue(unsigned Size) {
702 switch (Size) {
703 case 4:
704 return AMD_ELEMENT_4_BYTES;
705 case 8:
706 return AMD_ELEMENT_8_BYTES;
707 case 16:
708 return AMD_ELEMENT_16_BYTES;
709 default:
710 llvm_unreachable("invalid private_element_size");
711 }
712}
713
Tom Stellard45bb48e2015-06-13 03:28:10 +0000714void AMDGPUAsmPrinter::EmitAmdKernelCodeT(const MachineFunction &MF,
Tom Stellardff7416b2015-06-26 21:58:31 +0000715 const SIProgramInfo &KernelInfo) const {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000716 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000717 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000718 amd_kernel_code_t header;
719
Tom Stellardff7416b2015-06-26 21:58:31 +0000720 AMDGPU::initDefaultAMDKernelCodeT(header, STM.getFeatureBits());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000721
722 header.compute_pgm_resource_registers =
723 KernelInfo.ComputePGMRSrc1 |
724 (KernelInfo.ComputePGMRSrc2 << 32);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000725 header.code_properties = AMD_CODE_PROPERTY_IS_PTR64;
726
Matt Arsenault24ee0782016-02-12 02:40:47 +0000727
728 AMD_HSA_BITS_SET(header.code_properties,
729 AMD_CODE_PROPERTY_PRIVATE_ELEMENT_SIZE,
730 getElementByteSizeValue(STM.getMaxPrivateElementSize()));
731
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000732 if (MFI->hasPrivateSegmentBuffer()) {
733 header.code_properties |=
734 AMD_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_BUFFER;
735 }
736
737 if (MFI->hasDispatchPtr())
738 header.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR;
739
740 if (MFI->hasQueuePtr())
741 header.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_QUEUE_PTR;
742
743 if (MFI->hasKernargSegmentPtr())
744 header.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_KERNARG_SEGMENT_PTR;
745
746 if (MFI->hasDispatchID())
747 header.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_ID;
748
749 if (MFI->hasFlatScratchInit())
750 header.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_FLAT_SCRATCH_INIT;
751
752 // TODO: Private segment size
753
754 if (MFI->hasGridWorkgroupCountX()) {
755 header.code_properties |=
756 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_X;
757 }
758
759 if (MFI->hasGridWorkgroupCountY()) {
760 header.code_properties |=
761 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_Y;
762 }
763
764 if (MFI->hasGridWorkgroupCountZ()) {
765 header.code_properties |=
766 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_Z;
767 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000768
Tom Stellard48f29f22015-11-26 00:43:29 +0000769 if (MFI->hasDispatchPtr())
770 header.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR;
771
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000772 if (STM.debuggerSupported())
773 header.code_properties |= AMD_CODE_PROPERTY_IS_DEBUG_SUPPORTED;
774
Nicolai Haehnle5b504972016-01-04 23:35:53 +0000775 if (STM.isXNACKEnabled())
776 header.code_properties |= AMD_CODE_PROPERTY_IS_XNACK_SUPPORTED;
777
Matt Arsenault52ef4012016-07-26 16:45:58 +0000778 // FIXME: Should use getKernArgSize
Tom Stellarde88bbc32016-09-23 01:33:26 +0000779 header.kernarg_segment_byte_size =
780 STM.getKernArgSegmentSize(MFI->getABIArgOffset());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000781 header.wavefront_sgpr_count = KernelInfo.NumSGPR;
782 header.workitem_vgpr_count = KernelInfo.NumVGPR;
Tom Stellarda4953072015-12-15 22:55:30 +0000783 header.workitem_private_segment_byte_size = KernelInfo.ScratchSize;
Tom Stellard7750f4e2015-12-15 23:15:25 +0000784 header.workgroup_group_segment_byte_size = KernelInfo.LDSSize;
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +0000785 header.reserved_vgpr_first = KernelInfo.ReservedVGPRFirst;
786 header.reserved_vgpr_count = KernelInfo.ReservedVGPRCount;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000787
Tom Stellard175959e2016-12-06 21:53:10 +0000788 // These alignment values are specified in powers of two, so alignment =
789 // 2^n. The minimum alignment is 2^4 = 16.
790 header.kernarg_segment_alignment = std::max((size_t)4,
791 countTrailingZeros(MFI->getMaxKernArgAlign()));
792
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000793 if (STM.debuggerEmitPrologue()) {
794 header.debug_wavefront_private_segment_offset_sgpr =
795 KernelInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR;
796 header.debug_private_segment_buffer_sgpr =
797 KernelInfo.DebuggerPrivateSegmentBufferSGPR;
798 }
799
Tom Stellardff7416b2015-06-26 21:58:31 +0000800 AMDGPUTargetStreamer *TS =
801 static_cast<AMDGPUTargetStreamer *>(OutStreamer->getTargetStreamer());
Tom Stellardfcfaea42016-05-05 17:03:33 +0000802
803 OutStreamer->SwitchSection(getObjFileLowering().getTextSection());
Tom Stellardff7416b2015-06-26 21:58:31 +0000804 TS->EmitAMDKernelCodeT(header);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000805}
806
807bool AMDGPUAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
808 unsigned AsmVariant,
809 const char *ExtraCode, raw_ostream &O) {
810 if (ExtraCode && ExtraCode[0]) {
811 if (ExtraCode[1] != 0)
812 return true; // Unknown modifier.
813
814 switch (ExtraCode[0]) {
815 default:
816 // See if this is a generic print operand
817 return AsmPrinter::PrintAsmOperand(MI, OpNo, AsmVariant, ExtraCode, O);
818 case 'r':
819 break;
820 }
821 }
822
823 AMDGPUInstPrinter::printRegOperand(MI->getOperand(OpNo).getReg(), O,
824 *TM.getSubtargetImpl(*MF->getFunction())->getRegisterInfo());
825 return false;
826}