blob: e1711ece0c62424cc42b717ea002e6ed96b8689c [file] [log] [blame]
Jia Liue1d61962012-02-19 02:03:36 +00001//===-- X86Subtarget.h - Define Subtarget for the X86 ----------*- C++ -*--===//
Nate Begemanf26625e2005-07-12 01:41:54 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Nate Begemanf26625e2005-07-12 01:41:54 +00007//
8//===----------------------------------------------------------------------===//
9//
Evan Cheng0d639a22011-07-01 21:01:15 +000010// This file declares the X86 specific subclass of TargetSubtargetInfo.
Nate Begemanf26625e2005-07-12 01:41:54 +000011//
12//===----------------------------------------------------------------------===//
13
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000014#ifndef LLVM_LIB_TARGET_X86_X86SUBTARGET_H
15#define LLVM_LIB_TARGET_X86_X86SUBTARGET_H
Nate Begemanf26625e2005-07-12 01:41:54 +000016
Eric Christophera08f30b2014-06-09 17:08:19 +000017#include "X86FrameLowering.h"
18#include "X86ISelLowering.h"
19#include "X86InstrInfo.h"
Eric Christophera08f30b2014-06-09 17:08:19 +000020#include "X86SelectionDAGInfo.h"
Eugene Zelenkofbd13c52017-02-02 22:55:55 +000021#include "llvm/ADT/StringRef.h"
Eric Christopherd4298462010-07-05 19:26:33 +000022#include "llvm/ADT/Triple.h"
Quentin Colombet61d71a12017-08-15 22:31:51 +000023#include "llvm/CodeGen/GlobalISel/CallLowering.h"
24#include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
25#include "llvm/CodeGen/GlobalISel/LegalizerInfo.h"
26#include "llvm/CodeGen/GlobalISel/RegisterBankInfo.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000027#include "llvm/CodeGen/TargetSubtargetInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000028#include "llvm/IR/CallingConv.h"
Eugene Zelenkofbd13c52017-02-02 22:55:55 +000029#include "llvm/MC/MCInstrItineraries.h"
30#include "llvm/Target/TargetMachine.h"
Eugene Zelenkofbd13c52017-02-02 22:55:55 +000031#include <memory>
Jim Laskey19058c32005-09-01 21:38:21 +000032
Evan Cheng54b68e32011-07-01 20:45:01 +000033#define GET_SUBTARGETINFO_HEADER
Evan Chengc9c090d2011-07-01 22:36:09 +000034#include "X86GenSubtargetInfo.inc"
Evan Cheng54b68e32011-07-01 20:45:01 +000035
Nate Begemanf26625e2005-07-12 01:41:54 +000036namespace llvm {
Eugene Zelenkofbd13c52017-02-02 22:55:55 +000037
Anton Korobeynikov6dbdfe22006-11-30 22:42:55 +000038class GlobalValue;
Mikhail Glushenkovabd56bd2010-02-28 22:54:30 +000039
Sanjay Patele63abfe2015-02-03 18:47:32 +000040/// The X86 backend supports a number of different styles of PIC.
Mikhail Glushenkovabd56bd2010-02-28 22:54:30 +000041///
Duncan Sands595a4422008-11-28 09:29:37 +000042namespace PICStyles {
Eugene Zelenkofbd13c52017-02-02 22:55:55 +000043
Anton Korobeynikova0554d92007-01-12 19:20:47 +000044enum Style {
Rafael Espindola0d348262016-06-20 23:41:56 +000045 StubPIC, // Used on i386-darwin in pic mode.
46 GOT, // Used on 32 bit elf on when in pic mode.
47 RIPRel, // Used on X86-64 when in pic mode.
48 None // Set when not in pic mode.
Anton Korobeynikova0554d92007-01-12 19:20:47 +000049};
Eugene Zelenkofbd13c52017-02-02 22:55:55 +000050
51} // end namespace PICStyles
Nate Begemanf26625e2005-07-12 01:41:54 +000052
Craig Topperec828472014-03-31 06:53:13 +000053class X86Subtarget final : public X86GenSubtargetInfo {
Mohammed Agabaria115f68e2017-11-20 08:18:12 +000054public:
Andrew Trick8523b162012-02-01 23:20:51 +000055 enum X86ProcFamilyEnum {
Mohammed Agabaria115f68e2017-11-20 08:18:12 +000056 Others,
Mohammed Agabariae9aebf22017-09-13 09:00:27 +000057 IntelAtom,
58 IntelSLM,
59 IntelGLM,
60 IntelHaswell,
61 IntelBroadwell,
62 IntelSkylake,
63 IntelKNL,
64 IntelSKX,
Craig Topper81037f32017-11-19 01:12:00 +000065 IntelCannonlake,
66 IntelIcelake,
Andrew Trick8523b162012-02-01 23:20:51 +000067 };
68
Mohammed Agabaria115f68e2017-11-20 08:18:12 +000069protected:
70 enum X86SSEEnum {
71 NoSSE, SSE1, SSE2, SSE3, SSSE3, SSE41, SSE42, AVX, AVX2, AVX512F
72 };
73
74 enum X863DNowEnum {
75 NoThreeDNow, MMX, ThreeDNow, ThreeDNowA
76 };
77
Sanjay Patele63abfe2015-02-03 18:47:32 +000078 /// X86 processor family: Intel Atom, and others
Andrew Trick8523b162012-02-01 23:20:51 +000079 X86ProcFamilyEnum X86ProcFamily;
Chad Rosier24c19d22012-08-01 18:39:17 +000080
Sanjay Patele63abfe2015-02-03 18:47:32 +000081 /// Which PIC style to use
Duncan Sands595a4422008-11-28 09:29:37 +000082 PICStyles::Style PICStyle;
Mikhail Glushenkovabd56bd2010-02-28 22:54:30 +000083
Rafael Espindolaab03eb02016-05-19 22:07:57 +000084 const TargetMachine &TM;
Rafael Espindola46107b92016-05-19 18:49:29 +000085
Eric Christopher11e59832015-10-08 20:10:06 +000086 /// SSE1, SSE2, SSE3, SSSE3, SSE41, SSE42, or none supported.
Evan Chengcde9e302006-01-27 08:10:46 +000087 X86SSEEnum X86SSELevel;
88
Eric Christopher57a6e132015-11-14 03:04:00 +000089 /// MMX, 3DNow, 3DNow Athlon, or none supported.
Evan Chengff1beda2006-10-06 09:17:41 +000090 X863DNowEnum X863DNowLevel;
91
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +000092 /// True if the processor supports X87 instructions.
93 bool HasX87;
94
Sanjay Patele63abfe2015-02-03 18:47:32 +000095 /// True if this processor has conditional move instructions
Chris Lattnercc8c5812009-09-02 05:53:04 +000096 /// (generally pentium pro+).
97 bool HasCMov;
Mikhail Glushenkovabd56bd2010-02-28 22:54:30 +000098
Sanjay Patele63abfe2015-02-03 18:47:32 +000099 /// True if the processor supports X86-64 instructions.
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000100 bool HasX86_64;
Evan Cheng4c91aa32009-01-02 05:35:45 +0000101
Sanjay Patele63abfe2015-02-03 18:47:32 +0000102 /// True if the processor supports POPCNT.
Benjamin Kramer2f489232010-12-04 20:32:23 +0000103 bool HasPOPCNT;
104
Sanjay Patele63abfe2015-02-03 18:47:32 +0000105 /// True if the processor supports SSE4A instructions.
Stefanus Du Toit96180b52009-05-26 21:04:35 +0000106 bool HasSSE4A;
107
Sanjay Patele63abfe2015-02-03 18:47:32 +0000108 /// Target has AES instructions
Eric Christopher2ef63182010-04-02 21:54:27 +0000109 bool HasAES;
Coby Tayree2a1c02f2017-11-21 09:11:41 +0000110 bool HasVAES;
Eric Christopher2ef63182010-04-02 21:54:27 +0000111
Craig Topper09b65982015-10-16 06:03:09 +0000112 /// Target has FXSAVE/FXRESTOR instructions
113 bool HasFXSR;
114
Amjad Aboud1db6d7a2015-10-12 11:47:46 +0000115 /// Target has XSAVE instructions
116 bool HasXSAVE;
Eugene Zelenkofbd13c52017-02-02 22:55:55 +0000117
Amjad Aboud1db6d7a2015-10-12 11:47:46 +0000118 /// Target has XSAVEOPT instructions
119 bool HasXSAVEOPT;
Eugene Zelenkofbd13c52017-02-02 22:55:55 +0000120
Amjad Aboud1db6d7a2015-10-12 11:47:46 +0000121 /// Target has XSAVEC instructions
122 bool HasXSAVEC;
Eugene Zelenkofbd13c52017-02-02 22:55:55 +0000123
Amjad Aboud1db6d7a2015-10-12 11:47:46 +0000124 /// Target has XSAVES instructions
125 bool HasXSAVES;
126
Sanjay Patele63abfe2015-02-03 18:47:32 +0000127 /// Target has carry-less multiplication
Benjamin Kramera0396e42012-05-31 14:34:17 +0000128 bool HasPCLMUL;
Coby Tayree7ca5e5872017-11-21 09:30:33 +0000129 bool HasVPCLMULQDQ;
Bruno Cardoso Lopes09dc24b2010-07-23 01:17:51 +0000130
Sanjay Patele63abfe2015-02-03 18:47:32 +0000131 /// Target has 3-operand fused multiply-add
Craig Topper79dbb0c2012-06-03 18:58:46 +0000132 bool HasFMA;
David Greene8f6f72c2009-06-26 22:46:54 +0000133
Sanjay Patele63abfe2015-02-03 18:47:32 +0000134 /// Target has 4-operand fused multiply-add
David Greene8f6f72c2009-06-26 22:46:54 +0000135 bool HasFMA4;
136
Sanjay Patele63abfe2015-02-03 18:47:32 +0000137 /// Target has XOP instructions
Jan Sjödin1280eb12011-12-02 15:14:37 +0000138 bool HasXOP;
139
Sanjay Patele63abfe2015-02-03 18:47:32 +0000140 /// Target has TBM instructions.
Yunzhong Gaodd36e932013-09-24 18:21:52 +0000141 bool HasTBM;
142
Simon Pilgrim99b925b2017-05-03 15:51:39 +0000143 /// Target has LWP instructions
144 bool HasLWP;
145
Sanjay Patele63abfe2015-02-03 18:47:32 +0000146 /// True if the processor has the MOVBE instruction.
Craig Topper786bdb92011-10-03 17:28:23 +0000147 bool HasMOVBE;
148
Sanjay Patele63abfe2015-02-03 18:47:32 +0000149 /// True if the processor has the RDRAND instruction.
Craig Topper786bdb92011-10-03 17:28:23 +0000150 bool HasRDRAND;
151
Sanjay Patele63abfe2015-02-03 18:47:32 +0000152 /// Processor has 16-bit floating point conversion instructions.
Craig Topperfe9179f2011-10-09 07:31:39 +0000153 bool HasF16C;
154
Sanjay Patele63abfe2015-02-03 18:47:32 +0000155 /// Processor has FS/GS base insturctions.
Craig Topper228d9132011-10-30 19:57:21 +0000156 bool HasFSGSBase;
157
Sanjay Patele63abfe2015-02-03 18:47:32 +0000158 /// Processor has LZCNT instruction.
Craig Topper271064e2011-10-11 06:44:02 +0000159 bool HasLZCNT;
160
Sanjay Patele63abfe2015-02-03 18:47:32 +0000161 /// Processor has BMI1 instructions.
Craig Topper3657fe42011-10-14 03:21:46 +0000162 bool HasBMI;
163
Sanjay Patele63abfe2015-02-03 18:47:32 +0000164 /// Processor has BMI2 instructions.
Craig Topperaea148c2011-10-16 07:55:05 +0000165 bool HasBMI2;
166
Michael Zuckerman97b6a6922016-01-17 13:42:12 +0000167 /// Processor has VBMI instructions.
168 bool HasVBMI;
169
Coby Tayree71e37cc2017-11-21 09:48:44 +0000170 /// Processor has VBMI2 instructions.
171 bool HasVBMI2;
172
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000173 /// Processor has Integer Fused Multiply Add
174 bool HasIFMA;
175
Sanjay Patele63abfe2015-02-03 18:47:32 +0000176 /// Processor has RTM instructions.
Michael Liao73cffdd2012-11-08 07:28:54 +0000177 bool HasRTM;
178
Sanjay Patele63abfe2015-02-03 18:47:32 +0000179 /// Processor has ADX instructions.
Kay Tiong Khoof809c642013-02-14 19:08:21 +0000180 bool HasADX;
181
Sanjay Patele63abfe2015-02-03 18:47:32 +0000182 /// Processor has SHA instructions.
Ben Langmuir16501752013-09-12 15:51:31 +0000183 bool HasSHA;
184
Sanjay Patele63abfe2015-02-03 18:47:32 +0000185 /// Processor has PRFCHW instructions.
Michael Liao5173ee02013-03-26 17:47:11 +0000186 bool HasPRFCHW;
187
Sanjay Patele63abfe2015-02-03 18:47:32 +0000188 /// Processor has RDSEED instructions.
Michael Liaoa486a112013-03-28 23:41:26 +0000189 bool HasRDSEED;
190
Hans Wennborg5000ce82015-12-04 23:00:33 +0000191 /// Processor has LAHF/SAHF instructions.
192 bool HasLAHFSAHF;
193
Ashutosh Nema348af9c2016-05-18 11:59:12 +0000194 /// Processor has MONITORX/MWAITX instructions.
195 bool HasMWAITX;
196
Craig Topper50f3d142017-02-09 04:27:34 +0000197 /// Processor has Cache Line Zero instruction
198 bool HasCLZERO;
199
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000200 /// Processor has Prefetch with intent to Write instruction
201 bool HasPFPREFETCHWT1;
202
Sanjay Patele63abfe2015-02-03 18:47:32 +0000203 /// True if SHLD instructions are slow.
Ekaterina Romanovad5fa5542013-11-21 23:21:26 +0000204 bool IsSHLDSlow;
205
Zvi Rackover8bc7e4d2016-12-06 19:35:20 +0000206 /// True if the PMULLD instruction is slow compared to PMULLW/PMULHW and
207 // PMULUDQ.
208 bool IsPMULLDSlow;
209
Sanjay Patel30145672015-09-01 20:51:51 +0000210 /// True if unaligned memory accesses of 16-bytes are slow.
211 bool IsUAMem16Slow;
Evan Cheng738b0f92010-04-01 05:58:17 +0000212
Sanjay Patel9e916dc2015-08-21 20:17:26 +0000213 /// True if unaligned memory accesses of 32-bytes are slow.
Sanjay Patel501890e2014-11-21 17:40:04 +0000214 bool IsUAMem32Slow;
Michael Liao5bf95782014-12-04 05:20:33 +0000215
Sanjay Patelffd039b2015-02-03 17:13:04 +0000216 /// True if SSE operations can have unaligned memory operands.
217 /// This may require setting a configuration bit in the processor.
218 bool HasSSEUnalignedMem;
David Greene206351a2010-01-11 16:29:42 +0000219
Sanjay Patele63abfe2015-02-03 18:47:32 +0000220 /// True if this processor has the CMPXCHG16B instruction;
Eli Friedman5e570422011-08-26 21:21:21 +0000221 /// this is true for most x86-64 chips, but not the first AMD chips.
222 bool HasCmpxchg16b;
223
Sanjay Patele63abfe2015-02-03 18:47:32 +0000224 /// True if the LEA instruction should be used for adjusting
Evan Cheng1b81fdd2012-02-07 22:50:41 +0000225 /// the stack pointer. This is an optimization for Intel Atom processors.
226 bool UseLeaForSP;
227
Yunzhong Gao0de36ec2016-02-12 23:37:57 +0000228 /// True if there is no performance penalty to writing only the lower parts
Amjad Aboud4f977512017-03-03 09:03:24 +0000229 /// of a YMM or ZMM register without clearing the upper part.
230 bool HasFastPartialYMMorZMMWrite;
Yunzhong Gao0de36ec2016-02-12 23:37:57 +0000231
Nikolai Bozhenovf6795302016-08-04 12:47:28 +0000232 /// True if hardware SQRTSS instruction is at least as fast (latency) as
233 /// RSQRTSS followed by a Newton-Raphson iteration.
234 bool HasFastScalarFSQRT;
235
236 /// True if hardware SQRTPS/VSQRTPS instructions are at least as fast
237 /// (throughput) as RSQRTPS/VRSQRTPS followed by a Newton-Raphson iteration.
238 bool HasFastVectorFSQRT;
239
Sanjay Patele63abfe2015-02-03 18:47:32 +0000240 /// True if 8-bit divisions are significantly faster than
Alexey Volkovfd1731d2014-11-21 11:19:34 +0000241 /// 32-bit divisions and should be used when possible.
242 bool HasSlowDivide32;
243
Nikolai Bozhenov6bdf92c2017-01-12 19:34:15 +0000244 /// True if 32-bit divides are significantly faster than
Alexey Volkovfd1731d2014-11-21 11:19:34 +0000245 /// 64-bit divisions and should be used when possible.
246 bool HasSlowDivide64;
Preston Gurdcdf540d2012-09-04 18:22:17 +0000247
Pierre Gousseaub6d652a2016-10-14 16:41:38 +0000248 /// True if LZCNT instruction is fast.
249 bool HasFastLZCNT;
250
Craig Topperd88389a2017-02-21 06:39:13 +0000251 /// True if SHLD based rotate is fast.
252 bool HasFastSHLDRotate;
253
Craig Topper641e2af2017-08-30 04:34:48 +0000254 /// True if the processor supports macrofusion.
255 bool HasMacroFusion;
256
Clement Courbet203fc172017-04-21 09:20:50 +0000257 /// True if the processor has enhanced REP MOVSB/STOSB.
258 bool HasERMSB;
Clement Courbet1ce3b822017-04-21 09:20:39 +0000259
Sanjay Patele63abfe2015-02-03 18:47:32 +0000260 /// True if the short functions should be padded to prevent
Preston Gurda01daac2013-01-08 18:27:24 +0000261 /// a stall when returning too early.
262 bool PadShortFunctions;
263
Craig Topper62c47a22017-08-29 05:14:27 +0000264 /// True if two memory operand instructions should use a temporary register
265 /// instead.
266 bool SlowTwoMemOps;
Sanjay Patele63abfe2015-02-03 18:47:32 +0000267
268 /// True if the LEA instruction inputs have to be ready at address generation
269 /// (AG) time.
Preston Gurd8b7ab4b2013-04-25 20:29:37 +0000270 bool LEAUsesAG;
Preston Gurd663e6f92013-03-27 19:14:02 +0000271
Sanjay Patele63abfe2015-02-03 18:47:32 +0000272 /// True if the LEA instruction with certain arguments is slow
Alexey Volkov6226de62014-05-20 08:55:50 +0000273 bool SlowLEA;
274
Lama Saba2ea271b2017-05-18 08:11:50 +0000275 /// True if the LEA instruction has all three source operands: base, index,
276 /// and offset or if the LEA instruction uses base and index registers where
277 /// the base is EBP, RBP,or R13
278 bool Slow3OpsLEA;
279
Sanjay Patele63abfe2015-02-03 18:47:32 +0000280 /// True if INC and DEC instructions are slow when writing to flags
Alexey Volkov5260dba2014-06-09 11:40:41 +0000281 bool SlowIncDec;
282
Elena Demikhovsky8cfb43f2013-07-24 11:02:47 +0000283 /// Processor has AVX-512 PreFetch Instructions
284 bool HasPFI;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000285
Elena Demikhovsky8cfb43f2013-07-24 11:02:47 +0000286 /// Processor has AVX-512 Exponential and Reciprocal Instructions
287 bool HasERI;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000288
Elena Demikhovsky8cfb43f2013-07-24 11:02:47 +0000289 /// Processor has AVX-512 Conflict Detection Instructions
290 bool HasCDI;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000291
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +0000292 /// Processor has AVX-512 population count Instructions
293 bool HasVPOPCNTDQ;
294
Robert Khasanovbfa01312014-07-21 14:54:21 +0000295 /// Processor has AVX-512 Doubleword and Quadword instructions
296 bool HasDQI;
297
298 /// Processor has AVX-512 Byte and Word instructions
299 bool HasBWI;
300
301 /// Processor has AVX-512 Vector Length eXtenstions
302 bool HasVLX;
303
Asaf Badouh5acf66f2015-12-15 13:35:29 +0000304 /// Processor has PKU extenstions
305 bool HasPKU;
306
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000307 /// Processor supports MPX - Memory Protection Extensions
Elena Demikhovskyf7e641c2015-06-03 10:30:57 +0000308 bool HasMPX;
309
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000310 /// Processor has Software Guard Extensions
311 bool HasSGX;
312
313 /// Processor supports Flush Cache Line instruction
314 bool HasCLFLUSHOPT;
315
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000316 /// Processor supports Cache Line Write Back instruction
317 bool HasCLWB;
318
Eric Christopher824f42f2015-05-12 01:26:05 +0000319 /// Use software floating point for code generation.
320 bool UseSoftFloat;
321
Sanjay Patele63abfe2015-02-03 18:47:32 +0000322 /// The minimum alignment known to hold of the stack frame on
Chris Lattner351817b2005-07-12 02:36:10 +0000323 /// entry to the function and which must be maintained by every function.
Nate Begemanf26625e2005-07-12 01:41:54 +0000324 unsigned stackAlignment;
Jeff Cohen33a030e2005-07-27 05:53:44 +0000325
Rafael Espindola063f1772007-10-31 11:52:06 +0000326 /// Max. memset / memcpy size that is turned into rep/movs, rep/stos ops.
Evan Cheng763cdfd2007-08-01 23:45:51 +0000327 ///
Rafael Espindola063f1772007-10-31 11:52:06 +0000328 unsigned MaxInlineSizeThreshold;
NAKAMURA Takumi0544fe72011-02-17 12:23:50 +0000329
Sanjay Patele63abfe2015-02-03 18:47:32 +0000330 /// What processor and OS we're targeting.
Eric Christopherd4298462010-07-05 19:26:33 +0000331 Triple TargetTriple;
Chad Rosier24c19d22012-08-01 18:39:17 +0000332
Andrew Trick8523b162012-02-01 23:20:51 +0000333 /// Instruction itineraries for scheduling
334 InstrItineraryData InstrItins;
Evan Cheng03c1e6f2006-02-16 00:21:07 +0000335
Quentin Colombet61d71a12017-08-15 22:31:51 +0000336 /// GlobalISel related APIs.
337 std::unique_ptr<CallLowering> CallLoweringInfo;
338 std::unique_ptr<LegalizerInfo> Legalizer;
339 std::unique_ptr<RegisterBankInfo> RegBankInfo;
340 std::unique_ptr<InstructionSelector> InstSelector;
Eric Christophere950b672014-08-09 04:38:53 +0000341
Eugene Zelenkofbd13c52017-02-02 22:55:55 +0000342private:
Sanjay Patele63abfe2015-02-03 18:47:32 +0000343 /// Override the stack alignment.
Bill Wendlingaef9c372013-02-15 22:31:27 +0000344 unsigned StackAlignOverride;
345
Sanjay Patele63abfe2015-02-03 18:47:32 +0000346 /// True if compiling for 64-bit, false for 16-bit or 32-bit.
Evan Cheng13bcc6c2011-07-07 21:06:52 +0000347 bool In64BitMode;
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000348
Sanjay Patele63abfe2015-02-03 18:47:32 +0000349 /// True if compiling for 32-bit, false for 16-bit or 64-bit.
Craig Topper3c80d622014-01-06 04:55:54 +0000350 bool In32BitMode;
351
Sanjay Patele63abfe2015-02-03 18:47:32 +0000352 /// True if compiling for 16-bit, false for 32-bit or 64-bit.
Craig Topper3c80d622014-01-06 04:55:54 +0000353 bool In16BitMode;
354
Mohammed Agabariae9aebf22017-09-13 09:00:27 +0000355 /// Contains the Overhead of gather\scatter instructions
356 int GatherOverhead;
357 int ScatterOverhead;
358
Eric Christophera08f30b2014-06-09 17:08:19 +0000359 X86SelectionDAGInfo TSInfo;
Eric Christopher1a212032014-06-11 00:25:19 +0000360 // Ordering here is important. X86InstrInfo initializes X86RegisterInfo which
361 // X86TargetLowering needs.
362 X86InstrInfo InstrInfo;
363 X86TargetLowering TLInfo;
364 X86FrameLowering FrameLowering;
Eric Christophera08f30b2014-06-09 17:08:19 +0000365
Nate Begemanf26625e2005-07-12 01:41:54 +0000366public:
Jeff Cohen33a030e2005-07-27 05:53:44 +0000367 /// This constructor initializes the data members to match that
Daniel Dunbar31b44e82009-08-02 22:11:08 +0000368 /// of the specified triple.
Nate Begemanf26625e2005-07-12 01:41:54 +0000369 ///
David Majnemerca290232016-05-20 18:16:06 +0000370 X86Subtarget(const Triple &TT, StringRef CPU, StringRef FS,
Daniel Sandersa1b2db792017-05-19 11:08:33 +0000371 const X86TargetMachine &TM, unsigned StackAlignOverride);
Eric Christophera08f30b2014-06-09 17:08:19 +0000372
Eric Christopherd9134482014-08-04 21:25:23 +0000373 const X86TargetLowering *getTargetLowering() const override {
374 return &TLInfo;
375 }
Eugene Zelenkofbd13c52017-02-02 22:55:55 +0000376
Eric Christopherd9134482014-08-04 21:25:23 +0000377 const X86InstrInfo *getInstrInfo() const override { return &InstrInfo; }
Eugene Zelenkofbd13c52017-02-02 22:55:55 +0000378
Eric Christopherd9134482014-08-04 21:25:23 +0000379 const X86FrameLowering *getFrameLowering() const override {
380 return &FrameLowering;
381 }
Eugene Zelenkofbd13c52017-02-02 22:55:55 +0000382
Eric Christopherd9134482014-08-04 21:25:23 +0000383 const X86SelectionDAGInfo *getSelectionDAGInfo() const override {
384 return &TSInfo;
385 }
Eugene Zelenkofbd13c52017-02-02 22:55:55 +0000386
Eric Christopherd9134482014-08-04 21:25:23 +0000387 const X86RegisterInfo *getRegisterInfo() const override {
388 return &getInstrInfo()->getRegisterInfo();
389 }
Chris Lattner351817b2005-07-12 02:36:10 +0000390
Sanjay Patele63abfe2015-02-03 18:47:32 +0000391 /// Returns the minimum alignment known to hold of the
Chris Lattner351817b2005-07-12 02:36:10 +0000392 /// stack frame on entry to the function and which must be maintained by every
393 /// function for this subtarget.
Nate Begemanf26625e2005-07-12 01:41:54 +0000394 unsigned getStackAlignment() const { return stackAlignment; }
Jeff Cohen33a030e2005-07-27 05:53:44 +0000395
Sanjay Patele63abfe2015-02-03 18:47:32 +0000396 /// Returns the maximum memset / memcpy size
Rafael Espindola063f1772007-10-31 11:52:06 +0000397 /// that still makes it profitable to inline the call.
398 unsigned getMaxInlineSizeThreshold() const { return MaxInlineSizeThreshold; }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000399
400 /// ParseSubtargetFeatures - Parses features string setting specified
Evan Chengff1beda2006-10-06 09:17:41 +0000401 /// subtarget options. Definition of function is auto generated by tblgen.
Evan Cheng1a72add62011-07-07 07:07:08 +0000402 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Evan Chengff1beda2006-10-06 09:17:41 +0000403
Zvi Rackover76dbf262016-11-15 06:34:33 +0000404 /// Methods used by Global ISel
405 const CallLowering *getCallLowering() const override;
406 const InstructionSelector *getInstructionSelector() const override;
407 const LegalizerInfo *getLegalizerInfo() const override;
408 const RegisterBankInfo *getRegBankInfo() const override;
Eugene Zelenkofbd13c52017-02-02 22:55:55 +0000409
Bill Wendling61375d82013-02-16 01:36:26 +0000410private:
Sanjay Patele63abfe2015-02-03 18:47:32 +0000411 /// Initialize the full set of dependencies so we can use an initializer
Eric Christopher1a212032014-06-11 00:25:19 +0000412 /// list for X86Subtarget.
413 X86Subtarget &initializeSubtargetDependencies(StringRef CPU, StringRef FS);
Bill Wendling61375d82013-02-16 01:36:26 +0000414 void initializeEnvironment();
Eric Christopherb68e2532014-09-03 20:36:31 +0000415 void initSubtargetFeatures(StringRef CPU, StringRef FS);
Eugene Zelenkofbd13c52017-02-02 22:55:55 +0000416
Bill Wendling61375d82013-02-16 01:36:26 +0000417public:
Eli Bendersky597fc122013-01-25 22:07:43 +0000418 /// Is this x86_64? (disregarding specific ABI / programming model)
419 bool is64Bit() const {
420 return In64BitMode;
421 }
422
Craig Topper3c80d622014-01-06 04:55:54 +0000423 bool is32Bit() const {
424 return In32BitMode;
425 }
426
427 bool is16Bit() const {
428 return In16BitMode;
429 }
430
Eli Bendersky597fc122013-01-25 22:07:43 +0000431 /// Is this x86_64 with the ILP32 programming model (x32 ABI)?
432 bool isTarget64BitILP32() const {
Rafael Espindoladdb913c2013-12-19 00:44:37 +0000433 return In64BitMode && (TargetTriple.getEnvironment() == Triple::GNUX32 ||
Simon Pilgrima2794102014-11-22 19:12:10 +0000434 TargetTriple.isOSNaCl());
Eli Bendersky597fc122013-01-25 22:07:43 +0000435 }
436
437 /// Is this x86_64 with the LP64 programming model (standard AMD64, no x32)?
438 bool isTarget64BitLP64() const {
Pavel Chupinf55eb452014-08-07 09:41:19 +0000439 return In64BitMode && (TargetTriple.getEnvironment() != Triple::GNUX32 &&
Simon Pilgrima2794102014-11-22 19:12:10 +0000440 !TargetTriple.isOSNaCl());
Eli Bendersky597fc122013-01-25 22:07:43 +0000441 }
Evan Cheng54c13da2006-01-26 09:53:06 +0000442
Duncan Sands595a4422008-11-28 09:29:37 +0000443 PICStyles::Style getPICStyle() const { return PICStyle; }
444 void setPICStyle(PICStyles::Style Style) { PICStyle = Style; }
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000445
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000446 bool hasX87() const { return HasX87; }
Chris Lattnera30d4ce2010-03-14 18:31:44 +0000447 bool hasCMov() const { return HasCMov; }
Craig Toppereb8f9e92012-01-10 06:30:56 +0000448 bool hasSSE1() const { return X86SSELevel >= SSE1; }
449 bool hasSSE2() const { return X86SSELevel >= SSE2; }
450 bool hasSSE3() const { return X86SSELevel >= SSE3; }
451 bool hasSSSE3() const { return X86SSELevel >= SSSE3; }
452 bool hasSSE41() const { return X86SSELevel >= SSE41; }
453 bool hasSSE42() const { return X86SSELevel >= SSE42; }
Craig Topperb0c0f722012-01-10 06:54:16 +0000454 bool hasAVX() const { return X86SSELevel >= AVX; }
455 bool hasAVX2() const { return X86SSELevel >= AVX2; }
Craig Topper5c94bb82013-08-21 03:57:57 +0000456 bool hasAVX512() const { return X86SSELevel >= AVX512F; }
Elena Demikhovskyeace43b2012-11-29 12:44:59 +0000457 bool hasFp256() const { return hasAVX(); }
458 bool hasInt256() const { return hasAVX2(); }
Stefanus Du Toit96180b52009-05-26 21:04:35 +0000459 bool hasSSE4A() const { return HasSSE4A; }
Eric Christopher57a6e132015-11-14 03:04:00 +0000460 bool hasMMX() const { return X863DNowLevel >= MMX; }
Evan Chengff1beda2006-10-06 09:17:41 +0000461 bool has3DNow() const { return X863DNowLevel >= ThreeDNow; }
462 bool has3DNowA() const { return X863DNowLevel >= ThreeDNowA; }
Benjamin Kramer2f489232010-12-04 20:32:23 +0000463 bool hasPOPCNT() const { return HasPOPCNT; }
Eric Christopher2ef63182010-04-02 21:54:27 +0000464 bool hasAES() const { return HasAES; }
Coby Tayree2a1c02f2017-11-21 09:11:41 +0000465 bool hasVAES() const { return HasVAES; }
Craig Topper09b65982015-10-16 06:03:09 +0000466 bool hasFXSR() const { return HasFXSR; }
Amjad Aboud1db6d7a2015-10-12 11:47:46 +0000467 bool hasXSAVE() const { return HasXSAVE; }
468 bool hasXSAVEOPT() const { return HasXSAVEOPT; }
469 bool hasXSAVEC() const { return HasXSAVEC; }
470 bool hasXSAVES() const { return HasXSAVES; }
Benjamin Kramera0396e42012-05-31 14:34:17 +0000471 bool hasPCLMUL() const { return HasPCLMUL; }
Coby Tayree7ca5e5872017-11-21 09:30:33 +0000472 bool hasVPCLMULQDQ() const { return HasVPCLMULQDQ; }
Simon Pilgrimdb26b3d2015-11-30 22:22:06 +0000473 // Prefer FMA4 to FMA - its better for commutation/memory folding and
474 // has equal or better performance on all supported targets.
Craig Toppercb6c3862017-11-06 22:49:01 +0000475 bool hasFMA() const { return HasFMA && !HasFMA4; }
Simon Pilgrimdb26b3d2015-11-30 22:22:06 +0000476 bool hasFMA4() const { return HasFMA4; }
Craig Toppera8d40972017-03-17 07:37:31 +0000477 bool hasAnyFMA() const { return hasFMA() || hasFMA4(); }
Jan Sjödin1280eb12011-12-02 15:14:37 +0000478 bool hasXOP() const { return HasXOP; }
Yunzhong Gaodd36e932013-09-24 18:21:52 +0000479 bool hasTBM() const { return HasTBM; }
Simon Pilgrim99b925b2017-05-03 15:51:39 +0000480 bool hasLWP() const { return HasLWP; }
Craig Topper786bdb92011-10-03 17:28:23 +0000481 bool hasMOVBE() const { return HasMOVBE; }
482 bool hasRDRAND() const { return HasRDRAND; }
Craig Topperfe9179f2011-10-09 07:31:39 +0000483 bool hasF16C() const { return HasF16C; }
Craig Topper228d9132011-10-30 19:57:21 +0000484 bool hasFSGSBase() const { return HasFSGSBase; }
Craig Topper271064e2011-10-11 06:44:02 +0000485 bool hasLZCNT() const { return HasLZCNT; }
Craig Topper3657fe42011-10-14 03:21:46 +0000486 bool hasBMI() const { return HasBMI; }
Craig Topperaea148c2011-10-16 07:55:05 +0000487 bool hasBMI2() const { return HasBMI2; }
Michael Zuckerman97b6a6922016-01-17 13:42:12 +0000488 bool hasVBMI() const { return HasVBMI; }
Coby Tayree71e37cc2017-11-21 09:48:44 +0000489 bool hasVBMI2() const { return HasVBMI2; }
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000490 bool hasIFMA() const { return HasIFMA; }
Michael Liao73cffdd2012-11-08 07:28:54 +0000491 bool hasRTM() const { return HasRTM; }
Kay Tiong Khoof809c642013-02-14 19:08:21 +0000492 bool hasADX() const { return HasADX; }
Ben Langmuir16501752013-09-12 15:51:31 +0000493 bool hasSHA() const { return HasSHA; }
Michael Liao5173ee02013-03-26 17:47:11 +0000494 bool hasPRFCHW() const { return HasPRFCHW; }
Michael Liaoa486a112013-03-28 23:41:26 +0000495 bool hasRDSEED() const { return HasRDSEED; }
Hans Wennborg5000ce82015-12-04 23:00:33 +0000496 bool hasLAHFSAHF() const { return HasLAHFSAHF; }
Ashutosh Nema348af9c2016-05-18 11:59:12 +0000497 bool hasMWAITX() const { return HasMWAITX; }
Craig Topper50f3d142017-02-09 04:27:34 +0000498 bool hasCLZERO() const { return HasCLZERO; }
Ekaterina Romanovad5fa5542013-11-21 23:21:26 +0000499 bool isSHLDSlow() const { return IsSHLDSlow; }
Zvi Rackover8bc7e4d2016-12-06 19:35:20 +0000500 bool isPMULLDSlow() const { return IsPMULLDSlow; }
Sanjay Patel30145672015-09-01 20:51:51 +0000501 bool isUnalignedMem16Slow() const { return IsUAMem16Slow; }
Sanjay Patel501890e2014-11-21 17:40:04 +0000502 bool isUnalignedMem32Slow() const { return IsUAMem32Slow; }
Mohammed Agabariae9aebf22017-09-13 09:00:27 +0000503 int getGatherOverhead() const { return GatherOverhead; }
504 int getScatterOverhead() const { return ScatterOverhead; }
Sanjay Patelffd039b2015-02-03 17:13:04 +0000505 bool hasSSEUnalignedMem() const { return HasSSEUnalignedMem; }
Eli Friedman5e570422011-08-26 21:21:21 +0000506 bool hasCmpxchg16b() const { return HasCmpxchg16b; }
Evan Cheng1b81fdd2012-02-07 22:50:41 +0000507 bool useLeaForSP() const { return UseLeaForSP; }
Amjad Aboud4f977512017-03-03 09:03:24 +0000508 bool hasFastPartialYMMorZMMWrite() const {
509 return HasFastPartialYMMorZMMWrite;
510 }
Nikolai Bozhenovf6795302016-08-04 12:47:28 +0000511 bool hasFastScalarFSQRT() const { return HasFastScalarFSQRT; }
512 bool hasFastVectorFSQRT() const { return HasFastVectorFSQRT; }
Pierre Gousseaub6d652a2016-10-14 16:41:38 +0000513 bool hasFastLZCNT() const { return HasFastLZCNT; }
Craig Topperd88389a2017-02-21 06:39:13 +0000514 bool hasFastSHLDRotate() const { return HasFastSHLDRotate; }
Craig Topper641e2af2017-08-30 04:34:48 +0000515 bool hasMacroFusion() const { return HasMacroFusion; }
Clement Courbet203fc172017-04-21 09:20:50 +0000516 bool hasERMSB() const { return HasERMSB; }
Alexey Volkovfd1731d2014-11-21 11:19:34 +0000517 bool hasSlowDivide32() const { return HasSlowDivide32; }
518 bool hasSlowDivide64() const { return HasSlowDivide64; }
Preston Gurda01daac2013-01-08 18:27:24 +0000519 bool padShortFunctions() const { return PadShortFunctions; }
Craig Topper62c47a22017-08-29 05:14:27 +0000520 bool slowTwoMemOps() const { return SlowTwoMemOps; }
Preston Gurd8b7ab4b2013-04-25 20:29:37 +0000521 bool LEAusesAG() const { return LEAUsesAG; }
Alexey Volkov6226de62014-05-20 08:55:50 +0000522 bool slowLEA() const { return SlowLEA; }
Lama Saba2ea271b2017-05-18 08:11:50 +0000523 bool slow3OpsLEA() const { return Slow3OpsLEA; }
Alexey Volkov5260dba2014-06-09 11:40:41 +0000524 bool slowIncDec() const { return SlowIncDec; }
Elena Demikhovsky8cfb43f2013-07-24 11:02:47 +0000525 bool hasCDI() const { return HasCDI; }
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +0000526 bool hasVPOPCNTDQ() const { return HasVPOPCNTDQ; }
Elena Demikhovsky8cfb43f2013-07-24 11:02:47 +0000527 bool hasPFI() const { return HasPFI; }
528 bool hasERI() const { return HasERI; }
Robert Khasanovbfa01312014-07-21 14:54:21 +0000529 bool hasDQI() const { return HasDQI; }
530 bool hasBWI() const { return HasBWI; }
531 bool hasVLX() const { return HasVLX; }
Asaf Badouh5acf66f2015-12-15 13:35:29 +0000532 bool hasPKU() const { return HasPKU; }
Elena Demikhovskyf7e641c2015-06-03 10:30:57 +0000533 bool hasMPX() const { return HasMPX; }
Craig Topper3fd463a2017-02-08 05:45:46 +0000534 bool hasCLFLUSHOPT() const { return HasCLFLUSHOPT; }
Craig Topper559f61e2017-08-29 23:13:36 +0000535 bool hasCLWB() const { return HasCLWB; }
Evan Cheng4c91aa32009-01-02 05:35:45 +0000536
Eugene Zelenkofbd13c52017-02-02 22:55:55 +0000537 bool isXRaySupported() const override { return is64Bit(); }
Dean Michael Berris464015442016-09-19 00:54:35 +0000538
Mohammed Agabariae9aebf22017-09-13 09:00:27 +0000539 X86ProcFamilyEnum getProcFamily() const { return X86ProcFamily; }
540
541 /// TODO: to be removed later and replaced with suitable properties
Andrew Trick8523b162012-02-01 23:20:51 +0000542 bool isAtom() const { return X86ProcFamily == IntelAtom; }
Alexey Volkov6226de62014-05-20 08:55:50 +0000543 bool isSLM() const { return X86ProcFamily == IntelSLM; }
Eric Christopher824f42f2015-05-12 01:26:05 +0000544 bool useSoftFloat() const { return UseSoftFloat; }
Andrew Trick8523b162012-02-01 23:20:51 +0000545
Sanjay Patele9bf9932016-02-13 17:26:29 +0000546 /// Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
547 /// no-sse2). There isn't any reason to disable it if the target processor
548 /// supports it.
549 bool hasMFence() const { return hasSSE2() || is64Bit(); }
550
Daniel Dunbar44b53032011-04-19 21:01:47 +0000551 const Triple &getTargetTriple() const { return TargetTriple; }
552
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000553 bool isTargetDarwin() const { return TargetTriple.isOSDarwin(); }
Simon Pilgrima2794102014-11-22 19:12:10 +0000554 bool isTargetFreeBSD() const { return TargetTriple.isOSFreeBSD(); }
Rafael Espindola44eae722014-12-29 15:47:28 +0000555 bool isTargetDragonFly() const { return TargetTriple.isOSDragonFly(); }
Simon Pilgrima2794102014-11-22 19:12:10 +0000556 bool isTargetSolaris() const { return TargetTriple.isOSSolaris(); }
Paul Robinson78a69532016-11-30 23:14:27 +0000557 bool isTargetPS4() const { return TargetTriple.isPS4CPU(); }
Tim Northover9653eb52013-12-10 16:57:43 +0000558
559 bool isTargetELF() const { return TargetTriple.isOSBinFormatELF(); }
560 bool isTargetCOFF() const { return TargetTriple.isOSBinFormatCOFF(); }
Eric Christopher21895152014-12-05 00:22:38 +0000561 bool isTargetMachO() const { return TargetTriple.isOSBinFormatMachO(); }
Tim Northover9653eb52013-12-10 16:57:43 +0000562
Cameron Esfahani943908b2013-08-29 20:23:14 +0000563 bool isTargetLinux() const { return TargetTriple.isOSLinux(); }
Marcin Koscielnicki0275fac2016-05-05 11:35:51 +0000564 bool isTargetKFreeBSD() const { return TargetTriple.isOSKFreeBSD(); }
565 bool isTargetGlibc() const { return TargetTriple.isOSGlibc(); }
Evgeniy Stepanov5fe279e2015-10-08 21:21:24 +0000566 bool isTargetAndroid() const { return TargetTriple.isAndroid(); }
Cameron Esfahani943908b2013-08-29 20:23:14 +0000567 bool isTargetNaCl() const { return TargetTriple.isOSNaCl(); }
Nick Lewycky73df7e32011-09-05 21:51:43 +0000568 bool isTargetNaCl32() const { return isTargetNaCl() && !is64Bit(); }
569 bool isTargetNaCl64() const { return isTargetNaCl() && is64Bit(); }
Michael Kupersteine1194bd2015-10-27 07:23:59 +0000570 bool isTargetMCU() const { return TargetTriple.isOSIAMCU(); }
Petr Hoseka7d59162017-02-24 03:10:10 +0000571 bool isTargetFuchsia() const { return TargetTriple.isOSFuchsia(); }
Yaron Keren28954962014-04-02 04:27:51 +0000572
573 bool isTargetWindowsMSVC() const {
574 return TargetTriple.isWindowsMSVCEnvironment();
575 }
576
Yaron Keren136fe7d2014-04-01 18:15:34 +0000577 bool isTargetKnownWindowsMSVC() const {
NAKAMURA Takumi09717bd2014-03-30 04:35:00 +0000578 return TargetTriple.isKnownWindowsMSVCEnvironment();
Saleem Abdulrasooledbdd2e2014-03-27 22:50:05 +0000579 }
Yaron Keren28954962014-04-02 04:27:51 +0000580
Pat Gavlinb3990952015-08-14 22:41:43 +0000581 bool isTargetWindowsCoreCLR() const {
582 return TargetTriple.isWindowsCoreCLREnvironment();
583 }
584
Yaron Keren28954962014-04-02 04:27:51 +0000585 bool isTargetWindowsCygwin() const {
Saleem Abdulrasooledbdd2e2014-03-27 22:50:05 +0000586 return TargetTriple.isWindowsCygwinEnvironment();
587 }
Yaron Keren28954962014-04-02 04:27:51 +0000588
589 bool isTargetWindowsGNU() const {
590 return TargetTriple.isWindowsGNUEnvironment();
591 }
592
Saleem Abdulrasool2f3b3f32014-11-20 18:01:26 +0000593 bool isTargetWindowsItanium() const {
594 return TargetTriple.isWindowsItaniumEnvironment();
595 }
596
Chandler Carruthebd90c52012-02-05 08:26:40 +0000597 bool isTargetCygMing() const { return TargetTriple.isOSCygMing(); }
Mikhail Glushenkovabd56bd2010-02-28 22:54:30 +0000598
Yaron Keren79bb2662013-10-23 23:37:01 +0000599 bool isOSWindows() const { return TargetTriple.isOSWindows(); }
600
Reid Kleckner9cdd4df2017-10-11 21:24:33 +0000601 bool isTargetWin64() const { return In64BitMode && isOSWindows(); }
Evan Chengd22a4a12011-02-01 01:14:13 +0000602
Reid Kleckner9cdd4df2017-10-11 21:24:33 +0000603 bool isTargetWin32() const { return !In64BitMode && isOSWindows(); }
Anton Korobeynikova5a64552010-09-02 23:03:46 +0000604
Duncan Sands595a4422008-11-28 09:29:37 +0000605 bool isPICStyleGOT() const { return PICStyle == PICStyles::GOT; }
Duncan Sands595a4422008-11-28 09:29:37 +0000606 bool isPICStyleRIPRel() const { return PICStyle == PICStyles::RIPRel; }
Chris Lattnere2f524f2009-07-10 20:47:30 +0000607
Chris Lattner21c29402009-07-10 21:00:45 +0000608 bool isPICStyleStubPIC() const {
Chris Lattnerba4d7332009-07-10 20:58:47 +0000609 return PICStyle == PICStyles::StubPIC;
610 }
611
Rafael Espindolaf9e348b2016-06-27 21:33:08 +0000612 bool isPositionIndependent() const { return TM.isPositionIndependent(); }
Davide Italianoef5d8be2016-06-18 00:03:20 +0000613
Charles Davise8f297c2013-07-12 06:02:35 +0000614 bool isCallingConvWin64(CallingConv::ID CC) const {
Reid Kleckner4f21df22015-07-08 21:03:47 +0000615 switch (CC) {
616 // On Win64, all these conventions just use the default convention.
617 case CallingConv::C:
618 case CallingConv::Fast:
Saleem Abdulrasoolaff96d92017-09-20 21:00:40 +0000619 case CallingConv::Swift:
Reid Kleckner4f21df22015-07-08 21:03:47 +0000620 case CallingConv::X86_FastCall:
621 case CallingConv::X86_StdCall:
622 case CallingConv::X86_ThisCall:
623 case CallingConv::X86_VectorCall:
624 case CallingConv::Intel_OCL_BI:
625 return isTargetWin64();
626 // This convention allows using the Win64 convention on other targets.
Martin Storsjo2f24e932017-07-17 20:05:19 +0000627 case CallingConv::Win64:
Reid Kleckner4f21df22015-07-08 21:03:47 +0000628 return true;
629 // This convention allows using the SysV convention on Windows targets.
630 case CallingConv::X86_64_SysV:
631 return false;
632 // Otherwise, who knows what this is.
633 default:
634 return false;
635 }
Charles Davise8f297c2013-07-12 06:02:35 +0000636 }
Mikhail Glushenkovabd56bd2010-02-28 22:54:30 +0000637
Rafael Espindolacb2d2662016-05-19 18:34:20 +0000638 /// Classify a global variable reference for the current subtarget according
639 /// to how we should reference it in a non-pcrel context.
Rafael Espindolac7e98132016-05-20 12:20:10 +0000640 unsigned char classifyLocalReference(const GlobalValue *GV) const;
641
642 unsigned char classifyGlobalReference(const GlobalValue *GV,
643 const Module &M) const;
Rafael Espindolaab03eb02016-05-19 22:07:57 +0000644 unsigned char classifyGlobalReference(const GlobalValue *GV) const;
Anton Korobeynikov93acb492006-12-20 01:03:20 +0000645
Rafael Espindolacb2d2662016-05-19 18:34:20 +0000646 /// Classify a global function reference for the current subtarget.
Rafael Espindolac7e98132016-05-20 12:20:10 +0000647 unsigned char classifyGlobalFunctionReference(const GlobalValue *GV,
648 const Module &M) const;
Rafael Espindola46107b92016-05-19 18:49:29 +0000649 unsigned char classifyGlobalFunctionReference(const GlobalValue *GV) const;
Asaf Badouh89406d12016-04-20 08:32:57 +0000650
Sanjay Patele63abfe2015-02-03 18:47:32 +0000651 /// Classify a blockaddress reference for the current subtarget according to
652 /// how we should reference it in a non-pcrel context.
Rafael Espindolacb2d2662016-05-19 18:34:20 +0000653 unsigned char classifyBlockAddressReference() const;
Dan Gohman7a6611792009-11-20 23:18:13 +0000654
Sanjay Patele63abfe2015-02-03 18:47:32 +0000655 /// Return true if the subtarget allows calls to immediate address.
Rafael Espindola46107b92016-05-19 18:49:29 +0000656 bool isLegalToCallImmediateAddr() const;
Evan Cheng96098332009-05-20 04:53:57 +0000657
Dan Gohman980d7202008-04-01 20:38:36 +0000658 /// This function returns the name of a function which has an interface
659 /// like the non-standard bzero function, if such a function exists on
660 /// the current subtarget and it is considered prefereable over
661 /// memset with zero passed as the second argument. Otherwise it
662 /// returns null.
Bill Wendling17825842008-09-30 22:05:33 +0000663 const char *getBZeroEntry() const;
Andrew Tricke97d8d62013-10-15 23:33:07 +0000664
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000665 /// This function returns true if the target has sincos() routine in its
666 /// compiler runtime or math libraries.
667 bool hasSinCos() const;
Dan Gohmanb9a01212008-12-16 03:35:01 +0000668
Andrew Tricke97d8d62013-10-15 23:33:07 +0000669 /// Enable the MachineScheduler pass for all X86 subtargets.
Craig Topper73156022014-03-02 09:09:27 +0000670 bool enableMachineScheduler() const override { return true; }
Andrew Tricke97d8d62013-10-15 23:33:07 +0000671
Andrew V. Tischenko75745d02017-04-14 07:44:23 +0000672 // TODO: Update the regression tests and return true.
673 bool supportPrintSchedInfo() const override { return false; }
674
Eric Christopher6b0fcfe2014-05-21 23:40:26 +0000675 bool enableEarlyIfConversion() const override;
676
Sanjay Patele63abfe2015-02-03 18:47:32 +0000677 /// Return the instruction itineraries based on the subtarget selection.
Eric Christopherd9134482014-08-04 21:25:23 +0000678 const InstrItineraryData *getInstrItineraryData() const override {
679 return &InstrItins;
680 }
Sanjay Patela2f658d2014-07-15 22:39:58 +0000681
682 AntiDepBreakMode getAntiDepBreakMode() const override {
683 return TargetSubtargetInfo::ANTIDEP_CRITICAL;
684 }
Marina Yatsinaf9371d82017-10-22 17:59:38 +0000685
Benjamin Kramera7c822a2017-10-22 19:16:31 +0000686 bool enableAdvancedRASplitCost() const override { return true; }
Evan Cheng47455a72009-09-03 04:37:05 +0000687};
Evan Chenga8b4aea2006-10-16 21:00:37 +0000688
Eugene Zelenkofbd13c52017-02-02 22:55:55 +0000689} // end namespace llvm
Nate Begemanf26625e2005-07-12 01:41:54 +0000690
Eugene Zelenkofbd13c52017-02-02 22:55:55 +0000691#endif // LLVM_LIB_TARGET_X86_X86SUBTARGET_H