blob: 8ed24cce744f039346e6075950b237cf289d3ee1 [file] [log] [blame]
Chris Lattner7a60d912005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
Chris Lattner7a60d912005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
Chris Lattner7a60d912005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Dan Gohman483377c2009-02-06 17:22:58 +000015#include "ScheduleDAGSDNodes.h"
Dan Gohman1a6c47f2009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmana3624b62009-11-23 17:16:22 +000017#include "FunctionLoweringInfo.h"
Dan Gohman483377c2009-02-06 17:22:58 +000018#include "llvm/CodeGen/SelectionDAGISel.h"
Jim Laskeydcb2b832006-10-16 20:52:31 +000019#include "llvm/Analysis/AliasAnalysis.h"
Devang Patel44b3a872009-09-16 21:09:07 +000020#include "llvm/Analysis/DebugInfo.h"
Anton Korobeynikov915e6172007-04-04 21:14:49 +000021#include "llvm/Constants.h"
Chris Lattner2e77db62005-05-13 18:50:42 +000022#include "llvm/CallingConv.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000023#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
Chris Lattner435b4022005-11-29 06:21:05 +000025#include "llvm/GlobalVariable.h"
Chris Lattner476e67b2006-01-26 22:24:51 +000026#include "llvm/InlineAsm.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000027#include "llvm/Instructions.h"
28#include "llvm/Intrinsics.h"
Jim Laskeya8bdac82006-03-23 18:06:46 +000029#include "llvm/IntrinsicInst.h"
Chris Lattner09979912009-10-27 17:02:08 +000030#include "llvm/LLVMContext.h"
Dan Gohman697284f2008-08-19 22:33:34 +000031#include "llvm/CodeGen/FastISel.h"
Gordon Henriksenbcef14d2008-08-17 12:56:54 +000032#include "llvm/CodeGen/GCStrategy.h"
Gordon Henriksend930f912008-08-17 18:44:35 +000033#include "llvm/CodeGen/GCMetadata.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000034#include "llvm/CodeGen/MachineFunction.h"
Dan Gohman5ea74d52009-07-31 18:16:33 +000035#include "llvm/CodeGen/MachineFunctionAnalysis.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000036#include "llvm/CodeGen/MachineFrameInfo.h"
37#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000038#include "llvm/CodeGen/MachineJumpTableInfo.h"
39#include "llvm/CodeGen/MachineModuleInfo.h"
40#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman7e105f02009-01-15 22:18:12 +000041#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
Jim Laskey29e635d2006-08-02 12:30:23 +000042#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000043#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel235acaa2009-01-09 19:11:50 +000044#include "llvm/CodeGen/DwarfWriter.h"
Dan Gohman3a4be0f2008-02-10 18:45:23 +000045#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000046#include "llvm/Target/TargetData.h"
47#include "llvm/Target/TargetFrameInfo.h"
Dan Gohman554a75a2009-10-29 22:30:23 +000048#include "llvm/Target/TargetIntrinsicInfo.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000049#include "llvm/Target/TargetInstrInfo.h"
50#include "llvm/Target/TargetLowering.h"
51#include "llvm/Target/TargetMachine.h"
Vladimir Prusdf1d4392006-05-23 13:43:15 +000052#include "llvm/Target/TargetOptions.h"
Chris Lattner3d27be12006-08-27 12:54:02 +000053#include "llvm/Support/Compiler.h"
Evan Cheng0711d682008-06-30 20:45:06 +000054#include "llvm/Support/Debug.h"
Torok Edwinccb29cd2009-07-11 13:10:19 +000055#include "llvm/Support/ErrorHandling.h"
Evan Cheng0711d682008-06-30 20:45:06 +000056#include "llvm/Support/MathExtras.h"
57#include "llvm/Support/Timer.h"
Daniel Dunbar0dd5e1e2009-07-25 00:23:56 +000058#include "llvm/Support/raw_ostream.h"
Jeff Cohen83c22e02006-02-24 02:52:40 +000059#include <algorithm>
Chris Lattner7a60d912005-01-07 07:47:53 +000060using namespace llvm;
61
Chris Lattner1b08c4a2008-06-17 06:09:18 +000062static cl::opt<bool>
Dan Gohman91491b52008-09-09 22:06:46 +000063EnableFastISelVerbose("fast-isel-verbose", cl::Hidden,
Dan Gohman1a59b3b2008-10-20 21:30:12 +000064 cl::desc("Enable verbose messages in the \"fast\" "
Dan Gohman91491b52008-09-09 22:06:46 +000065 "instruction selector"));
66static cl::opt<bool>
Dan Gohmanb4c02952008-09-09 23:05:00 +000067EnableFastISelAbort("fast-isel-abort", cl::Hidden,
68 cl::desc("Enable abort calls when \"fast\" instruction fails"));
Dan Gohmanf17a2f32008-09-05 22:59:21 +000069static cl::opt<bool>
Evan Chengad7c6122009-11-09 06:49:37 +000070SchedLiveInCopies("schedule-livein-copies", cl::Hidden,
Dan Gohmanf17a2f32008-09-05 22:59:21 +000071 cl::desc("Schedule copies of livein registers"),
72 cl::init(false));
Chris Lattner1b08c4a2008-06-17 06:09:18 +000073
Chris Lattner975f5c92005-09-01 18:44:10 +000074#ifndef NDEBUG
Chris Lattnere05a4612005-01-12 03:41:21 +000075static cl::opt<bool>
Dan Gohman581cc872008-07-21 20:00:07 +000076ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden,
77 cl::desc("Pop up a window to show dags before the first "
78 "dag combine pass"));
79static cl::opt<bool>
80ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden,
81 cl::desc("Pop up a window to show dags before legalize types"));
82static cl::opt<bool>
83ViewLegalizeDAGs("view-legalize-dags", cl::Hidden,
84 cl::desc("Pop up a window to show dags before legalize"));
85static cl::opt<bool>
86ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden,
87 cl::desc("Pop up a window to show dags before the second "
88 "dag combine pass"));
89static cl::opt<bool>
Duncan Sandsdc2dac12008-11-24 14:53:14 +000090ViewDAGCombineLT("view-dag-combine-lt-dags", cl::Hidden,
91 cl::desc("Pop up a window to show dags before the post legalize types"
92 " dag combine pass"));
93static cl::opt<bool>
Evan Cheng739a6a42006-01-21 02:32:06 +000094ViewISelDAGs("view-isel-dags", cl::Hidden,
95 cl::desc("Pop up a window to show isel dags as they are selected"));
96static cl::opt<bool>
97ViewSchedDAGs("view-sched-dags", cl::Hidden,
98 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman81b62e12007-08-28 20:32:58 +000099static cl::opt<bool>
100ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
Chris Lattnerfc809962008-01-25 17:24:52 +0000101 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Chris Lattnere05a4612005-01-12 03:41:21 +0000102#else
Dan Gohman581cc872008-07-21 20:00:07 +0000103static const bool ViewDAGCombine1 = false,
104 ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false,
105 ViewDAGCombine2 = false,
Duncan Sandsdc2dac12008-11-24 14:53:14 +0000106 ViewDAGCombineLT = false,
Dan Gohman581cc872008-07-21 20:00:07 +0000107 ViewISelDAGs = false, ViewSchedDAGs = false,
108 ViewSUnitDAGs = false;
Chris Lattnere05a4612005-01-12 03:41:21 +0000109#endif
110
Jim Laskey29e635d2006-08-02 12:30:23 +0000111//===---------------------------------------------------------------------===//
112///
113/// RegisterScheduler class - Track the registration of instruction schedulers.
114///
115//===---------------------------------------------------------------------===//
116MachinePassRegistry RegisterScheduler::Registry;
117
118//===---------------------------------------------------------------------===//
119///
120/// ISHeuristic command line option for instruction schedulers.
121///
122//===---------------------------------------------------------------------===//
Dan Gohmand78c4002008-05-13 00:00:25 +0000123static cl::opt<RegisterScheduler::FunctionPassCtor, false,
124 RegisterPassParser<RegisterScheduler> >
125ISHeuristic("pre-RA-sched",
126 cl::init(&createDefaultScheduler),
127 cl::desc("Instruction schedulers available (before register"
128 " allocation):"));
Jim Laskey95eda5b2006-08-01 14:21:23 +0000129
Dan Gohmand78c4002008-05-13 00:00:25 +0000130static RegisterScheduler
Dan Gohman9c4b7d52008-10-14 20:25:08 +0000131defaultListDAGScheduler("default", "Best scheduler for the target",
Dan Gohmand78c4002008-05-13 00:00:25 +0000132 createDefaultScheduler);
Evan Chengc1e1d972006-01-23 07:01:07 +0000133
Chris Lattner7a60d912005-01-07 07:47:53 +0000134namespace llvm {
135 //===--------------------------------------------------------------------===//
Jim Laskey17c67ef2006-08-01 19:14:14 +0000136 /// createDefaultScheduler - This creates an instruction scheduler appropriate
137 /// for the target.
Dan Gohmandfaf6462009-02-11 04:27:20 +0000138 ScheduleDAGSDNodes* createDefaultScheduler(SelectionDAGISel *IS,
Bill Wendling026e5d72009-04-29 23:29:43 +0000139 CodeGenOpt::Level OptLevel) {
Dan Gohman91febd12009-01-15 16:58:17 +0000140 const TargetLowering &TLI = IS->getTargetLowering();
141
Bill Wendling026e5d72009-04-29 23:29:43 +0000142 if (OptLevel == CodeGenOpt::None)
Bill Wendling084669a2009-04-29 00:15:41 +0000143 return createFastDAGScheduler(IS, OptLevel);
Dan Gohmanfd08af42008-11-20 03:11:19 +0000144 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency)
Bill Wendling084669a2009-04-29 00:15:41 +0000145 return createTDListDAGScheduler(IS, OptLevel);
Dan Gohmanfd08af42008-11-20 03:11:19 +0000146 assert(TLI.getSchedulingPreference() ==
147 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
Bill Wendling084669a2009-04-29 00:15:41 +0000148 return createBURRListDAGScheduler(IS, OptLevel);
Jim Laskey17c67ef2006-08-01 19:14:14 +0000149 }
Chris Lattner7a60d912005-01-07 07:47:53 +0000150}
151
Evan Cheng29cfb672008-01-30 18:18:23 +0000152// EmitInstrWithCustomInserter - This method should be implemented by targets
Dan Gohman453d64c2009-10-29 18:10:34 +0000153// that mark instructions with the 'usesCustomInserter' flag. These
Chris Lattner13d7c252005-08-26 20:54:47 +0000154// instructions are special in various ways, which require special support to
155// insert. The specified MachineInstr is created but not inserted into any
Dan Gohman453d64c2009-10-29 18:10:34 +0000156// basic blocks, and this method is called to expand it into a sequence of
157// instructions, potentially also creating new basic blocks and control flow.
158// When new basic blocks are inserted and the edges from MBB to its successors
159// are modified, the method should insert pairs of <OldSucc, NewSucc> into the
160// DenseMap.
Evan Cheng29cfb672008-01-30 18:18:23 +0000161MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Cheng270d0f92009-09-18 21:02:19 +0000162 MachineBasicBlock *MBB,
163 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Torok Edwin08954aa2009-07-12 20:07:01 +0000164#ifndef NDEBUG
David Greene30ed3ca2010-01-05 01:26:11 +0000165 dbgs() << "If a target marks an instruction with "
Dan Gohman453d64c2009-10-29 18:10:34 +0000166 "'usesCustomInserter', it must implement "
Torok Edwin08954aa2009-07-12 20:07:01 +0000167 "TargetLowering::EmitInstrWithCustomInserter!";
168#endif
Torok Edwinfbcc6632009-07-14 16:55:14 +0000169 llvm_unreachable(0);
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000170 return 0;
Chris Lattner13d7c252005-08-26 20:54:47 +0000171}
172
Dan Gohmanf17a2f32008-09-05 22:59:21 +0000173/// EmitLiveInCopy - Emit a copy for a live in physical register. If the
174/// physical register has only a single copy use, then coalesced the copy
175/// if possible.
176static void EmitLiveInCopy(MachineBasicBlock *MBB,
177 MachineBasicBlock::iterator &InsertPos,
178 unsigned VirtReg, unsigned PhysReg,
179 const TargetRegisterClass *RC,
180 DenseMap<MachineInstr*, unsigned> &CopyRegMap,
181 const MachineRegisterInfo &MRI,
182 const TargetRegisterInfo &TRI,
183 const TargetInstrInfo &TII) {
184 unsigned NumUses = 0;
185 MachineInstr *UseMI = NULL;
186 for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(VirtReg),
187 UE = MRI.use_end(); UI != UE; ++UI) {
188 UseMI = &*UI;
189 if (++NumUses > 1)
190 break;
191 }
192
193 // If the number of uses is not one, or the use is not a move instruction,
194 // don't coalesce. Also, only coalesce away a virtual register to virtual
195 // register copy.
196 bool Coalesced = false;
Evan Chengc544cb02009-01-20 19:12:24 +0000197 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Dan Gohmanf17a2f32008-09-05 22:59:21 +0000198 if (NumUses == 1 &&
Evan Chengc544cb02009-01-20 19:12:24 +0000199 TII.isMoveInstr(*UseMI, SrcReg, DstReg, SrcSubReg, DstSubReg) &&
Dan Gohmanf17a2f32008-09-05 22:59:21 +0000200 TargetRegisterInfo::isVirtualRegister(DstReg)) {
201 VirtReg = DstReg;
202 Coalesced = true;
203 }
204
205 // Now find an ideal location to insert the copy.
206 MachineBasicBlock::iterator Pos = InsertPos;
207 while (Pos != MBB->begin()) {
208 MachineInstr *PrevMI = prior(Pos);
209 DenseMap<MachineInstr*, unsigned>::iterator RI = CopyRegMap.find(PrevMI);
210 // copyRegToReg might emit multiple instructions to do a copy.
211 unsigned CopyDstReg = (RI == CopyRegMap.end()) ? 0 : RI->second;
212 if (CopyDstReg && !TRI.regsOverlap(CopyDstReg, PhysReg))
213 // This is what the BB looks like right now:
214 // r1024 = mov r0
215 // ...
216 // r1 = mov r1024
217 //
218 // We want to insert "r1025 = mov r1". Inserting this copy below the
219 // move to r1024 makes it impossible for that move to be coalesced.
220 //
221 // r1025 = mov r1
222 // r1024 = mov r0
223 // ...
224 // r1 = mov 1024
225 // r2 = mov 1025
226 break; // Woot! Found a good location.
227 --Pos;
228 }
229
David Goodwin22c2fba2009-07-08 23:10:31 +0000230 bool Emitted = TII.copyRegToReg(*MBB, Pos, VirtReg, PhysReg, RC, RC);
231 assert(Emitted && "Unable to issue a live-in copy instruction!\n");
232 (void) Emitted;
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000233
Zhongxing Xu47062ce2009-10-16 05:42:28 +0000234 CopyRegMap.insert(std::make_pair(prior(Pos), VirtReg));
Dan Gohmanf17a2f32008-09-05 22:59:21 +0000235 if (Coalesced) {
236 if (&*InsertPos == UseMI) ++InsertPos;
237 MBB->erase(UseMI);
238 }
239}
240
241/// EmitLiveInCopies - If this is the first basic block in the function,
242/// and if it has live ins that need to be copied into vregs, emit the
243/// copies into the block.
244static void EmitLiveInCopies(MachineBasicBlock *EntryMBB,
245 const MachineRegisterInfo &MRI,
246 const TargetRegisterInfo &TRI,
247 const TargetInstrInfo &TII) {
248 if (SchedLiveInCopies) {
249 // Emit the copies at a heuristically-determined location in the block.
250 DenseMap<MachineInstr*, unsigned> CopyRegMap;
251 MachineBasicBlock::iterator InsertPos = EntryMBB->begin();
252 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
253 E = MRI.livein_end(); LI != E; ++LI)
254 if (LI->second) {
255 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
256 EmitLiveInCopy(EntryMBB, InsertPos, LI->second, LI->first,
257 RC, CopyRegMap, MRI, TRI, TII);
258 }
259 } else {
260 // Emit the copies into the top of the block.
261 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
262 E = MRI.livein_end(); LI != E; ++LI)
263 if (LI->second) {
264 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
David Goodwin22c2fba2009-07-08 23:10:31 +0000265 bool Emitted = TII.copyRegToReg(*EntryMBB, EntryMBB->begin(),
266 LI->second, LI->first, RC, RC);
267 assert(Emitted && "Unable to issue a live-in copy instruction!\n");
268 (void) Emitted;
Dan Gohmanf17a2f32008-09-05 22:59:21 +0000269 }
270 }
271}
272
Chris Lattner875def92005-01-11 05:56:49 +0000273//===----------------------------------------------------------------------===//
274// SelectionDAGISel code
275//===----------------------------------------------------------------------===//
Chris Lattner7a60d912005-01-07 07:47:53 +0000276
Bill Wendling026e5d72009-04-29 23:29:43 +0000277SelectionDAGISel::SelectionDAGISel(TargetMachine &tm, CodeGenOpt::Level OL) :
Dan Gohman5ea74d52009-07-31 18:16:33 +0000278 MachineFunctionPass(&ID), TM(tm), TLI(*tm.getTargetLowering()),
Dan Gohmane1a9a782008-08-27 23:52:12 +0000279 FuncInfo(new FunctionLoweringInfo(TLI)),
280 CurDAG(new SelectionDAG(TLI, *FuncInfo)),
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000281 SDB(new SelectionDAGBuilder(*CurDAG, TLI, *FuncInfo, OL)),
Dan Gohmane1a9a782008-08-27 23:52:12 +0000282 GFI(),
Bill Wendling084669a2009-04-29 00:15:41 +0000283 OptLevel(OL),
Dan Gohmane1a9a782008-08-27 23:52:12 +0000284 DAGSize(0)
285{}
286
287SelectionDAGISel::~SelectionDAGISel() {
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000288 delete SDB;
Dan Gohmane1a9a782008-08-27 23:52:12 +0000289 delete CurDAG;
290 delete FuncInfo;
291}
292
Owen Anderson53aa7a92009-08-10 22:56:29 +0000293unsigned SelectionDAGISel::MakeReg(EVT VT) {
Chris Lattnera10fff52007-12-31 04:13:23 +0000294 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner7a60d912005-01-07 07:47:53 +0000295}
296
Chris Lattnerc9950c12005-08-17 06:37:43 +0000297void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeydcb2b832006-10-16 20:52:31 +0000298 AU.addRequired<AliasAnalysis>();
Dan Gohman10b88982009-07-31 23:36:22 +0000299 AU.addPreserved<AliasAnalysis>();
Gordon Henriksend930f912008-08-17 18:44:35 +0000300 AU.addRequired<GCModuleInfo>();
Dan Gohman10b88982009-07-31 23:36:22 +0000301 AU.addPreserved<GCModuleInfo>();
Devang Patel235acaa2009-01-09 19:11:50 +0000302 AU.addRequired<DwarfWriter>();
Dan Gohman10b88982009-07-31 23:36:22 +0000303 AU.addPreserved<DwarfWriter>();
Dan Gohman5ea74d52009-07-31 18:16:33 +0000304 MachineFunctionPass::getAnalysisUsage(AU);
Chris Lattnerc9950c12005-08-17 06:37:43 +0000305}
Chris Lattner7a60d912005-01-07 07:47:53 +0000306
Dan Gohman5ea74d52009-07-31 18:16:33 +0000307bool SelectionDAGISel::runOnMachineFunction(MachineFunction &mf) {
308 Function &Fn = *mf.getFunction();
309
Dan Gohmanb4c02952008-09-09 23:05:00 +0000310 // Do some sanity-checking on the command-line options.
311 assert((!EnableFastISelVerbose || EnableFastISel) &&
312 "-fast-isel-verbose requires -fast-isel");
313 assert((!EnableFastISelAbort || EnableFastISel) &&
314 "-fast-isel-abort requires -fast-isel");
315
Dan Gohman8dc0b932007-08-27 16:26:13 +0000316 // Get alias analysis for load/store combining.
317 AA = &getAnalysis<AliasAnalysis>();
318
Dan Gohman5ea74d52009-07-31 18:16:33 +0000319 MF = &mf;
Dan Gohmanf17a2f32008-09-05 22:59:21 +0000320 const TargetInstrInfo &TII = *TM.getInstrInfo();
321 const TargetRegisterInfo &TRI = *TM.getRegisterInfo();
322
Dan Gohman71536922009-08-01 03:51:09 +0000323 if (Fn.hasGC())
324 GFI = &getAnalysis<GCModuleInfo>().getFunctionInfo(Fn);
Gordon Henriksen5180e852008-01-07 01:30:38 +0000325 else
Gordon Henriksend930f912008-08-17 18:44:35 +0000326 GFI = 0;
Dan Gohman619ef482009-01-15 19:20:50 +0000327 RegInfo = &MF->getRegInfo();
David Greene30ed3ca2010-01-05 01:26:11 +0000328 DEBUG(dbgs() << "\n\n\n=== " << Fn.getName() << "\n");
Chris Lattner7a60d912005-01-07 07:47:53 +0000329
Duncan Sands5a913d62009-01-28 13:14:17 +0000330 MachineModuleInfo *MMI = getAnalysisIfAvailable<MachineModuleInfo>();
331 DwarfWriter *DW = getAnalysisIfAvailable<DwarfWriter>();
Owen Anderson092bc512009-07-09 18:44:09 +0000332 CurDAG->init(*MF, MMI, DW);
Dan Gohmana3624b62009-11-23 17:16:22 +0000333 FuncInfo->set(Fn, *MF, EnableFastISel);
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000334 SDB->init(GFI, *AA);
Chris Lattner7a60d912005-01-07 07:47:53 +0000335
Dale Johannesenfd967cf2008-04-02 00:25:04 +0000336 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
337 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
338 // Mark landing pad.
Dan Gohmane1a9a782008-08-27 23:52:12 +0000339 FuncInfo->MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Duncan Sands61166502007-06-06 10:05:18 +0000340
Dan Gohman619ef482009-01-15 19:20:50 +0000341 SelectAllBasicBlocks(Fn, *MF, MMI, DW, TII);
Misha Brukman835702a2005-04-21 22:36:52 +0000342
Dan Gohmanf17a2f32008-09-05 22:59:21 +0000343 // If the first basic block in the function has live ins that need to be
344 // copied into vregs, emit the copies into the top of the block before
345 // emitting the code for the block.
Dan Gohman619ef482009-01-15 19:20:50 +0000346 EmitLiveInCopies(MF->begin(), *RegInfo, TRI, TII);
Dan Gohmanf17a2f32008-09-05 22:59:21 +0000347
Evan Cheng276b44b2007-02-10 02:43:39 +0000348 // Add function live-ins to entry block live-in set.
Dan Gohmanf17a2f32008-09-05 22:59:21 +0000349 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
350 E = RegInfo->livein_end(); I != E; ++I)
Dan Gohman619ef482009-01-15 19:20:50 +0000351 MF->begin()->addLiveIn(I->first);
Evan Cheng276b44b2007-02-10 02:43:39 +0000352
Duncan Sands92bf2c62007-06-15 19:04:19 +0000353#ifndef NDEBUG
Dan Gohmane1a9a782008-08-27 23:52:12 +0000354 assert(FuncInfo->CatchInfoFound.size() == FuncInfo->CatchInfoLost.size() &&
Duncan Sands92bf2c62007-06-15 19:04:19 +0000355 "Not all catch info was assigned to a landing pad!");
356#endif
357
Dan Gohmane1a9a782008-08-27 23:52:12 +0000358 FuncInfo->clear();
359
Chris Lattner7a60d912005-01-07 07:47:53 +0000360 return true;
361}
362
Dan Gohman02578a32009-12-05 00:27:08 +0000363/// SetDebugLoc - Update MF's and SDB's DebugLocs if debug information is
364/// attached with this instruction.
Chris Lattner2f2aa2b2009-12-28 23:41:32 +0000365static void SetDebugLoc(unsigned MDDbgKind, Instruction *I,
366 SelectionDAGBuilder *SDB,
Chris Lattner70939462009-12-28 20:45:51 +0000367 FastISel *FastIS, MachineFunction *MF) {
368 if (isa<DbgInfoIntrinsic>(I)) return;
369
Chris Lattner2f2aa2b2009-12-28 23:41:32 +0000370 if (MDNode *Dbg = I->getMetadata(MDDbgKind)) {
Chris Lattner70939462009-12-28 20:45:51 +0000371 DILocation DILoc(Dbg);
372 DebugLoc Loc = ExtractDebugLocation(DILoc, MF->getDebugLocInfo());
Dan Gohman02578a32009-12-05 00:27:08 +0000373
Chris Lattner70939462009-12-28 20:45:51 +0000374 SDB->setCurDebugLoc(Loc);
Dan Gohman02578a32009-12-05 00:27:08 +0000375
Chris Lattner70939462009-12-28 20:45:51 +0000376 if (FastIS)
377 FastIS->setCurDebugLoc(Loc);
Dan Gohman02578a32009-12-05 00:27:08 +0000378
Chris Lattner70939462009-12-28 20:45:51 +0000379 // If the function doesn't have a default debug location yet, set
380 // it. This is kind of a hack.
381 if (MF->getDefaultDebugLoc().isUnknown())
382 MF->setDefaultDebugLoc(Loc);
383 }
Dan Gohman02578a32009-12-05 00:27:08 +0000384}
385
386/// ResetDebugLoc - Set MF's and SDB's DebugLocs to Unknown.
Chris Lattner2f2aa2b2009-12-28 23:41:32 +0000387static void ResetDebugLoc(SelectionDAGBuilder *SDB, FastISel *FastIS) {
Dan Gohman02578a32009-12-05 00:27:08 +0000388 SDB->setCurDebugLoc(DebugLoc::getUnknownLoc());
389 if (FastIS)
Dan Gohman6453a4e2009-12-14 23:08:09 +0000390 FastIS->setCurDebugLoc(DebugLoc::getUnknownLoc());
Dan Gohman02578a32009-12-05 00:27:08 +0000391}
392
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000393void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB,
394 BasicBlock::iterator Begin,
Dan Gohman20c8ab62009-11-20 02:51:26 +0000395 BasicBlock::iterator End,
396 bool &HadTailCall) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000397 SDB->setCurrentBasicBlock(BB);
Chris Lattnera0566972009-12-29 09:01:33 +0000398 unsigned MDDbgKind = LLVMBB->getContext().getMDKindID("dbg");
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000399
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000400 // Lower all of the non-terminator instructions. If a call is emitted
401 // as a tail call, cease emitting nodes for this block.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000402 for (BasicBlock::iterator I = Begin; I != End && !SDB->HasTailCall; ++I) {
Chris Lattner2f2aa2b2009-12-28 23:41:32 +0000403 SetDebugLoc(MDDbgKind, I, SDB, 0, MF);
Dan Gohman02578a32009-12-05 00:27:08 +0000404
405 if (!isa<TerminatorInst>(I)) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000406 SDB->visit(*I);
Dan Gohman02578a32009-12-05 00:27:08 +0000407
408 // Set the current debug location back to "unknown" so that it doesn't
409 // spuriously apply to subsequent instructions.
410 ResetDebugLoc(SDB, 0);
411 }
Devang Patel852c9b62009-09-16 20:39:11 +0000412 }
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000413
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000414 if (!SDB->HasTailCall) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000415 // Ensure that all instructions which are used outside of their defining
416 // blocks are available as virtual registers. Invoke is handled elsewhere.
417 for (BasicBlock::iterator I = Begin; I != End; ++I)
418 if (!isa<PHINode>(I) && !isa<InvokeInst>(I))
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000419 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000420
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000421 // Handle PHI nodes in successor blocks.
422 if (End == LLVMBB->end()) {
423 HandlePHINodesInSuccessorBlocks(LLVMBB);
Dan Gohman7bda51f2008-09-03 23:12:08 +0000424
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000425 // Lower the terminator after the copies are emitted.
Chris Lattner2f2aa2b2009-12-28 23:41:32 +0000426 SetDebugLoc(MDDbgKind, LLVMBB->getTerminator(), SDB, 0, MF);
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000427 SDB->visit(*LLVMBB->getTerminator());
Dan Gohman02578a32009-12-05 00:27:08 +0000428 ResetDebugLoc(SDB, 0);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000429 }
Dan Gohman7bda51f2008-09-03 23:12:08 +0000430 }
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000431
Chris Lattner4108bb02005-01-17 19:43:36 +0000432 // Make sure the root of the DAG is up-to-date.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000433 CurDAG->setRoot(SDB->getControlRoot());
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000434
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000435 // Final step, emit the lowered DAG as machine code.
436 CodeGenAndEmitDAG();
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000437 HadTailCall = SDB->HasTailCall;
438 SDB->clear();
Chris Lattner7a60d912005-01-07 07:47:53 +0000439}
440
Evan Cheng166a4e62010-01-06 19:38:29 +0000441void SelectionDAGISel::ShrinkDemandedOps() {
442 SmallVector<SDNode*, 128> Worklist;
443
444 // Add all the dag nodes to the worklist.
445 Worklist.reserve(CurDAG->allnodes_size());
446 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
447 E = CurDAG->allnodes_end(); I != E; ++I)
448 Worklist.push_back(I);
449
450 APInt Mask;
451 APInt KnownZero;
452 APInt KnownOne;
453
454 TargetLowering::TargetLoweringOpt TLO(*CurDAG, true);
455 while (!Worklist.empty()) {
456 SDNode *N = Worklist.back();
457 Worklist.pop_back();
458
459 if (N->use_empty() && N != CurDAG->getRoot().getNode()) {
460 CurDAG->DeleteNode(N);
461 continue;
462 }
463
464 // Run ShrinkDemandedOp on scalar binary operations.
465 if (N->getNumValues() == 1 &&
466 N->getValueType(0).isSimple() && N->getValueType(0).isInteger()) {
467 DebugLoc dl = N->getDebugLoc();
468 unsigned BitWidth = N->getValueType(0).getScalarType().getSizeInBits();
469 APInt Demanded = APInt::getAllOnesValue(BitWidth);
470 APInt KnownZero, KnownOne;
471 if (TLI.SimplifyDemandedBits(SDValue(N, 0), Demanded,
472 KnownZero, KnownOne, TLO)) {
473 // Revisit the node.
474 Worklist.erase(std::remove(Worklist.begin(), Worklist.end(), N),
475 Worklist.end());
476 Worklist.push_back(N);
477
478 // Replace the old value with the new one.
479 DEBUG(errs() << "\nReplacing ";
480 TLO.Old.getNode()->dump(CurDAG);
481 errs() << "\nWith: ";
482 TLO.New.getNode()->dump(CurDAG);
483 errs() << '\n');
484
485 Worklist.push_back(TLO.New.getNode());
486 CurDAG->ReplaceAllUsesOfValueWith(TLO.Old, TLO.New);
487
488 if (TLO.Old.getNode()->use_empty()) {
489 for (unsigned i = 0, e = TLO.Old.getNode()->getNumOperands();
490 i != e; ++i) {
491 SDNode *OpNode = TLO.Old.getNode()->getOperand(i).getNode();
492 if (OpNode->hasOneUse()) {
493 Worklist.erase(std::remove(Worklist.begin(), Worklist.end(),
494 OpNode),
495 Worklist.end());
496 Worklist.push_back(TLO.Old.getNode()->getOperand(i).getNode());
497 }
498 }
499
500 Worklist.erase(std::remove(Worklist.begin(), Worklist.end(),
501 TLO.Old.getNode()),
502 Worklist.end());
503 CurDAG->DeleteNode(TLO.Old.getNode());
504 }
505 }
506 }
507 }
508}
509
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000510void SelectionDAGISel::ComputeLiveOutVRegInfo() {
Chris Lattner1b08c4a2008-06-17 06:09:18 +0000511 SmallPtrSet<SDNode*, 128> VisitedNodes;
512 SmallVector<SDNode*, 128> Worklist;
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000513
Gabor Greiff304a7a2008-08-28 21:40:38 +0000514 Worklist.push_back(CurDAG->getRoot().getNode());
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000515
Chris Lattner1b08c4a2008-06-17 06:09:18 +0000516 APInt Mask;
517 APInt KnownZero;
518 APInt KnownOne;
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000519
Chris Lattner1b08c4a2008-06-17 06:09:18 +0000520 while (!Worklist.empty()) {
521 SDNode *N = Worklist.back();
522 Worklist.pop_back();
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000523
Chris Lattner1b08c4a2008-06-17 06:09:18 +0000524 // If we've already seen this node, ignore it.
525 if (!VisitedNodes.insert(N))
526 continue;
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000527
Chris Lattner1b08c4a2008-06-17 06:09:18 +0000528 // Otherwise, add all chain operands to the worklist.
529 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
Owen Anderson9f944592009-08-11 20:47:22 +0000530 if (N->getOperand(i).getValueType() == MVT::Other)
Gabor Greiff304a7a2008-08-28 21:40:38 +0000531 Worklist.push_back(N->getOperand(i).getNode());
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000532
Chris Lattner1b08c4a2008-06-17 06:09:18 +0000533 // If this is a CopyToReg with a vreg dest, process it.
534 if (N->getOpcode() != ISD::CopyToReg)
535 continue;
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000536
Chris Lattner1b08c4a2008-06-17 06:09:18 +0000537 unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
538 if (!TargetRegisterInfo::isVirtualRegister(DestReg))
539 continue;
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000540
Chris Lattner1b08c4a2008-06-17 06:09:18 +0000541 // Ignore non-scalar or non-integer values.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000542 SDValue Src = N->getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +0000543 EVT SrcVT = Src.getValueType();
Chris Lattner1b08c4a2008-06-17 06:09:18 +0000544 if (!SrcVT.isInteger() || SrcVT.isVector())
545 continue;
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000546
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000547 unsigned NumSignBits = CurDAG->ComputeNumSignBits(Src);
Chris Lattner1b08c4a2008-06-17 06:09:18 +0000548 Mask = APInt::getAllOnesValue(SrcVT.getSizeInBits());
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000549 CurDAG->ComputeMaskedBits(Src, Mask, KnownZero, KnownOne);
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000550
Chris Lattner1b08c4a2008-06-17 06:09:18 +0000551 // Only install this information if it tells us something.
552 if (NumSignBits != 1 || KnownZero != 0 || KnownOne != 0) {
553 DestReg -= TargetRegisterInfo::FirstVirtualRegister;
Dan Gohman71536922009-08-01 03:51:09 +0000554 if (DestReg >= FuncInfo->LiveOutRegInfo.size())
555 FuncInfo->LiveOutRegInfo.resize(DestReg+1);
556 FunctionLoweringInfo::LiveOutInfo &LOI =
557 FuncInfo->LiveOutRegInfo[DestReg];
Chris Lattner1b08c4a2008-06-17 06:09:18 +0000558 LOI.NumSignBits = NumSignBits;
Dan Gohman2785e4b2009-03-27 23:55:04 +0000559 LOI.KnownOne = KnownOne;
560 LOI.KnownZero = KnownZero;
Chris Lattner1b08c4a2008-06-17 06:09:18 +0000561 }
562 }
563}
564
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000565void SelectionDAGISel::CodeGenAndEmitDAG() {
Dan Gohman581cc872008-07-21 20:00:07 +0000566 std::string GroupName;
567 if (TimePassesIsEnabled)
568 GroupName = "Instruction Selection and Scheduling";
569 std::string BlockName;
570 if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs ||
Duncan Sandsdc2dac12008-11-24 14:53:14 +0000571 ViewDAGCombine2 || ViewDAGCombineLT || ViewISelDAGs || ViewSchedDAGs ||
572 ViewSUnitDAGs)
Dan Gohman71536922009-08-01 03:51:09 +0000573 BlockName = MF->getFunction()->getNameStr() + ":" +
Daniel Dunbar123686852009-07-24 08:24:36 +0000574 BB->getBasicBlock()->getNameStr();
Dan Gohman581cc872008-07-21 20:00:07 +0000575
David Greene30ed3ca2010-01-05 01:26:11 +0000576 DEBUG(dbgs() << "Initial selection DAG:\n");
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000577 DEBUG(CurDAG->dump());
Dan Gohman581cc872008-07-21 20:00:07 +0000578
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000579 if (ViewDAGCombine1) CurDAG->viewGraph("dag-combine1 input for " + BlockName);
Dan Gohmanfadf40a2007-10-08 15:12:17 +0000580
Chris Lattnerbcfebeb2005-10-10 16:47:10 +0000581 // Run the DAG combiner in pre-legalize mode.
Evan Chengfb257352008-07-01 17:59:20 +0000582 if (TimePassesIsEnabled) {
Dan Gohmanadec96f2008-07-14 18:19:29 +0000583 NamedRegionTimer T("DAG Combining 1", GroupName);
Bill Wendling084669a2009-04-29 00:15:41 +0000584 CurDAG->Combine(Unrestricted, *AA, OptLevel);
Evan Chengfb257352008-07-01 17:59:20 +0000585 } else {
Bill Wendling084669a2009-04-29 00:15:41 +0000586 CurDAG->Combine(Unrestricted, *AA, OptLevel);
Evan Chengfb257352008-07-01 17:59:20 +0000587 }
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000588
David Greene30ed3ca2010-01-05 01:26:11 +0000589 DEBUG(dbgs() << "Optimized lowered selection DAG:\n");
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000590 DEBUG(CurDAG->dump());
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000591
Chris Lattner7a60d912005-01-07 07:47:53 +0000592 // Second step, hack on the DAG until it only uses operations and types that
593 // the target supports.
Dan Gohman6e7073b2009-12-05 17:51:33 +0000594 if (ViewLegalizeTypesDAGs) CurDAG->viewGraph("legalize-types input for " +
595 BlockName);
Dan Gohman581cc872008-07-21 20:00:07 +0000596
Dan Gohman6e7073b2009-12-05 17:51:33 +0000597 bool Changed;
598 if (TimePassesIsEnabled) {
599 NamedRegionTimer T("Type Legalization", GroupName);
600 Changed = CurDAG->LegalizeTypes();
601 } else {
602 Changed = CurDAG->LegalizeTypes();
603 }
604
David Greene30ed3ca2010-01-05 01:26:11 +0000605 DEBUG(dbgs() << "Type-legalized selection DAG:\n");
Dan Gohman6e7073b2009-12-05 17:51:33 +0000606 DEBUG(CurDAG->dump());
607
608 if (Changed) {
609 if (ViewDAGCombineLT)
610 CurDAG->viewGraph("dag-combine-lt input for " + BlockName);
611
612 // Run the DAG combiner in post-type-legalize mode.
Dan Gohman581cc872008-07-21 20:00:07 +0000613 if (TimePassesIsEnabled) {
Dan Gohman6e7073b2009-12-05 17:51:33 +0000614 NamedRegionTimer T("DAG Combining after legalize types", GroupName);
615 CurDAG->Combine(NoIllegalTypes, *AA, OptLevel);
Dan Gohman581cc872008-07-21 20:00:07 +0000616 } else {
Dan Gohman6e7073b2009-12-05 17:51:33 +0000617 CurDAG->Combine(NoIllegalTypes, *AA, OptLevel);
Dan Gohman581cc872008-07-21 20:00:07 +0000618 }
619
David Greene30ed3ca2010-01-05 01:26:11 +0000620 DEBUG(dbgs() << "Optimized type-legalized selection DAG:\n");
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000621 DEBUG(CurDAG->dump());
Dan Gohman6e7073b2009-12-05 17:51:33 +0000622 }
Dan Gohman581cc872008-07-21 20:00:07 +0000623
Dan Gohman6e7073b2009-12-05 17:51:33 +0000624 if (TimePassesIsEnabled) {
625 NamedRegionTimer T("Vector Legalization", GroupName);
626 Changed = CurDAG->LegalizeVectors();
627 } else {
628 Changed = CurDAG->LegalizeVectors();
629 }
Duncan Sandsdc2dac12008-11-24 14:53:14 +0000630
Dan Gohman6e7073b2009-12-05 17:51:33 +0000631 if (Changed) {
Eli Friedmanda90dd62009-05-23 12:35:30 +0000632 if (TimePassesIsEnabled) {
Dan Gohman6e7073b2009-12-05 17:51:33 +0000633 NamedRegionTimer T("Type Legalization 2", GroupName);
Bill Wendling42bc7ad2009-12-28 01:51:30 +0000634 CurDAG->LegalizeTypes();
Eli Friedmanda90dd62009-05-23 12:35:30 +0000635 } else {
Bill Wendling42bc7ad2009-12-28 01:51:30 +0000636 CurDAG->LegalizeTypes();
Eli Friedmanda90dd62009-05-23 12:35:30 +0000637 }
638
Dan Gohman6e7073b2009-12-05 17:51:33 +0000639 if (ViewDAGCombineLT)
640 CurDAG->viewGraph("dag-combine-lv input for " + BlockName);
Eli Friedmanda90dd62009-05-23 12:35:30 +0000641
Dan Gohman6e7073b2009-12-05 17:51:33 +0000642 // Run the DAG combiner in post-type-legalize mode.
643 if (TimePassesIsEnabled) {
644 NamedRegionTimer T("DAG Combining after legalize vectors", GroupName);
645 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
646 } else {
647 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
Eli Friedmanda90dd62009-05-23 12:35:30 +0000648 }
Dan Gohman6e7073b2009-12-05 17:51:33 +0000649
David Greene30ed3ca2010-01-05 01:26:11 +0000650 DEBUG(dbgs() << "Optimized vector-legalized selection DAG:\n");
Dan Gohman6e7073b2009-12-05 17:51:33 +0000651 DEBUG(CurDAG->dump());
Chris Lattner17b234c2008-07-10 23:37:50 +0000652 }
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000653
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000654 if (ViewLegalizeDAGs) CurDAG->viewGraph("legalize input for " + BlockName);
Dan Gohman581cc872008-07-21 20:00:07 +0000655
Evan Chengfb257352008-07-01 17:59:20 +0000656 if (TimePassesIsEnabled) {
Dan Gohmanadec96f2008-07-14 18:19:29 +0000657 NamedRegionTimer T("DAG Legalization", GroupName);
Dan Gohman6e7073b2009-12-05 17:51:33 +0000658 CurDAG->Legalize(OptLevel);
Evan Chengfb257352008-07-01 17:59:20 +0000659 } else {
Dan Gohman6e7073b2009-12-05 17:51:33 +0000660 CurDAG->Legalize(OptLevel);
Evan Chengfb257352008-07-01 17:59:20 +0000661 }
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000662
David Greene30ed3ca2010-01-05 01:26:11 +0000663 DEBUG(dbgs() << "Legalized selection DAG:\n");
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000664 DEBUG(CurDAG->dump());
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000665
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000666 if (ViewDAGCombine2) CurDAG->viewGraph("dag-combine2 input for " + BlockName);
Dan Gohman581cc872008-07-21 20:00:07 +0000667
Chris Lattnerbcfebeb2005-10-10 16:47:10 +0000668 // Run the DAG combiner in post-legalize mode.
Evan Chengfb257352008-07-01 17:59:20 +0000669 if (TimePassesIsEnabled) {
Dan Gohmanadec96f2008-07-14 18:19:29 +0000670 NamedRegionTimer T("DAG Combining 2", GroupName);
Bill Wendling084669a2009-04-29 00:15:41 +0000671 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
Evan Chengfb257352008-07-01 17:59:20 +0000672 } else {
Bill Wendling084669a2009-04-29 00:15:41 +0000673 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
Evan Chengfb257352008-07-01 17:59:20 +0000674 }
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000675
David Greene30ed3ca2010-01-05 01:26:11 +0000676 DEBUG(dbgs() << "Optimized legalized selection DAG:\n");
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000677 DEBUG(CurDAG->dump());
Dan Gohmanfadf40a2007-10-08 15:12:17 +0000678
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000679 if (ViewISelDAGs) CurDAG->viewGraph("isel input for " + BlockName);
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000680
Evan Cheng166a4e62010-01-06 19:38:29 +0000681 if (OptLevel != CodeGenOpt::None) {
682 ShrinkDemandedOps();
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000683 ComputeLiveOutVRegInfo();
Evan Cheng166a4e62010-01-06 19:38:29 +0000684 }
Evan Cheng51ab4492006-04-28 02:09:19 +0000685
Chris Lattner5ca31d92005-03-30 01:10:47 +0000686 // Third, instruction select all of the operations to machine code, adding the
687 // code to the MachineBasicBlock.
Evan Chengfb257352008-07-01 17:59:20 +0000688 if (TimePassesIsEnabled) {
Dan Gohmanadec96f2008-07-14 18:19:29 +0000689 NamedRegionTimer T("Instruction Selection", GroupName);
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000690 InstructionSelect();
Evan Chengfb257352008-07-01 17:59:20 +0000691 } else {
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000692 InstructionSelect();
Evan Chengfb257352008-07-01 17:59:20 +0000693 }
Evan Cheng0711d682008-06-30 20:45:06 +0000694
David Greene30ed3ca2010-01-05 01:26:11 +0000695 DEBUG(dbgs() << "Selected selection DAG:\n");
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000696 DEBUG(CurDAG->dump());
Dan Gohman581cc872008-07-21 20:00:07 +0000697
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000698 if (ViewSchedDAGs) CurDAG->viewGraph("scheduler input for " + BlockName);
Dan Gohman581cc872008-07-21 20:00:07 +0000699
Dan Gohmanadec96f2008-07-14 18:19:29 +0000700 // Schedule machine code.
Dan Gohmandfaf6462009-02-11 04:27:20 +0000701 ScheduleDAGSDNodes *Scheduler = CreateScheduler();
Dan Gohmanadec96f2008-07-14 18:19:29 +0000702 if (TimePassesIsEnabled) {
703 NamedRegionTimer T("Instruction Scheduling", GroupName);
Dan Gohmandfaf6462009-02-11 04:27:20 +0000704 Scheduler->Run(CurDAG, BB, BB->end());
Dan Gohmanadec96f2008-07-14 18:19:29 +0000705 } else {
Dan Gohmandfaf6462009-02-11 04:27:20 +0000706 Scheduler->Run(CurDAG, BB, BB->end());
Dan Gohmanadec96f2008-07-14 18:19:29 +0000707 }
708
Dan Gohman581cc872008-07-21 20:00:07 +0000709 if (ViewSUnitDAGs) Scheduler->viewGraph();
710
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000711 // Emit machine code to BB. This can change 'BB' to the last block being
Evan Cheng0711d682008-06-30 20:45:06 +0000712 // inserted into.
Evan Chengfb257352008-07-01 17:59:20 +0000713 if (TimePassesIsEnabled) {
Dan Gohmanadec96f2008-07-14 18:19:29 +0000714 NamedRegionTimer T("Instruction Creation", GroupName);
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000715 BB = Scheduler->EmitSchedule(&SDB->EdgeMapping);
Evan Chengfb257352008-07-01 17:59:20 +0000716 } else {
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000717 BB = Scheduler->EmitSchedule(&SDB->EdgeMapping);
Dan Gohmanadec96f2008-07-14 18:19:29 +0000718 }
719
720 // Free the scheduler state.
721 if (TimePassesIsEnabled) {
722 NamedRegionTimer T("Instruction Scheduling Cleanup", GroupName);
723 delete Scheduler;
724 } else {
725 delete Scheduler;
Evan Chengfb257352008-07-01 17:59:20 +0000726 }
Evan Cheng0711d682008-06-30 20:45:06 +0000727
David Greene30ed3ca2010-01-05 01:26:11 +0000728 DEBUG(dbgs() << "Selected machine code:\n");
Chris Lattner7a60d912005-01-07 07:47:53 +0000729 DEBUG(BB->dump());
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000730}
Chris Lattner7a60d912005-01-07 07:47:53 +0000731
Dan Gohman619ef482009-01-15 19:20:50 +0000732void SelectionDAGISel::SelectAllBasicBlocks(Function &Fn,
733 MachineFunction &MF,
Dan Gohmane7ced742008-10-14 23:54:11 +0000734 MachineModuleInfo *MMI,
Devang Patel5c6e1e32009-01-13 00:35:13 +0000735 DwarfWriter *DW,
Dan Gohmane7ced742008-10-14 23:54:11 +0000736 const TargetInstrInfo &TII) {
Dan Gohman4aa90952008-09-29 21:55:50 +0000737 // Initialize the Fast-ISel state, if needed.
738 FastISel *FastIS = 0;
739 if (EnableFastISel)
Dan Gohman619ef482009-01-15 19:20:50 +0000740 FastIS = TLI.createFastISel(MF, MMI, DW,
Dan Gohman4aa90952008-09-29 21:55:50 +0000741 FuncInfo->ValueMap,
742 FuncInfo->MBBMap,
Dan Gohmane7ced742008-10-14 23:54:11 +0000743 FuncInfo->StaticAllocaMap
744#ifndef NDEBUG
745 , FuncInfo->CatchInfoLost
746#endif
747 );
Dan Gohman4aa90952008-09-29 21:55:50 +0000748
Chris Lattnera0566972009-12-29 09:01:33 +0000749 unsigned MDDbgKind = Fn.getContext().getMDKindID("dbg");
Devang Patel852c9b62009-09-16 20:39:11 +0000750
Dan Gohman4aa90952008-09-29 21:55:50 +0000751 // Iterate over all basic blocks in the function.
Evan Cheng06381152008-08-07 00:43:25 +0000752 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I) {
753 BasicBlock *LLVMBB = &*I;
Dan Gohmane1a9a782008-08-27 23:52:12 +0000754 BB = FuncInfo->MBBMap[LLVMBB];
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000755
Dan Gohman7bda51f2008-09-03 23:12:08 +0000756 BasicBlock::iterator const Begin = LLVMBB->begin();
757 BasicBlock::iterator const End = LLVMBB->end();
Evan Cheng24776b52008-09-08 16:01:27 +0000758 BasicBlock::iterator BI = Begin;
Dan Gohman360c57f2008-08-28 20:28:56 +0000759
760 // Lower any arguments needed in this block if this is the entry block.
Dan Gohman32a733e2008-09-25 17:05:24 +0000761 bool SuppressFastISel = false;
762 if (LLVMBB == &Fn.getEntryBlock()) {
Dan Gohman360c57f2008-08-28 20:28:56 +0000763 LowerArguments(LLVMBB);
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000764
Dan Gohman32a733e2008-09-25 17:05:24 +0000765 // If any of the arguments has the byval attribute, forgo
766 // fast-isel in the entry block.
Dan Gohman4aa90952008-09-29 21:55:50 +0000767 if (FastIS) {
Dan Gohman32a733e2008-09-25 17:05:24 +0000768 unsigned j = 1;
769 for (Function::arg_iterator I = Fn.arg_begin(), E = Fn.arg_end();
770 I != E; ++I, ++j)
Devang Patel4c758ea2008-09-25 21:00:45 +0000771 if (Fn.paramHasAttr(j, Attribute::ByVal)) {
Dan Gohman6975c362008-09-25 17:21:42 +0000772 if (EnableFastISelVerbose || EnableFastISelAbort)
David Greene30ed3ca2010-01-05 01:26:11 +0000773 dbgs() << "FastISel skips entry block due to byval argument\n";
Dan Gohman32a733e2008-09-25 17:05:24 +0000774 SuppressFastISel = true;
775 break;
776 }
777 }
778 }
779
Dan Gohmane7ced742008-10-14 23:54:11 +0000780 if (MMI && BB->isLandingPad()) {
781 // Add a label to mark the beginning of the landing pad. Deletion of the
782 // landing pad can thus be detected via the MachineModuleInfo.
783 unsigned LabelID = MMI->addLandingPad(BB);
784
785 const TargetInstrDesc &II = TII.get(TargetInstrInfo::EH_LABEL);
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000786 BuildMI(BB, SDB->getCurDebugLoc(), II).addImm(LabelID);
Dan Gohmane7ced742008-10-14 23:54:11 +0000787
788 // Mark exception register as live in.
789 unsigned Reg = TLI.getExceptionAddressRegister();
790 if (Reg) BB->addLiveIn(Reg);
791
792 // Mark exception selector register as live in.
793 Reg = TLI.getExceptionSelectorRegister();
794 if (Reg) BB->addLiveIn(Reg);
795
796 // FIXME: Hack around an exception handling flaw (PR1508): the personality
797 // function and list of typeids logically belong to the invoke (or, if you
798 // like, the basic block containing the invoke), and need to be associated
799 // with it in the dwarf exception handling tables. Currently however the
800 // information is provided by an intrinsic (eh.selector) that can be moved
801 // to unexpected places by the optimizers: if the unwind edge is critical,
802 // then breaking it can result in the intrinsics being in the successor of
803 // the landing pad, not the landing pad itself. This results in exceptions
804 // not being caught because no typeids are associated with the invoke.
805 // This may not be the only way things can go wrong, but it is the only way
806 // we try to work around for the moment.
807 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
808
809 if (Br && Br->isUnconditional()) { // Critical edge?
810 BasicBlock::iterator I, E;
811 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
812 if (isa<EHSelectorInst>(I))
813 break;
814
815 if (I == E)
816 // No catch info found - try to extract some from the successor.
Dan Gohman9d72cbf2009-11-23 18:12:11 +0000817 CopyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, *FuncInfo);
Dan Gohmane7ced742008-10-14 23:54:11 +0000818 }
819 }
820
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000821 // Before doing SelectionDAG ISel, see if FastISel has been requested.
Dan Gohmane7ced742008-10-14 23:54:11 +0000822 if (FastIS && !SuppressFastISel) {
Dan Gohman4aa90952008-09-29 21:55:50 +0000823 // Emit code for any incoming arguments. This must happen before
824 // beginning FastISel on the entry block.
825 if (LLVMBB == &Fn.getEntryBlock()) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000826 CurDAG->setRoot(SDB->getControlRoot());
Dan Gohman4aa90952008-09-29 21:55:50 +0000827 CodeGenAndEmitDAG();
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000828 SDB->clear();
Dan Gohman4aa90952008-09-29 21:55:50 +0000829 }
Dan Gohman13b04822008-10-04 00:56:36 +0000830 FastIS->startNewBlock(BB);
Dan Gohman4aa90952008-09-29 21:55:50 +0000831 // Do FastISel on as many instructions as possible.
832 for (; BI != End; ++BI) {
833 // Just before the terminator instruction, insert instructions to
834 // feed PHI nodes in successor blocks.
835 if (isa<TerminatorInst>(BI))
836 if (!HandlePHINodesInSuccessorBlocksFast(LLVMBB, FastIS)) {
Dan Gohman02578a32009-12-05 00:27:08 +0000837 ResetDebugLoc(SDB, FastIS);
Dan Gohmanb4c02952008-09-09 23:05:00 +0000838 if (EnableFastISelVerbose || EnableFastISelAbort) {
David Greene30ed3ca2010-01-05 01:26:11 +0000839 dbgs() << "FastISel miss: ";
Dan Gohman91491b52008-09-09 22:06:46 +0000840 BI->dump();
841 }
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000842 assert(!EnableFastISelAbort &&
Torok Edwin08954aa2009-07-12 20:07:01 +0000843 "FastISel didn't handle a PHI in a successor");
Dan Gohman4aa90952008-09-29 21:55:50 +0000844 break;
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000845 }
Dan Gohman4aa90952008-09-29 21:55:50 +0000846
Chris Lattner2f2aa2b2009-12-28 23:41:32 +0000847 SetDebugLoc(MDDbgKind, BI, SDB, FastIS, &MF);
Dan Gohmanc82272a2009-12-05 01:29:04 +0000848
Dan Gohman4aa90952008-09-29 21:55:50 +0000849 // First try normal tablegen-generated "fast" selection.
Dan Gohman02578a32009-12-05 00:27:08 +0000850 if (FastIS->SelectInstruction(BI)) {
851 ResetDebugLoc(SDB, FastIS);
Dan Gohman4aa90952008-09-29 21:55:50 +0000852 continue;
Dan Gohman02578a32009-12-05 00:27:08 +0000853 }
Dan Gohman4aa90952008-09-29 21:55:50 +0000854
Dan Gohman02578a32009-12-05 00:27:08 +0000855 // Clear out the debug location so that it doesn't carry over to
856 // unrelated instructions.
857 ResetDebugLoc(SDB, FastIS);
Dan Gohman4aa90952008-09-29 21:55:50 +0000858
859 // Then handle certain instructions as single-LLVM-Instruction blocks.
860 if (isa<CallInst>(BI)) {
861 if (EnableFastISelVerbose || EnableFastISelAbort) {
David Greene30ed3ca2010-01-05 01:26:11 +0000862 dbgs() << "FastISel missed call: ";
Dan Gohman4aa90952008-09-29 21:55:50 +0000863 BI->dump();
864 }
865
Benjamin Kramerccce8ba2010-01-05 13:12:22 +0000866 if (!BI->getType()->isVoidTy()) {
Dan Gohman4aa90952008-09-29 21:55:50 +0000867 unsigned &R = FuncInfo->ValueMap[BI];
868 if (!R)
869 R = FuncInfo->CreateRegForValue(BI);
870 }
871
Dan Gohman20c8ab62009-11-20 02:51:26 +0000872 bool HadTailCall = false;
Chris Lattnera48f44d2009-12-03 00:50:42 +0000873 SelectBasicBlock(LLVMBB, BI, llvm::next(BI), HadTailCall);
Dan Gohman20c8ab62009-11-20 02:51:26 +0000874
875 // If the call was emitted as a tail call, we're done with the block.
876 if (HadTailCall) {
877 BI = End;
878 break;
879 }
880
Dan Gohman13b04822008-10-04 00:56:36 +0000881 // If the instruction was codegen'd with multiple blocks,
882 // inform the FastISel object where to resume inserting.
883 FastIS->setCurrentBlock(BB);
Dan Gohman4aa90952008-09-29 21:55:50 +0000884 continue;
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000885 }
Dan Gohman4aa90952008-09-29 21:55:50 +0000886
887 // Otherwise, give up on FastISel for the rest of the block.
888 // For now, be a little lenient about non-branch terminators.
889 if (!isa<TerminatorInst>(BI) || isa<BranchInst>(BI)) {
890 if (EnableFastISelVerbose || EnableFastISelAbort) {
David Greene30ed3ca2010-01-05 01:26:11 +0000891 dbgs() << "FastISel miss: ";
Dan Gohman4aa90952008-09-29 21:55:50 +0000892 BI->dump();
893 }
894 if (EnableFastISelAbort)
895 // The "fast" selector couldn't handle something and bailed.
896 // For the purpose of debugging, just abort.
Torok Edwinfbcc6632009-07-14 16:55:14 +0000897 llvm_unreachable("FastISel didn't select the entire block");
Dan Gohman4aa90952008-09-29 21:55:50 +0000898 }
899 break;
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000900 }
901 }
902
Dan Gohman115267f2008-09-02 20:17:56 +0000903 // Run SelectionDAG instruction selection on the remainder of the block
904 // not handled by FastISel. If FastISel is not run, this is the entire
Dan Gohman7bda51f2008-09-03 23:12:08 +0000905 // block.
Devang Patel46b04e42009-04-16 01:33:10 +0000906 if (BI != End) {
Dan Gohman20c8ab62009-11-20 02:51:26 +0000907 bool HadTailCall;
908 SelectBasicBlock(LLVMBB, BI, End, HadTailCall);
Devang Patel46b04e42009-04-16 01:33:10 +0000909 }
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000910
Dan Gohmane1a9a782008-08-27 23:52:12 +0000911 FinishBasicBlock();
Evan Cheng06381152008-08-07 00:43:25 +0000912 }
Dan Gohman4aa90952008-09-29 21:55:50 +0000913
914 delete FastIS;
Dan Gohman7f8b6d52008-07-07 23:02:41 +0000915}
916
Dan Gohman804c95d2008-07-28 21:51:04 +0000917void
Dan Gohmane1a9a782008-08-27 23:52:12 +0000918SelectionDAGISel::FinishBasicBlock() {
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000919
David Greene30ed3ca2010-01-05 01:26:11 +0000920 DEBUG(dbgs() << "Target-post-processed machine code:\n");
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000921 DEBUG(BB->dump());
Nate Begemaned728c12006-03-27 01:32:24 +0000922
David Greene30ed3ca2010-01-05 01:26:11 +0000923 DEBUG(dbgs() << "Total amount of phi nodes to update: "
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000924 << SDB->PHINodesToUpdate.size() << "\n");
925 DEBUG(for (unsigned i = 0, e = SDB->PHINodesToUpdate.size(); i != e; ++i)
David Greene30ed3ca2010-01-05 01:26:11 +0000926 dbgs() << "Node " << i << " : ("
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000927 << SDB->PHINodesToUpdate[i].first
928 << ", " << SDB->PHINodesToUpdate[i].second << ")\n");
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000929
Chris Lattner5ca31d92005-03-30 01:10:47 +0000930 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner7a60d912005-01-07 07:47:53 +0000931 // PHI nodes in successors.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000932 if (SDB->SwitchCases.empty() &&
933 SDB->JTCases.empty() &&
934 SDB->BitTestCases.empty()) {
935 for (unsigned i = 0, e = SDB->PHINodesToUpdate.size(); i != e; ++i) {
936 MachineInstr *PHI = SDB->PHINodesToUpdate[i].first;
Nate Begemaned728c12006-03-27 01:32:24 +0000937 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
938 "This is not a machine PHI node that we are updating!");
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000939 PHI->addOperand(MachineOperand::CreateReg(SDB->PHINodesToUpdate[i].second,
Chris Lattner20421fe2007-12-30 00:57:42 +0000940 false));
941 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begemaned728c12006-03-27 01:32:24 +0000942 }
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000943 SDB->PHINodesToUpdate.clear();
Nate Begemaned728c12006-03-27 01:32:24 +0000944 return;
Chris Lattner7a60d912005-01-07 07:47:53 +0000945 }
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000946
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000947 for (unsigned i = 0, e = SDB->BitTestCases.size(); i != e; ++i) {
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000948 // Lower header first, if it wasn't already lowered
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000949 if (!SDB->BitTestCases[i].Emitted) {
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000950 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000951 BB = SDB->BitTestCases[i].Parent;
952 SDB->setCurrentBasicBlock(BB);
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000953 // Emit the code
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000954 SDB->visitBitTestHeader(SDB->BitTestCases[i]);
955 CurDAG->setRoot(SDB->getRoot());
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000956 CodeGenAndEmitDAG();
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000957 SDB->clear();
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000958 }
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000959
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000960 for (unsigned j = 0, ej = SDB->BitTestCases[i].Cases.size(); j != ej; ++j) {
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000961 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000962 BB = SDB->BitTestCases[i].Cases[j].ThisBB;
963 SDB->setCurrentBasicBlock(BB);
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000964 // Emit the code
965 if (j+1 != ej)
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000966 SDB->visitBitTestCase(SDB->BitTestCases[i].Cases[j+1].ThisBB,
967 SDB->BitTestCases[i].Reg,
968 SDB->BitTestCases[i].Cases[j]);
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000969 else
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000970 SDB->visitBitTestCase(SDB->BitTestCases[i].Default,
971 SDB->BitTestCases[i].Reg,
972 SDB->BitTestCases[i].Cases[j]);
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000973
974
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000975 CurDAG->setRoot(SDB->getRoot());
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000976 CodeGenAndEmitDAG();
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000977 SDB->clear();
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000978 }
979
980 // Update PHI Nodes
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000981 for (unsigned pi = 0, pe = SDB->PHINodesToUpdate.size(); pi != pe; ++pi) {
982 MachineInstr *PHI = SDB->PHINodesToUpdate[pi].first;
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000983 MachineBasicBlock *PHIBB = PHI->getParent();
984 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
985 "This is not a machine PHI node that we are updating!");
986 // This is "default" BB. We have two jumps to it. From "header" BB and
987 // from last "case" BB.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000988 if (PHIBB == SDB->BitTestCases[i].Default) {
989 PHI->addOperand(MachineOperand::CreateReg(SDB->PHINodesToUpdate[pi].second,
Chris Lattner20421fe2007-12-30 00:57:42 +0000990 false));
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000991 PHI->addOperand(MachineOperand::CreateMBB(SDB->BitTestCases[i].Parent));
992 PHI->addOperand(MachineOperand::CreateReg(SDB->PHINodesToUpdate[pi].second,
Chris Lattner20421fe2007-12-30 00:57:42 +0000993 false));
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000994 PHI->addOperand(MachineOperand::CreateMBB(SDB->BitTestCases[i].Cases.
Chris Lattner20421fe2007-12-30 00:57:42 +0000995 back().ThisBB));
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000996 }
997 // One of "cases" BB.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000998 for (unsigned j = 0, ej = SDB->BitTestCases[i].Cases.size();
Dan Gohmane1a9a782008-08-27 23:52:12 +0000999 j != ej; ++j) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001000 MachineBasicBlock* cBB = SDB->BitTestCases[i].Cases[j].ThisBB;
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001001 if (cBB->succ_end() !=
1002 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001003 PHI->addOperand(MachineOperand::CreateReg(SDB->PHINodesToUpdate[pi].second,
Chris Lattner20421fe2007-12-30 00:57:42 +00001004 false));
1005 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001006 }
1007 }
1008 }
1009 }
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001010 SDB->BitTestCases.clear();
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001011
Nate Begeman866b4b42006-04-23 06:26:20 +00001012 // If the JumpTable record is filled in, then we need to emit a jump table.
1013 // Updating the PHI nodes is tricky in this case, since we need to determine
1014 // whether the PHI is a successor of the range check MBB or the jump table MBB
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001015 for (unsigned i = 0, e = SDB->JTCases.size(); i != e; ++i) {
Anton Korobeynikov70378262007-03-25 15:07:15 +00001016 // Lower header first, if it wasn't already lowered
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001017 if (!SDB->JTCases[i].first.Emitted) {
Anton Korobeynikov70378262007-03-25 15:07:15 +00001018 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001019 BB = SDB->JTCases[i].first.HeaderBB;
1020 SDB->setCurrentBasicBlock(BB);
Anton Korobeynikov70378262007-03-25 15:07:15 +00001021 // Emit the code
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001022 SDB->visitJumpTableHeader(SDB->JTCases[i].second, SDB->JTCases[i].first);
1023 CurDAG->setRoot(SDB->getRoot());
Dan Gohmaneb0cee92008-08-23 02:25:05 +00001024 CodeGenAndEmitDAG();
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001025 SDB->clear();
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001026 }
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001027
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001028 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001029 BB = SDB->JTCases[i].second.MBB;
1030 SDB->setCurrentBasicBlock(BB);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001031 // Emit the code
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001032 SDB->visitJumpTable(SDB->JTCases[i].second);
1033 CurDAG->setRoot(SDB->getRoot());
Dan Gohmaneb0cee92008-08-23 02:25:05 +00001034 CodeGenAndEmitDAG();
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001035 SDB->clear();
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001036
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001037 // Update PHI Nodes
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001038 for (unsigned pi = 0, pe = SDB->PHINodesToUpdate.size(); pi != pe; ++pi) {
1039 MachineInstr *PHI = SDB->PHINodesToUpdate[pi].first;
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001040 MachineBasicBlock *PHIBB = PHI->getParent();
1041 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
1042 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001043 // "default" BB. We can go there only from header BB.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001044 if (PHIBB == SDB->JTCases[i].second.Default) {
Evan Cheng9827ad32009-09-19 09:51:03 +00001045 PHI->addOperand
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001046 (MachineOperand::CreateReg(SDB->PHINodesToUpdate[pi].second, false));
Evan Cheng9827ad32009-09-19 09:51:03 +00001047 PHI->addOperand
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001048 (MachineOperand::CreateMBB(SDB->JTCases[i].first.HeaderBB));
Nate Begemandf488392006-05-03 03:48:02 +00001049 }
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001050 // JT BB. Just iterate over successors here
Nate Begemandf488392006-05-03 03:48:02 +00001051 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Evan Cheng9827ad32009-09-19 09:51:03 +00001052 PHI->addOperand
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001053 (MachineOperand::CreateReg(SDB->PHINodesToUpdate[pi].second, false));
Chris Lattner20421fe2007-12-30 00:57:42 +00001054 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001055 }
1056 }
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001057 }
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001058 SDB->JTCases.clear();
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001059
Chris Lattner76a7bc82006-10-22 23:00:53 +00001060 // If the switch block involved a branch to one of the actual successors, we
1061 // need to update PHI nodes in that block.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001062 for (unsigned i = 0, e = SDB->PHINodesToUpdate.size(); i != e; ++i) {
1063 MachineInstr *PHI = SDB->PHINodesToUpdate[i].first;
Chris Lattner76a7bc82006-10-22 23:00:53 +00001064 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
1065 "This is not a machine PHI node that we are updating!");
1066 if (BB->isSuccessor(PHI->getParent())) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001067 PHI->addOperand(MachineOperand::CreateReg(SDB->PHINodesToUpdate[i].second,
Chris Lattner20421fe2007-12-30 00:57:42 +00001068 false));
1069 PHI->addOperand(MachineOperand::CreateMBB(BB));
Chris Lattner76a7bc82006-10-22 23:00:53 +00001070 }
1071 }
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001072
Nate Begemaned728c12006-03-27 01:32:24 +00001073 // If we generated any switch lowering information, build and codegen any
1074 // additional DAGs necessary.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001075 for (unsigned i = 0, e = SDB->SwitchCases.size(); i != e; ++i) {
Nate Begemaned728c12006-03-27 01:32:24 +00001076 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001077 MachineBasicBlock *ThisBB = BB = SDB->SwitchCases[i].ThisBB;
1078 SDB->setCurrentBasicBlock(BB);
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001079
Nate Begemaned728c12006-03-27 01:32:24 +00001080 // Emit the code
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001081 SDB->visitSwitchCase(SDB->SwitchCases[i]);
1082 CurDAG->setRoot(SDB->getRoot());
Dan Gohmaneb0cee92008-08-23 02:25:05 +00001083 CodeGenAndEmitDAG();
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001084
Chris Lattner707339a52006-09-07 01:59:34 +00001085 // Handle any PHI nodes in successors of this chunk, as if we were coming
1086 // from the original BB before switch expansion. Note that PHI nodes can
1087 // occur multiple times in PHINodesToUpdate. We have to be very careful to
1088 // handle them the right number of times.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001089 while ((BB = SDB->SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Evan Cheng270d0f92009-09-18 21:02:19 +00001090 // If new BB's are created during scheduling, the edges may have been
Evan Cheng9827ad32009-09-19 09:51:03 +00001091 // updated. That is, the edge from ThisBB to BB may have been split and
1092 // BB's predecessor is now another block.
Evan Cheng270d0f92009-09-18 21:02:19 +00001093 DenseMap<MachineBasicBlock*, MachineBasicBlock*>::iterator EI =
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001094 SDB->EdgeMapping.find(BB);
1095 if (EI != SDB->EdgeMapping.end())
Evan Cheng270d0f92009-09-18 21:02:19 +00001096 ThisBB = EI->second;
Chris Lattner707339a52006-09-07 01:59:34 +00001097 for (MachineBasicBlock::iterator Phi = BB->begin();
1098 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
1099 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
1100 for (unsigned pn = 0; ; ++pn) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001101 assert(pn != SDB->PHINodesToUpdate.size() &&
Dan Gohmane1a9a782008-08-27 23:52:12 +00001102 "Didn't find PHI entry!");
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001103 if (SDB->PHINodesToUpdate[pn].first == Phi) {
1104 Phi->addOperand(MachineOperand::CreateReg(SDB->PHINodesToUpdate[pn].
Evan Chengf4db6392009-09-18 08:26:06 +00001105 second, false));
Evan Cheng270d0f92009-09-18 21:02:19 +00001106 Phi->addOperand(MachineOperand::CreateMBB(ThisBB));
Chris Lattner707339a52006-09-07 01:59:34 +00001107 break;
Evan Chengf4db6392009-09-18 08:26:06 +00001108 }
Chris Lattner707339a52006-09-07 01:59:34 +00001109 }
Nate Begemaned728c12006-03-27 01:32:24 +00001110 }
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001111
Chris Lattner707339a52006-09-07 01:59:34 +00001112 // Don't process RHS if same block as LHS.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001113 if (BB == SDB->SwitchCases[i].FalseBB)
1114 SDB->SwitchCases[i].FalseBB = 0;
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001115
Chris Lattner707339a52006-09-07 01:59:34 +00001116 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001117 SDB->SwitchCases[i].TrueBB = SDB->SwitchCases[i].FalseBB;
1118 SDB->SwitchCases[i].FalseBB = 0;
Nate Begemaned728c12006-03-27 01:32:24 +00001119 }
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001120 assert(SDB->SwitchCases[i].TrueBB == 0 && SDB->SwitchCases[i].FalseBB == 0);
1121 SDB->clear();
Chris Lattner5ca31d92005-03-30 01:10:47 +00001122 }
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001123 SDB->SwitchCases.clear();
Dan Gohmane1a9a782008-08-27 23:52:12 +00001124
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001125 SDB->PHINodesToUpdate.clear();
Chris Lattner7a60d912005-01-07 07:47:53 +00001126}
Evan Cheng739a6a42006-01-21 02:32:06 +00001127
Jim Laskey95eda5b2006-08-01 14:21:23 +00001128
Dan Gohman817a24f2009-02-06 18:26:51 +00001129/// Create the scheduler. If a specific scheduler was specified
1130/// via the SchedulerRegistry, use it, otherwise select the
1131/// one preferred by the target.
Dan Gohmanadec96f2008-07-14 18:19:29 +00001132///
Dan Gohmandfaf6462009-02-11 04:27:20 +00001133ScheduleDAGSDNodes *SelectionDAGISel::CreateScheduler() {
Jim Laskey29e635d2006-08-02 12:30:23 +00001134 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001135
Jim Laskey95eda5b2006-08-01 14:21:23 +00001136 if (!Ctor) {
Jim Laskey29e635d2006-08-02 12:30:23 +00001137 Ctor = ISHeuristic;
Jim Laskey17c67ef2006-08-01 19:14:14 +00001138 RegisterScheduler::setDefault(Ctor);
Evan Chengc1e1d972006-01-23 07:01:07 +00001139 }
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001140
Bill Wendling084669a2009-04-29 00:15:41 +00001141 return Ctor(this, OptLevel);
Evan Cheng739a6a42006-01-21 02:32:06 +00001142}
Chris Lattnerdcf785b2006-02-24 02:13:54 +00001143
Dan Gohman7e105f02009-01-15 22:18:12 +00001144ScheduleHazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
1145 return new ScheduleHazardRecognizer();
Jim Laskey03593f72006-08-01 18:29:48 +00001146}
1147
Chris Lattner6df34962006-10-11 03:58:02 +00001148//===----------------------------------------------------------------------===//
1149// Helper functions used by the generated instruction selector.
1150//===----------------------------------------------------------------------===//
1151// Calls to these methods are generated by tblgen.
1152
1153/// CheckAndMask - The isel is trying to match something like (and X, 255). If
1154/// the dag combiner simplified the 255, we still want to match. RHS is the
1155/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
1156/// specified in the .td file (e.g. 255).
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001157bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohmanf0bb1282007-07-24 23:00:27 +00001158 int64_t DesiredMaskS) const {
Dan Gohman1f372ed2008-02-25 21:11:39 +00001159 const APInt &ActualMask = RHS->getAPIntValue();
1160 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001161
Chris Lattner6df34962006-10-11 03:58:02 +00001162 // If the actual mask exactly matches, success!
1163 if (ActualMask == DesiredMask)
1164 return true;
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001165
Chris Lattner6df34962006-10-11 03:58:02 +00001166 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman1f372ed2008-02-25 21:11:39 +00001167 if (ActualMask.intersects(~DesiredMask))
Chris Lattner6df34962006-10-11 03:58:02 +00001168 return false;
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001169
Chris Lattner6df34962006-10-11 03:58:02 +00001170 // Otherwise, the DAG Combiner may have proven that the value coming in is
1171 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman1f372ed2008-02-25 21:11:39 +00001172 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohman309d3d52007-06-22 14:59:07 +00001173 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
Chris Lattner6df34962006-10-11 03:58:02 +00001174 return true;
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001175
Chris Lattner6df34962006-10-11 03:58:02 +00001176 // TODO: check to see if missing bits are just not demanded.
1177
1178 // Otherwise, this pattern doesn't match.
1179 return false;
1180}
1181
1182/// CheckOrMask - The isel is trying to match something like (or X, 255). If
1183/// the dag combiner simplified the 255, we still want to match. RHS is the
1184/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
1185/// specified in the .td file (e.g. 255).
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001186bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohman1f372ed2008-02-25 21:11:39 +00001187 int64_t DesiredMaskS) const {
1188 const APInt &ActualMask = RHS->getAPIntValue();
1189 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001190
Chris Lattner6df34962006-10-11 03:58:02 +00001191 // If the actual mask exactly matches, success!
1192 if (ActualMask == DesiredMask)
1193 return true;
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001194
Chris Lattner6df34962006-10-11 03:58:02 +00001195 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman1f372ed2008-02-25 21:11:39 +00001196 if (ActualMask.intersects(~DesiredMask))
Chris Lattner6df34962006-10-11 03:58:02 +00001197 return false;
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001198
Chris Lattner6df34962006-10-11 03:58:02 +00001199 // Otherwise, the DAG Combiner may have proven that the value coming in is
1200 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman1f372ed2008-02-25 21:11:39 +00001201 APInt NeededMask = DesiredMask & ~ActualMask;
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001202
Dan Gohman1f372ed2008-02-25 21:11:39 +00001203 APInt KnownZero, KnownOne;
Dan Gohman309d3d52007-06-22 14:59:07 +00001204 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001205
Chris Lattner6df34962006-10-11 03:58:02 +00001206 // If all the missing bits in the or are already known to be set, match!
1207 if ((NeededMask & KnownOne) == NeededMask)
1208 return true;
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001209
Chris Lattner6df34962006-10-11 03:58:02 +00001210 // TODO: check to see if missing bits are just not demanded.
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001211
Chris Lattner6df34962006-10-11 03:58:02 +00001212 // Otherwise, this pattern doesn't match.
1213 return false;
1214}
1215
Jim Laskey03593f72006-08-01 18:29:48 +00001216
Chris Lattnerdcf785b2006-02-24 02:13:54 +00001217/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
1218/// by tblgen. Others should not call it.
1219void SelectionDAGISel::
Dan Gohmaneb0cee92008-08-23 02:25:05 +00001220SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001221 std::vector<SDValue> InOps;
Chris Lattnerdcf785b2006-02-24 02:13:54 +00001222 std::swap(InOps, Ops);
1223
1224 Ops.push_back(InOps[0]); // input chain.
1225 Ops.push_back(InOps[1]); // input asm string.
1226
Chris Lattnerdcf785b2006-02-24 02:13:54 +00001227 unsigned i = 2, e = InOps.size();
Owen Anderson9f944592009-08-11 20:47:22 +00001228 if (InOps[e-1].getValueType() == MVT::Flag)
Chris Lattnerdcf785b2006-02-24 02:13:54 +00001229 --e; // Don't process a flag operand if it is here.
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001230
Chris Lattnerdcf785b2006-02-24 02:13:54 +00001231 while (i != e) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001232 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getZExtValue();
Dale Johannesenc36660d2008-09-24 01:07:17 +00001233 if ((Flags & 7) != 4 /*MEM*/) {
Chris Lattnerdcf785b2006-02-24 02:13:54 +00001234 // Just skip over this operand, copying the operands verbatim.
Evan Cheng2e559232009-03-20 18:03:34 +00001235 Ops.insert(Ops.end(), InOps.begin()+i,
1236 InOps.begin()+i+InlineAsm::getNumOperandRegisters(Flags) + 1);
1237 i += InlineAsm::getNumOperandRegisters(Flags) + 1;
Chris Lattnerdcf785b2006-02-24 02:13:54 +00001238 } else {
Evan Cheng2e559232009-03-20 18:03:34 +00001239 assert(InlineAsm::getNumOperandRegisters(Flags) == 1 &&
1240 "Memory operand with multiple values?");
Chris Lattnerdcf785b2006-02-24 02:13:54 +00001241 // Otherwise, this is a memory operand. Ask the target to select it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001242 std::vector<SDValue> SelOps;
Dan Gohmaneb0cee92008-08-23 02:25:05 +00001243 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps)) {
Torok Edwinccb29cd2009-07-11 13:10:19 +00001244 llvm_report_error("Could not match memory address. Inline asm"
1245 " failure!");
Chris Lattnerdcf785b2006-02-24 02:13:54 +00001246 }
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001247
Chris Lattnerdcf785b2006-02-24 02:13:54 +00001248 // Add this to the output node.
Dale Johannesenc36660d2008-09-24 01:07:17 +00001249 Ops.push_back(CurDAG->getTargetConstant(4/*MEM*/ | (SelOps.size()<< 3),
Dale Johannesena864a672009-12-23 07:32:51 +00001250 MVT::i32));
Chris Lattnerdcf785b2006-02-24 02:13:54 +00001251 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
1252 i += 2;
1253 }
1254 }
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001255
Chris Lattnerdcf785b2006-02-24 02:13:54 +00001256 // Add the flag input back if present.
1257 if (e != InOps.size())
1258 Ops.push_back(InOps.back());
1259}
Devang Patel09f162c2007-05-01 21:15:47 +00001260
Owen Anderson53aa7a92009-08-10 22:56:29 +00001261/// findFlagUse - Return use of EVT::Flag value produced by the specified
Anton Korobeynikov65a58162009-05-08 18:51:58 +00001262/// SDNode.
1263///
1264static SDNode *findFlagUse(SDNode *N) {
1265 unsigned FlagResNo = N->getNumValues()-1;
1266 for (SDNode::use_iterator I = N->use_begin(), E = N->use_end(); I != E; ++I) {
1267 SDUse &Use = I.getUse();
1268 if (Use.getResNo() == FlagResNo)
1269 return Use.getUser();
1270 }
1271 return NULL;
1272}
1273
1274/// findNonImmUse - Return true if "Use" is a non-immediate use of "Def".
1275/// This function recursively traverses up the operand chain, ignoring
1276/// certain nodes.
1277static bool findNonImmUse(SDNode *Use, SDNode* Def, SDNode *ImmedUse,
1278 SDNode *Root,
1279 SmallPtrSet<SDNode*, 16> &Visited) {
1280 if (Use->getNodeId() < Def->getNodeId() ||
1281 !Visited.insert(Use))
1282 return false;
1283
1284 for (unsigned i = 0, e = Use->getNumOperands(); i != e; ++i) {
1285 SDNode *N = Use->getOperand(i).getNode();
1286 if (N == Def) {
1287 if (Use == ImmedUse || Use == Root)
1288 continue; // We are not looking for immediate use.
1289 assert(N != Root);
1290 return true;
1291 }
1292
1293 // Traverse up the operand chain.
1294 if (findNonImmUse(N, Def, ImmedUse, Root, Visited))
1295 return true;
1296 }
1297 return false;
1298}
1299
1300/// isNonImmUse - Start searching from Root up the DAG to check is Def can
1301/// be reached. Return true if that's the case. However, ignore direct uses
1302/// by ImmedUse (which would be U in the example illustrated in
1303/// IsLegalAndProfitableToFold) and by Root (which can happen in the store
1304/// case).
1305/// FIXME: to be really generic, we should allow direct use by any node
1306/// that is being folded. But realisticly since we only fold loads which
1307/// have one non-chain use, we only need to watch out for load/op/store
1308/// and load/op/cmp case where the root (store / cmp) may reach the load via
1309/// its chain operand.
1310static inline bool isNonImmUse(SDNode *Root, SDNode *Def, SDNode *ImmedUse) {
1311 SmallPtrSet<SDNode*, 16> Visited;
1312 return findNonImmUse(Root, Def, ImmedUse, Root, Visited);
1313}
1314
1315/// IsLegalAndProfitableToFold - Returns true if the specific operand node N of
1316/// U can be folded during instruction selection that starts at Root and
1317/// folding N is profitable.
1318bool SelectionDAGISel::IsLegalAndProfitableToFold(SDNode *N, SDNode *U,
1319 SDNode *Root) const {
1320 if (OptLevel == CodeGenOpt::None) return false;
1321
1322 // If Root use can somehow reach N through a path that that doesn't contain
1323 // U then folding N would create a cycle. e.g. In the following
1324 // diagram, Root can reach N through X. If N is folded into into Root, then
1325 // X is both a predecessor and a successor of U.
1326 //
1327 // [N*] //
1328 // ^ ^ //
1329 // / \ //
1330 // [U*] [X]? //
1331 // ^ ^ //
1332 // \ / //
1333 // \ / //
1334 // [Root*] //
1335 //
1336 // * indicates nodes to be folded together.
1337 //
1338 // If Root produces a flag, then it gets (even more) interesting. Since it
1339 // will be "glued" together with its flag use in the scheduler, we need to
1340 // check if it might reach N.
1341 //
1342 // [N*] //
1343 // ^ ^ //
1344 // / \ //
1345 // [U*] [X]? //
1346 // ^ ^ //
1347 // \ \ //
1348 // \ | //
1349 // [Root*] | //
1350 // ^ | //
1351 // f | //
1352 // | / //
1353 // [Y] / //
1354 // ^ / //
1355 // f / //
1356 // | / //
1357 // [FU] //
1358 //
1359 // If FU (flag use) indirectly reaches N (the load), and Root folds N
1360 // (call it Fold), then X is a predecessor of FU and a successor of
1361 // Fold. But since Fold and FU are flagged together, this will create
1362 // a cycle in the scheduling graph.
1363
Owen Anderson53aa7a92009-08-10 22:56:29 +00001364 EVT VT = Root->getValueType(Root->getNumValues()-1);
Owen Anderson9f944592009-08-11 20:47:22 +00001365 while (VT == MVT::Flag) {
Anton Korobeynikov65a58162009-05-08 18:51:58 +00001366 SDNode *FU = findFlagUse(Root);
1367 if (FU == NULL)
1368 break;
1369 Root = FU;
1370 VT = Root->getValueType(Root->getNumValues()-1);
1371 }
1372
1373 return !isNonImmUse(Root, N, U);
1374}
1375
Dan Gohmanea6f91f2010-01-05 01:24:18 +00001376SDNode *SelectionDAGISel::Select_INLINEASM(SDNode *N) {
1377 std::vector<SDValue> Ops(N->op_begin(), N->op_end());
Dan Gohman554a75a2009-10-29 22:30:23 +00001378 SelectInlineAsmMemoryOperands(Ops);
1379
1380 std::vector<EVT> VTs;
1381 VTs.push_back(MVT::Other);
1382 VTs.push_back(MVT::Flag);
Dan Gohmanea6f91f2010-01-05 01:24:18 +00001383 SDValue New = CurDAG->getNode(ISD::INLINEASM, N->getDebugLoc(),
Dan Gohman554a75a2009-10-29 22:30:23 +00001384 VTs, &Ops[0], Ops.size());
1385 return New.getNode();
1386}
1387
Dan Gohmanea6f91f2010-01-05 01:24:18 +00001388SDNode *SelectionDAGISel::Select_UNDEF(SDNode *N) {
1389 return CurDAG->SelectNodeTo(N, TargetInstrInfo::IMPLICIT_DEF,
1390 N->getValueType(0));
Dan Gohman554a75a2009-10-29 22:30:23 +00001391}
1392
Dan Gohmanea6f91f2010-01-05 01:24:18 +00001393SDNode *SelectionDAGISel::Select_EH_LABEL(SDNode *N) {
1394 SDValue Chain = N->getOperand(0);
Dan Gohman554a75a2009-10-29 22:30:23 +00001395 unsigned C = cast<LabelSDNode>(N)->getLabelID();
1396 SDValue Tmp = CurDAG->getTargetConstant(C, MVT::i32);
Dan Gohmanea6f91f2010-01-05 01:24:18 +00001397 return CurDAG->SelectNodeTo(N, TargetInstrInfo::EH_LABEL,
Dan Gohman554a75a2009-10-29 22:30:23 +00001398 MVT::Other, Tmp, Chain);
1399}
1400
Dan Gohmanea6f91f2010-01-05 01:24:18 +00001401void SelectionDAGISel::CannotYetSelect(SDNode *N) {
Dan Gohman554a75a2009-10-29 22:30:23 +00001402 std::string msg;
1403 raw_string_ostream Msg(msg);
1404 Msg << "Cannot yet select: ";
Dan Gohmanea6f91f2010-01-05 01:24:18 +00001405 N->print(Msg, CurDAG);
Dan Gohman554a75a2009-10-29 22:30:23 +00001406 llvm_report_error(Msg.str());
1407}
1408
Dan Gohmanea6f91f2010-01-05 01:24:18 +00001409void SelectionDAGISel::CannotYetSelectIntrinsic(SDNode *N) {
David Greene30ed3ca2010-01-05 01:26:11 +00001410 dbgs() << "Cannot yet select: ";
Dan Gohman554a75a2009-10-29 22:30:23 +00001411 unsigned iid =
Dan Gohmanea6f91f2010-01-05 01:24:18 +00001412 cast<ConstantSDNode>(N->getOperand(N->getOperand(0).getValueType() == MVT::Other))->getZExtValue();
Dan Gohman554a75a2009-10-29 22:30:23 +00001413 if (iid < Intrinsic::num_intrinsics)
1414 llvm_report_error("Cannot yet select: intrinsic %" + Intrinsic::getName((Intrinsic::ID)iid));
1415 else if (const TargetIntrinsicInfo *tii = TM.getIntrinsicInfo())
1416 llvm_report_error(Twine("Cannot yet select: target intrinsic %") +
1417 tii->getName(iid));
1418}
Anton Korobeynikov65a58162009-05-08 18:51:58 +00001419
Devang Patel8c78a0b2007-05-03 01:11:54 +00001420char SelectionDAGISel::ID = 0;