blob: 1b6b62a3dae98659404ae6f20b473d1a34eec3e5 [file] [log] [blame]
Chris Lattner7a60d912005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
Chris Lattner7a60d912005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
Chris Lattner7a60d912005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Dan Gohman483377c2009-02-06 17:22:58 +000015#include "ScheduleDAGSDNodes.h"
Dan Gohman1a6c47f2009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmana3624b62009-11-23 17:16:22 +000017#include "FunctionLoweringInfo.h"
Dan Gohman483377c2009-02-06 17:22:58 +000018#include "llvm/CodeGen/SelectionDAGISel.h"
Jim Laskeydcb2b832006-10-16 20:52:31 +000019#include "llvm/Analysis/AliasAnalysis.h"
Devang Patel44b3a872009-09-16 21:09:07 +000020#include "llvm/Analysis/DebugInfo.h"
Anton Korobeynikov915e6172007-04-04 21:14:49 +000021#include "llvm/Constants.h"
Chris Lattner2e77db62005-05-13 18:50:42 +000022#include "llvm/CallingConv.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000023#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
Chris Lattner435b4022005-11-29 06:21:05 +000025#include "llvm/GlobalVariable.h"
Chris Lattner476e67b2006-01-26 22:24:51 +000026#include "llvm/InlineAsm.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000027#include "llvm/Instructions.h"
28#include "llvm/Intrinsics.h"
Jim Laskeya8bdac82006-03-23 18:06:46 +000029#include "llvm/IntrinsicInst.h"
Chris Lattner09979912009-10-27 17:02:08 +000030#include "llvm/LLVMContext.h"
Dan Gohman697284f2008-08-19 22:33:34 +000031#include "llvm/CodeGen/FastISel.h"
Gordon Henriksenbcef14d2008-08-17 12:56:54 +000032#include "llvm/CodeGen/GCStrategy.h"
Gordon Henriksend930f912008-08-17 18:44:35 +000033#include "llvm/CodeGen/GCMetadata.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000034#include "llvm/CodeGen/MachineFunction.h"
Dan Gohman5ea74d52009-07-31 18:16:33 +000035#include "llvm/CodeGen/MachineFunctionAnalysis.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000036#include "llvm/CodeGen/MachineFrameInfo.h"
37#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000038#include "llvm/CodeGen/MachineJumpTableInfo.h"
39#include "llvm/CodeGen/MachineModuleInfo.h"
40#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman7e105f02009-01-15 22:18:12 +000041#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
Jim Laskey29e635d2006-08-02 12:30:23 +000042#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000043#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel235acaa2009-01-09 19:11:50 +000044#include "llvm/CodeGen/DwarfWriter.h"
Dan Gohman3a4be0f2008-02-10 18:45:23 +000045#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000046#include "llvm/Target/TargetData.h"
47#include "llvm/Target/TargetFrameInfo.h"
Dan Gohman554a75a2009-10-29 22:30:23 +000048#include "llvm/Target/TargetIntrinsicInfo.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000049#include "llvm/Target/TargetInstrInfo.h"
50#include "llvm/Target/TargetLowering.h"
51#include "llvm/Target/TargetMachine.h"
Vladimir Prusdf1d4392006-05-23 13:43:15 +000052#include "llvm/Target/TargetOptions.h"
Chris Lattner3d27be12006-08-27 12:54:02 +000053#include "llvm/Support/Compiler.h"
Evan Cheng0711d682008-06-30 20:45:06 +000054#include "llvm/Support/Debug.h"
Torok Edwinccb29cd2009-07-11 13:10:19 +000055#include "llvm/Support/ErrorHandling.h"
Evan Cheng0711d682008-06-30 20:45:06 +000056#include "llvm/Support/MathExtras.h"
57#include "llvm/Support/Timer.h"
Daniel Dunbar0dd5e1e2009-07-25 00:23:56 +000058#include "llvm/Support/raw_ostream.h"
Jeff Cohen83c22e02006-02-24 02:52:40 +000059#include <algorithm>
Chris Lattner7a60d912005-01-07 07:47:53 +000060using namespace llvm;
61
Chris Lattner1b08c4a2008-06-17 06:09:18 +000062static cl::opt<bool>
Dan Gohman91491b52008-09-09 22:06:46 +000063EnableFastISelVerbose("fast-isel-verbose", cl::Hidden,
Dan Gohman1a59b3b2008-10-20 21:30:12 +000064 cl::desc("Enable verbose messages in the \"fast\" "
Dan Gohman91491b52008-09-09 22:06:46 +000065 "instruction selector"));
66static cl::opt<bool>
Dan Gohmanb4c02952008-09-09 23:05:00 +000067EnableFastISelAbort("fast-isel-abort", cl::Hidden,
68 cl::desc("Enable abort calls when \"fast\" instruction fails"));
Dan Gohmanf17a2f32008-09-05 22:59:21 +000069static cl::opt<bool>
Evan Chengad7c6122009-11-09 06:49:37 +000070SchedLiveInCopies("schedule-livein-copies", cl::Hidden,
Dan Gohmanf17a2f32008-09-05 22:59:21 +000071 cl::desc("Schedule copies of livein registers"),
72 cl::init(false));
Chris Lattner1b08c4a2008-06-17 06:09:18 +000073
Chris Lattner975f5c92005-09-01 18:44:10 +000074#ifndef NDEBUG
Chris Lattnere05a4612005-01-12 03:41:21 +000075static cl::opt<bool>
Dan Gohman581cc872008-07-21 20:00:07 +000076ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden,
77 cl::desc("Pop up a window to show dags before the first "
78 "dag combine pass"));
79static cl::opt<bool>
80ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden,
81 cl::desc("Pop up a window to show dags before legalize types"));
82static cl::opt<bool>
83ViewLegalizeDAGs("view-legalize-dags", cl::Hidden,
84 cl::desc("Pop up a window to show dags before legalize"));
85static cl::opt<bool>
86ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden,
87 cl::desc("Pop up a window to show dags before the second "
88 "dag combine pass"));
89static cl::opt<bool>
Duncan Sandsdc2dac12008-11-24 14:53:14 +000090ViewDAGCombineLT("view-dag-combine-lt-dags", cl::Hidden,
91 cl::desc("Pop up a window to show dags before the post legalize types"
92 " dag combine pass"));
93static cl::opt<bool>
Evan Cheng739a6a42006-01-21 02:32:06 +000094ViewISelDAGs("view-isel-dags", cl::Hidden,
95 cl::desc("Pop up a window to show isel dags as they are selected"));
96static cl::opt<bool>
97ViewSchedDAGs("view-sched-dags", cl::Hidden,
98 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman81b62e12007-08-28 20:32:58 +000099static cl::opt<bool>
100ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
Chris Lattnerfc809962008-01-25 17:24:52 +0000101 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Chris Lattnere05a4612005-01-12 03:41:21 +0000102#else
Dan Gohman581cc872008-07-21 20:00:07 +0000103static const bool ViewDAGCombine1 = false,
104 ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false,
105 ViewDAGCombine2 = false,
Duncan Sandsdc2dac12008-11-24 14:53:14 +0000106 ViewDAGCombineLT = false,
Dan Gohman581cc872008-07-21 20:00:07 +0000107 ViewISelDAGs = false, ViewSchedDAGs = false,
108 ViewSUnitDAGs = false;
Chris Lattnere05a4612005-01-12 03:41:21 +0000109#endif
110
Jim Laskey29e635d2006-08-02 12:30:23 +0000111//===---------------------------------------------------------------------===//
112///
113/// RegisterScheduler class - Track the registration of instruction schedulers.
114///
115//===---------------------------------------------------------------------===//
116MachinePassRegistry RegisterScheduler::Registry;
117
118//===---------------------------------------------------------------------===//
119///
120/// ISHeuristic command line option for instruction schedulers.
121///
122//===---------------------------------------------------------------------===//
Dan Gohmand78c4002008-05-13 00:00:25 +0000123static cl::opt<RegisterScheduler::FunctionPassCtor, false,
124 RegisterPassParser<RegisterScheduler> >
125ISHeuristic("pre-RA-sched",
126 cl::init(&createDefaultScheduler),
127 cl::desc("Instruction schedulers available (before register"
128 " allocation):"));
Jim Laskey95eda5b2006-08-01 14:21:23 +0000129
Dan Gohmand78c4002008-05-13 00:00:25 +0000130static RegisterScheduler
Dan Gohman9c4b7d52008-10-14 20:25:08 +0000131defaultListDAGScheduler("default", "Best scheduler for the target",
Dan Gohmand78c4002008-05-13 00:00:25 +0000132 createDefaultScheduler);
Evan Chengc1e1d972006-01-23 07:01:07 +0000133
Chris Lattner7a60d912005-01-07 07:47:53 +0000134namespace llvm {
135 //===--------------------------------------------------------------------===//
Jim Laskey17c67ef2006-08-01 19:14:14 +0000136 /// createDefaultScheduler - This creates an instruction scheduler appropriate
137 /// for the target.
Dan Gohmandfaf6462009-02-11 04:27:20 +0000138 ScheduleDAGSDNodes* createDefaultScheduler(SelectionDAGISel *IS,
Bill Wendling026e5d72009-04-29 23:29:43 +0000139 CodeGenOpt::Level OptLevel) {
Dan Gohman91febd12009-01-15 16:58:17 +0000140 const TargetLowering &TLI = IS->getTargetLowering();
141
Bill Wendling026e5d72009-04-29 23:29:43 +0000142 if (OptLevel == CodeGenOpt::None)
Bill Wendling084669a2009-04-29 00:15:41 +0000143 return createFastDAGScheduler(IS, OptLevel);
Dan Gohmanfd08af42008-11-20 03:11:19 +0000144 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency)
Bill Wendling084669a2009-04-29 00:15:41 +0000145 return createTDListDAGScheduler(IS, OptLevel);
Dan Gohmanfd08af42008-11-20 03:11:19 +0000146 assert(TLI.getSchedulingPreference() ==
147 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
Bill Wendling084669a2009-04-29 00:15:41 +0000148 return createBURRListDAGScheduler(IS, OptLevel);
Jim Laskey17c67ef2006-08-01 19:14:14 +0000149 }
Chris Lattner7a60d912005-01-07 07:47:53 +0000150}
151
Evan Cheng29cfb672008-01-30 18:18:23 +0000152// EmitInstrWithCustomInserter - This method should be implemented by targets
Dan Gohman453d64c2009-10-29 18:10:34 +0000153// that mark instructions with the 'usesCustomInserter' flag. These
Chris Lattner13d7c252005-08-26 20:54:47 +0000154// instructions are special in various ways, which require special support to
155// insert. The specified MachineInstr is created but not inserted into any
Dan Gohman453d64c2009-10-29 18:10:34 +0000156// basic blocks, and this method is called to expand it into a sequence of
157// instructions, potentially also creating new basic blocks and control flow.
158// When new basic blocks are inserted and the edges from MBB to its successors
159// are modified, the method should insert pairs of <OldSucc, NewSucc> into the
160// DenseMap.
Evan Cheng29cfb672008-01-30 18:18:23 +0000161MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Cheng270d0f92009-09-18 21:02:19 +0000162 MachineBasicBlock *MBB,
163 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Torok Edwin08954aa2009-07-12 20:07:01 +0000164#ifndef NDEBUG
Chris Lattner317dbbc2009-08-23 07:05:07 +0000165 errs() << "If a target marks an instruction with "
Dan Gohman453d64c2009-10-29 18:10:34 +0000166 "'usesCustomInserter', it must implement "
Torok Edwin08954aa2009-07-12 20:07:01 +0000167 "TargetLowering::EmitInstrWithCustomInserter!";
168#endif
Torok Edwinfbcc6632009-07-14 16:55:14 +0000169 llvm_unreachable(0);
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000170 return 0;
Chris Lattner13d7c252005-08-26 20:54:47 +0000171}
172
Dan Gohmanf17a2f32008-09-05 22:59:21 +0000173/// EmitLiveInCopy - Emit a copy for a live in physical register. If the
174/// physical register has only a single copy use, then coalesced the copy
175/// if possible.
176static void EmitLiveInCopy(MachineBasicBlock *MBB,
177 MachineBasicBlock::iterator &InsertPos,
178 unsigned VirtReg, unsigned PhysReg,
179 const TargetRegisterClass *RC,
180 DenseMap<MachineInstr*, unsigned> &CopyRegMap,
181 const MachineRegisterInfo &MRI,
182 const TargetRegisterInfo &TRI,
183 const TargetInstrInfo &TII) {
184 unsigned NumUses = 0;
185 MachineInstr *UseMI = NULL;
186 for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(VirtReg),
187 UE = MRI.use_end(); UI != UE; ++UI) {
188 UseMI = &*UI;
189 if (++NumUses > 1)
190 break;
191 }
192
193 // If the number of uses is not one, or the use is not a move instruction,
194 // don't coalesce. Also, only coalesce away a virtual register to virtual
195 // register copy.
196 bool Coalesced = false;
Evan Chengc544cb02009-01-20 19:12:24 +0000197 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Dan Gohmanf17a2f32008-09-05 22:59:21 +0000198 if (NumUses == 1 &&
Evan Chengc544cb02009-01-20 19:12:24 +0000199 TII.isMoveInstr(*UseMI, SrcReg, DstReg, SrcSubReg, DstSubReg) &&
Dan Gohmanf17a2f32008-09-05 22:59:21 +0000200 TargetRegisterInfo::isVirtualRegister(DstReg)) {
201 VirtReg = DstReg;
202 Coalesced = true;
203 }
204
205 // Now find an ideal location to insert the copy.
206 MachineBasicBlock::iterator Pos = InsertPos;
207 while (Pos != MBB->begin()) {
208 MachineInstr *PrevMI = prior(Pos);
209 DenseMap<MachineInstr*, unsigned>::iterator RI = CopyRegMap.find(PrevMI);
210 // copyRegToReg might emit multiple instructions to do a copy.
211 unsigned CopyDstReg = (RI == CopyRegMap.end()) ? 0 : RI->second;
212 if (CopyDstReg && !TRI.regsOverlap(CopyDstReg, PhysReg))
213 // This is what the BB looks like right now:
214 // r1024 = mov r0
215 // ...
216 // r1 = mov r1024
217 //
218 // We want to insert "r1025 = mov r1". Inserting this copy below the
219 // move to r1024 makes it impossible for that move to be coalesced.
220 //
221 // r1025 = mov r1
222 // r1024 = mov r0
223 // ...
224 // r1 = mov 1024
225 // r2 = mov 1025
226 break; // Woot! Found a good location.
227 --Pos;
228 }
229
David Goodwin22c2fba2009-07-08 23:10:31 +0000230 bool Emitted = TII.copyRegToReg(*MBB, Pos, VirtReg, PhysReg, RC, RC);
231 assert(Emitted && "Unable to issue a live-in copy instruction!\n");
232 (void) Emitted;
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000233
Zhongxing Xu47062ce2009-10-16 05:42:28 +0000234 CopyRegMap.insert(std::make_pair(prior(Pos), VirtReg));
Dan Gohmanf17a2f32008-09-05 22:59:21 +0000235 if (Coalesced) {
236 if (&*InsertPos == UseMI) ++InsertPos;
237 MBB->erase(UseMI);
238 }
239}
240
241/// EmitLiveInCopies - If this is the first basic block in the function,
242/// and if it has live ins that need to be copied into vregs, emit the
243/// copies into the block.
244static void EmitLiveInCopies(MachineBasicBlock *EntryMBB,
245 const MachineRegisterInfo &MRI,
246 const TargetRegisterInfo &TRI,
247 const TargetInstrInfo &TII) {
248 if (SchedLiveInCopies) {
249 // Emit the copies at a heuristically-determined location in the block.
250 DenseMap<MachineInstr*, unsigned> CopyRegMap;
251 MachineBasicBlock::iterator InsertPos = EntryMBB->begin();
252 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
253 E = MRI.livein_end(); LI != E; ++LI)
254 if (LI->second) {
255 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
256 EmitLiveInCopy(EntryMBB, InsertPos, LI->second, LI->first,
257 RC, CopyRegMap, MRI, TRI, TII);
258 }
259 } else {
260 // Emit the copies into the top of the block.
261 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
262 E = MRI.livein_end(); LI != E; ++LI)
263 if (LI->second) {
264 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
David Goodwin22c2fba2009-07-08 23:10:31 +0000265 bool Emitted = TII.copyRegToReg(*EntryMBB, EntryMBB->begin(),
266 LI->second, LI->first, RC, RC);
267 assert(Emitted && "Unable to issue a live-in copy instruction!\n");
268 (void) Emitted;
Dan Gohmanf17a2f32008-09-05 22:59:21 +0000269 }
270 }
271}
272
Chris Lattner875def92005-01-11 05:56:49 +0000273//===----------------------------------------------------------------------===//
274// SelectionDAGISel code
275//===----------------------------------------------------------------------===//
Chris Lattner7a60d912005-01-07 07:47:53 +0000276
Bill Wendling026e5d72009-04-29 23:29:43 +0000277SelectionDAGISel::SelectionDAGISel(TargetMachine &tm, CodeGenOpt::Level OL) :
Dan Gohman5ea74d52009-07-31 18:16:33 +0000278 MachineFunctionPass(&ID), TM(tm), TLI(*tm.getTargetLowering()),
Dan Gohmane1a9a782008-08-27 23:52:12 +0000279 FuncInfo(new FunctionLoweringInfo(TLI)),
280 CurDAG(new SelectionDAG(TLI, *FuncInfo)),
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000281 SDB(new SelectionDAGBuilder(*CurDAG, TLI, *FuncInfo, OL)),
Dan Gohmane1a9a782008-08-27 23:52:12 +0000282 GFI(),
Bill Wendling084669a2009-04-29 00:15:41 +0000283 OptLevel(OL),
Dan Gohmane1a9a782008-08-27 23:52:12 +0000284 DAGSize(0)
285{}
286
287SelectionDAGISel::~SelectionDAGISel() {
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000288 delete SDB;
Dan Gohmane1a9a782008-08-27 23:52:12 +0000289 delete CurDAG;
290 delete FuncInfo;
291}
292
Owen Anderson53aa7a92009-08-10 22:56:29 +0000293unsigned SelectionDAGISel::MakeReg(EVT VT) {
Chris Lattnera10fff52007-12-31 04:13:23 +0000294 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner7a60d912005-01-07 07:47:53 +0000295}
296
Chris Lattnerc9950c12005-08-17 06:37:43 +0000297void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeydcb2b832006-10-16 20:52:31 +0000298 AU.addRequired<AliasAnalysis>();
Dan Gohman10b88982009-07-31 23:36:22 +0000299 AU.addPreserved<AliasAnalysis>();
Gordon Henriksend930f912008-08-17 18:44:35 +0000300 AU.addRequired<GCModuleInfo>();
Dan Gohman10b88982009-07-31 23:36:22 +0000301 AU.addPreserved<GCModuleInfo>();
Devang Patel235acaa2009-01-09 19:11:50 +0000302 AU.addRequired<DwarfWriter>();
Dan Gohman10b88982009-07-31 23:36:22 +0000303 AU.addPreserved<DwarfWriter>();
Dan Gohman5ea74d52009-07-31 18:16:33 +0000304 MachineFunctionPass::getAnalysisUsage(AU);
Chris Lattnerc9950c12005-08-17 06:37:43 +0000305}
Chris Lattner7a60d912005-01-07 07:47:53 +0000306
Dan Gohman5ea74d52009-07-31 18:16:33 +0000307bool SelectionDAGISel::runOnMachineFunction(MachineFunction &mf) {
308 Function &Fn = *mf.getFunction();
309
Dan Gohmanb4c02952008-09-09 23:05:00 +0000310 // Do some sanity-checking on the command-line options.
311 assert((!EnableFastISelVerbose || EnableFastISel) &&
312 "-fast-isel-verbose requires -fast-isel");
313 assert((!EnableFastISelAbort || EnableFastISel) &&
314 "-fast-isel-abort requires -fast-isel");
315
Dan Gohman8dc0b932007-08-27 16:26:13 +0000316 // Get alias analysis for load/store combining.
317 AA = &getAnalysis<AliasAnalysis>();
318
Dan Gohman5ea74d52009-07-31 18:16:33 +0000319 MF = &mf;
Dan Gohmanf17a2f32008-09-05 22:59:21 +0000320 const TargetInstrInfo &TII = *TM.getInstrInfo();
321 const TargetRegisterInfo &TRI = *TM.getRegisterInfo();
322
Dan Gohman71536922009-08-01 03:51:09 +0000323 if (Fn.hasGC())
324 GFI = &getAnalysis<GCModuleInfo>().getFunctionInfo(Fn);
Gordon Henriksen5180e852008-01-07 01:30:38 +0000325 else
Gordon Henriksend930f912008-08-17 18:44:35 +0000326 GFI = 0;
Dan Gohman619ef482009-01-15 19:20:50 +0000327 RegInfo = &MF->getRegInfo();
Daniel Dunbar0dd5e1e2009-07-25 00:23:56 +0000328 DEBUG(errs() << "\n\n\n=== " << Fn.getName() << "\n");
Chris Lattner7a60d912005-01-07 07:47:53 +0000329
Duncan Sands5a913d62009-01-28 13:14:17 +0000330 MachineModuleInfo *MMI = getAnalysisIfAvailable<MachineModuleInfo>();
331 DwarfWriter *DW = getAnalysisIfAvailable<DwarfWriter>();
Owen Anderson092bc512009-07-09 18:44:09 +0000332 CurDAG->init(*MF, MMI, DW);
Dan Gohmana3624b62009-11-23 17:16:22 +0000333 FuncInfo->set(Fn, *MF, EnableFastISel);
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000334 SDB->init(GFI, *AA);
Chris Lattner7a60d912005-01-07 07:47:53 +0000335
Dale Johannesenfd967cf2008-04-02 00:25:04 +0000336 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
337 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
338 // Mark landing pad.
Dan Gohmane1a9a782008-08-27 23:52:12 +0000339 FuncInfo->MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Duncan Sands61166502007-06-06 10:05:18 +0000340
Dan Gohman619ef482009-01-15 19:20:50 +0000341 SelectAllBasicBlocks(Fn, *MF, MMI, DW, TII);
Misha Brukman835702a2005-04-21 22:36:52 +0000342
Dan Gohmanf17a2f32008-09-05 22:59:21 +0000343 // If the first basic block in the function has live ins that need to be
344 // copied into vregs, emit the copies into the top of the block before
345 // emitting the code for the block.
Dan Gohman619ef482009-01-15 19:20:50 +0000346 EmitLiveInCopies(MF->begin(), *RegInfo, TRI, TII);
Dan Gohmanf17a2f32008-09-05 22:59:21 +0000347
Evan Cheng276b44b2007-02-10 02:43:39 +0000348 // Add function live-ins to entry block live-in set.
Dan Gohmanf17a2f32008-09-05 22:59:21 +0000349 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
350 E = RegInfo->livein_end(); I != E; ++I)
Dan Gohman619ef482009-01-15 19:20:50 +0000351 MF->begin()->addLiveIn(I->first);
Evan Cheng276b44b2007-02-10 02:43:39 +0000352
Duncan Sands92bf2c62007-06-15 19:04:19 +0000353#ifndef NDEBUG
Dan Gohmane1a9a782008-08-27 23:52:12 +0000354 assert(FuncInfo->CatchInfoFound.size() == FuncInfo->CatchInfoLost.size() &&
Duncan Sands92bf2c62007-06-15 19:04:19 +0000355 "Not all catch info was assigned to a landing pad!");
356#endif
357
Dan Gohmane1a9a782008-08-27 23:52:12 +0000358 FuncInfo->clear();
359
Chris Lattner7a60d912005-01-07 07:47:53 +0000360 return true;
361}
362
Dan Gohman02578a32009-12-05 00:27:08 +0000363/// SetDebugLoc - Update MF's and SDB's DebugLocs if debug information is
364/// attached with this instruction.
365static void SetDebugLoc(unsigned MDDbgKind,
366 MetadataContext &TheMetadata,
367 Instruction *I,
368 SelectionDAGBuilder *SDB,
369 FastISel *FastIS,
370 MachineFunction *MF) {
371 if (!isa<DbgInfoIntrinsic>(I))
372 if (MDNode *Dbg = TheMetadata.getMD(MDDbgKind, I)) {
373 DILocation DILoc(Dbg);
374 DebugLoc Loc = ExtractDebugLocation(DILoc, MF->getDebugLocInfo());
375
376 SDB->setCurDebugLoc(Loc);
377
378 if (FastIS)
379 FastIS->setCurDebugLoc(Loc);
380
381 // If the function doesn't have a default debug location yet, set
382 // it. This is kind of a hack.
383 if (MF->getDefaultDebugLoc().isUnknown())
384 MF->setDefaultDebugLoc(Loc);
385 }
386}
387
388/// ResetDebugLoc - Set MF's and SDB's DebugLocs to Unknown.
389static void ResetDebugLoc(SelectionDAGBuilder *SDB,
390 FastISel *FastIS) {
391 SDB->setCurDebugLoc(DebugLoc::getUnknownLoc());
392 if (FastIS)
Dan Gohman6453a4e2009-12-14 23:08:09 +0000393 FastIS->setCurDebugLoc(DebugLoc::getUnknownLoc());
Dan Gohman02578a32009-12-05 00:27:08 +0000394}
395
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000396void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB,
397 BasicBlock::iterator Begin,
Dan Gohman20c8ab62009-11-20 02:51:26 +0000398 BasicBlock::iterator End,
399 bool &HadTailCall) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000400 SDB->setCurrentBasicBlock(BB);
Devang Patel2d85eef2009-09-28 21:41:20 +0000401 MetadataContext &TheMetadata = LLVMBB->getParent()->getContext().getMetadata();
Devang Patelb1a44772009-09-28 21:14:55 +0000402 unsigned MDDbgKind = TheMetadata.getMDKind("dbg");
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000403
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000404 // Lower all of the non-terminator instructions. If a call is emitted
405 // as a tail call, cease emitting nodes for this block.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000406 for (BasicBlock::iterator I = Begin; I != End && !SDB->HasTailCall; ++I) {
Dan Gohman02578a32009-12-05 00:27:08 +0000407 if (MDDbgKind)
408 SetDebugLoc(MDDbgKind, TheMetadata, I, SDB, 0, MF);
409
410 if (!isa<TerminatorInst>(I)) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000411 SDB->visit(*I);
Dan Gohman02578a32009-12-05 00:27:08 +0000412
413 // Set the current debug location back to "unknown" so that it doesn't
414 // spuriously apply to subsequent instructions.
415 ResetDebugLoc(SDB, 0);
416 }
Devang Patel852c9b62009-09-16 20:39:11 +0000417 }
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000418
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000419 if (!SDB->HasTailCall) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000420 // Ensure that all instructions which are used outside of their defining
421 // blocks are available as virtual registers. Invoke is handled elsewhere.
422 for (BasicBlock::iterator I = Begin; I != End; ++I)
423 if (!isa<PHINode>(I) && !isa<InvokeInst>(I))
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000424 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000425
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000426 // Handle PHI nodes in successor blocks.
427 if (End == LLVMBB->end()) {
428 HandlePHINodesInSuccessorBlocks(LLVMBB);
Dan Gohman7bda51f2008-09-03 23:12:08 +0000429
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000430 // Lower the terminator after the copies are emitted.
Dan Gohman02578a32009-12-05 00:27:08 +0000431 SetDebugLoc(MDDbgKind, TheMetadata, LLVMBB->getTerminator(), SDB, 0, MF);
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000432 SDB->visit(*LLVMBB->getTerminator());
Dan Gohman02578a32009-12-05 00:27:08 +0000433 ResetDebugLoc(SDB, 0);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000434 }
Dan Gohman7bda51f2008-09-03 23:12:08 +0000435 }
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000436
Chris Lattner4108bb02005-01-17 19:43:36 +0000437 // Make sure the root of the DAG is up-to-date.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000438 CurDAG->setRoot(SDB->getControlRoot());
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000439
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000440 // Final step, emit the lowered DAG as machine code.
441 CodeGenAndEmitDAG();
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000442 HadTailCall = SDB->HasTailCall;
443 SDB->clear();
Chris Lattner7a60d912005-01-07 07:47:53 +0000444}
445
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000446void SelectionDAGISel::ComputeLiveOutVRegInfo() {
Chris Lattner1b08c4a2008-06-17 06:09:18 +0000447 SmallPtrSet<SDNode*, 128> VisitedNodes;
448 SmallVector<SDNode*, 128> Worklist;
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000449
Gabor Greiff304a7a2008-08-28 21:40:38 +0000450 Worklist.push_back(CurDAG->getRoot().getNode());
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000451
Chris Lattner1b08c4a2008-06-17 06:09:18 +0000452 APInt Mask;
453 APInt KnownZero;
454 APInt KnownOne;
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000455
Chris Lattner1b08c4a2008-06-17 06:09:18 +0000456 while (!Worklist.empty()) {
457 SDNode *N = Worklist.back();
458 Worklist.pop_back();
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000459
Chris Lattner1b08c4a2008-06-17 06:09:18 +0000460 // If we've already seen this node, ignore it.
461 if (!VisitedNodes.insert(N))
462 continue;
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000463
Chris Lattner1b08c4a2008-06-17 06:09:18 +0000464 // Otherwise, add all chain operands to the worklist.
465 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
Owen Anderson9f944592009-08-11 20:47:22 +0000466 if (N->getOperand(i).getValueType() == MVT::Other)
Gabor Greiff304a7a2008-08-28 21:40:38 +0000467 Worklist.push_back(N->getOperand(i).getNode());
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000468
Chris Lattner1b08c4a2008-06-17 06:09:18 +0000469 // If this is a CopyToReg with a vreg dest, process it.
470 if (N->getOpcode() != ISD::CopyToReg)
471 continue;
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000472
Chris Lattner1b08c4a2008-06-17 06:09:18 +0000473 unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
474 if (!TargetRegisterInfo::isVirtualRegister(DestReg))
475 continue;
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000476
Chris Lattner1b08c4a2008-06-17 06:09:18 +0000477 // Ignore non-scalar or non-integer values.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000478 SDValue Src = N->getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +0000479 EVT SrcVT = Src.getValueType();
Chris Lattner1b08c4a2008-06-17 06:09:18 +0000480 if (!SrcVT.isInteger() || SrcVT.isVector())
481 continue;
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000482
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000483 unsigned NumSignBits = CurDAG->ComputeNumSignBits(Src);
Chris Lattner1b08c4a2008-06-17 06:09:18 +0000484 Mask = APInt::getAllOnesValue(SrcVT.getSizeInBits());
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000485 CurDAG->ComputeMaskedBits(Src, Mask, KnownZero, KnownOne);
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000486
Chris Lattner1b08c4a2008-06-17 06:09:18 +0000487 // Only install this information if it tells us something.
488 if (NumSignBits != 1 || KnownZero != 0 || KnownOne != 0) {
489 DestReg -= TargetRegisterInfo::FirstVirtualRegister;
Dan Gohman71536922009-08-01 03:51:09 +0000490 if (DestReg >= FuncInfo->LiveOutRegInfo.size())
491 FuncInfo->LiveOutRegInfo.resize(DestReg+1);
492 FunctionLoweringInfo::LiveOutInfo &LOI =
493 FuncInfo->LiveOutRegInfo[DestReg];
Chris Lattner1b08c4a2008-06-17 06:09:18 +0000494 LOI.NumSignBits = NumSignBits;
Dan Gohman2785e4b2009-03-27 23:55:04 +0000495 LOI.KnownOne = KnownOne;
496 LOI.KnownZero = KnownZero;
Chris Lattner1b08c4a2008-06-17 06:09:18 +0000497 }
498 }
499}
500
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000501void SelectionDAGISel::CodeGenAndEmitDAG() {
Dan Gohman581cc872008-07-21 20:00:07 +0000502 std::string GroupName;
503 if (TimePassesIsEnabled)
504 GroupName = "Instruction Selection and Scheduling";
505 std::string BlockName;
506 if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs ||
Duncan Sandsdc2dac12008-11-24 14:53:14 +0000507 ViewDAGCombine2 || ViewDAGCombineLT || ViewISelDAGs || ViewSchedDAGs ||
508 ViewSUnitDAGs)
Dan Gohman71536922009-08-01 03:51:09 +0000509 BlockName = MF->getFunction()->getNameStr() + ":" +
Daniel Dunbar123686852009-07-24 08:24:36 +0000510 BB->getBasicBlock()->getNameStr();
Dan Gohman581cc872008-07-21 20:00:07 +0000511
Chris Lattner4dc3edd2009-08-23 06:35:02 +0000512 DEBUG(errs() << "Initial selection DAG:\n");
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000513 DEBUG(CurDAG->dump());
Dan Gohman581cc872008-07-21 20:00:07 +0000514
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000515 if (ViewDAGCombine1) CurDAG->viewGraph("dag-combine1 input for " + BlockName);
Dan Gohmanfadf40a2007-10-08 15:12:17 +0000516
Chris Lattnerbcfebeb2005-10-10 16:47:10 +0000517 // Run the DAG combiner in pre-legalize mode.
Evan Chengfb257352008-07-01 17:59:20 +0000518 if (TimePassesIsEnabled) {
Dan Gohmanadec96f2008-07-14 18:19:29 +0000519 NamedRegionTimer T("DAG Combining 1", GroupName);
Bill Wendling084669a2009-04-29 00:15:41 +0000520 CurDAG->Combine(Unrestricted, *AA, OptLevel);
Evan Chengfb257352008-07-01 17:59:20 +0000521 } else {
Bill Wendling084669a2009-04-29 00:15:41 +0000522 CurDAG->Combine(Unrestricted, *AA, OptLevel);
Evan Chengfb257352008-07-01 17:59:20 +0000523 }
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000524
Chris Lattner4dc3edd2009-08-23 06:35:02 +0000525 DEBUG(errs() << "Optimized lowered selection DAG:\n");
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000526 DEBUG(CurDAG->dump());
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000527
Chris Lattner7a60d912005-01-07 07:47:53 +0000528 // Second step, hack on the DAG until it only uses operations and types that
529 // the target supports.
Dan Gohman6e7073b2009-12-05 17:51:33 +0000530 if (ViewLegalizeTypesDAGs) CurDAG->viewGraph("legalize-types input for " +
531 BlockName);
Dan Gohman581cc872008-07-21 20:00:07 +0000532
Dan Gohman6e7073b2009-12-05 17:51:33 +0000533 bool Changed;
534 if (TimePassesIsEnabled) {
535 NamedRegionTimer T("Type Legalization", GroupName);
536 Changed = CurDAG->LegalizeTypes();
537 } else {
538 Changed = CurDAG->LegalizeTypes();
539 }
540
541 DEBUG(errs() << "Type-legalized selection DAG:\n");
542 DEBUG(CurDAG->dump());
543
544 if (Changed) {
545 if (ViewDAGCombineLT)
546 CurDAG->viewGraph("dag-combine-lt input for " + BlockName);
547
548 // Run the DAG combiner in post-type-legalize mode.
Dan Gohman581cc872008-07-21 20:00:07 +0000549 if (TimePassesIsEnabled) {
Dan Gohman6e7073b2009-12-05 17:51:33 +0000550 NamedRegionTimer T("DAG Combining after legalize types", GroupName);
551 CurDAG->Combine(NoIllegalTypes, *AA, OptLevel);
Dan Gohman581cc872008-07-21 20:00:07 +0000552 } else {
Dan Gohman6e7073b2009-12-05 17:51:33 +0000553 CurDAG->Combine(NoIllegalTypes, *AA, OptLevel);
Dan Gohman581cc872008-07-21 20:00:07 +0000554 }
555
Dan Gohman6e7073b2009-12-05 17:51:33 +0000556 DEBUG(errs() << "Optimized type-legalized selection DAG:\n");
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000557 DEBUG(CurDAG->dump());
Dan Gohman6e7073b2009-12-05 17:51:33 +0000558 }
Dan Gohman581cc872008-07-21 20:00:07 +0000559
Dan Gohman6e7073b2009-12-05 17:51:33 +0000560 if (TimePassesIsEnabled) {
561 NamedRegionTimer T("Vector Legalization", GroupName);
562 Changed = CurDAG->LegalizeVectors();
563 } else {
564 Changed = CurDAG->LegalizeVectors();
565 }
Duncan Sandsdc2dac12008-11-24 14:53:14 +0000566
Dan Gohman6e7073b2009-12-05 17:51:33 +0000567 if (Changed) {
Eli Friedmanda90dd62009-05-23 12:35:30 +0000568 if (TimePassesIsEnabled) {
Dan Gohman6e7073b2009-12-05 17:51:33 +0000569 NamedRegionTimer T("Type Legalization 2", GroupName);
570 Changed = CurDAG->LegalizeTypes();
Eli Friedmanda90dd62009-05-23 12:35:30 +0000571 } else {
Dan Gohman6e7073b2009-12-05 17:51:33 +0000572 Changed = CurDAG->LegalizeTypes();
Eli Friedmanda90dd62009-05-23 12:35:30 +0000573 }
574
Dan Gohman6e7073b2009-12-05 17:51:33 +0000575 if (ViewDAGCombineLT)
576 CurDAG->viewGraph("dag-combine-lv input for " + BlockName);
Eli Friedmanda90dd62009-05-23 12:35:30 +0000577
Dan Gohman6e7073b2009-12-05 17:51:33 +0000578 // Run the DAG combiner in post-type-legalize mode.
579 if (TimePassesIsEnabled) {
580 NamedRegionTimer T("DAG Combining after legalize vectors", GroupName);
581 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
582 } else {
583 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
Eli Friedmanda90dd62009-05-23 12:35:30 +0000584 }
Dan Gohman6e7073b2009-12-05 17:51:33 +0000585
586 DEBUG(errs() << "Optimized vector-legalized selection DAG:\n");
587 DEBUG(CurDAG->dump());
Chris Lattner17b234c2008-07-10 23:37:50 +0000588 }
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000589
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000590 if (ViewLegalizeDAGs) CurDAG->viewGraph("legalize input for " + BlockName);
Dan Gohman581cc872008-07-21 20:00:07 +0000591
Evan Chengfb257352008-07-01 17:59:20 +0000592 if (TimePassesIsEnabled) {
Dan Gohmanadec96f2008-07-14 18:19:29 +0000593 NamedRegionTimer T("DAG Legalization", GroupName);
Dan Gohman6e7073b2009-12-05 17:51:33 +0000594 CurDAG->Legalize(OptLevel);
Evan Chengfb257352008-07-01 17:59:20 +0000595 } else {
Dan Gohman6e7073b2009-12-05 17:51:33 +0000596 CurDAG->Legalize(OptLevel);
Evan Chengfb257352008-07-01 17:59:20 +0000597 }
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000598
Chris Lattner4dc3edd2009-08-23 06:35:02 +0000599 DEBUG(errs() << "Legalized selection DAG:\n");
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000600 DEBUG(CurDAG->dump());
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000601
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000602 if (ViewDAGCombine2) CurDAG->viewGraph("dag-combine2 input for " + BlockName);
Dan Gohman581cc872008-07-21 20:00:07 +0000603
Chris Lattnerbcfebeb2005-10-10 16:47:10 +0000604 // Run the DAG combiner in post-legalize mode.
Evan Chengfb257352008-07-01 17:59:20 +0000605 if (TimePassesIsEnabled) {
Dan Gohmanadec96f2008-07-14 18:19:29 +0000606 NamedRegionTimer T("DAG Combining 2", GroupName);
Bill Wendling084669a2009-04-29 00:15:41 +0000607 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
Evan Chengfb257352008-07-01 17:59:20 +0000608 } else {
Bill Wendling084669a2009-04-29 00:15:41 +0000609 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
Evan Chengfb257352008-07-01 17:59:20 +0000610 }
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000611
Chris Lattner4dc3edd2009-08-23 06:35:02 +0000612 DEBUG(errs() << "Optimized legalized selection DAG:\n");
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000613 DEBUG(CurDAG->dump());
Dan Gohmanfadf40a2007-10-08 15:12:17 +0000614
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000615 if (ViewISelDAGs) CurDAG->viewGraph("isel input for " + BlockName);
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000616
Bill Wendling026e5d72009-04-29 23:29:43 +0000617 if (OptLevel != CodeGenOpt::None)
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000618 ComputeLiveOutVRegInfo();
Evan Cheng51ab4492006-04-28 02:09:19 +0000619
Chris Lattner5ca31d92005-03-30 01:10:47 +0000620 // Third, instruction select all of the operations to machine code, adding the
621 // code to the MachineBasicBlock.
Evan Chengfb257352008-07-01 17:59:20 +0000622 if (TimePassesIsEnabled) {
Dan Gohmanadec96f2008-07-14 18:19:29 +0000623 NamedRegionTimer T("Instruction Selection", GroupName);
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000624 InstructionSelect();
Evan Chengfb257352008-07-01 17:59:20 +0000625 } else {
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000626 InstructionSelect();
Evan Chengfb257352008-07-01 17:59:20 +0000627 }
Evan Cheng0711d682008-06-30 20:45:06 +0000628
Chris Lattner4dc3edd2009-08-23 06:35:02 +0000629 DEBUG(errs() << "Selected selection DAG:\n");
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000630 DEBUG(CurDAG->dump());
Dan Gohman581cc872008-07-21 20:00:07 +0000631
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000632 if (ViewSchedDAGs) CurDAG->viewGraph("scheduler input for " + BlockName);
Dan Gohman581cc872008-07-21 20:00:07 +0000633
Dan Gohmanadec96f2008-07-14 18:19:29 +0000634 // Schedule machine code.
Dan Gohmandfaf6462009-02-11 04:27:20 +0000635 ScheduleDAGSDNodes *Scheduler = CreateScheduler();
Dan Gohmanadec96f2008-07-14 18:19:29 +0000636 if (TimePassesIsEnabled) {
637 NamedRegionTimer T("Instruction Scheduling", GroupName);
Dan Gohmandfaf6462009-02-11 04:27:20 +0000638 Scheduler->Run(CurDAG, BB, BB->end());
Dan Gohmanadec96f2008-07-14 18:19:29 +0000639 } else {
Dan Gohmandfaf6462009-02-11 04:27:20 +0000640 Scheduler->Run(CurDAG, BB, BB->end());
Dan Gohmanadec96f2008-07-14 18:19:29 +0000641 }
642
Dan Gohman581cc872008-07-21 20:00:07 +0000643 if (ViewSUnitDAGs) Scheduler->viewGraph();
644
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000645 // Emit machine code to BB. This can change 'BB' to the last block being
Evan Cheng0711d682008-06-30 20:45:06 +0000646 // inserted into.
Evan Chengfb257352008-07-01 17:59:20 +0000647 if (TimePassesIsEnabled) {
Dan Gohmanadec96f2008-07-14 18:19:29 +0000648 NamedRegionTimer T("Instruction Creation", GroupName);
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000649 BB = Scheduler->EmitSchedule(&SDB->EdgeMapping);
Evan Chengfb257352008-07-01 17:59:20 +0000650 } else {
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000651 BB = Scheduler->EmitSchedule(&SDB->EdgeMapping);
Dan Gohmanadec96f2008-07-14 18:19:29 +0000652 }
653
654 // Free the scheduler state.
655 if (TimePassesIsEnabled) {
656 NamedRegionTimer T("Instruction Scheduling Cleanup", GroupName);
657 delete Scheduler;
658 } else {
659 delete Scheduler;
Evan Chengfb257352008-07-01 17:59:20 +0000660 }
Evan Cheng0711d682008-06-30 20:45:06 +0000661
Chris Lattner4dc3edd2009-08-23 06:35:02 +0000662 DEBUG(errs() << "Selected machine code:\n");
Chris Lattner7a60d912005-01-07 07:47:53 +0000663 DEBUG(BB->dump());
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000664}
Chris Lattner7a60d912005-01-07 07:47:53 +0000665
Dan Gohman619ef482009-01-15 19:20:50 +0000666void SelectionDAGISel::SelectAllBasicBlocks(Function &Fn,
667 MachineFunction &MF,
Dan Gohmane7ced742008-10-14 23:54:11 +0000668 MachineModuleInfo *MMI,
Devang Patel5c6e1e32009-01-13 00:35:13 +0000669 DwarfWriter *DW,
Dan Gohmane7ced742008-10-14 23:54:11 +0000670 const TargetInstrInfo &TII) {
Dan Gohman4aa90952008-09-29 21:55:50 +0000671 // Initialize the Fast-ISel state, if needed.
672 FastISel *FastIS = 0;
673 if (EnableFastISel)
Dan Gohman619ef482009-01-15 19:20:50 +0000674 FastIS = TLI.createFastISel(MF, MMI, DW,
Dan Gohman4aa90952008-09-29 21:55:50 +0000675 FuncInfo->ValueMap,
676 FuncInfo->MBBMap,
Dan Gohmane7ced742008-10-14 23:54:11 +0000677 FuncInfo->StaticAllocaMap
678#ifndef NDEBUG
679 , FuncInfo->CatchInfoLost
680#endif
681 );
Dan Gohman4aa90952008-09-29 21:55:50 +0000682
Devang Patel2d85eef2009-09-28 21:41:20 +0000683 MetadataContext &TheMetadata = Fn.getContext().getMetadata();
Devang Patelb1a44772009-09-28 21:14:55 +0000684 unsigned MDDbgKind = TheMetadata.getMDKind("dbg");
Devang Patel852c9b62009-09-16 20:39:11 +0000685
Dan Gohman4aa90952008-09-29 21:55:50 +0000686 // Iterate over all basic blocks in the function.
Evan Cheng06381152008-08-07 00:43:25 +0000687 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I) {
688 BasicBlock *LLVMBB = &*I;
Dan Gohmane1a9a782008-08-27 23:52:12 +0000689 BB = FuncInfo->MBBMap[LLVMBB];
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000690
Dan Gohman7bda51f2008-09-03 23:12:08 +0000691 BasicBlock::iterator const Begin = LLVMBB->begin();
692 BasicBlock::iterator const End = LLVMBB->end();
Evan Cheng24776b52008-09-08 16:01:27 +0000693 BasicBlock::iterator BI = Begin;
Dan Gohman360c57f2008-08-28 20:28:56 +0000694
695 // Lower any arguments needed in this block if this is the entry block.
Dan Gohman32a733e2008-09-25 17:05:24 +0000696 bool SuppressFastISel = false;
697 if (LLVMBB == &Fn.getEntryBlock()) {
Dan Gohman360c57f2008-08-28 20:28:56 +0000698 LowerArguments(LLVMBB);
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000699
Dan Gohman32a733e2008-09-25 17:05:24 +0000700 // If any of the arguments has the byval attribute, forgo
701 // fast-isel in the entry block.
Dan Gohman4aa90952008-09-29 21:55:50 +0000702 if (FastIS) {
Dan Gohman32a733e2008-09-25 17:05:24 +0000703 unsigned j = 1;
704 for (Function::arg_iterator I = Fn.arg_begin(), E = Fn.arg_end();
705 I != E; ++I, ++j)
Devang Patel4c758ea2008-09-25 21:00:45 +0000706 if (Fn.paramHasAttr(j, Attribute::ByVal)) {
Dan Gohman6975c362008-09-25 17:21:42 +0000707 if (EnableFastISelVerbose || EnableFastISelAbort)
Chris Lattner317dbbc2009-08-23 07:05:07 +0000708 errs() << "FastISel skips entry block due to byval argument\n";
Dan Gohman32a733e2008-09-25 17:05:24 +0000709 SuppressFastISel = true;
710 break;
711 }
712 }
713 }
714
Dan Gohmane7ced742008-10-14 23:54:11 +0000715 if (MMI && BB->isLandingPad()) {
716 // Add a label to mark the beginning of the landing pad. Deletion of the
717 // landing pad can thus be detected via the MachineModuleInfo.
718 unsigned LabelID = MMI->addLandingPad(BB);
719
720 const TargetInstrDesc &II = TII.get(TargetInstrInfo::EH_LABEL);
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000721 BuildMI(BB, SDB->getCurDebugLoc(), II).addImm(LabelID);
Dan Gohmane7ced742008-10-14 23:54:11 +0000722
723 // Mark exception register as live in.
724 unsigned Reg = TLI.getExceptionAddressRegister();
725 if (Reg) BB->addLiveIn(Reg);
726
727 // Mark exception selector register as live in.
728 Reg = TLI.getExceptionSelectorRegister();
729 if (Reg) BB->addLiveIn(Reg);
730
731 // FIXME: Hack around an exception handling flaw (PR1508): the personality
732 // function and list of typeids logically belong to the invoke (or, if you
733 // like, the basic block containing the invoke), and need to be associated
734 // with it in the dwarf exception handling tables. Currently however the
735 // information is provided by an intrinsic (eh.selector) that can be moved
736 // to unexpected places by the optimizers: if the unwind edge is critical,
737 // then breaking it can result in the intrinsics being in the successor of
738 // the landing pad, not the landing pad itself. This results in exceptions
739 // not being caught because no typeids are associated with the invoke.
740 // This may not be the only way things can go wrong, but it is the only way
741 // we try to work around for the moment.
742 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
743
744 if (Br && Br->isUnconditional()) { // Critical edge?
745 BasicBlock::iterator I, E;
746 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
747 if (isa<EHSelectorInst>(I))
748 break;
749
750 if (I == E)
751 // No catch info found - try to extract some from the successor.
Dan Gohman9d72cbf2009-11-23 18:12:11 +0000752 CopyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, *FuncInfo);
Dan Gohmane7ced742008-10-14 23:54:11 +0000753 }
754 }
755
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000756 // Before doing SelectionDAG ISel, see if FastISel has been requested.
Dan Gohmane7ced742008-10-14 23:54:11 +0000757 if (FastIS && !SuppressFastISel) {
Dan Gohman4aa90952008-09-29 21:55:50 +0000758 // Emit code for any incoming arguments. This must happen before
759 // beginning FastISel on the entry block.
760 if (LLVMBB == &Fn.getEntryBlock()) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000761 CurDAG->setRoot(SDB->getControlRoot());
Dan Gohman4aa90952008-09-29 21:55:50 +0000762 CodeGenAndEmitDAG();
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000763 SDB->clear();
Dan Gohman4aa90952008-09-29 21:55:50 +0000764 }
Dan Gohman13b04822008-10-04 00:56:36 +0000765 FastIS->startNewBlock(BB);
Dan Gohman4aa90952008-09-29 21:55:50 +0000766 // Do FastISel on as many instructions as possible.
767 for (; BI != End; ++BI) {
768 // Just before the terminator instruction, insert instructions to
769 // feed PHI nodes in successor blocks.
770 if (isa<TerminatorInst>(BI))
771 if (!HandlePHINodesInSuccessorBlocksFast(LLVMBB, FastIS)) {
Dan Gohman02578a32009-12-05 00:27:08 +0000772 ResetDebugLoc(SDB, FastIS);
Dan Gohmanb4c02952008-09-09 23:05:00 +0000773 if (EnableFastISelVerbose || EnableFastISelAbort) {
Chris Lattner317dbbc2009-08-23 07:05:07 +0000774 errs() << "FastISel miss: ";
Dan Gohman91491b52008-09-09 22:06:46 +0000775 BI->dump();
776 }
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000777 assert(!EnableFastISelAbort &&
Torok Edwin08954aa2009-07-12 20:07:01 +0000778 "FastISel didn't handle a PHI in a successor");
Dan Gohman4aa90952008-09-29 21:55:50 +0000779 break;
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000780 }
Dan Gohman4aa90952008-09-29 21:55:50 +0000781
Dan Gohmanc82272a2009-12-05 01:29:04 +0000782 if (MDDbgKind)
783 SetDebugLoc(MDDbgKind, TheMetadata, BI, SDB, FastIS, &MF);
784
Dan Gohman4aa90952008-09-29 21:55:50 +0000785 // First try normal tablegen-generated "fast" selection.
Dan Gohman02578a32009-12-05 00:27:08 +0000786 if (FastIS->SelectInstruction(BI)) {
787 ResetDebugLoc(SDB, FastIS);
Dan Gohman4aa90952008-09-29 21:55:50 +0000788 continue;
Dan Gohman02578a32009-12-05 00:27:08 +0000789 }
Dan Gohman4aa90952008-09-29 21:55:50 +0000790
Dan Gohman02578a32009-12-05 00:27:08 +0000791 // Clear out the debug location so that it doesn't carry over to
792 // unrelated instructions.
793 ResetDebugLoc(SDB, FastIS);
Dan Gohman4aa90952008-09-29 21:55:50 +0000794
795 // Then handle certain instructions as single-LLVM-Instruction blocks.
796 if (isa<CallInst>(BI)) {
797 if (EnableFastISelVerbose || EnableFastISelAbort) {
Chris Lattner317dbbc2009-08-23 07:05:07 +0000798 errs() << "FastISel missed call: ";
Dan Gohman4aa90952008-09-29 21:55:50 +0000799 BI->dump();
800 }
801
Owen Anderson55f1c092009-08-13 21:58:54 +0000802 if (BI->getType() != Type::getVoidTy(*CurDAG->getContext())) {
Dan Gohman4aa90952008-09-29 21:55:50 +0000803 unsigned &R = FuncInfo->ValueMap[BI];
804 if (!R)
805 R = FuncInfo->CreateRegForValue(BI);
806 }
807
Dan Gohman20c8ab62009-11-20 02:51:26 +0000808 bool HadTailCall = false;
Chris Lattnera48f44d2009-12-03 00:50:42 +0000809 SelectBasicBlock(LLVMBB, BI, llvm::next(BI), HadTailCall);
Dan Gohman20c8ab62009-11-20 02:51:26 +0000810
811 // If the call was emitted as a tail call, we're done with the block.
812 if (HadTailCall) {
813 BI = End;
814 break;
815 }
816
Dan Gohman13b04822008-10-04 00:56:36 +0000817 // If the instruction was codegen'd with multiple blocks,
818 // inform the FastISel object where to resume inserting.
819 FastIS->setCurrentBlock(BB);
Dan Gohman4aa90952008-09-29 21:55:50 +0000820 continue;
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000821 }
Dan Gohman4aa90952008-09-29 21:55:50 +0000822
823 // Otherwise, give up on FastISel for the rest of the block.
824 // For now, be a little lenient about non-branch terminators.
825 if (!isa<TerminatorInst>(BI) || isa<BranchInst>(BI)) {
826 if (EnableFastISelVerbose || EnableFastISelAbort) {
Chris Lattner317dbbc2009-08-23 07:05:07 +0000827 errs() << "FastISel miss: ";
Dan Gohman4aa90952008-09-29 21:55:50 +0000828 BI->dump();
829 }
830 if (EnableFastISelAbort)
831 // The "fast" selector couldn't handle something and bailed.
832 // For the purpose of debugging, just abort.
Torok Edwinfbcc6632009-07-14 16:55:14 +0000833 llvm_unreachable("FastISel didn't select the entire block");
Dan Gohman4aa90952008-09-29 21:55:50 +0000834 }
835 break;
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000836 }
837 }
838
Dan Gohman115267f2008-09-02 20:17:56 +0000839 // Run SelectionDAG instruction selection on the remainder of the block
840 // not handled by FastISel. If FastISel is not run, this is the entire
Dan Gohman7bda51f2008-09-03 23:12:08 +0000841 // block.
Devang Patel46b04e42009-04-16 01:33:10 +0000842 if (BI != End) {
Dan Gohman20c8ab62009-11-20 02:51:26 +0000843 bool HadTailCall;
844 SelectBasicBlock(LLVMBB, BI, End, HadTailCall);
Devang Patel46b04e42009-04-16 01:33:10 +0000845 }
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000846
Dan Gohmane1a9a782008-08-27 23:52:12 +0000847 FinishBasicBlock();
Evan Cheng06381152008-08-07 00:43:25 +0000848 }
Dan Gohman4aa90952008-09-29 21:55:50 +0000849
850 delete FastIS;
Dan Gohman7f8b6d52008-07-07 23:02:41 +0000851}
852
Dan Gohman804c95d2008-07-28 21:51:04 +0000853void
Dan Gohmane1a9a782008-08-27 23:52:12 +0000854SelectionDAGISel::FinishBasicBlock() {
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000855
Chris Lattner4dc3edd2009-08-23 06:35:02 +0000856 DEBUG(errs() << "Target-post-processed machine code:\n");
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000857 DEBUG(BB->dump());
Nate Begemaned728c12006-03-27 01:32:24 +0000858
Chris Lattner4dc3edd2009-08-23 06:35:02 +0000859 DEBUG(errs() << "Total amount of phi nodes to update: "
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000860 << SDB->PHINodesToUpdate.size() << "\n");
861 DEBUG(for (unsigned i = 0, e = SDB->PHINodesToUpdate.size(); i != e; ++i)
Chris Lattner4dc3edd2009-08-23 06:35:02 +0000862 errs() << "Node " << i << " : ("
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000863 << SDB->PHINodesToUpdate[i].first
864 << ", " << SDB->PHINodesToUpdate[i].second << ")\n");
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000865
Chris Lattner5ca31d92005-03-30 01:10:47 +0000866 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner7a60d912005-01-07 07:47:53 +0000867 // PHI nodes in successors.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000868 if (SDB->SwitchCases.empty() &&
869 SDB->JTCases.empty() &&
870 SDB->BitTestCases.empty()) {
871 for (unsigned i = 0, e = SDB->PHINodesToUpdate.size(); i != e; ++i) {
872 MachineInstr *PHI = SDB->PHINodesToUpdate[i].first;
Nate Begemaned728c12006-03-27 01:32:24 +0000873 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
874 "This is not a machine PHI node that we are updating!");
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000875 PHI->addOperand(MachineOperand::CreateReg(SDB->PHINodesToUpdate[i].second,
Chris Lattner20421fe2007-12-30 00:57:42 +0000876 false));
877 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begemaned728c12006-03-27 01:32:24 +0000878 }
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000879 SDB->PHINodesToUpdate.clear();
Nate Begemaned728c12006-03-27 01:32:24 +0000880 return;
Chris Lattner7a60d912005-01-07 07:47:53 +0000881 }
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000882
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000883 for (unsigned i = 0, e = SDB->BitTestCases.size(); i != e; ++i) {
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000884 // Lower header first, if it wasn't already lowered
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000885 if (!SDB->BitTestCases[i].Emitted) {
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000886 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000887 BB = SDB->BitTestCases[i].Parent;
888 SDB->setCurrentBasicBlock(BB);
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000889 // Emit the code
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000890 SDB->visitBitTestHeader(SDB->BitTestCases[i]);
891 CurDAG->setRoot(SDB->getRoot());
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000892 CodeGenAndEmitDAG();
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000893 SDB->clear();
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000894 }
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000895
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000896 for (unsigned j = 0, ej = SDB->BitTestCases[i].Cases.size(); j != ej; ++j) {
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000897 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000898 BB = SDB->BitTestCases[i].Cases[j].ThisBB;
899 SDB->setCurrentBasicBlock(BB);
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000900 // Emit the code
901 if (j+1 != ej)
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000902 SDB->visitBitTestCase(SDB->BitTestCases[i].Cases[j+1].ThisBB,
903 SDB->BitTestCases[i].Reg,
904 SDB->BitTestCases[i].Cases[j]);
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000905 else
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000906 SDB->visitBitTestCase(SDB->BitTestCases[i].Default,
907 SDB->BitTestCases[i].Reg,
908 SDB->BitTestCases[i].Cases[j]);
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000909
910
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000911 CurDAG->setRoot(SDB->getRoot());
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000912 CodeGenAndEmitDAG();
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000913 SDB->clear();
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000914 }
915
916 // Update PHI Nodes
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000917 for (unsigned pi = 0, pe = SDB->PHINodesToUpdate.size(); pi != pe; ++pi) {
918 MachineInstr *PHI = SDB->PHINodesToUpdate[pi].first;
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000919 MachineBasicBlock *PHIBB = PHI->getParent();
920 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
921 "This is not a machine PHI node that we are updating!");
922 // This is "default" BB. We have two jumps to it. From "header" BB and
923 // from last "case" BB.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000924 if (PHIBB == SDB->BitTestCases[i].Default) {
925 PHI->addOperand(MachineOperand::CreateReg(SDB->PHINodesToUpdate[pi].second,
Chris Lattner20421fe2007-12-30 00:57:42 +0000926 false));
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000927 PHI->addOperand(MachineOperand::CreateMBB(SDB->BitTestCases[i].Parent));
928 PHI->addOperand(MachineOperand::CreateReg(SDB->PHINodesToUpdate[pi].second,
Chris Lattner20421fe2007-12-30 00:57:42 +0000929 false));
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000930 PHI->addOperand(MachineOperand::CreateMBB(SDB->BitTestCases[i].Cases.
Chris Lattner20421fe2007-12-30 00:57:42 +0000931 back().ThisBB));
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000932 }
933 // One of "cases" BB.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000934 for (unsigned j = 0, ej = SDB->BitTestCases[i].Cases.size();
Dan Gohmane1a9a782008-08-27 23:52:12 +0000935 j != ej; ++j) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000936 MachineBasicBlock* cBB = SDB->BitTestCases[i].Cases[j].ThisBB;
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000937 if (cBB->succ_end() !=
938 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000939 PHI->addOperand(MachineOperand::CreateReg(SDB->PHINodesToUpdate[pi].second,
Chris Lattner20421fe2007-12-30 00:57:42 +0000940 false));
941 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000942 }
943 }
944 }
945 }
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000946 SDB->BitTestCases.clear();
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000947
Nate Begeman866b4b42006-04-23 06:26:20 +0000948 // If the JumpTable record is filled in, then we need to emit a jump table.
949 // Updating the PHI nodes is tricky in this case, since we need to determine
950 // whether the PHI is a successor of the range check MBB or the jump table MBB
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000951 for (unsigned i = 0, e = SDB->JTCases.size(); i != e; ++i) {
Anton Korobeynikov70378262007-03-25 15:07:15 +0000952 // Lower header first, if it wasn't already lowered
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000953 if (!SDB->JTCases[i].first.Emitted) {
Anton Korobeynikov70378262007-03-25 15:07:15 +0000954 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000955 BB = SDB->JTCases[i].first.HeaderBB;
956 SDB->setCurrentBasicBlock(BB);
Anton Korobeynikov70378262007-03-25 15:07:15 +0000957 // Emit the code
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000958 SDB->visitJumpTableHeader(SDB->JTCases[i].second, SDB->JTCases[i].first);
959 CurDAG->setRoot(SDB->getRoot());
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000960 CodeGenAndEmitDAG();
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000961 SDB->clear();
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000962 }
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000963
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000964 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000965 BB = SDB->JTCases[i].second.MBB;
966 SDB->setCurrentBasicBlock(BB);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000967 // Emit the code
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000968 SDB->visitJumpTable(SDB->JTCases[i].second);
969 CurDAG->setRoot(SDB->getRoot());
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000970 CodeGenAndEmitDAG();
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000971 SDB->clear();
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000972
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000973 // Update PHI Nodes
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000974 for (unsigned pi = 0, pe = SDB->PHINodesToUpdate.size(); pi != pe; ++pi) {
975 MachineInstr *PHI = SDB->PHINodesToUpdate[pi].first;
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000976 MachineBasicBlock *PHIBB = PHI->getParent();
977 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
978 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000979 // "default" BB. We can go there only from header BB.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000980 if (PHIBB == SDB->JTCases[i].second.Default) {
Evan Cheng9827ad32009-09-19 09:51:03 +0000981 PHI->addOperand
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000982 (MachineOperand::CreateReg(SDB->PHINodesToUpdate[pi].second, false));
Evan Cheng9827ad32009-09-19 09:51:03 +0000983 PHI->addOperand
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000984 (MachineOperand::CreateMBB(SDB->JTCases[i].first.HeaderBB));
Nate Begemandf488392006-05-03 03:48:02 +0000985 }
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000986 // JT BB. Just iterate over successors here
Nate Begemandf488392006-05-03 03:48:02 +0000987 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Evan Cheng9827ad32009-09-19 09:51:03 +0000988 PHI->addOperand
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000989 (MachineOperand::CreateReg(SDB->PHINodesToUpdate[pi].second, false));
Chris Lattner20421fe2007-12-30 00:57:42 +0000990 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000991 }
992 }
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000993 }
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000994 SDB->JTCases.clear();
Daniel Dunbar7d6781b2009-09-20 02:20:51 +0000995
Chris Lattner76a7bc82006-10-22 23:00:53 +0000996 // If the switch block involved a branch to one of the actual successors, we
997 // need to update PHI nodes in that block.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000998 for (unsigned i = 0, e = SDB->PHINodesToUpdate.size(); i != e; ++i) {
999 MachineInstr *PHI = SDB->PHINodesToUpdate[i].first;
Chris Lattner76a7bc82006-10-22 23:00:53 +00001000 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
1001 "This is not a machine PHI node that we are updating!");
1002 if (BB->isSuccessor(PHI->getParent())) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001003 PHI->addOperand(MachineOperand::CreateReg(SDB->PHINodesToUpdate[i].second,
Chris Lattner20421fe2007-12-30 00:57:42 +00001004 false));
1005 PHI->addOperand(MachineOperand::CreateMBB(BB));
Chris Lattner76a7bc82006-10-22 23:00:53 +00001006 }
1007 }
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001008
Nate Begemaned728c12006-03-27 01:32:24 +00001009 // If we generated any switch lowering information, build and codegen any
1010 // additional DAGs necessary.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001011 for (unsigned i = 0, e = SDB->SwitchCases.size(); i != e; ++i) {
Nate Begemaned728c12006-03-27 01:32:24 +00001012 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001013 MachineBasicBlock *ThisBB = BB = SDB->SwitchCases[i].ThisBB;
1014 SDB->setCurrentBasicBlock(BB);
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001015
Nate Begemaned728c12006-03-27 01:32:24 +00001016 // Emit the code
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001017 SDB->visitSwitchCase(SDB->SwitchCases[i]);
1018 CurDAG->setRoot(SDB->getRoot());
Dan Gohmaneb0cee92008-08-23 02:25:05 +00001019 CodeGenAndEmitDAG();
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001020
Chris Lattner707339a52006-09-07 01:59:34 +00001021 // Handle any PHI nodes in successors of this chunk, as if we were coming
1022 // from the original BB before switch expansion. Note that PHI nodes can
1023 // occur multiple times in PHINodesToUpdate. We have to be very careful to
1024 // handle them the right number of times.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001025 while ((BB = SDB->SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Evan Cheng270d0f92009-09-18 21:02:19 +00001026 // If new BB's are created during scheduling, the edges may have been
Evan Cheng9827ad32009-09-19 09:51:03 +00001027 // updated. That is, the edge from ThisBB to BB may have been split and
1028 // BB's predecessor is now another block.
Evan Cheng270d0f92009-09-18 21:02:19 +00001029 DenseMap<MachineBasicBlock*, MachineBasicBlock*>::iterator EI =
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001030 SDB->EdgeMapping.find(BB);
1031 if (EI != SDB->EdgeMapping.end())
Evan Cheng270d0f92009-09-18 21:02:19 +00001032 ThisBB = EI->second;
Chris Lattner707339a52006-09-07 01:59:34 +00001033 for (MachineBasicBlock::iterator Phi = BB->begin();
1034 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
1035 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
1036 for (unsigned pn = 0; ; ++pn) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001037 assert(pn != SDB->PHINodesToUpdate.size() &&
Dan Gohmane1a9a782008-08-27 23:52:12 +00001038 "Didn't find PHI entry!");
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001039 if (SDB->PHINodesToUpdate[pn].first == Phi) {
1040 Phi->addOperand(MachineOperand::CreateReg(SDB->PHINodesToUpdate[pn].
Evan Chengf4db6392009-09-18 08:26:06 +00001041 second, false));
Evan Cheng270d0f92009-09-18 21:02:19 +00001042 Phi->addOperand(MachineOperand::CreateMBB(ThisBB));
Chris Lattner707339a52006-09-07 01:59:34 +00001043 break;
Evan Chengf4db6392009-09-18 08:26:06 +00001044 }
Chris Lattner707339a52006-09-07 01:59:34 +00001045 }
Nate Begemaned728c12006-03-27 01:32:24 +00001046 }
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001047
Chris Lattner707339a52006-09-07 01:59:34 +00001048 // Don't process RHS if same block as LHS.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001049 if (BB == SDB->SwitchCases[i].FalseBB)
1050 SDB->SwitchCases[i].FalseBB = 0;
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001051
Chris Lattner707339a52006-09-07 01:59:34 +00001052 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001053 SDB->SwitchCases[i].TrueBB = SDB->SwitchCases[i].FalseBB;
1054 SDB->SwitchCases[i].FalseBB = 0;
Nate Begemaned728c12006-03-27 01:32:24 +00001055 }
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001056 assert(SDB->SwitchCases[i].TrueBB == 0 && SDB->SwitchCases[i].FalseBB == 0);
1057 SDB->clear();
Chris Lattner5ca31d92005-03-30 01:10:47 +00001058 }
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001059 SDB->SwitchCases.clear();
Dan Gohmane1a9a782008-08-27 23:52:12 +00001060
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001061 SDB->PHINodesToUpdate.clear();
Chris Lattner7a60d912005-01-07 07:47:53 +00001062}
Evan Cheng739a6a42006-01-21 02:32:06 +00001063
Jim Laskey95eda5b2006-08-01 14:21:23 +00001064
Dan Gohman817a24f2009-02-06 18:26:51 +00001065/// Create the scheduler. If a specific scheduler was specified
1066/// via the SchedulerRegistry, use it, otherwise select the
1067/// one preferred by the target.
Dan Gohmanadec96f2008-07-14 18:19:29 +00001068///
Dan Gohmandfaf6462009-02-11 04:27:20 +00001069ScheduleDAGSDNodes *SelectionDAGISel::CreateScheduler() {
Jim Laskey29e635d2006-08-02 12:30:23 +00001070 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001071
Jim Laskey95eda5b2006-08-01 14:21:23 +00001072 if (!Ctor) {
Jim Laskey29e635d2006-08-02 12:30:23 +00001073 Ctor = ISHeuristic;
Jim Laskey17c67ef2006-08-01 19:14:14 +00001074 RegisterScheduler::setDefault(Ctor);
Evan Chengc1e1d972006-01-23 07:01:07 +00001075 }
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001076
Bill Wendling084669a2009-04-29 00:15:41 +00001077 return Ctor(this, OptLevel);
Evan Cheng739a6a42006-01-21 02:32:06 +00001078}
Chris Lattnerdcf785b2006-02-24 02:13:54 +00001079
Dan Gohman7e105f02009-01-15 22:18:12 +00001080ScheduleHazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
1081 return new ScheduleHazardRecognizer();
Jim Laskey03593f72006-08-01 18:29:48 +00001082}
1083
Chris Lattner6df34962006-10-11 03:58:02 +00001084//===----------------------------------------------------------------------===//
1085// Helper functions used by the generated instruction selector.
1086//===----------------------------------------------------------------------===//
1087// Calls to these methods are generated by tblgen.
1088
1089/// CheckAndMask - The isel is trying to match something like (and X, 255). If
1090/// the dag combiner simplified the 255, we still want to match. RHS is the
1091/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
1092/// specified in the .td file (e.g. 255).
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001093bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohmanf0bb1282007-07-24 23:00:27 +00001094 int64_t DesiredMaskS) const {
Dan Gohman1f372ed2008-02-25 21:11:39 +00001095 const APInt &ActualMask = RHS->getAPIntValue();
1096 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001097
Chris Lattner6df34962006-10-11 03:58:02 +00001098 // If the actual mask exactly matches, success!
1099 if (ActualMask == DesiredMask)
1100 return true;
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001101
Chris Lattner6df34962006-10-11 03:58:02 +00001102 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman1f372ed2008-02-25 21:11:39 +00001103 if (ActualMask.intersects(~DesiredMask))
Chris Lattner6df34962006-10-11 03:58:02 +00001104 return false;
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001105
Chris Lattner6df34962006-10-11 03:58:02 +00001106 // Otherwise, the DAG Combiner may have proven that the value coming in is
1107 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman1f372ed2008-02-25 21:11:39 +00001108 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohman309d3d52007-06-22 14:59:07 +00001109 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
Chris Lattner6df34962006-10-11 03:58:02 +00001110 return true;
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001111
Chris Lattner6df34962006-10-11 03:58:02 +00001112 // TODO: check to see if missing bits are just not demanded.
1113
1114 // Otherwise, this pattern doesn't match.
1115 return false;
1116}
1117
1118/// CheckOrMask - The isel is trying to match something like (or X, 255). If
1119/// the dag combiner simplified the 255, we still want to match. RHS is the
1120/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
1121/// specified in the .td file (e.g. 255).
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001122bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohman1f372ed2008-02-25 21:11:39 +00001123 int64_t DesiredMaskS) const {
1124 const APInt &ActualMask = RHS->getAPIntValue();
1125 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001126
Chris Lattner6df34962006-10-11 03:58:02 +00001127 // If the actual mask exactly matches, success!
1128 if (ActualMask == DesiredMask)
1129 return true;
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001130
Chris Lattner6df34962006-10-11 03:58:02 +00001131 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman1f372ed2008-02-25 21:11:39 +00001132 if (ActualMask.intersects(~DesiredMask))
Chris Lattner6df34962006-10-11 03:58:02 +00001133 return false;
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001134
Chris Lattner6df34962006-10-11 03:58:02 +00001135 // Otherwise, the DAG Combiner may have proven that the value coming in is
1136 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman1f372ed2008-02-25 21:11:39 +00001137 APInt NeededMask = DesiredMask & ~ActualMask;
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001138
Dan Gohman1f372ed2008-02-25 21:11:39 +00001139 APInt KnownZero, KnownOne;
Dan Gohman309d3d52007-06-22 14:59:07 +00001140 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001141
Chris Lattner6df34962006-10-11 03:58:02 +00001142 // If all the missing bits in the or are already known to be set, match!
1143 if ((NeededMask & KnownOne) == NeededMask)
1144 return true;
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001145
Chris Lattner6df34962006-10-11 03:58:02 +00001146 // TODO: check to see if missing bits are just not demanded.
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001147
Chris Lattner6df34962006-10-11 03:58:02 +00001148 // Otherwise, this pattern doesn't match.
1149 return false;
1150}
1151
Jim Laskey03593f72006-08-01 18:29:48 +00001152
Chris Lattnerdcf785b2006-02-24 02:13:54 +00001153/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
1154/// by tblgen. Others should not call it.
1155void SelectionDAGISel::
Dan Gohmaneb0cee92008-08-23 02:25:05 +00001156SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001157 std::vector<SDValue> InOps;
Chris Lattnerdcf785b2006-02-24 02:13:54 +00001158 std::swap(InOps, Ops);
1159
1160 Ops.push_back(InOps[0]); // input chain.
1161 Ops.push_back(InOps[1]); // input asm string.
1162
Chris Lattnerdcf785b2006-02-24 02:13:54 +00001163 unsigned i = 2, e = InOps.size();
Owen Anderson9f944592009-08-11 20:47:22 +00001164 if (InOps[e-1].getValueType() == MVT::Flag)
Chris Lattnerdcf785b2006-02-24 02:13:54 +00001165 --e; // Don't process a flag operand if it is here.
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001166
Chris Lattnerdcf785b2006-02-24 02:13:54 +00001167 while (i != e) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001168 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getZExtValue();
Dale Johannesenc36660d2008-09-24 01:07:17 +00001169 if ((Flags & 7) != 4 /*MEM*/) {
Chris Lattnerdcf785b2006-02-24 02:13:54 +00001170 // Just skip over this operand, copying the operands verbatim.
Evan Cheng2e559232009-03-20 18:03:34 +00001171 Ops.insert(Ops.end(), InOps.begin()+i,
1172 InOps.begin()+i+InlineAsm::getNumOperandRegisters(Flags) + 1);
1173 i += InlineAsm::getNumOperandRegisters(Flags) + 1;
Chris Lattnerdcf785b2006-02-24 02:13:54 +00001174 } else {
Evan Cheng2e559232009-03-20 18:03:34 +00001175 assert(InlineAsm::getNumOperandRegisters(Flags) == 1 &&
1176 "Memory operand with multiple values?");
Chris Lattnerdcf785b2006-02-24 02:13:54 +00001177 // Otherwise, this is a memory operand. Ask the target to select it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001178 std::vector<SDValue> SelOps;
Dan Gohmaneb0cee92008-08-23 02:25:05 +00001179 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps)) {
Torok Edwinccb29cd2009-07-11 13:10:19 +00001180 llvm_report_error("Could not match memory address. Inline asm"
1181 " failure!");
Chris Lattnerdcf785b2006-02-24 02:13:54 +00001182 }
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001183
Chris Lattnerdcf785b2006-02-24 02:13:54 +00001184 // Add this to the output node.
Dale Johannesenc36660d2008-09-24 01:07:17 +00001185 Ops.push_back(CurDAG->getTargetConstant(4/*MEM*/ | (SelOps.size()<< 3),
Dale Johannesena864a672009-12-23 07:32:51 +00001186 MVT::i32));
Chris Lattnerdcf785b2006-02-24 02:13:54 +00001187 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
1188 i += 2;
1189 }
1190 }
Daniel Dunbar7d6781b2009-09-20 02:20:51 +00001191
Chris Lattnerdcf785b2006-02-24 02:13:54 +00001192 // Add the flag input back if present.
1193 if (e != InOps.size())
1194 Ops.push_back(InOps.back());
1195}
Devang Patel09f162c2007-05-01 21:15:47 +00001196
Owen Anderson53aa7a92009-08-10 22:56:29 +00001197/// findFlagUse - Return use of EVT::Flag value produced by the specified
Anton Korobeynikov65a58162009-05-08 18:51:58 +00001198/// SDNode.
1199///
1200static SDNode *findFlagUse(SDNode *N) {
1201 unsigned FlagResNo = N->getNumValues()-1;
1202 for (SDNode::use_iterator I = N->use_begin(), E = N->use_end(); I != E; ++I) {
1203 SDUse &Use = I.getUse();
1204 if (Use.getResNo() == FlagResNo)
1205 return Use.getUser();
1206 }
1207 return NULL;
1208}
1209
1210/// findNonImmUse - Return true if "Use" is a non-immediate use of "Def".
1211/// This function recursively traverses up the operand chain, ignoring
1212/// certain nodes.
1213static bool findNonImmUse(SDNode *Use, SDNode* Def, SDNode *ImmedUse,
1214 SDNode *Root,
1215 SmallPtrSet<SDNode*, 16> &Visited) {
1216 if (Use->getNodeId() < Def->getNodeId() ||
1217 !Visited.insert(Use))
1218 return false;
1219
1220 for (unsigned i = 0, e = Use->getNumOperands(); i != e; ++i) {
1221 SDNode *N = Use->getOperand(i).getNode();
1222 if (N == Def) {
1223 if (Use == ImmedUse || Use == Root)
1224 continue; // We are not looking for immediate use.
1225 assert(N != Root);
1226 return true;
1227 }
1228
1229 // Traverse up the operand chain.
1230 if (findNonImmUse(N, Def, ImmedUse, Root, Visited))
1231 return true;
1232 }
1233 return false;
1234}
1235
1236/// isNonImmUse - Start searching from Root up the DAG to check is Def can
1237/// be reached. Return true if that's the case. However, ignore direct uses
1238/// by ImmedUse (which would be U in the example illustrated in
1239/// IsLegalAndProfitableToFold) and by Root (which can happen in the store
1240/// case).
1241/// FIXME: to be really generic, we should allow direct use by any node
1242/// that is being folded. But realisticly since we only fold loads which
1243/// have one non-chain use, we only need to watch out for load/op/store
1244/// and load/op/cmp case where the root (store / cmp) may reach the load via
1245/// its chain operand.
1246static inline bool isNonImmUse(SDNode *Root, SDNode *Def, SDNode *ImmedUse) {
1247 SmallPtrSet<SDNode*, 16> Visited;
1248 return findNonImmUse(Root, Def, ImmedUse, Root, Visited);
1249}
1250
1251/// IsLegalAndProfitableToFold - Returns true if the specific operand node N of
1252/// U can be folded during instruction selection that starts at Root and
1253/// folding N is profitable.
1254bool SelectionDAGISel::IsLegalAndProfitableToFold(SDNode *N, SDNode *U,
1255 SDNode *Root) const {
1256 if (OptLevel == CodeGenOpt::None) return false;
1257
1258 // If Root use can somehow reach N through a path that that doesn't contain
1259 // U then folding N would create a cycle. e.g. In the following
1260 // diagram, Root can reach N through X. If N is folded into into Root, then
1261 // X is both a predecessor and a successor of U.
1262 //
1263 // [N*] //
1264 // ^ ^ //
1265 // / \ //
1266 // [U*] [X]? //
1267 // ^ ^ //
1268 // \ / //
1269 // \ / //
1270 // [Root*] //
1271 //
1272 // * indicates nodes to be folded together.
1273 //
1274 // If Root produces a flag, then it gets (even more) interesting. Since it
1275 // will be "glued" together with its flag use in the scheduler, we need to
1276 // check if it might reach N.
1277 //
1278 // [N*] //
1279 // ^ ^ //
1280 // / \ //
1281 // [U*] [X]? //
1282 // ^ ^ //
1283 // \ \ //
1284 // \ | //
1285 // [Root*] | //
1286 // ^ | //
1287 // f | //
1288 // | / //
1289 // [Y] / //
1290 // ^ / //
1291 // f / //
1292 // | / //
1293 // [FU] //
1294 //
1295 // If FU (flag use) indirectly reaches N (the load), and Root folds N
1296 // (call it Fold), then X is a predecessor of FU and a successor of
1297 // Fold. But since Fold and FU are flagged together, this will create
1298 // a cycle in the scheduling graph.
1299
Owen Anderson53aa7a92009-08-10 22:56:29 +00001300 EVT VT = Root->getValueType(Root->getNumValues()-1);
Owen Anderson9f944592009-08-11 20:47:22 +00001301 while (VT == MVT::Flag) {
Anton Korobeynikov65a58162009-05-08 18:51:58 +00001302 SDNode *FU = findFlagUse(Root);
1303 if (FU == NULL)
1304 break;
1305 Root = FU;
1306 VT = Root->getValueType(Root->getNumValues()-1);
1307 }
1308
1309 return !isNonImmUse(Root, N, U);
1310}
1311
Dan Gohman554a75a2009-10-29 22:30:23 +00001312SDNode *SelectionDAGISel::Select_INLINEASM(SDValue N) {
1313 std::vector<SDValue> Ops(N.getNode()->op_begin(), N.getNode()->op_end());
1314 SelectInlineAsmMemoryOperands(Ops);
1315
1316 std::vector<EVT> VTs;
1317 VTs.push_back(MVT::Other);
1318 VTs.push_back(MVT::Flag);
1319 SDValue New = CurDAG->getNode(ISD::INLINEASM, N.getDebugLoc(),
1320 VTs, &Ops[0], Ops.size());
1321 return New.getNode();
1322}
1323
1324SDNode *SelectionDAGISel::Select_UNDEF(const SDValue &N) {
1325 return CurDAG->SelectNodeTo(N.getNode(), TargetInstrInfo::IMPLICIT_DEF,
1326 N.getValueType());
1327}
1328
Dan Gohman554a75a2009-10-29 22:30:23 +00001329SDNode *SelectionDAGISel::Select_EH_LABEL(const SDValue &N) {
1330 SDValue Chain = N.getOperand(0);
1331 unsigned C = cast<LabelSDNode>(N)->getLabelID();
1332 SDValue Tmp = CurDAG->getTargetConstant(C, MVT::i32);
1333 return CurDAG->SelectNodeTo(N.getNode(), TargetInstrInfo::EH_LABEL,
1334 MVT::Other, Tmp, Chain);
1335}
1336
1337void SelectionDAGISel::CannotYetSelect(SDValue N) {
1338 std::string msg;
1339 raw_string_ostream Msg(msg);
1340 Msg << "Cannot yet select: ";
1341 N.getNode()->print(Msg, CurDAG);
1342 llvm_report_error(Msg.str());
1343}
1344
1345void SelectionDAGISel::CannotYetSelectIntrinsic(SDValue N) {
1346 errs() << "Cannot yet select: ";
1347 unsigned iid =
1348 cast<ConstantSDNode>(N.getOperand(N.getOperand(0).getValueType() == MVT::Other))->getZExtValue();
1349 if (iid < Intrinsic::num_intrinsics)
1350 llvm_report_error("Cannot yet select: intrinsic %" + Intrinsic::getName((Intrinsic::ID)iid));
1351 else if (const TargetIntrinsicInfo *tii = TM.getIntrinsicInfo())
1352 llvm_report_error(Twine("Cannot yet select: target intrinsic %") +
1353 tii->getName(iid));
1354}
Anton Korobeynikov65a58162009-05-08 18:51:58 +00001355
Devang Patel8c78a0b2007-05-03 01:11:54 +00001356char SelectionDAGISel::ID = 0;