blob: dfcc91bf8d3baf43795082a8d6edab594b93bf4a [file] [log] [blame]
Matt Arsenault9be7b0d2017-02-27 18:49:11 +00001//===-- VOP3PInstructions.td - Vector Instruction Defintions --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11// VOP3P Classes
12//===----------------------------------------------------------------------===//
13
14class VOP3PInst<string OpName, VOPProfile P, SDPatternOperator node = null_frag> :
15 VOP3P_Pseudo<OpName, P,
16 !if(P.HasModifiers, getVOP3PModPat<P, node>.ret, getVOP3Pat<P, node>.ret)
17>;
18
Dmitry Preobrazhenskyb2d24e22017-07-07 14:29:06 +000019// Non-packed instructions that use the VOP3P encoding.
20// VOP3 neg/abs and VOP3P opsel/opsel_hi modifiers are allowed.
Matt Arsenault9be7b0d2017-02-27 18:49:11 +000021class VOP3_VOP3PInst<string OpName, VOPProfile P, SDPatternOperator node = null_frag> :
Dmitry Preobrazhenskyb2d24e22017-07-07 14:29:06 +000022 VOP3P_Pseudo<OpName, P> {
Matt Arsenaultc8f8cda2017-08-30 22:18:40 +000023 // These operands are only sort of f16 operands. Depending on
24 // op_sel_hi, these may be interpreted as f32. The inline immediate
25 // values are really f16 converted to f32, so we treat these as f16
26 // operands.
Dmitry Preobrazhenskyb2d24e22017-07-07 14:29:06 +000027 let InOperandList =
28 (ins
Matt Arsenaultc8f8cda2017-08-30 22:18:40 +000029 FP16InputMods:$src0_modifiers, VCSrc_f16:$src0,
30 FP16InputMods:$src1_modifiers, VCSrc_f16:$src1,
31 FP16InputMods:$src2_modifiers, VCSrc_f16:$src2,
Dmitry Preobrazhenskyb2d24e22017-07-07 14:29:06 +000032 clampmod:$clamp,
33 op_sel:$op_sel,
34 op_sel_hi:$op_sel_hi);
35 let AsmOperands =
36 " $vdst, $src0_modifiers, $src1_modifiers, $src2_modifiers$op_sel$op_sel_hi$clamp";
37}
Matt Arsenault9be7b0d2017-02-27 18:49:11 +000038
39let isCommutable = 1 in {
Matt Arsenaulteb522e62017-02-27 22:15:25 +000040def V_PK_FMA_F16 : VOP3PInst<"v_pk_fma_f16", VOP3_Profile<VOP_V2F16_V2F16_V2F16_V2F16>, fma>;
Dmitry Preobrazhensky095ec3da2017-07-18 09:24:10 +000041def V_PK_MAD_I16 : VOP3PInst<"v_pk_mad_i16", VOP3_Profile<VOP_V2I16_V2I16_V2I16_V2I16>>;
42def V_PK_MAD_U16 : VOP3PInst<"v_pk_mad_u16", VOP3_Profile<VOP_V2I16_V2I16_V2I16_V2I16>>;
43
Matt Arsenaulteb522e62017-02-27 22:15:25 +000044def V_PK_ADD_F16 : VOP3PInst<"v_pk_add_f16", VOP3_Profile<VOP_V2F16_V2F16_V2F16>, fadd>;
45def V_PK_MUL_F16 : VOP3PInst<"v_pk_mul_f16", VOP3_Profile<VOP_V2F16_V2F16_V2F16>, fmul>;
46def V_PK_MAX_F16 : VOP3PInst<"v_pk_max_f16", VOP3_Profile<VOP_V2F16_V2F16_V2F16>, fmaxnum>;
47def V_PK_MIN_F16 : VOP3PInst<"v_pk_min_f16", VOP3_Profile<VOP_V2F16_V2F16_V2F16>, fminnum>;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +000048
Matt Arsenaulteb522e62017-02-27 22:15:25 +000049def V_PK_ADD_U16 : VOP3PInst<"v_pk_add_u16", VOP3_Profile<VOP_V2I16_V2I16_V2I16>, add>;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +000050def V_PK_ADD_I16 : VOP3PInst<"v_pk_add_i16", VOP3_Profile<VOP_V2I16_V2I16_V2I16>>;
Matt Arsenaulteb522e62017-02-27 22:15:25 +000051def V_PK_MUL_LO_U16 : VOP3PInst<"v_pk_mul_lo_u16", VOP3_Profile<VOP_V2I16_V2I16_V2I16>, mul>;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +000052
Matt Arsenaulteb522e62017-02-27 22:15:25 +000053def V_PK_MIN_I16 : VOP3PInst<"v_pk_min_i16", VOP3_Profile<VOP_V2I16_V2I16_V2I16>, smin>;
54def V_PK_MIN_U16 : VOP3PInst<"v_pk_min_u16", VOP3_Profile<VOP_V2I16_V2I16_V2I16>, umin>;
55def V_PK_MAX_I16 : VOP3PInst<"v_pk_max_i16", VOP3_Profile<VOP_V2I16_V2I16_V2I16>, smax>;
56def V_PK_MAX_U16 : VOP3PInst<"v_pk_max_u16", VOP3_Profile<VOP_V2I16_V2I16_V2I16>, umax>;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +000057}
58
Dmitry Preobrazhensky095ec3da2017-07-18 09:24:10 +000059def V_PK_SUB_U16 : VOP3PInst<"v_pk_sub_u16", VOP3_Profile<VOP_V2I16_V2I16_V2I16>>;
60def V_PK_SUB_I16 : VOP3PInst<"v_pk_sub_i16", VOP3_Profile<VOP_V2I16_V2I16_V2I16>, sub>;
61
Matt Arsenaulteb522e62017-02-27 22:15:25 +000062def V_PK_LSHLREV_B16 : VOP3PInst<"v_pk_lshlrev_b16", VOP3_Profile<VOP_V2I16_V2I16_V2I16>, lshl_rev>;
63def V_PK_ASHRREV_I16 : VOP3PInst<"v_pk_ashrrev_i16", VOP3_Profile<VOP_V2I16_V2I16_V2I16>, ashr_rev>;
64def V_PK_LSHRREV_B16 : VOP3PInst<"v_pk_lshrrev_b16", VOP3_Profile<VOP_V2I16_V2I16_V2I16>, lshr_rev>;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +000065
Dmitry Preobrazhenskyb2d24e22017-07-07 14:29:06 +000066// These are VOP3a-like opcodes which accept no omod.
67// Size of src arguments (16/32) is controlled by op_sel.
68// For 16-bit src arguments their location (hi/lo) are controlled by op_sel_hi.
Matt Arsenaultc8f8cda2017-08-30 22:18:40 +000069let isCommutable = 1 in {
Matt Arsenault644883f2017-09-20 19:09:28 +000070def V_MAD_MIX_F32 : VOP3_VOP3PInst<"v_mad_mix_f32", VOP3_Profile<VOP_F32_F16_F16_F16, VOP3_OPSEL>>;
Matt Arsenault76935122017-09-20 20:28:39 +000071
72// Clamp modifier is applied after conversion to f16.
Matt Arsenault644883f2017-09-20 19:09:28 +000073def V_MAD_MIXLO_F16 : VOP3_VOP3PInst<"v_mad_mixlo_f16", VOP3_Profile<VOP_F16_F16_F16_F16, VOP3_OPSEL>>;
74def V_MAD_MIXHI_F16 : VOP3_VOP3PInst<"v_mad_mixhi_f16", VOP3_Profile<VOP_F16_F16_F16_F16, VOP3_OPSEL>>;
Matt Arsenaultc8f8cda2017-08-30 22:18:40 +000075}
Matt Arsenault9be7b0d2017-02-27 18:49:11 +000076
Matt Arsenault76935122017-09-20 20:28:39 +000077let Predicates = [HasMadMix] in {
78
79def : Pat <
80 (f16 (fpround (fmad (f32 (VOP3PMadMixMods f16:$src0, i32:$src0_modifiers)),
81 (f32 (VOP3PMadMixMods f16:$src1, i32:$src1_modifiers)),
82 (f32 (VOP3PMadMixMods f16:$src2, i32:$src2_modifiers))))),
83 (V_MAD_MIXLO_F16 $src0_modifiers, $src0,
84 $src1_modifiers, $src1,
85 $src2_modifiers, $src2,
86 0)
87>;
88
89} // End Predicates = [HasMadMix]
90
Matt Arsenault9be7b0d2017-02-27 18:49:11 +000091multiclass VOP3P_Real_vi<bits<10> op> {
92 def _vi : VOP3P_Real<!cast<VOP3P_Pseudo>(NAME), SIEncodingFamily.VI>,
93 VOP3Pe <op, !cast<VOP3P_Pseudo>(NAME).Pfl> {
94 let AssemblerPredicates = [HasVOP3PInsts];
95 let DecoderNamespace = "VI";
96 }
97}
98
Dmitry Preobrazhensky095ec3da2017-07-18 09:24:10 +000099defm V_PK_MAD_I16 : VOP3P_Real_vi <0x380>;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000100defm V_PK_MUL_LO_U16 : VOP3P_Real_vi <0x381>;
101defm V_PK_ADD_I16 : VOP3P_Real_vi <0x382>;
102defm V_PK_SUB_I16 : VOP3P_Real_vi <0x383>;
103defm V_PK_LSHLREV_B16 : VOP3P_Real_vi <0x384>;
104defm V_PK_LSHRREV_B16 : VOP3P_Real_vi <0x385>;
105defm V_PK_ASHRREV_I16 : VOP3P_Real_vi <0x386>;
106defm V_PK_MAX_I16 : VOP3P_Real_vi <0x387>;
107defm V_PK_MIN_I16 : VOP3P_Real_vi <0x388>;
Dmitry Preobrazhensky095ec3da2017-07-18 09:24:10 +0000108defm V_PK_MAD_U16 : VOP3P_Real_vi <0x389>;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000109
110defm V_PK_ADD_U16 : VOP3P_Real_vi <0x38a>;
Dmitry Preobrazhensky095ec3da2017-07-18 09:24:10 +0000111defm V_PK_SUB_U16 : VOP3P_Real_vi <0x38b>;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000112defm V_PK_MAX_U16 : VOP3P_Real_vi <0x38c>;
113defm V_PK_MIN_U16 : VOP3P_Real_vi <0x38d>;
114defm V_PK_FMA_F16 : VOP3P_Real_vi <0x38e>;
115defm V_PK_ADD_F16 : VOP3P_Real_vi <0x38f>;
116defm V_PK_MUL_F16 : VOP3P_Real_vi <0x390>;
117defm V_PK_MIN_F16 : VOP3P_Real_vi <0x391>;
118defm V_PK_MAX_F16 : VOP3P_Real_vi <0x392>;
119
120defm V_MAD_MIX_F32 : VOP3P_Real_vi <0x3a0>;
121defm V_MAD_MIXLO_F16 : VOP3P_Real_vi <0x3a1>;
122defm V_MAD_MIXHI_F16 : VOP3P_Real_vi <0x3a2>;