blob: 05006ac5772b38927cd07a66b2ab5803bb04fe34 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- SparcInstrInfo.cpp - Sparc Instruction Information ----------------===//
Chris Lattner158e1f52006-02-05 05:50:24 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner158e1f52006-02-05 05:50:24 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Sparc implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SparcInstrInfo.h"
15#include "Sparc.h"
Evan Chengc5e6d2f2011-07-11 03:57:24 +000016#include "SparcMachineFunctionInfo.h"
17#include "SparcSubtarget.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "llvm/ADT/STLExtras.h"
19#include "llvm/ADT/SmallVector.h"
Venkatraman Govindaraju6f0b4502013-06-26 12:40:16 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
Venkatraman Govindaraju6f0b4502013-06-26 12:40:16 +000022#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner840c7002009-09-15 17:46:24 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Torok Edwin56d06592009-07-11 20:10:48 +000024#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000025#include "llvm/Support/TargetRegistry.h"
Evan Cheng1e210d02011-06-28 20:07:07 +000026
Chris Lattner158e1f52006-02-05 05:50:24 +000027using namespace llvm;
28
Chandler Carruthd174b722014-04-22 02:03:14 +000029#define GET_INSTRINFO_CTOR_DTOR
30#include "SparcGenInstrInfo.inc"
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +000031
32// Pin the vtable to this file.
33void SparcInstrInfo::anchor() {}
34
Chris Lattner158e1f52006-02-05 05:50:24 +000035SparcInstrInfo::SparcInstrInfo(SparcSubtarget &ST)
Eric Christopher8bb838a2015-03-12 05:55:26 +000036 : SparcGenInstrInfo(SP::ADJCALLSTACKDOWN, SP::ADJCALLSTACKUP), RI(),
37 Subtarget(ST) {}
Chris Lattner158e1f52006-02-05 05:50:24 +000038
Chris Lattner158e1f52006-02-05 05:50:24 +000039/// isLoadFromStackSlot - If the specified machine instruction is a direct
40/// load from a stack slot, return the virtual or physical register number of
41/// the destination along with the FrameIndex of the loaded stack slot. If
42/// not, return 0. This predicate must return 0 if the instruction has
43/// any side effects other than loading from the stack slot.
Dan Gohman0b273252008-11-18 19:49:32 +000044unsigned SparcInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
Chris Lattner158e1f52006-02-05 05:50:24 +000045 int &FrameIndex) const {
46 if (MI->getOpcode() == SP::LDri ||
Jakob Stoklund Olesenc7bc5fb2013-05-20 00:53:25 +000047 MI->getOpcode() == SP::LDXri ||
Chris Lattner158e1f52006-02-05 05:50:24 +000048 MI->getOpcode() == SP::LDFri ||
Venkatraman Govindaraju01cb19f2013-09-02 18:32:45 +000049 MI->getOpcode() == SP::LDDFri ||
50 MI->getOpcode() == SP::LDQFri) {
Dan Gohman0d1e9a82008-10-03 15:45:36 +000051 if (MI->getOperand(1).isFI() && MI->getOperand(2).isImm() &&
Chris Lattner5c463782007-12-30 20:49:49 +000052 MI->getOperand(2).getImm() == 0) {
Chris Lattnera5bb3702007-12-30 23:10:15 +000053 FrameIndex = MI->getOperand(1).getIndex();
Chris Lattner158e1f52006-02-05 05:50:24 +000054 return MI->getOperand(0).getReg();
55 }
56 }
57 return 0;
58}
59
60/// isStoreToStackSlot - If the specified machine instruction is a direct
61/// store to a stack slot, return the virtual or physical register number of
62/// the source reg along with the FrameIndex of the loaded stack slot. If
63/// not, return 0. This predicate must return 0 if the instruction has
64/// any side effects other than storing to the stack slot.
Dan Gohman0b273252008-11-18 19:49:32 +000065unsigned SparcInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Chris Lattner158e1f52006-02-05 05:50:24 +000066 int &FrameIndex) const {
67 if (MI->getOpcode() == SP::STri ||
Jakob Stoklund Olesenc7bc5fb2013-05-20 00:53:25 +000068 MI->getOpcode() == SP::STXri ||
Chris Lattner158e1f52006-02-05 05:50:24 +000069 MI->getOpcode() == SP::STFri ||
Venkatraman Govindaraju01cb19f2013-09-02 18:32:45 +000070 MI->getOpcode() == SP::STDFri ||
71 MI->getOpcode() == SP::STQFri) {
Dan Gohman0d1e9a82008-10-03 15:45:36 +000072 if (MI->getOperand(0).isFI() && MI->getOperand(1).isImm() &&
Chris Lattner5c463782007-12-30 20:49:49 +000073 MI->getOperand(1).getImm() == 0) {
Chris Lattnera5bb3702007-12-30 23:10:15 +000074 FrameIndex = MI->getOperand(0).getIndex();
Chris Lattner158e1f52006-02-05 05:50:24 +000075 return MI->getOperand(2).getReg();
76 }
77 }
78 return 0;
79}
Chris Lattnerb7267bd2006-10-24 16:39:19 +000080
Venkatraman Govindaraju1b0e2cb2011-01-16 03:15:11 +000081static bool IsIntegerCC(unsigned CC)
82{
83 return (CC <= SPCC::ICC_VC);
84}
85
Venkatraman Govindaraju1b0e2cb2011-01-16 03:15:11 +000086static SPCC::CondCodes GetOppositeBranchCondition(SPCC::CondCodes CC)
87{
88 switch(CC) {
Venkatraman Govindaraju22868742014-03-01 20:08:48 +000089 case SPCC::ICC_A: return SPCC::ICC_N;
90 case SPCC::ICC_N: return SPCC::ICC_A;
Venkatraman Govindaraju1b0e2cb2011-01-16 03:15:11 +000091 case SPCC::ICC_NE: return SPCC::ICC_E;
92 case SPCC::ICC_E: return SPCC::ICC_NE;
93 case SPCC::ICC_G: return SPCC::ICC_LE;
94 case SPCC::ICC_LE: return SPCC::ICC_G;
95 case SPCC::ICC_GE: return SPCC::ICC_L;
96 case SPCC::ICC_L: return SPCC::ICC_GE;
97 case SPCC::ICC_GU: return SPCC::ICC_LEU;
98 case SPCC::ICC_LEU: return SPCC::ICC_GU;
99 case SPCC::ICC_CC: return SPCC::ICC_CS;
100 case SPCC::ICC_CS: return SPCC::ICC_CC;
101 case SPCC::ICC_POS: return SPCC::ICC_NEG;
102 case SPCC::ICC_NEG: return SPCC::ICC_POS;
103 case SPCC::ICC_VC: return SPCC::ICC_VS;
104 case SPCC::ICC_VS: return SPCC::ICC_VC;
105
Venkatraman Govindaraju22868742014-03-01 20:08:48 +0000106 case SPCC::FCC_A: return SPCC::FCC_N;
107 case SPCC::FCC_N: return SPCC::FCC_A;
Venkatraman Govindaraju1b0e2cb2011-01-16 03:15:11 +0000108 case SPCC::FCC_U: return SPCC::FCC_O;
109 case SPCC::FCC_O: return SPCC::FCC_U;
Venkatraman Govindaraju84f15232013-10-04 23:54:30 +0000110 case SPCC::FCC_G: return SPCC::FCC_ULE;
111 case SPCC::FCC_LE: return SPCC::FCC_UG;
112 case SPCC::FCC_UG: return SPCC::FCC_LE;
113 case SPCC::FCC_ULE: return SPCC::FCC_G;
114 case SPCC::FCC_L: return SPCC::FCC_UGE;
115 case SPCC::FCC_GE: return SPCC::FCC_UL;
116 case SPCC::FCC_UL: return SPCC::FCC_GE;
117 case SPCC::FCC_UGE: return SPCC::FCC_L;
Venkatraman Govindaraju1b0e2cb2011-01-16 03:15:11 +0000118 case SPCC::FCC_LG: return SPCC::FCC_UE;
119 case SPCC::FCC_UE: return SPCC::FCC_LG;
120 case SPCC::FCC_NE: return SPCC::FCC_E;
121 case SPCC::FCC_E: return SPCC::FCC_NE;
122 }
Benjamin Kramer233149c2012-01-10 20:47:20 +0000123 llvm_unreachable("Invalid cond code");
Venkatraman Govindaraju1b0e2cb2011-01-16 03:15:11 +0000124}
125
James Y Knight76994942016-01-13 04:44:14 +0000126static bool isUncondBranchOpcode(int Opc) { return Opc == SP::BA; }
127
128static bool isCondBranchOpcode(int Opc) {
129 return Opc == SP::FBCOND || Opc == SP::BCOND;
130}
131
132static bool isIndirectBranchOpcode(int Opc) {
133 return Opc == SP::BINDrr || Opc == SP::BINDri;
134}
135
136static void parseCondBranch(MachineInstr *LastInst, MachineBasicBlock *&Target,
137 SmallVectorImpl<MachineOperand> &Cond) {
138 Cond.push_back(MachineOperand::CreateImm(LastInst->getOperand(1).getImm()));
139 Target = LastInst->getOperand(0).getMBB();
140}
141
Venkatraman Govindaraju1b0e2cb2011-01-16 03:15:11 +0000142bool SparcInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
143 MachineBasicBlock *&TBB,
144 MachineBasicBlock *&FBB,
145 SmallVectorImpl<MachineOperand> &Cond,
James Y Knight76994942016-01-13 04:44:14 +0000146 bool AllowModify) const {
147 MachineBasicBlock::iterator I = MBB.getLastNonDebugInstr();
148 if (I == MBB.end())
149 return false;
Venkatraman Govindaraju1b0e2cb2011-01-16 03:15:11 +0000150
James Y Knight76994942016-01-13 04:44:14 +0000151 if (!isUnpredicatedTerminator(I))
152 return false;
Venkatraman Govindaraju1b0e2cb2011-01-16 03:15:11 +0000153
James Y Knight76994942016-01-13 04:44:14 +0000154 // Get the last instruction in the block.
155 MachineInstr *LastInst = I;
156 unsigned LastOpc = LastInst->getOpcode();
Venkatraman Govindaraju1b0e2cb2011-01-16 03:15:11 +0000157
James Y Knight76994942016-01-13 04:44:14 +0000158 // If there is only one terminator instruction, process it.
159 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
160 if (isUncondBranchOpcode(LastOpc)) {
161 TBB = LastInst->getOperand(0).getMBB();
162 return false;
Venkatraman Govindaraju1b0e2cb2011-01-16 03:15:11 +0000163 }
James Y Knight76994942016-01-13 04:44:14 +0000164 if (isCondBranchOpcode(LastOpc)) {
165 // Block ends with fall-through condbranch.
166 parseCondBranch(LastInst, TBB, Cond);
167 return false;
Venkatraman Govindaraju1b0e2cb2011-01-16 03:15:11 +0000168 }
James Y Knight76994942016-01-13 04:44:14 +0000169 return true; // Can't handle indirect branch.
170 }
171
172 // Get the instruction before it if it is a terminator.
173 MachineInstr *SecondLastInst = I;
174 unsigned SecondLastOpc = SecondLastInst->getOpcode();
175
176 // If AllowModify is true and the block ends with two or more unconditional
177 // branches, delete all but the first unconditional branch.
178 if (AllowModify && isUncondBranchOpcode(LastOpc)) {
179 while (isUncondBranchOpcode(SecondLastOpc)) {
180 LastInst->eraseFromParent();
181 LastInst = SecondLastInst;
182 LastOpc = LastInst->getOpcode();
183 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
184 // Return now the only terminator is an unconditional branch.
185 TBB = LastInst->getOperand(0).getMBB();
186 return false;
187 } else {
188 SecondLastInst = I;
189 SecondLastOpc = SecondLastInst->getOpcode();
190 }
191 }
192 }
193
194 // If there are three terminators, we don't know what sort of block this is.
195 if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I))
196 return true;
197
198 // If the block ends with a B and a Bcc, handle it.
199 if (isCondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
200 parseCondBranch(SecondLastInst, TBB, Cond);
201 FBB = LastInst->getOperand(0).getMBB();
202 return false;
203 }
204
205 // If the block ends with two unconditional branches, handle it. The second
206 // one is not executed.
207 if (isUncondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
208 TBB = SecondLastInst->getOperand(0).getMBB();
209 return false;
210 }
211
212 // ...likewise if it ends with an indirect branch followed by an unconditional
213 // branch.
214 if (isIndirectBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
215 I = LastInst;
216 if (AllowModify)
217 I->eraseFromParent();
Venkatraman Govindaraju1b0e2cb2011-01-16 03:15:11 +0000218 return true;
219 }
James Y Knight76994942016-01-13 04:44:14 +0000220
221 // Otherwise, can't handle this.
222 return true;
Venkatraman Govindaraju1b0e2cb2011-01-16 03:15:11 +0000223}
224
Evan Chenge20dd922007-05-18 00:18:17 +0000225unsigned
226SparcInstrInfo::InsertBranch(MachineBasicBlock &MBB,MachineBasicBlock *TBB,
227 MachineBasicBlock *FBB,
Ahmed Bougachac88bf542015-06-11 19:30:37 +0000228 ArrayRef<MachineOperand> Cond,
Venkatraman Govindaraju1b0e2cb2011-01-16 03:15:11 +0000229 DebugLoc DL) const {
230 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
231 assert((Cond.size() == 1 || Cond.size() == 0) &&
232 "Sparc branch conditions should have one component!");
233
234 if (Cond.empty()) {
235 assert(!FBB && "Unconditional branch with multiple successors!");
236 BuildMI(&MBB, DL, get(SP::BA)).addMBB(TBB);
237 return 1;
238 }
239
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000240 // Conditional branch
Venkatraman Govindaraju1b0e2cb2011-01-16 03:15:11 +0000241 unsigned CC = Cond[0].getImm();
242
243 if (IsIntegerCC(CC))
244 BuildMI(&MBB, DL, get(SP::BCOND)).addMBB(TBB).addImm(CC);
245 else
246 BuildMI(&MBB, DL, get(SP::FBCOND)).addMBB(TBB).addImm(CC);
247 if (!FBB)
248 return 1;
249
250 BuildMI(&MBB, DL, get(SP::BA)).addMBB(FBB);
251 return 2;
252}
253
254unsigned SparcInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const
255{
256 MachineBasicBlock::iterator I = MBB.end();
257 unsigned Count = 0;
258 while (I != MBB.begin()) {
259 --I;
260
261 if (I->isDebugValue())
262 continue;
263
264 if (I->getOpcode() != SP::BA
265 && I->getOpcode() != SP::BCOND
266 && I->getOpcode() != SP::FBCOND)
267 break; // Not a branch
268
269 I->eraseFromParent();
270 I = MBB.end();
271 ++Count;
272 }
273 return Count;
Rafael Espindolaed328832006-10-24 17:07:11 +0000274}
Owen Anderson7a73ae92007-12-31 06:32:00 +0000275
James Y Knight76994942016-01-13 04:44:14 +0000276bool SparcInstrInfo::ReverseBranchCondition(
277 SmallVectorImpl<MachineOperand> &Cond) const {
278 assert(Cond.size() == 1);
279 SPCC::CondCodes CC = static_cast<SPCC::CondCodes>(Cond[0].getImm());
280 Cond[0].setImm(GetOppositeBranchCondition(CC));
281 return false;
282}
283
Jakob Stoklund Olesen976b7b62010-07-11 07:56:09 +0000284void SparcInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
285 MachineBasicBlock::iterator I, DebugLoc DL,
286 unsigned DestReg, unsigned SrcReg,
287 bool KillSrc) const {
Venkatraman Govindaraju01cb19f2013-09-02 18:32:45 +0000288 unsigned numSubRegs = 0;
289 unsigned movOpc = 0;
Craig Topper062a2ba2014-04-25 05:30:21 +0000290 const unsigned *subRegIdx = nullptr;
James Y Knight3994be82015-08-10 19:11:39 +0000291 bool ExtraG0 = false;
Venkatraman Govindaraju01cb19f2013-09-02 18:32:45 +0000292
James Y Knight3994be82015-08-10 19:11:39 +0000293 const unsigned DW_SubRegsIdx[] = { SP::sub_even, SP::sub_odd };
Venkatraman Govindaraju01cb19f2013-09-02 18:32:45 +0000294 const unsigned DFP_FP_SubRegsIdx[] = { SP::sub_even, SP::sub_odd };
295 const unsigned QFP_DFP_SubRegsIdx[] = { SP::sub_even64, SP::sub_odd64 };
296 const unsigned QFP_FP_SubRegsIdx[] = { SP::sub_even, SP::sub_odd,
297 SP::sub_odd64_then_sub_even,
298 SP::sub_odd64_then_sub_odd };
299
Jakob Stoklund Olesen976b7b62010-07-11 07:56:09 +0000300 if (SP::IntRegsRegClass.contains(DestReg, SrcReg))
301 BuildMI(MBB, I, DL, get(SP::ORrr), DestReg).addReg(SP::G0)
302 .addReg(SrcReg, getKillRegState(KillSrc));
James Y Knight3994be82015-08-10 19:11:39 +0000303 else if (SP::IntPairRegClass.contains(DestReg, SrcReg)) {
304 subRegIdx = DW_SubRegsIdx;
305 numSubRegs = 2;
306 movOpc = SP::ORrr;
307 ExtraG0 = true;
308 } else if (SP::FPRegsRegClass.contains(DestReg, SrcReg))
Jakob Stoklund Olesen976b7b62010-07-11 07:56:09 +0000309 BuildMI(MBB, I, DL, get(SP::FMOVS), DestReg)
310 .addReg(SrcReg, getKillRegState(KillSrc));
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +0000311 else if (SP::DFPRegsRegClass.contains(DestReg, SrcReg)) {
312 if (Subtarget.isV9()) {
313 BuildMI(MBB, I, DL, get(SP::FMOVD), DestReg)
314 .addReg(SrcReg, getKillRegState(KillSrc));
315 } else {
316 // Use two FMOVS instructions.
Venkatraman Govindaraju01cb19f2013-09-02 18:32:45 +0000317 subRegIdx = DFP_FP_SubRegsIdx;
318 numSubRegs = 2;
319 movOpc = SP::FMOVS;
320 }
321 } else if (SP::QFPRegsRegClass.contains(DestReg, SrcReg)) {
322 if (Subtarget.isV9()) {
323 if (Subtarget.hasHardQuad()) {
324 BuildMI(MBB, I, DL, get(SP::FMOVQ), DestReg)
325 .addReg(SrcReg, getKillRegState(KillSrc));
326 } else {
327 // Use two FMOVD instructions.
328 subRegIdx = QFP_DFP_SubRegsIdx;
329 numSubRegs = 2;
330 movOpc = SP::FMOVD;
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +0000331 }
Venkatraman Govindaraju01cb19f2013-09-02 18:32:45 +0000332 } else {
333 // Use four FMOVS instructions.
334 subRegIdx = QFP_FP_SubRegsIdx;
335 numSubRegs = 4;
336 movOpc = SP::FMOVS;
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +0000337 }
James Y Knightf238d172015-07-08 16:25:12 +0000338 } else if (SP::ASRRegsRegClass.contains(DestReg) &&
339 SP::IntRegsRegClass.contains(SrcReg)) {
340 BuildMI(MBB, I, DL, get(SP::WRASRrr), DestReg)
341 .addReg(SP::G0)
342 .addReg(SrcReg, getKillRegState(KillSrc));
343 } else if (SP::IntRegsRegClass.contains(DestReg) &&
344 SP::ASRRegsRegClass.contains(SrcReg)) {
345 BuildMI(MBB, I, DL, get(SP::RDASR), DestReg)
346 .addReg(SrcReg, getKillRegState(KillSrc));
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +0000347 } else
Jakob Stoklund Olesen976b7b62010-07-11 07:56:09 +0000348 llvm_unreachable("Impossible reg-to-reg copy");
Venkatraman Govindaraju01cb19f2013-09-02 18:32:45 +0000349
Craig Topper062a2ba2014-04-25 05:30:21 +0000350 if (numSubRegs == 0 || subRegIdx == nullptr || movOpc == 0)
Venkatraman Govindaraju01cb19f2013-09-02 18:32:45 +0000351 return;
352
353 const TargetRegisterInfo *TRI = &getRegisterInfo();
Craig Topper062a2ba2014-04-25 05:30:21 +0000354 MachineInstr *MovMI = nullptr;
Venkatraman Govindaraju01cb19f2013-09-02 18:32:45 +0000355
356 for (unsigned i = 0; i != numSubRegs; ++i) {
357 unsigned Dst = TRI->getSubReg(DestReg, subRegIdx[i]);
358 unsigned Src = TRI->getSubReg(SrcReg, subRegIdx[i]);
359 assert(Dst && Src && "Bad sub-register");
360
James Y Knight3994be82015-08-10 19:11:39 +0000361 MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(movOpc), Dst);
362 if (ExtraG0)
363 MIB.addReg(SP::G0);
364 MIB.addReg(Src);
365 MovMI = MIB.getInstr();
Venkatraman Govindaraju01cb19f2013-09-02 18:32:45 +0000366 }
367 // Add implicit super-register defs and kills to the last MovMI.
368 MovMI->addRegisterDefined(DestReg, TRI);
369 if (KillSrc)
370 MovMI->addRegisterKilled(SrcReg, TRI);
Owen Anderson7a73ae92007-12-31 06:32:00 +0000371}
Owen Andersoneee14602008-01-01 21:11:32 +0000372
373void SparcInstrInfo::
374storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
375 unsigned SrcReg, bool isKill, int FI,
Evan Chengefb126a2010-05-06 19:06:44 +0000376 const TargetRegisterClass *RC,
377 const TargetRegisterInfo *TRI) const {
Chris Lattner6f306d72010-04-02 20:16:16 +0000378 DebugLoc DL;
Bill Wendlingf6d609a2009-02-12 00:02:55 +0000379 if (I != MBB.end()) DL = I->getDebugLoc();
380
Venkatraman Govindaraju6f0b4502013-06-26 12:40:16 +0000381 MachineFunction *MF = MBB.getParent();
382 const MachineFrameInfo &MFI = *MF->getFrameInfo();
Alex Lorenze40c8a22015-08-11 23:09:45 +0000383 MachineMemOperand *MMO = MF->getMachineMemOperand(
384 MachinePointerInfo::getFixedStack(*MF, FI), MachineMemOperand::MOStore,
385 MFI.getObjectSize(FI), MFI.getObjectAlignment(FI));
Venkatraman Govindaraju6f0b4502013-06-26 12:40:16 +0000386
Owen Andersoneee14602008-01-01 21:11:32 +0000387 // On the order of operands here: think "[FrameIdx + 0] = SrcReg".
James Y Knight3994be82015-08-10 19:11:39 +0000388 if (RC == &SP::I64RegsRegClass)
Jakob Stoklund Olesenc7bc5fb2013-05-20 00:53:25 +0000389 BuildMI(MBB, I, DL, get(SP::STXri)).addFrameIndex(FI).addImm(0)
Venkatraman Govindaraju6f0b4502013-06-26 12:40:16 +0000390 .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO);
Jakob Stoklund Olesenc7bc5fb2013-05-20 00:53:25 +0000391 else if (RC == &SP::IntRegsRegClass)
Bill Wendlingf6d609a2009-02-12 00:02:55 +0000392 BuildMI(MBB, I, DL, get(SP::STri)).addFrameIndex(FI).addImm(0)
Venkatraman Govindaraju6f0b4502013-06-26 12:40:16 +0000393 .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO);
James Y Knight3994be82015-08-10 19:11:39 +0000394 else if (RC == &SP::IntPairRegClass)
395 BuildMI(MBB, I, DL, get(SP::STDri)).addFrameIndex(FI).addImm(0)
396 .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO);
Craig Topperabadc662012-04-20 06:31:50 +0000397 else if (RC == &SP::FPRegsRegClass)
Bill Wendlingf6d609a2009-02-12 00:02:55 +0000398 BuildMI(MBB, I, DL, get(SP::STFri)).addFrameIndex(FI).addImm(0)
Venkatraman Govindaraju6f0b4502013-06-26 12:40:16 +0000399 .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO);
Venkatraman Govindaraju01cb19f2013-09-02 18:32:45 +0000400 else if (SP::DFPRegsRegClass.hasSubClassEq(RC))
Bill Wendlingf6d609a2009-02-12 00:02:55 +0000401 BuildMI(MBB, I, DL, get(SP::STDFri)).addFrameIndex(FI).addImm(0)
Venkatraman Govindaraju6f0b4502013-06-26 12:40:16 +0000402 .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO);
Venkatraman Govindaraju01cb19f2013-09-02 18:32:45 +0000403 else if (SP::QFPRegsRegClass.hasSubClassEq(RC))
404 // Use STQFri irrespective of its legality. If STQ is not legal, it will be
405 // lowered into two STDs in eliminateFrameIndex.
406 BuildMI(MBB, I, DL, get(SP::STQFri)).addFrameIndex(FI).addImm(0)
407 .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO);
Owen Andersoneee14602008-01-01 21:11:32 +0000408 else
Torok Edwinfbcc6632009-07-14 16:55:14 +0000409 llvm_unreachable("Can't store this register to stack slot");
Owen Andersoneee14602008-01-01 21:11:32 +0000410}
411
Owen Andersoneee14602008-01-01 21:11:32 +0000412void SparcInstrInfo::
413loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
414 unsigned DestReg, int FI,
Evan Chengefb126a2010-05-06 19:06:44 +0000415 const TargetRegisterClass *RC,
416 const TargetRegisterInfo *TRI) const {
Chris Lattner6f306d72010-04-02 20:16:16 +0000417 DebugLoc DL;
Bill Wendlingf6d609a2009-02-12 00:02:55 +0000418 if (I != MBB.end()) DL = I->getDebugLoc();
419
Venkatraman Govindaraju6f0b4502013-06-26 12:40:16 +0000420 MachineFunction *MF = MBB.getParent();
421 const MachineFrameInfo &MFI = *MF->getFrameInfo();
Alex Lorenze40c8a22015-08-11 23:09:45 +0000422 MachineMemOperand *MMO = MF->getMachineMemOperand(
423 MachinePointerInfo::getFixedStack(*MF, FI), MachineMemOperand::MOLoad,
424 MFI.getObjectSize(FI), MFI.getObjectAlignment(FI));
Venkatraman Govindaraju6f0b4502013-06-26 12:40:16 +0000425
Jakob Stoklund Olesenc7bc5fb2013-05-20 00:53:25 +0000426 if (RC == &SP::I64RegsRegClass)
Venkatraman Govindaraju6f0b4502013-06-26 12:40:16 +0000427 BuildMI(MBB, I, DL, get(SP::LDXri), DestReg).addFrameIndex(FI).addImm(0)
428 .addMemOperand(MMO);
Jakob Stoklund Olesenc7bc5fb2013-05-20 00:53:25 +0000429 else if (RC == &SP::IntRegsRegClass)
Venkatraman Govindaraju6f0b4502013-06-26 12:40:16 +0000430 BuildMI(MBB, I, DL, get(SP::LDri), DestReg).addFrameIndex(FI).addImm(0)
431 .addMemOperand(MMO);
James Y Knight3994be82015-08-10 19:11:39 +0000432 else if (RC == &SP::IntPairRegClass)
433 BuildMI(MBB, I, DL, get(SP::LDDri), DestReg).addFrameIndex(FI).addImm(0)
434 .addMemOperand(MMO);
Craig Topperabadc662012-04-20 06:31:50 +0000435 else if (RC == &SP::FPRegsRegClass)
Venkatraman Govindaraju6f0b4502013-06-26 12:40:16 +0000436 BuildMI(MBB, I, DL, get(SP::LDFri), DestReg).addFrameIndex(FI).addImm(0)
437 .addMemOperand(MMO);
Venkatraman Govindaraju01cb19f2013-09-02 18:32:45 +0000438 else if (SP::DFPRegsRegClass.hasSubClassEq(RC))
Venkatraman Govindaraju6f0b4502013-06-26 12:40:16 +0000439 BuildMI(MBB, I, DL, get(SP::LDDFri), DestReg).addFrameIndex(FI).addImm(0)
440 .addMemOperand(MMO);
Venkatraman Govindaraju01cb19f2013-09-02 18:32:45 +0000441 else if (SP::QFPRegsRegClass.hasSubClassEq(RC))
442 // Use LDQFri irrespective of its legality. If LDQ is not legal, it will be
443 // lowered into two LDDs in eliminateFrameIndex.
444 BuildMI(MBB, I, DL, get(SP::LDQFri), DestReg).addFrameIndex(FI).addImm(0)
445 .addMemOperand(MMO);
Owen Andersoneee14602008-01-01 21:11:32 +0000446 else
Torok Edwinfbcc6632009-07-14 16:55:14 +0000447 llvm_unreachable("Can't load this register from stack slot");
Owen Andersoneee14602008-01-01 21:11:32 +0000448}
449
Chris Lattner840c7002009-09-15 17:46:24 +0000450unsigned SparcInstrInfo::getGlobalBaseReg(MachineFunction *MF) const
451{
452 SparcMachineFunctionInfo *SparcFI = MF->getInfo<SparcMachineFunctionInfo>();
453 unsigned GlobalBaseReg = SparcFI->getGlobalBaseReg();
454 if (GlobalBaseReg != 0)
455 return GlobalBaseReg;
456
457 // Insert the set of GlobalBaseReg into the first MBB of the function
458 MachineBasicBlock &FirstMBB = MF->front();
459 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
460 MachineRegisterInfo &RegInfo = MF->getRegInfo();
461
Venkatraman Govindaraju50f32d92014-01-29 03:35:08 +0000462 const TargetRegisterClass *PtrRC =
463 Subtarget.is64Bit() ? &SP::I64RegsRegClass : &SP::IntRegsRegClass;
464 GlobalBaseReg = RegInfo.createVirtualRegister(PtrRC);
Chris Lattner840c7002009-09-15 17:46:24 +0000465
Chris Lattner6f306d72010-04-02 20:16:16 +0000466 DebugLoc dl;
Chris Lattner840c7002009-09-15 17:46:24 +0000467
468 BuildMI(FirstMBB, MBBI, dl, get(SP::GETPCX), GlobalBaseReg);
469 SparcFI->setGlobalBaseReg(GlobalBaseReg);
470 return GlobalBaseReg;
471}