blob: 4c31f789546ea89467ab28e2417d75a6f25004d5 [file] [log] [blame]
Jia Liue1d61962012-02-19 02:03:36 +00001//===-- X86Subtarget.h - Define Subtarget for the X86 ----------*- C++ -*--===//
Nate Begemanf26625e2005-07-12 01:41:54 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Nate Begemanf26625e2005-07-12 01:41:54 +00007//
8//===----------------------------------------------------------------------===//
9//
Evan Cheng0d639a22011-07-01 21:01:15 +000010// This file declares the X86 specific subclass of TargetSubtargetInfo.
Nate Begemanf26625e2005-07-12 01:41:54 +000011//
12//===----------------------------------------------------------------------===//
13
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000014#ifndef LLVM_LIB_TARGET_X86_X86SUBTARGET_H
15#define LLVM_LIB_TARGET_X86_X86SUBTARGET_H
Nate Begemanf26625e2005-07-12 01:41:54 +000016
Eric Christophera08f30b2014-06-09 17:08:19 +000017#include "X86FrameLowering.h"
18#include "X86ISelLowering.h"
19#include "X86InstrInfo.h"
Eric Christophera08f30b2014-06-09 17:08:19 +000020#include "X86SelectionDAGInfo.h"
Eric Christopherd4298462010-07-05 19:26:33 +000021#include "llvm/ADT/Triple.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000022#include "llvm/IR/CallingConv.h"
Evan Cheng0d639a22011-07-01 21:01:15 +000023#include "llvm/Target/TargetSubtargetInfo.h"
Jim Laskey19058c32005-09-01 21:38:21 +000024#include <string>
25
Evan Cheng54b68e32011-07-01 20:45:01 +000026#define GET_SUBTARGETINFO_HEADER
Evan Chengc9c090d2011-07-01 22:36:09 +000027#include "X86GenSubtargetInfo.inc"
Evan Cheng54b68e32011-07-01 20:45:01 +000028
Nate Begemanf26625e2005-07-12 01:41:54 +000029namespace llvm {
Anton Korobeynikov6dbdfe22006-11-30 22:42:55 +000030class GlobalValue;
Evan Cheng1a72add62011-07-07 07:07:08 +000031class StringRef;
Anton Korobeynikov430e68a12006-12-22 22:29:05 +000032class TargetMachine;
Mikhail Glushenkovabd56bd2010-02-28 22:54:30 +000033
Sanjay Patele63abfe2015-02-03 18:47:32 +000034/// The X86 backend supports a number of different styles of PIC.
Mikhail Glushenkovabd56bd2010-02-28 22:54:30 +000035///
Duncan Sands595a4422008-11-28 09:29:37 +000036namespace PICStyles {
Anton Korobeynikova0554d92007-01-12 19:20:47 +000037enum Style {
Chris Lattnerba4d7332009-07-10 20:58:47 +000038 StubPIC, // Used on i386-darwin in -fPIC mode.
39 StubDynamicNoPIC, // Used on i386-darwin in -mdynamic-no-pic mode.
40 GOT, // Used on many 32-bit unices in -fPIC mode.
41 RIPRel, // Used on X86-64 when not in -static mode.
42 None // Set when in -static mode (not PIC or DynamicNoPIC mode).
Anton Korobeynikova0554d92007-01-12 19:20:47 +000043};
44}
Nate Begemanf26625e2005-07-12 01:41:54 +000045
Craig Topperec828472014-03-31 06:53:13 +000046class X86Subtarget final : public X86GenSubtargetInfo {
Eric Christophera08f30b2014-06-09 17:08:19 +000047
Nate Begemanf26625e2005-07-12 01:41:54 +000048protected:
Evan Chengcde9e302006-01-27 08:10:46 +000049 enum X86SSEEnum {
Craig Topper5c94bb82013-08-21 03:57:57 +000050 NoMMXSSE, MMX, SSE1, SSE2, SSE3, SSSE3, SSE41, SSE42, AVX, AVX2, AVX512F
Evan Chengcde9e302006-01-27 08:10:46 +000051 };
52
Evan Chengff1beda2006-10-06 09:17:41 +000053 enum X863DNowEnum {
54 NoThreeDNow, ThreeDNow, ThreeDNowA
55 };
56
Andrew Trick8523b162012-02-01 23:20:51 +000057 enum X86ProcFamilyEnum {
Preston Gurd3fe264d2013-09-13 19:23:28 +000058 Others, IntelAtom, IntelSLM
Andrew Trick8523b162012-02-01 23:20:51 +000059 };
60
Sanjay Patele63abfe2015-02-03 18:47:32 +000061 /// X86 processor family: Intel Atom, and others
Andrew Trick8523b162012-02-01 23:20:51 +000062 X86ProcFamilyEnum X86ProcFamily;
Chad Rosier24c19d22012-08-01 18:39:17 +000063
Sanjay Patele63abfe2015-02-03 18:47:32 +000064 /// Which PIC style to use
Duncan Sands595a4422008-11-28 09:29:37 +000065 PICStyles::Style PICStyle;
Mikhail Glushenkovabd56bd2010-02-28 22:54:30 +000066
Sanjay Patele63abfe2015-02-03 18:47:32 +000067 /// MMX, SSE1, SSE2, SSE3, SSSE3, SSE41, SSE42, or none supported.
Evan Chengcde9e302006-01-27 08:10:46 +000068 X86SSEEnum X86SSELevel;
69
Sanjay Patele63abfe2015-02-03 18:47:32 +000070 /// 3DNow, 3DNow Athlon, or none supported.
Evan Chengff1beda2006-10-06 09:17:41 +000071 X863DNowEnum X863DNowLevel;
72
Sanjay Patele63abfe2015-02-03 18:47:32 +000073 /// True if this processor has conditional move instructions
Chris Lattnercc8c5812009-09-02 05:53:04 +000074 /// (generally pentium pro+).
75 bool HasCMov;
Mikhail Glushenkovabd56bd2010-02-28 22:54:30 +000076
Sanjay Patele63abfe2015-02-03 18:47:32 +000077 /// True if the processor supports X86-64 instructions.
Evan Cheng11b0a5d2006-09-08 06:48:29 +000078 bool HasX86_64;
Evan Cheng4c91aa32009-01-02 05:35:45 +000079
Sanjay Patele63abfe2015-02-03 18:47:32 +000080 /// True if the processor supports POPCNT.
Benjamin Kramer2f489232010-12-04 20:32:23 +000081 bool HasPOPCNT;
82
Sanjay Patele63abfe2015-02-03 18:47:32 +000083 /// True if the processor supports SSE4A instructions.
Stefanus Du Toit96180b52009-05-26 21:04:35 +000084 bool HasSSE4A;
85
Sanjay Patele63abfe2015-02-03 18:47:32 +000086 /// Target has AES instructions
Eric Christopher2ef63182010-04-02 21:54:27 +000087 bool HasAES;
88
Sanjay Patele63abfe2015-02-03 18:47:32 +000089 /// Target has carry-less multiplication
Benjamin Kramera0396e42012-05-31 14:34:17 +000090 bool HasPCLMUL;
Bruno Cardoso Lopes09dc24b2010-07-23 01:17:51 +000091
Sanjay Patele63abfe2015-02-03 18:47:32 +000092 /// Target has 3-operand fused multiply-add
Craig Topper79dbb0c2012-06-03 18:58:46 +000093 bool HasFMA;
David Greene8f6f72c2009-06-26 22:46:54 +000094
Sanjay Patele63abfe2015-02-03 18:47:32 +000095 /// Target has 4-operand fused multiply-add
David Greene8f6f72c2009-06-26 22:46:54 +000096 bool HasFMA4;
97
Sanjay Patele63abfe2015-02-03 18:47:32 +000098 /// Target has XOP instructions
Jan Sjödin1280eb12011-12-02 15:14:37 +000099 bool HasXOP;
100
Sanjay Patele63abfe2015-02-03 18:47:32 +0000101 /// Target has TBM instructions.
Yunzhong Gaodd36e932013-09-24 18:21:52 +0000102 bool HasTBM;
103
Sanjay Patele63abfe2015-02-03 18:47:32 +0000104 /// True if the processor has the MOVBE instruction.
Craig Topper786bdb92011-10-03 17:28:23 +0000105 bool HasMOVBE;
106
Sanjay Patele63abfe2015-02-03 18:47:32 +0000107 /// True if the processor has the RDRAND instruction.
Craig Topper786bdb92011-10-03 17:28:23 +0000108 bool HasRDRAND;
109
Sanjay Patele63abfe2015-02-03 18:47:32 +0000110 /// Processor has 16-bit floating point conversion instructions.
Craig Topperfe9179f2011-10-09 07:31:39 +0000111 bool HasF16C;
112
Sanjay Patele63abfe2015-02-03 18:47:32 +0000113 /// Processor has FS/GS base insturctions.
Craig Topper228d9132011-10-30 19:57:21 +0000114 bool HasFSGSBase;
115
Sanjay Patele63abfe2015-02-03 18:47:32 +0000116 /// Processor has LZCNT instruction.
Craig Topper271064e2011-10-11 06:44:02 +0000117 bool HasLZCNT;
118
Sanjay Patele63abfe2015-02-03 18:47:32 +0000119 /// Processor has BMI1 instructions.
Craig Topper3657fe42011-10-14 03:21:46 +0000120 bool HasBMI;
121
Sanjay Patele63abfe2015-02-03 18:47:32 +0000122 /// Processor has BMI2 instructions.
Craig Topperaea148c2011-10-16 07:55:05 +0000123 bool HasBMI2;
124
Sanjay Patele63abfe2015-02-03 18:47:32 +0000125 /// Processor has RTM instructions.
Michael Liao73cffdd2012-11-08 07:28:54 +0000126 bool HasRTM;
127
Sanjay Patele63abfe2015-02-03 18:47:32 +0000128 /// Processor has HLE.
Michael Liaoe344ec92013-03-26 22:46:02 +0000129 bool HasHLE;
130
Sanjay Patele63abfe2015-02-03 18:47:32 +0000131 /// Processor has ADX instructions.
Kay Tiong Khoof809c642013-02-14 19:08:21 +0000132 bool HasADX;
133
Sanjay Patele63abfe2015-02-03 18:47:32 +0000134 /// Processor has SHA instructions.
Ben Langmuir16501752013-09-12 15:51:31 +0000135 bool HasSHA;
136
Sanjay Patele63abfe2015-02-03 18:47:32 +0000137 /// Processor has PRFCHW instructions.
Michael Liao5173ee02013-03-26 17:47:11 +0000138 bool HasPRFCHW;
139
Sanjay Patele63abfe2015-02-03 18:47:32 +0000140 /// Processor has RDSEED instructions.
Michael Liaoa486a112013-03-28 23:41:26 +0000141 bool HasRDSEED;
142
Sanjay Patele63abfe2015-02-03 18:47:32 +0000143 /// True if BT (bit test) of memory instructions are slow.
David Greene8f6f72c2009-06-26 22:46:54 +0000144 bool IsBTMemSlow;
Evan Cheng4cf30b72009-12-18 07:40:29 +0000145
Sanjay Patele63abfe2015-02-03 18:47:32 +0000146 /// True if SHLD instructions are slow.
Ekaterina Romanovad5fa5542013-11-21 23:21:26 +0000147 bool IsSHLDSlow;
148
Sanjay Patele63abfe2015-02-03 18:47:32 +0000149 /// True if unaligned memory access is fast.
Evan Cheng738b0f92010-04-01 05:58:17 +0000150 bool IsUAMemFast;
151
Sanjay Patel501890e2014-11-21 17:40:04 +0000152 /// True if unaligned 32-byte memory accesses are slow.
153 bool IsUAMem32Slow;
Michael Liao5bf95782014-12-04 05:20:33 +0000154
Sanjay Patelffd039b2015-02-03 17:13:04 +0000155 /// True if SSE operations can have unaligned memory operands.
156 /// This may require setting a configuration bit in the processor.
157 bool HasSSEUnalignedMem;
David Greene206351a2010-01-11 16:29:42 +0000158
Sanjay Patele63abfe2015-02-03 18:47:32 +0000159 /// True if this processor has the CMPXCHG16B instruction;
Eli Friedman5e570422011-08-26 21:21:21 +0000160 /// this is true for most x86-64 chips, but not the first AMD chips.
161 bool HasCmpxchg16b;
162
Sanjay Patele63abfe2015-02-03 18:47:32 +0000163 /// True if the LEA instruction should be used for adjusting
Evan Cheng1b81fdd2012-02-07 22:50:41 +0000164 /// the stack pointer. This is an optimization for Intel Atom processors.
165 bool UseLeaForSP;
166
Sanjay Patele63abfe2015-02-03 18:47:32 +0000167 /// True if 8-bit divisions are significantly faster than
Alexey Volkovfd1731d2014-11-21 11:19:34 +0000168 /// 32-bit divisions and should be used when possible.
169 bool HasSlowDivide32;
170
Sanjay Patele63abfe2015-02-03 18:47:32 +0000171 /// True if 16-bit divides are significantly faster than
Alexey Volkovfd1731d2014-11-21 11:19:34 +0000172 /// 64-bit divisions and should be used when possible.
173 bool HasSlowDivide64;
Preston Gurdcdf540d2012-09-04 18:22:17 +0000174
Sanjay Patele63abfe2015-02-03 18:47:32 +0000175 /// True if the short functions should be padded to prevent
Preston Gurda01daac2013-01-08 18:27:24 +0000176 /// a stall when returning too early.
177 bool PadShortFunctions;
178
Sanjay Patele63abfe2015-02-03 18:47:32 +0000179 /// True if the Calls with memory reference should be converted
Preston Gurd663e6f92013-03-27 19:14:02 +0000180 /// to a register-based indirect call.
181 bool CallRegIndirect;
Sanjay Patele63abfe2015-02-03 18:47:32 +0000182
183 /// True if the LEA instruction inputs have to be ready at address generation
184 /// (AG) time.
Preston Gurd8b7ab4b2013-04-25 20:29:37 +0000185 bool LEAUsesAG;
Preston Gurd663e6f92013-03-27 19:14:02 +0000186
Sanjay Patele63abfe2015-02-03 18:47:32 +0000187 /// True if the LEA instruction with certain arguments is slow
Alexey Volkov6226de62014-05-20 08:55:50 +0000188 bool SlowLEA;
189
Sanjay Patele63abfe2015-02-03 18:47:32 +0000190 /// True if INC and DEC instructions are slow when writing to flags
Alexey Volkov5260dba2014-06-09 11:40:41 +0000191 bool SlowIncDec;
192
Sanjay Patel957efc232014-10-24 17:02:16 +0000193 /// Use the RSQRT* instructions to optimize square root calculations.
194 /// For this to be profitable, the cost of FSQRT and FDIV must be
195 /// substantially higher than normal FP ops like FADD and FMUL.
196 bool UseSqrtEst;
197
Sanjay Patele2e58922014-11-11 20:51:00 +0000198 /// Use the RCP* instructions to optimize FP division calculations.
199 /// For this to be profitable, the cost of FDIV must be
200 /// substantially higher than normal FP ops like FADD and FMUL.
201 bool UseReciprocalEst;
Michael Liao5bf95782014-12-04 05:20:33 +0000202
Elena Demikhovsky8cfb43f2013-07-24 11:02:47 +0000203 /// Processor has AVX-512 PreFetch Instructions
204 bool HasPFI;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000205
Elena Demikhovsky8cfb43f2013-07-24 11:02:47 +0000206 /// Processor has AVX-512 Exponential and Reciprocal Instructions
207 bool HasERI;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000208
Elena Demikhovsky8cfb43f2013-07-24 11:02:47 +0000209 /// Processor has AVX-512 Conflict Detection Instructions
210 bool HasCDI;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000211
212 /// Processor has AVX-512 Doubleword and Quadword instructions
213 bool HasDQI;
214
215 /// Processor has AVX-512 Byte and Word instructions
216 bool HasBWI;
217
218 /// Processor has AVX-512 Vector Length eXtenstions
219 bool HasVLX;
220
Sanjay Patele63abfe2015-02-03 18:47:32 +0000221 /// The minimum alignment known to hold of the stack frame on
Chris Lattner351817b2005-07-12 02:36:10 +0000222 /// entry to the function and which must be maintained by every function.
Nate Begemanf26625e2005-07-12 01:41:54 +0000223 unsigned stackAlignment;
Jeff Cohen33a030e2005-07-27 05:53:44 +0000224
Rafael Espindola063f1772007-10-31 11:52:06 +0000225 /// Max. memset / memcpy size that is turned into rep/movs, rep/stos ops.
Evan Cheng763cdfd2007-08-01 23:45:51 +0000226 ///
Rafael Espindola063f1772007-10-31 11:52:06 +0000227 unsigned MaxInlineSizeThreshold;
NAKAMURA Takumi0544fe72011-02-17 12:23:50 +0000228
Sanjay Patele63abfe2015-02-03 18:47:32 +0000229 /// What processor and OS we're targeting.
Eric Christopherd4298462010-07-05 19:26:33 +0000230 Triple TargetTriple;
Chad Rosier24c19d22012-08-01 18:39:17 +0000231
Andrew Trick8523b162012-02-01 23:20:51 +0000232 /// Instruction itineraries for scheduling
233 InstrItineraryData InstrItins;
Evan Cheng03c1e6f2006-02-16 00:21:07 +0000234
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000235private:
Eric Christophere950b672014-08-09 04:38:53 +0000236
Sanjay Patele63abfe2015-02-03 18:47:32 +0000237 /// Override the stack alignment.
Bill Wendlingaef9c372013-02-15 22:31:27 +0000238 unsigned StackAlignOverride;
239
Sanjay Patele63abfe2015-02-03 18:47:32 +0000240 /// True if compiling for 64-bit, false for 16-bit or 32-bit.
Evan Cheng13bcc6c2011-07-07 21:06:52 +0000241 bool In64BitMode;
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000242
Sanjay Patele63abfe2015-02-03 18:47:32 +0000243 /// True if compiling for 32-bit, false for 16-bit or 64-bit.
Craig Topper3c80d622014-01-06 04:55:54 +0000244 bool In32BitMode;
245
Sanjay Patele63abfe2015-02-03 18:47:32 +0000246 /// True if compiling for 16-bit, false for 32-bit or 64-bit.
Craig Topper3c80d622014-01-06 04:55:54 +0000247 bool In16BitMode;
248
Eric Christophera08f30b2014-06-09 17:08:19 +0000249 X86SelectionDAGInfo TSInfo;
Eric Christopher1a212032014-06-11 00:25:19 +0000250 // Ordering here is important. X86InstrInfo initializes X86RegisterInfo which
251 // X86TargetLowering needs.
252 X86InstrInfo InstrInfo;
253 X86TargetLowering TLInfo;
254 X86FrameLowering FrameLowering;
Eric Christophera08f30b2014-06-09 17:08:19 +0000255
Nate Begemanf26625e2005-07-12 01:41:54 +0000256public:
Jeff Cohen33a030e2005-07-27 05:53:44 +0000257 /// This constructor initializes the data members to match that
Daniel Dunbar31b44e82009-08-02 22:11:08 +0000258 /// of the specified triple.
Nate Begemanf26625e2005-07-12 01:41:54 +0000259 ///
Evan Chengfe6e4052011-06-30 01:53:36 +0000260 X86Subtarget(const std::string &TT, const std::string &CPU,
Eric Christopher12f4a782014-10-01 20:38:22 +0000261 const std::string &FS, const X86TargetMachine &TM,
David Woodhouse1c3996a2014-01-08 00:08:50 +0000262 unsigned StackAlignOverride);
Eric Christophera08f30b2014-06-09 17:08:19 +0000263
Eric Christopherd9134482014-08-04 21:25:23 +0000264 const X86TargetLowering *getTargetLowering() const override {
265 return &TLInfo;
266 }
267 const X86InstrInfo *getInstrInfo() const override { return &InstrInfo; }
Eric Christopherd9134482014-08-04 21:25:23 +0000268 const X86FrameLowering *getFrameLowering() const override {
269 return &FrameLowering;
270 }
271 const X86SelectionDAGInfo *getSelectionDAGInfo() const override {
272 return &TSInfo;
273 }
274 const X86RegisterInfo *getRegisterInfo() const override {
275 return &getInstrInfo()->getRegisterInfo();
276 }
Chris Lattner351817b2005-07-12 02:36:10 +0000277
Sanjay Patele63abfe2015-02-03 18:47:32 +0000278 /// Returns the minimum alignment known to hold of the
Chris Lattner351817b2005-07-12 02:36:10 +0000279 /// stack frame on entry to the function and which must be maintained by every
280 /// function for this subtarget.
Nate Begemanf26625e2005-07-12 01:41:54 +0000281 unsigned getStackAlignment() const { return stackAlignment; }
Jeff Cohen33a030e2005-07-27 05:53:44 +0000282
Sanjay Patele63abfe2015-02-03 18:47:32 +0000283 /// Returns the maximum memset / memcpy size
Rafael Espindola063f1772007-10-31 11:52:06 +0000284 /// that still makes it profitable to inline the call.
285 unsigned getMaxInlineSizeThreshold() const { return MaxInlineSizeThreshold; }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000286
287 /// ParseSubtargetFeatures - Parses features string setting specified
Evan Chengff1beda2006-10-06 09:17:41 +0000288 /// subtarget options. Definition of function is auto generated by tblgen.
Evan Cheng1a72add62011-07-07 07:07:08 +0000289 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Evan Chengff1beda2006-10-06 09:17:41 +0000290
Bill Wendling61375d82013-02-16 01:36:26 +0000291private:
Sanjay Patele63abfe2015-02-03 18:47:32 +0000292 /// Initialize the full set of dependencies so we can use an initializer
Eric Christopher1a212032014-06-11 00:25:19 +0000293 /// list for X86Subtarget.
294 X86Subtarget &initializeSubtargetDependencies(StringRef CPU, StringRef FS);
Bill Wendling61375d82013-02-16 01:36:26 +0000295 void initializeEnvironment();
Eric Christopherb68e2532014-09-03 20:36:31 +0000296 void initSubtargetFeatures(StringRef CPU, StringRef FS);
Bill Wendling61375d82013-02-16 01:36:26 +0000297public:
Eli Bendersky597fc122013-01-25 22:07:43 +0000298 /// Is this x86_64? (disregarding specific ABI / programming model)
299 bool is64Bit() const {
300 return In64BitMode;
301 }
302
Craig Topper3c80d622014-01-06 04:55:54 +0000303 bool is32Bit() const {
304 return In32BitMode;
305 }
306
307 bool is16Bit() const {
308 return In16BitMode;
309 }
310
Eli Bendersky597fc122013-01-25 22:07:43 +0000311 /// Is this x86_64 with the ILP32 programming model (x32 ABI)?
312 bool isTarget64BitILP32() const {
Rafael Espindoladdb913c2013-12-19 00:44:37 +0000313 return In64BitMode && (TargetTriple.getEnvironment() == Triple::GNUX32 ||
Simon Pilgrima2794102014-11-22 19:12:10 +0000314 TargetTriple.isOSNaCl());
Eli Bendersky597fc122013-01-25 22:07:43 +0000315 }
316
317 /// Is this x86_64 with the LP64 programming model (standard AMD64, no x32)?
318 bool isTarget64BitLP64() const {
Pavel Chupinf55eb452014-08-07 09:41:19 +0000319 return In64BitMode && (TargetTriple.getEnvironment() != Triple::GNUX32 &&
Simon Pilgrima2794102014-11-22 19:12:10 +0000320 !TargetTriple.isOSNaCl());
Eli Bendersky597fc122013-01-25 22:07:43 +0000321 }
Evan Cheng54c13da2006-01-26 09:53:06 +0000322
Duncan Sands595a4422008-11-28 09:29:37 +0000323 PICStyles::Style getPICStyle() const { return PICStyle; }
324 void setPICStyle(PICStyles::Style Style) { PICStyle = Style; }
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000325
Chris Lattnera30d4ce2010-03-14 18:31:44 +0000326 bool hasCMov() const { return HasCMov; }
Evan Chengcde9e302006-01-27 08:10:46 +0000327 bool hasMMX() const { return X86SSELevel >= MMX; }
Craig Toppereb8f9e92012-01-10 06:30:56 +0000328 bool hasSSE1() const { return X86SSELevel >= SSE1; }
329 bool hasSSE2() const { return X86SSELevel >= SSE2; }
330 bool hasSSE3() const { return X86SSELevel >= SSE3; }
331 bool hasSSSE3() const { return X86SSELevel >= SSSE3; }
332 bool hasSSE41() const { return X86SSELevel >= SSE41; }
333 bool hasSSE42() const { return X86SSELevel >= SSE42; }
Craig Topperb0c0f722012-01-10 06:54:16 +0000334 bool hasAVX() const { return X86SSELevel >= AVX; }
335 bool hasAVX2() const { return X86SSELevel >= AVX2; }
Craig Topper5c94bb82013-08-21 03:57:57 +0000336 bool hasAVX512() const { return X86SSELevel >= AVX512F; }
Elena Demikhovskyeace43b2012-11-29 12:44:59 +0000337 bool hasFp256() const { return hasAVX(); }
338 bool hasInt256() const { return hasAVX2(); }
Stefanus Du Toit96180b52009-05-26 21:04:35 +0000339 bool hasSSE4A() const { return HasSSE4A; }
Evan Chengff1beda2006-10-06 09:17:41 +0000340 bool has3DNow() const { return X863DNowLevel >= ThreeDNow; }
341 bool has3DNowA() const { return X863DNowLevel >= ThreeDNowA; }
Benjamin Kramer2f489232010-12-04 20:32:23 +0000342 bool hasPOPCNT() const { return HasPOPCNT; }
Eric Christopher2ef63182010-04-02 21:54:27 +0000343 bool hasAES() const { return HasAES; }
Benjamin Kramera0396e42012-05-31 14:34:17 +0000344 bool hasPCLMUL() const { return HasPCLMUL; }
Craig Topper79dbb0c2012-06-03 18:58:46 +0000345 bool hasFMA() const { return HasFMA; }
Craig Topper663d1602012-08-24 04:03:22 +0000346 // FIXME: Favor FMA when both are enabled. Is this the right thing to do?
Craig Topper4a4634d2012-08-23 18:14:30 +0000347 bool hasFMA4() const { return HasFMA4 && !HasFMA; }
Jan Sjödin1280eb12011-12-02 15:14:37 +0000348 bool hasXOP() const { return HasXOP; }
Yunzhong Gaodd36e932013-09-24 18:21:52 +0000349 bool hasTBM() const { return HasTBM; }
Craig Topper786bdb92011-10-03 17:28:23 +0000350 bool hasMOVBE() const { return HasMOVBE; }
351 bool hasRDRAND() const { return HasRDRAND; }
Craig Topperfe9179f2011-10-09 07:31:39 +0000352 bool hasF16C() const { return HasF16C; }
Craig Topper228d9132011-10-30 19:57:21 +0000353 bool hasFSGSBase() const { return HasFSGSBase; }
Craig Topper271064e2011-10-11 06:44:02 +0000354 bool hasLZCNT() const { return HasLZCNT; }
Craig Topper3657fe42011-10-14 03:21:46 +0000355 bool hasBMI() const { return HasBMI; }
Craig Topperaea148c2011-10-16 07:55:05 +0000356 bool hasBMI2() const { return HasBMI2; }
Michael Liao73cffdd2012-11-08 07:28:54 +0000357 bool hasRTM() const { return HasRTM; }
Michael Liaoe344ec92013-03-26 22:46:02 +0000358 bool hasHLE() const { return HasHLE; }
Kay Tiong Khoof809c642013-02-14 19:08:21 +0000359 bool hasADX() const { return HasADX; }
Ben Langmuir16501752013-09-12 15:51:31 +0000360 bool hasSHA() const { return HasSHA; }
Michael Liao5173ee02013-03-26 17:47:11 +0000361 bool hasPRFCHW() const { return HasPRFCHW; }
Michael Liaoa486a112013-03-28 23:41:26 +0000362 bool hasRDSEED() const { return HasRDSEED; }
Evan Cheng4c91aa32009-01-02 05:35:45 +0000363 bool isBTMemSlow() const { return IsBTMemSlow; }
Ekaterina Romanovad5fa5542013-11-21 23:21:26 +0000364 bool isSHLDSlow() const { return IsSHLDSlow; }
Evan Cheng738b0f92010-04-01 05:58:17 +0000365 bool isUnalignedMemAccessFast() const { return IsUAMemFast; }
Sanjay Patel501890e2014-11-21 17:40:04 +0000366 bool isUnalignedMem32Slow() const { return IsUAMem32Slow; }
Sanjay Patelffd039b2015-02-03 17:13:04 +0000367 bool hasSSEUnalignedMem() const { return HasSSEUnalignedMem; }
Eli Friedman5e570422011-08-26 21:21:21 +0000368 bool hasCmpxchg16b() const { return HasCmpxchg16b; }
Evan Cheng1b81fdd2012-02-07 22:50:41 +0000369 bool useLeaForSP() const { return UseLeaForSP; }
Alexey Volkovfd1731d2014-11-21 11:19:34 +0000370 bool hasSlowDivide32() const { return HasSlowDivide32; }
371 bool hasSlowDivide64() const { return HasSlowDivide64; }
Preston Gurda01daac2013-01-08 18:27:24 +0000372 bool padShortFunctions() const { return PadShortFunctions; }
Preston Gurd663e6f92013-03-27 19:14:02 +0000373 bool callRegIndirect() const { return CallRegIndirect; }
Preston Gurd8b7ab4b2013-04-25 20:29:37 +0000374 bool LEAusesAG() const { return LEAUsesAG; }
Alexey Volkov6226de62014-05-20 08:55:50 +0000375 bool slowLEA() const { return SlowLEA; }
Alexey Volkov5260dba2014-06-09 11:40:41 +0000376 bool slowIncDec() const { return SlowIncDec; }
Sanjay Patel957efc232014-10-24 17:02:16 +0000377 bool useSqrtEst() const { return UseSqrtEst; }
Sanjay Patele2e58922014-11-11 20:51:00 +0000378 bool useReciprocalEst() const { return UseReciprocalEst; }
Elena Demikhovsky8cfb43f2013-07-24 11:02:47 +0000379 bool hasCDI() const { return HasCDI; }
380 bool hasPFI() const { return HasPFI; }
381 bool hasERI() const { return HasERI; }
Robert Khasanovbfa01312014-07-21 14:54:21 +0000382 bool hasDQI() const { return HasDQI; }
383 bool hasBWI() const { return HasBWI; }
384 bool hasVLX() const { return HasVLX; }
Evan Cheng4c91aa32009-01-02 05:35:45 +0000385
Andrew Trick8523b162012-02-01 23:20:51 +0000386 bool isAtom() const { return X86ProcFamily == IntelAtom; }
Alexey Volkov6226de62014-05-20 08:55:50 +0000387 bool isSLM() const { return X86ProcFamily == IntelSLM; }
Andrew Trick8523b162012-02-01 23:20:51 +0000388
Daniel Dunbar44b53032011-04-19 21:01:47 +0000389 const Triple &getTargetTriple() const { return TargetTriple; }
390
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000391 bool isTargetDarwin() const { return TargetTriple.isOSDarwin(); }
Simon Pilgrima2794102014-11-22 19:12:10 +0000392 bool isTargetFreeBSD() const { return TargetTriple.isOSFreeBSD(); }
Rafael Espindola44eae722014-12-29 15:47:28 +0000393 bool isTargetDragonFly() const { return TargetTriple.isOSDragonFly(); }
Simon Pilgrima2794102014-11-22 19:12:10 +0000394 bool isTargetSolaris() const { return TargetTriple.isOSSolaris(); }
Alex Rosenbergb9fefdd2015-01-26 19:09:27 +0000395 bool isTargetPS4() const { return TargetTriple.isPS4(); }
Tim Northover9653eb52013-12-10 16:57:43 +0000396
397 bool isTargetELF() const { return TargetTriple.isOSBinFormatELF(); }
398 bool isTargetCOFF() const { return TargetTriple.isOSBinFormatCOFF(); }
Eric Christopher21895152014-12-05 00:22:38 +0000399 bool isTargetMachO() const { return TargetTriple.isOSBinFormatMachO(); }
Tim Northover9653eb52013-12-10 16:57:43 +0000400
Cameron Esfahani943908b2013-08-29 20:23:14 +0000401 bool isTargetLinux() const { return TargetTriple.isOSLinux(); }
402 bool isTargetNaCl() const { return TargetTriple.isOSNaCl(); }
Nick Lewycky73df7e32011-09-05 21:51:43 +0000403 bool isTargetNaCl32() const { return isTargetNaCl() && !is64Bit(); }
404 bool isTargetNaCl64() const { return isTargetNaCl() && is64Bit(); }
Yaron Keren28954962014-04-02 04:27:51 +0000405
406 bool isTargetWindowsMSVC() const {
407 return TargetTriple.isWindowsMSVCEnvironment();
408 }
409
Yaron Keren136fe7d2014-04-01 18:15:34 +0000410 bool isTargetKnownWindowsMSVC() const {
NAKAMURA Takumi09717bd2014-03-30 04:35:00 +0000411 return TargetTriple.isKnownWindowsMSVCEnvironment();
Saleem Abdulrasooledbdd2e2014-03-27 22:50:05 +0000412 }
Yaron Keren28954962014-04-02 04:27:51 +0000413
414 bool isTargetWindowsCygwin() const {
Saleem Abdulrasooledbdd2e2014-03-27 22:50:05 +0000415 return TargetTriple.isWindowsCygwinEnvironment();
416 }
Yaron Keren28954962014-04-02 04:27:51 +0000417
418 bool isTargetWindowsGNU() const {
419 return TargetTriple.isWindowsGNUEnvironment();
420 }
421
Saleem Abdulrasool2f3b3f32014-11-20 18:01:26 +0000422 bool isTargetWindowsItanium() const {
423 return TargetTriple.isWindowsItaniumEnvironment();
424 }
425
Chandler Carruthebd90c52012-02-05 08:26:40 +0000426 bool isTargetCygMing() const { return TargetTriple.isOSCygMing(); }
Mikhail Glushenkovabd56bd2010-02-28 22:54:30 +0000427
Yaron Keren79bb2662013-10-23 23:37:01 +0000428 bool isOSWindows() const { return TargetTriple.isOSWindows(); }
429
Anton Korobeynikov7f125b22008-03-22 20:57:27 +0000430 bool isTargetWin64() const {
Chandler Carruthebd90c52012-02-05 08:26:40 +0000431 return In64BitMode && TargetTriple.isOSWindows();
Evan Chengd22a4a12011-02-01 01:14:13 +0000432 }
433
Anton Korobeynikova5a64552010-09-02 23:03:46 +0000434 bool isTargetWin32() const {
Yaron Keren136fe7d2014-04-01 18:15:34 +0000435 return !In64BitMode && (isTargetCygMing() || isTargetKnownWindowsMSVC());
Anton Korobeynikova5a64552010-09-02 23:03:46 +0000436 }
437
Duncan Sands595a4422008-11-28 09:29:37 +0000438 bool isPICStyleSet() const { return PICStyle != PICStyles::None; }
439 bool isPICStyleGOT() const { return PICStyle == PICStyles::GOT; }
Duncan Sands595a4422008-11-28 09:29:37 +0000440 bool isPICStyleRIPRel() const { return PICStyle == PICStyles::RIPRel; }
Chris Lattnere2f524f2009-07-10 20:47:30 +0000441
Chris Lattner21c29402009-07-10 21:00:45 +0000442 bool isPICStyleStubPIC() const {
Chris Lattnerba4d7332009-07-10 20:58:47 +0000443 return PICStyle == PICStyles::StubPIC;
444 }
445
Chris Lattner21c29402009-07-10 21:00:45 +0000446 bool isPICStyleStubNoDynamic() const {
Chris Lattnerba4d7332009-07-10 20:58:47 +0000447 return PICStyle == PICStyles::StubDynamicNoPIC;
448 }
449 bool isPICStyleStubAny() const {
450 return PICStyle == PICStyles::StubDynamicNoPIC ||
Charles Davise8f297c2013-07-12 06:02:35 +0000451 PICStyle == PICStyles::StubPIC;
452 }
453
454 bool isCallingConvWin64(CallingConv::ID CC) const {
455 return (isTargetWin64() && CC != CallingConv::X86_64_SysV) ||
456 CC == CallingConv::X86_64_Win64;
457 }
Mikhail Glushenkovabd56bd2010-02-28 22:54:30 +0000458
Chris Lattnerdc842c02009-07-10 07:20:05 +0000459 /// ClassifyGlobalReference - Classify a global variable reference for the
460 /// current subtarget according to how we should reference it in a non-pcrel
461 /// context.
462 unsigned char ClassifyGlobalReference(const GlobalValue *GV,
463 const TargetMachine &TM)const;
Anton Korobeynikov93acb492006-12-20 01:03:20 +0000464
Sanjay Patele63abfe2015-02-03 18:47:32 +0000465 /// Classify a blockaddress reference for the current subtarget according to
466 /// how we should reference it in a non-pcrel context.
Dan Gohman7a6611792009-11-20 23:18:13 +0000467 unsigned char ClassifyBlockAddressReference() const;
468
Sanjay Patele63abfe2015-02-03 18:47:32 +0000469 /// Return true if the subtarget allows calls to immediate address.
Evan Cheng96098332009-05-20 04:53:57 +0000470 bool IsLegalToCallImmediateAddr(const TargetMachine &TM) const;
471
Dan Gohman980d7202008-04-01 20:38:36 +0000472 /// This function returns the name of a function which has an interface
473 /// like the non-standard bzero function, if such a function exists on
474 /// the current subtarget and it is considered prefereable over
475 /// memset with zero passed as the second argument. Otherwise it
476 /// returns null.
Bill Wendling17825842008-09-30 22:05:33 +0000477 const char *getBZeroEntry() const;
Andrew Tricke97d8d62013-10-15 23:33:07 +0000478
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000479 /// This function returns true if the target has sincos() routine in its
480 /// compiler runtime or math libraries.
481 bool hasSinCos() const;
Dan Gohmanb9a01212008-12-16 03:35:01 +0000482
Andrew Tricke97d8d62013-10-15 23:33:07 +0000483 /// Enable the MachineScheduler pass for all X86 subtargets.
Craig Topper73156022014-03-02 09:09:27 +0000484 bool enableMachineScheduler() const override { return true; }
Andrew Tricke97d8d62013-10-15 23:33:07 +0000485
Eric Christopher6b0fcfe2014-05-21 23:40:26 +0000486 bool enableEarlyIfConversion() const override;
487
Sanjay Patele63abfe2015-02-03 18:47:32 +0000488 /// Return the instruction itineraries based on the subtarget selection.
Eric Christopherd9134482014-08-04 21:25:23 +0000489 const InstrItineraryData *getInstrItineraryData() const override {
490 return &InstrItins;
491 }
Sanjay Patela2f658d2014-07-15 22:39:58 +0000492
493 AntiDepBreakMode getAntiDepBreakMode() const override {
494 return TargetSubtargetInfo::ANTIDEP_CRITICAL;
495 }
Evan Cheng47455a72009-09-03 04:37:05 +0000496};
Evan Chenga8b4aea2006-10-16 21:00:37 +0000497
Nate Begemanf26625e2005-07-12 01:41:54 +0000498} // End llvm namespace
499
500#endif